blob: 724b4c1c80f61181f9b855377bf2a790ec02e568 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deuchera5bde2f2016-09-23 16:23:41 -040043#include "amdgpu_atomfirmware.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050044#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080045#ifdef CONFIG_DRM_AMDGPU_SI
46#include "si.h"
47#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040048#ifdef CONFIG_DRM_AMDGPU_CIK
49#include "cik.h"
50#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040051#include "vi.h"
Ken Wang460826e2017-03-06 14:53:16 -050052#include "soc15.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080054#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080055#include <linux/firmware.h>
Tom St Denisd1aff8e2016-08-09 18:01:55 -040056#include "amdgpu_pm.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057
58static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
59static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
60
61static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080062 "TAHITI",
63 "PITCAIRN",
64 "VERDE",
65 "OLAND",
66 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 "BONAIRE",
68 "KAVERI",
69 "KABINI",
70 "HAWAII",
71 "MULLINS",
72 "TOPAZ",
73 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080074 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040076 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040077 "POLARIS10",
78 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050079 "POLARIS12",
Ken Wangd4196f02016-03-09 09:28:32 +080080 "VEGA10",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081 "LAST",
82};
83
84bool amdgpu_device_is_px(struct drm_device *dev)
85{
86 struct amdgpu_device *adev = dev->dev_private;
87
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080088 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 return true;
90 return false;
91}
92
93/*
94 * MMIO register access helper functions.
95 */
96uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +080097 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098{
Tom St Denisf4b373f2016-05-31 08:02:27 -040099 uint32_t ret;
100
Monk Liu15d72fd2017-01-25 15:07:40 +0800101 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800102 BUG_ON(in_interrupt());
103 return amdgpu_virt_kiq_rreg(adev, reg);
104 }
105
Monk Liu15d72fd2017-01-25 15:07:40 +0800106 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Tom St Denisf4b373f2016-05-31 08:02:27 -0400107 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 else {
109 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400110
111 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
112 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
113 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
114 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400116 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
117 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118}
119
120void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +0800121 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400123 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800124
Monk Liu15d72fd2017-01-25 15:07:40 +0800125 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800126 BUG_ON(in_interrupt());
127 return amdgpu_virt_kiq_wreg(adev, reg, v);
128 }
129
Monk Liu15d72fd2017-01-25 15:07:40 +0800130 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
132 else {
133 unsigned long flags;
134
135 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
136 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
137 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
138 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
139 }
140}
141
142u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
143{
144 if ((reg * 4) < adev->rio_mem_size)
145 return ioread32(adev->rio_mem + (reg * 4));
146 else {
147 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
148 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
149 }
150}
151
152void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
153{
154
155 if ((reg * 4) < adev->rio_mem_size)
156 iowrite32(v, adev->rio_mem + (reg * 4));
157 else {
158 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
159 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
160 }
161}
162
163/**
164 * amdgpu_mm_rdoorbell - read a doorbell dword
165 *
166 * @adev: amdgpu_device pointer
167 * @index: doorbell index
168 *
169 * Returns the value in the doorbell aperture at the
170 * requested doorbell index (CIK).
171 */
172u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
173{
174 if (index < adev->doorbell.num_doorbells) {
175 return readl(adev->doorbell.ptr + index);
176 } else {
177 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
178 return 0;
179 }
180}
181
182/**
183 * amdgpu_mm_wdoorbell - write a doorbell dword
184 *
185 * @adev: amdgpu_device pointer
186 * @index: doorbell index
187 * @v: value to write
188 *
189 * Writes @v to the doorbell aperture at the
190 * requested doorbell index (CIK).
191 */
192void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
193{
194 if (index < adev->doorbell.num_doorbells) {
195 writel(v, adev->doorbell.ptr + index);
196 } else {
197 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
198 }
199}
200
201/**
Ken Wang832be402016-03-18 15:23:08 +0800202 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
203 *
204 * @adev: amdgpu_device pointer
205 * @index: doorbell index
206 *
207 * Returns the value in the doorbell aperture at the
208 * requested doorbell index (VEGA10+).
209 */
210u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
211{
212 if (index < adev->doorbell.num_doorbells) {
213 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
214 } else {
215 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
216 return 0;
217 }
218}
219
220/**
221 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
222 *
223 * @adev: amdgpu_device pointer
224 * @index: doorbell index
225 * @v: value to write
226 *
227 * Writes @v to the doorbell aperture at the
228 * requested doorbell index (VEGA10+).
229 */
230void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
231{
232 if (index < adev->doorbell.num_doorbells) {
233 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
234 } else {
235 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
236 }
237}
238
239/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 * amdgpu_invalid_rreg - dummy reg read function
241 *
242 * @adev: amdgpu device pointer
243 * @reg: offset of register
244 *
245 * Dummy register read function. Used for register blocks
246 * that certain asics don't have (all asics).
247 * Returns the value in the register.
248 */
249static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
250{
251 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
252 BUG();
253 return 0;
254}
255
256/**
257 * amdgpu_invalid_wreg - dummy reg write function
258 *
259 * @adev: amdgpu device pointer
260 * @reg: offset of register
261 * @v: value to write to the register
262 *
263 * Dummy register read function. Used for register blocks
264 * that certain asics don't have (all asics).
265 */
266static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
267{
268 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
269 reg, v);
270 BUG();
271}
272
273/**
274 * amdgpu_block_invalid_rreg - dummy reg read function
275 *
276 * @adev: amdgpu device pointer
277 * @block: offset of instance
278 * @reg: offset of register
279 *
280 * Dummy register read function. Used for register blocks
281 * that certain asics don't have (all asics).
282 * Returns the value in the register.
283 */
284static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
285 uint32_t block, uint32_t reg)
286{
287 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
288 reg, block);
289 BUG();
290 return 0;
291}
292
293/**
294 * amdgpu_block_invalid_wreg - dummy reg write function
295 *
296 * @adev: amdgpu device pointer
297 * @block: offset of instance
298 * @reg: offset of register
299 * @v: value to write to the register
300 *
301 * Dummy register read function. Used for register blocks
302 * that certain asics don't have (all asics).
303 */
304static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
305 uint32_t block,
306 uint32_t reg, uint32_t v)
307{
308 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
309 reg, block, v);
310 BUG();
311}
312
313static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
314{
315 int r;
316
317 if (adev->vram_scratch.robj == NULL) {
318 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
Alex Deucher857d9132015-08-27 00:14:16 -0400319 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +0200320 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
321 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +0200322 NULL, NULL, &adev->vram_scratch.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400323 if (r) {
324 return r;
325 }
326 }
327
328 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
329 if (unlikely(r != 0))
330 return r;
331 r = amdgpu_bo_pin(adev->vram_scratch.robj,
332 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
333 if (r) {
334 amdgpu_bo_unreserve(adev->vram_scratch.robj);
335 return r;
336 }
337 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
338 (void **)&adev->vram_scratch.ptr);
339 if (r)
340 amdgpu_bo_unpin(adev->vram_scratch.robj);
341 amdgpu_bo_unreserve(adev->vram_scratch.robj);
342
343 return r;
344}
345
346static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
347{
348 int r;
349
350 if (adev->vram_scratch.robj == NULL) {
351 return;
352 }
353 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
354 if (likely(r == 0)) {
355 amdgpu_bo_kunmap(adev->vram_scratch.robj);
356 amdgpu_bo_unpin(adev->vram_scratch.robj);
357 amdgpu_bo_unreserve(adev->vram_scratch.robj);
358 }
359 amdgpu_bo_unref(&adev->vram_scratch.robj);
360}
361
362/**
363 * amdgpu_program_register_sequence - program an array of registers.
364 *
365 * @adev: amdgpu_device pointer
366 * @registers: pointer to the register array
367 * @array_size: size of the register array
368 *
369 * Programs an array or registers with and and or masks.
370 * This is a helper for setting golden registers.
371 */
372void amdgpu_program_register_sequence(struct amdgpu_device *adev,
373 const u32 *registers,
374 const u32 array_size)
375{
376 u32 tmp, reg, and_mask, or_mask;
377 int i;
378
379 if (array_size % 3)
380 return;
381
382 for (i = 0; i < array_size; i +=3) {
383 reg = registers[i + 0];
384 and_mask = registers[i + 1];
385 or_mask = registers[i + 2];
386
387 if (and_mask == 0xffffffff) {
388 tmp = or_mask;
389 } else {
390 tmp = RREG32(reg);
391 tmp &= ~and_mask;
392 tmp |= or_mask;
393 }
394 WREG32(reg, tmp);
395 }
396}
397
398void amdgpu_pci_config_reset(struct amdgpu_device *adev)
399{
400 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
401}
402
403/*
404 * GPU doorbell aperture helpers function.
405 */
406/**
407 * amdgpu_doorbell_init - Init doorbell driver information.
408 *
409 * @adev: amdgpu_device pointer
410 *
411 * Init doorbell driver information (CIK)
412 * Returns 0 on success, error on failure.
413 */
414static int amdgpu_doorbell_init(struct amdgpu_device *adev)
415{
416 /* doorbell bar mapping */
417 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
418 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
419
Christian Königedf600d2016-05-03 15:54:54 +0200420 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400421 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
422 if (adev->doorbell.num_doorbells == 0)
423 return -EINVAL;
424
425 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
426 if (adev->doorbell.ptr == NULL) {
427 return -ENOMEM;
428 }
429 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
430 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
431
432 return 0;
433}
434
435/**
436 * amdgpu_doorbell_fini - Tear down doorbell driver information.
437 *
438 * @adev: amdgpu_device pointer
439 *
440 * Tear down doorbell driver information (CIK)
441 */
442static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
443{
444 iounmap(adev->doorbell.ptr);
445 adev->doorbell.ptr = NULL;
446}
447
448/**
449 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
450 * setup amdkfd
451 *
452 * @adev: amdgpu_device pointer
453 * @aperture_base: output returning doorbell aperture base physical address
454 * @aperture_size: output returning doorbell aperture size in bytes
455 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
456 *
457 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
458 * takes doorbells required for its own rings and reports the setup to amdkfd.
459 * amdgpu reserved doorbells are at the start of the doorbell aperture.
460 */
461void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
462 phys_addr_t *aperture_base,
463 size_t *aperture_size,
464 size_t *start_offset)
465{
466 /*
467 * The first num_doorbells are used by amdgpu.
468 * amdkfd takes whatever's left in the aperture.
469 */
470 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
471 *aperture_base = adev->doorbell.base;
472 *aperture_size = adev->doorbell.size;
473 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
474 } else {
475 *aperture_base = 0;
476 *aperture_size = 0;
477 *start_offset = 0;
478 }
479}
480
481/*
482 * amdgpu_wb_*()
483 * Writeback is the the method by which the the GPU updates special pages
484 * in memory with the status of certain GPU events (fences, ring pointers,
485 * etc.).
486 */
487
488/**
489 * amdgpu_wb_fini - Disable Writeback and free memory
490 *
491 * @adev: amdgpu_device pointer
492 *
493 * Disables Writeback and frees the Writeback memory (all asics).
494 * Used at driver shutdown.
495 */
496static void amdgpu_wb_fini(struct amdgpu_device *adev)
497{
498 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400499 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
500 &adev->wb.gpu_addr,
501 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502 adev->wb.wb_obj = NULL;
503 }
504}
505
506/**
507 * amdgpu_wb_init- Init Writeback driver info and allocate memory
508 *
509 * @adev: amdgpu_device pointer
510 *
511 * Disables Writeback and frees the Writeback memory (all asics).
512 * Used at driver startup.
513 * Returns 0 on success or an -error on failure.
514 */
515static int amdgpu_wb_init(struct amdgpu_device *adev)
516{
517 int r;
518
519 if (adev->wb.wb_obj == NULL) {
Huang Rui60a970a62017-03-15 10:13:32 +0800520 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
Alex Deuchera76ed482016-10-21 15:30:36 -0400521 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
522 &adev->wb.wb_obj, &adev->wb.gpu_addr,
523 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 if (r) {
525 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
526 return r;
527 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400528
529 adev->wb.num_wb = AMDGPU_MAX_WB;
530 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
531
532 /* clear wb memory */
Huang Rui60a970a62017-03-15 10:13:32 +0800533 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 }
535
536 return 0;
537}
538
539/**
540 * amdgpu_wb_get - Allocate a wb entry
541 *
542 * @adev: amdgpu_device pointer
543 * @wb: wb index
544 *
545 * Allocate a wb slot for use by the driver (all asics).
546 * Returns 0 on success or -EINVAL on failure.
547 */
548int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
549{
550 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
551 if (offset < adev->wb.num_wb) {
552 __set_bit(offset, adev->wb.used);
553 *wb = offset;
554 return 0;
555 } else {
556 return -EINVAL;
557 }
558}
559
560/**
Ken Wang70142852016-03-18 15:08:49 +0800561 * amdgpu_wb_get_64bit - Allocate a wb entry
562 *
563 * @adev: amdgpu_device pointer
564 * @wb: wb index
565 *
566 * Allocate a wb slot for use by the driver (all asics).
567 * Returns 0 on success or -EINVAL on failure.
568 */
569int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
570{
571 unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
572 adev->wb.num_wb, 0, 2, 7, 0);
573 if ((offset + 1) < adev->wb.num_wb) {
574 __set_bit(offset, adev->wb.used);
575 __set_bit(offset + 1, adev->wb.used);
576 *wb = offset;
577 return 0;
578 } else {
579 return -EINVAL;
580 }
581}
582
583/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 * amdgpu_wb_free - Free a wb entry
585 *
586 * @adev: amdgpu_device pointer
587 * @wb: wb index
588 *
589 * Free a wb slot allocated for use by the driver (all asics)
590 */
591void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
592{
593 if (wb < adev->wb.num_wb)
594 __clear_bit(wb, adev->wb.used);
595}
596
597/**
Ken Wang70142852016-03-18 15:08:49 +0800598 * amdgpu_wb_free_64bit - Free a wb entry
599 *
600 * @adev: amdgpu_device pointer
601 * @wb: wb index
602 *
603 * Free a wb slot allocated for use by the driver (all asics)
604 */
605void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
606{
607 if ((wb + 1) < adev->wb.num_wb) {
608 __clear_bit(wb, adev->wb.used);
609 __clear_bit(wb + 1, adev->wb.used);
610 }
611}
612
613/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 * amdgpu_vram_location - try to find VRAM location
615 * @adev: amdgpu device structure holding all necessary informations
616 * @mc: memory controller structure holding memory informations
617 * @base: base address at which to put VRAM
618 *
619 * Function will place try to place VRAM at base address provided
620 * as parameter (which is so far either PCI aperture address or
621 * for IGP TOM base address).
622 *
623 * If there is not enough space to fit the unvisible VRAM in the 32bits
624 * address space then we limit the VRAM size to the aperture.
625 *
626 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
627 * this shouldn't be a problem as we are using the PCI aperture as a reference.
628 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
629 * not IGP.
630 *
631 * Note: we use mc_vram_size as on some board we need to program the mc to
632 * cover the whole aperture even if VRAM size is inferior to aperture size
633 * Novell bug 204882 + along with lots of ubuntu ones
634 *
635 * Note: when limiting vram it's safe to overwritte real_vram_size because
636 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
637 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
638 * ones)
639 *
640 * Note: IGP TOM addr should be the same as the aperture addr, we don't
641 * explicitly check for that thought.
642 *
643 * FIXME: when reducing VRAM size align new size on power of 2.
644 */
645void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
646{
647 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
648
649 mc->vram_start = base;
650 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
651 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
652 mc->real_vram_size = mc->aper_size;
653 mc->mc_vram_size = mc->aper_size;
654 }
655 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
656 if (limit && limit < mc->real_vram_size)
657 mc->real_vram_size = limit;
658 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
659 mc->mc_vram_size >> 20, mc->vram_start,
660 mc->vram_end, mc->real_vram_size >> 20);
661}
662
663/**
664 * amdgpu_gtt_location - try to find GTT location
665 * @adev: amdgpu device structure holding all necessary informations
666 * @mc: memory controller structure holding memory informations
667 *
668 * Function will place try to place GTT before or after VRAM.
669 *
670 * If GTT size is bigger than space left then we ajust GTT size.
671 * Thus function will never fails.
672 *
673 * FIXME: when reducing GTT size align new size on power of 2.
674 */
675void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
676{
677 u64 size_af, size_bf;
678
679 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
680 size_bf = mc->vram_start & ~mc->gtt_base_align;
681 if (size_bf > size_af) {
682 if (mc->gtt_size > size_bf) {
683 dev_warn(adev->dev, "limiting GTT\n");
684 mc->gtt_size = size_bf;
685 }
Alex Deucher9dc5a912016-11-17 15:40:22 -0500686 mc->gtt_start = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400687 } else {
688 if (mc->gtt_size > size_af) {
689 dev_warn(adev->dev, "limiting GTT\n");
690 mc->gtt_size = size_af;
691 }
692 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
693 }
694 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
695 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
696 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
697}
698
699/*
700 * GPU helpers function.
701 */
702/**
Jim Quc836fec2017-02-10 15:59:59 +0800703 * amdgpu_need_post - check if the hw need post or not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704 *
705 * @adev: amdgpu_device pointer
706 *
Jim Quc836fec2017-02-10 15:59:59 +0800707 * Check if the asic has been initialized (all asics) at driver startup
708 * or post is needed if hw reset is performed.
709 * Returns true if need or false if not.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 */
Jim Quc836fec2017-02-10 15:59:59 +0800711bool amdgpu_need_post(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712{
713 uint32_t reg;
714
Jim Quc836fec2017-02-10 15:59:59 +0800715 if (adev->has_hw_reset) {
716 adev->has_hw_reset = false;
717 return true;
718 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719 /* then check MEM_SIZE, in case the crtcs are off */
Alex Deucherbbf282d2017-03-03 17:26:10 -0500720 reg = amdgpu_asic_get_config_memsize(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721
Alex Deucherf2713e82017-03-28 12:19:31 -0400722 if ((reg != 0) && (reg != 0xffffffff))
Jim Quc836fec2017-02-10 15:59:59 +0800723 return false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724
Jim Quc836fec2017-02-10 15:59:59 +0800725 return true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726
727}
728
Monk Liubec86372016-09-14 19:38:08 +0800729static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
730{
731 if (amdgpu_sriov_vf(adev))
732 return false;
733
734 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800735 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
736 * some old smc fw still need driver do vPost otherwise gpu hang, while
737 * those smc fw version above 22.15 doesn't have this flaw, so we force
738 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800739 */
740 if (adev->asic_type == CHIP_FIJI) {
741 int err;
742 uint32_t fw_ver;
743 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
744 /* force vPost if error occured */
745 if (err)
746 return true;
747
748 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800749 if (fw_ver < 0x00160e00)
750 return true;
Monk Liubec86372016-09-14 19:38:08 +0800751 }
Monk Liubec86372016-09-14 19:38:08 +0800752 }
Jim Quc836fec2017-02-10 15:59:59 +0800753 return amdgpu_need_post(adev);
Monk Liubec86372016-09-14 19:38:08 +0800754}
755
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400756/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 * amdgpu_dummy_page_init - init dummy page used by the driver
758 *
759 * @adev: amdgpu_device pointer
760 *
761 * Allocate the dummy page used by the driver (all asics).
762 * This dummy page is used by the driver as a filler for gart entries
763 * when pages are taken out of the GART
764 * Returns 0 on sucess, -ENOMEM on failure.
765 */
766int amdgpu_dummy_page_init(struct amdgpu_device *adev)
767{
768 if (adev->dummy_page.page)
769 return 0;
770 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
771 if (adev->dummy_page.page == NULL)
772 return -ENOMEM;
773 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
774 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
775 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
776 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
777 __free_page(adev->dummy_page.page);
778 adev->dummy_page.page = NULL;
779 return -ENOMEM;
780 }
781 return 0;
782}
783
784/**
785 * amdgpu_dummy_page_fini - free dummy page used by the driver
786 *
787 * @adev: amdgpu_device pointer
788 *
789 * Frees the dummy page used by the driver (all asics).
790 */
791void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
792{
793 if (adev->dummy_page.page == NULL)
794 return;
795 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
796 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
797 __free_page(adev->dummy_page.page);
798 adev->dummy_page.page = NULL;
799}
800
801
802/* ATOM accessor methods */
803/*
804 * ATOM is an interpreted byte code stored in tables in the vbios. The
805 * driver registers callbacks to access registers and the interpreter
806 * in the driver parses the tables and executes then to program specific
807 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
808 * atombios.h, and atom.c
809 */
810
811/**
812 * cail_pll_read - read PLL register
813 *
814 * @info: atom card_info pointer
815 * @reg: PLL register offset
816 *
817 * Provides a PLL register accessor for the atom interpreter (r4xx+).
818 * Returns the value of the PLL register.
819 */
820static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
821{
822 return 0;
823}
824
825/**
826 * cail_pll_write - write PLL register
827 *
828 * @info: atom card_info pointer
829 * @reg: PLL register offset
830 * @val: value to write to the pll register
831 *
832 * Provides a PLL register accessor for the atom interpreter (r4xx+).
833 */
834static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
835{
836
837}
838
839/**
840 * cail_mc_read - read MC (Memory Controller) register
841 *
842 * @info: atom card_info pointer
843 * @reg: MC register offset
844 *
845 * Provides an MC register accessor for the atom interpreter (r4xx+).
846 * Returns the value of the MC register.
847 */
848static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
849{
850 return 0;
851}
852
853/**
854 * cail_mc_write - write MC (Memory Controller) register
855 *
856 * @info: atom card_info pointer
857 * @reg: MC register offset
858 * @val: value to write to the pll register
859 *
860 * Provides a MC register accessor for the atom interpreter (r4xx+).
861 */
862static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
863{
864
865}
866
867/**
868 * cail_reg_write - write MMIO register
869 *
870 * @info: atom card_info pointer
871 * @reg: MMIO register offset
872 * @val: value to write to the pll register
873 *
874 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
875 */
876static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
877{
878 struct amdgpu_device *adev = info->dev->dev_private;
879
880 WREG32(reg, val);
881}
882
883/**
884 * cail_reg_read - read MMIO register
885 *
886 * @info: atom card_info pointer
887 * @reg: MMIO register offset
888 *
889 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
890 * Returns the value of the MMIO register.
891 */
892static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
893{
894 struct amdgpu_device *adev = info->dev->dev_private;
895 uint32_t r;
896
897 r = RREG32(reg);
898 return r;
899}
900
901/**
902 * cail_ioreg_write - write IO register
903 *
904 * @info: atom card_info pointer
905 * @reg: IO register offset
906 * @val: value to write to the pll register
907 *
908 * Provides a IO register accessor for the atom interpreter (r4xx+).
909 */
910static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
911{
912 struct amdgpu_device *adev = info->dev->dev_private;
913
914 WREG32_IO(reg, val);
915}
916
917/**
918 * cail_ioreg_read - read IO register
919 *
920 * @info: atom card_info pointer
921 * @reg: IO register offset
922 *
923 * Provides an IO register accessor for the atom interpreter (r4xx+).
924 * Returns the value of the IO register.
925 */
926static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
927{
928 struct amdgpu_device *adev = info->dev->dev_private;
929 uint32_t r;
930
931 r = RREG32_IO(reg);
932 return r;
933}
934
935/**
936 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
937 *
938 * @adev: amdgpu_device pointer
939 *
940 * Frees the driver info and register access callbacks for the ATOM
941 * interpreter (r4xx+).
942 * Called at driver shutdown.
943 */
944static void amdgpu_atombios_fini(struct amdgpu_device *adev)
945{
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800946 if (adev->mode_info.atom_context) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 kfree(adev->mode_info.atom_context->scratch);
Monk Liu89e0ec9f2016-05-27 19:34:11 +0800948 kfree(adev->mode_info.atom_context->iio);
949 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400950 kfree(adev->mode_info.atom_context);
951 adev->mode_info.atom_context = NULL;
952 kfree(adev->mode_info.atom_card_info);
953 adev->mode_info.atom_card_info = NULL;
954}
955
956/**
957 * amdgpu_atombios_init - init the driver info and callbacks for atombios
958 *
959 * @adev: amdgpu_device pointer
960 *
961 * Initializes the driver info and register access callbacks for the
962 * ATOM interpreter (r4xx+).
963 * Returns 0 on sucess, -ENOMEM on failure.
964 * Called at driver startup.
965 */
966static int amdgpu_atombios_init(struct amdgpu_device *adev)
967{
968 struct card_info *atom_card_info =
969 kzalloc(sizeof(struct card_info), GFP_KERNEL);
970
971 if (!atom_card_info)
972 return -ENOMEM;
973
974 adev->mode_info.atom_card_info = atom_card_info;
975 atom_card_info->dev = adev->ddev;
976 atom_card_info->reg_read = cail_reg_read;
977 atom_card_info->reg_write = cail_reg_write;
978 /* needed for iio ops */
979 if (adev->rio_mem) {
980 atom_card_info->ioreg_read = cail_ioreg_read;
981 atom_card_info->ioreg_write = cail_ioreg_write;
982 } else {
Amber Linb64a18c2017-01-04 08:06:58 -0500983 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984 atom_card_info->ioreg_read = cail_reg_read;
985 atom_card_info->ioreg_write = cail_reg_write;
986 }
987 atom_card_info->mc_read = cail_mc_read;
988 atom_card_info->mc_write = cail_mc_write;
989 atom_card_info->pll_read = cail_pll_read;
990 atom_card_info->pll_write = cail_pll_write;
991
992 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
993 if (!adev->mode_info.atom_context) {
994 amdgpu_atombios_fini(adev);
995 return -ENOMEM;
996 }
997
998 mutex_init(&adev->mode_info.atom_context->mutex);
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400999 if (adev->is_atom_fw) {
1000 amdgpu_atomfirmware_scratch_regs_init(adev);
1001 amdgpu_atomfirmware_allocate_fb_scratch(adev);
1002 } else {
1003 amdgpu_atombios_scratch_regs_init(adev);
1004 amdgpu_atombios_allocate_fb_scratch(adev);
1005 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006 return 0;
1007}
1008
1009/* if we get transitioned to only one device, take VGA back */
1010/**
1011 * amdgpu_vga_set_decode - enable/disable vga decode
1012 *
1013 * @cookie: amdgpu_device pointer
1014 * @state: enable/disable vga decode
1015 *
1016 * Enable/disable vga decode (all asics).
1017 * Returns VGA resource flags.
1018 */
1019static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
1020{
1021 struct amdgpu_device *adev = cookie;
1022 amdgpu_asic_set_vga_state(adev, state);
1023 if (state)
1024 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1025 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1026 else
1027 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1028}
1029
1030/**
1031 * amdgpu_check_pot_argument - check that argument is a power of two
1032 *
1033 * @arg: value to check
1034 *
1035 * Validates that a certain argument is a power of two (all asics).
1036 * Returns true if argument is valid.
1037 */
1038static bool amdgpu_check_pot_argument(int arg)
1039{
1040 return (arg & (arg - 1)) == 0;
1041}
1042
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001043static void amdgpu_check_block_size(struct amdgpu_device *adev)
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001044{
1045 /* defines number of bits in page table versus page directory,
1046 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1047 * page table and the remaining bits are in the page directory */
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001048 if (amdgpu_vm_block_size == -1)
1049 return;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001050
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001051 if (amdgpu_vm_block_size < 9) {
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001052 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1053 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001054 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001055 }
1056
1057 if (amdgpu_vm_block_size > 24 ||
1058 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1059 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1060 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001061 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001062 }
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001063
1064 return;
1065
1066def_value:
1067 amdgpu_vm_block_size = -1;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001068}
1069
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001070static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1071{
1072 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
1073 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1074 amdgpu_vm_size);
1075 goto def_value;
1076 }
1077
1078 if (amdgpu_vm_size < 1) {
1079 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1080 amdgpu_vm_size);
1081 goto def_value;
1082 }
1083
1084 /*
1085 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1086 */
1087 if (amdgpu_vm_size > 1024) {
1088 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1089 amdgpu_vm_size);
1090 goto def_value;
1091 }
1092
1093 return;
1094
1095def_value:
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001096 amdgpu_vm_size = -1;
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001097}
1098
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001099/**
1100 * amdgpu_check_arguments - validate module params
1101 *
1102 * @adev: amdgpu_device pointer
1103 *
1104 * Validates certain module parameters and updates
1105 * the associated values used by the driver (all asics).
1106 */
1107static void amdgpu_check_arguments(struct amdgpu_device *adev)
1108{
Chunming Zhou5b011232015-12-10 17:34:33 +08001109 if (amdgpu_sched_jobs < 4) {
1110 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1111 amdgpu_sched_jobs);
1112 amdgpu_sched_jobs = 4;
1113 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
1114 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1115 amdgpu_sched_jobs);
1116 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1117 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001118
1119 if (amdgpu_gart_size != -1) {
Christian Königc4e1a132016-03-17 16:25:15 +01001120 /* gtt size must be greater or equal to 32M */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001121 if (amdgpu_gart_size < 32) {
1122 dev_warn(adev->dev, "gart size (%d) too small\n",
1123 amdgpu_gart_size);
1124 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001125 }
1126 }
1127
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001128 amdgpu_check_vm_size(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001129
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001130 amdgpu_check_block_size(adev);
Christian König6a7f76e2016-08-24 15:51:49 +02001131
jimqu526bae32016-11-07 09:53:10 +08001132 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1133 !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +02001134 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1135 amdgpu_vram_page_split);
1136 amdgpu_vram_page_split = 1024;
1137 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001138}
1139
1140/**
1141 * amdgpu_switcheroo_set_state - set switcheroo state
1142 *
1143 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +02001144 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001145 *
1146 * Callback for the switcheroo driver. Suspends or resumes the
1147 * the asics before or after it is powered up using ACPI methods.
1148 */
1149static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1150{
1151 struct drm_device *dev = pci_get_drvdata(pdev);
1152
1153 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1154 return;
1155
1156 if (state == VGA_SWITCHEROO_ON) {
1157 unsigned d3_delay = dev->pdev->d3_delay;
1158
Joe Perches7ca85292017-02-28 04:55:52 -08001159 pr_info("amdgpu: switched on\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001160 /* don't suspend or resume card normally */
1161 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1162
Alex Deucher810ddc32016-08-23 13:25:49 -04001163 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001164
1165 dev->pdev->d3_delay = d3_delay;
1166
1167 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1168 drm_kms_helper_poll_enable(dev);
1169 } else {
Joe Perches7ca85292017-02-28 04:55:52 -08001170 pr_info("amdgpu: switched off\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001171 drm_kms_helper_poll_disable(dev);
1172 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -04001173 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001174 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1175 }
1176}
1177
1178/**
1179 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1180 *
1181 * @pdev: pci dev pointer
1182 *
1183 * Callback for the switcheroo driver. Check of the switcheroo
1184 * state can be changed.
1185 * Returns true if the state can be changed, false if not.
1186 */
1187static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1188{
1189 struct drm_device *dev = pci_get_drvdata(pdev);
1190
1191 /*
1192 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1193 * locking inversion with the driver load path. And the access here is
1194 * completely racy anyway. So don't bother with locking for now.
1195 */
1196 return dev->open_count == 0;
1197}
1198
1199static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1200 .set_gpu_state = amdgpu_switcheroo_set_state,
1201 .reprobe = NULL,
1202 .can_switch = amdgpu_switcheroo_can_switch,
1203};
1204
1205int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001206 enum amd_ip_block_type block_type,
1207 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001208{
1209 int i, r = 0;
1210
1211 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001212 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001213 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001214 if (adev->ip_blocks[i].version->type != block_type)
1215 continue;
1216 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1217 continue;
1218 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1219 (void *)adev, state);
1220 if (r)
1221 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1222 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001223 }
1224 return r;
1225}
1226
1227int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001228 enum amd_ip_block_type block_type,
1229 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001230{
1231 int i, r = 0;
1232
1233 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001234 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001235 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001236 if (adev->ip_blocks[i].version->type != block_type)
1237 continue;
1238 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1239 continue;
1240 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1241 (void *)adev, state);
1242 if (r)
1243 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1244 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001245 }
1246 return r;
1247}
1248
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001249void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1250{
1251 int i;
1252
1253 for (i = 0; i < adev->num_ip_blocks; i++) {
1254 if (!adev->ip_blocks[i].status.valid)
1255 continue;
1256 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1257 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1258 }
1259}
1260
Alex Deucher5dbbb602016-06-23 11:41:04 -04001261int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1262 enum amd_ip_block_type block_type)
1263{
1264 int i, r;
1265
1266 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001267 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001268 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001269 if (adev->ip_blocks[i].version->type == block_type) {
1270 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001271 if (r)
1272 return r;
1273 break;
1274 }
1275 }
1276 return 0;
1277
1278}
1279
1280bool amdgpu_is_idle(struct amdgpu_device *adev,
1281 enum amd_ip_block_type block_type)
1282{
1283 int i;
1284
1285 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001286 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001287 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001288 if (adev->ip_blocks[i].version->type == block_type)
1289 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001290 }
1291 return true;
1292
1293}
1294
Alex Deuchera1255102016-10-13 17:41:13 -04001295struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1296 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001297{
1298 int i;
1299
1300 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -04001301 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302 return &adev->ip_blocks[i];
1303
1304 return NULL;
1305}
1306
1307/**
1308 * amdgpu_ip_block_version_cmp
1309 *
1310 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001311 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001312 * @major: major version
1313 * @minor: minor version
1314 *
1315 * return 0 if equal or greater
1316 * return 1 if smaller or the ip_block doesn't exist
1317 */
1318int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001319 enum amd_ip_block_type type,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001320 u32 major, u32 minor)
1321{
Alex Deuchera1255102016-10-13 17:41:13 -04001322 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323
Alex Deuchera1255102016-10-13 17:41:13 -04001324 if (ip_block && ((ip_block->version->major > major) ||
1325 ((ip_block->version->major == major) &&
1326 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001327 return 0;
1328
1329 return 1;
1330}
1331
Alex Deuchera1255102016-10-13 17:41:13 -04001332/**
1333 * amdgpu_ip_block_add
1334 *
1335 * @adev: amdgpu_device pointer
1336 * @ip_block_version: pointer to the IP to add
1337 *
1338 * Adds the IP block driver information to the collection of IPs
1339 * on the asic.
1340 */
1341int amdgpu_ip_block_add(struct amdgpu_device *adev,
1342 const struct amdgpu_ip_block_version *ip_block_version)
1343{
1344 if (!ip_block_version)
1345 return -EINVAL;
1346
1347 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1348
1349 return 0;
1350}
1351
Alex Deucher483ef982016-09-30 12:43:04 -04001352static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001353{
1354 adev->enable_virtual_display = false;
1355
1356 if (amdgpu_virtual_display) {
1357 struct drm_device *ddev = adev->ddev;
1358 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001359 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001360
1361 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1362 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001363 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1364 pciaddname = strsep(&pciaddname_tmp, ",");
Yintian Tao967de2a2017-01-22 15:16:51 +08001365 if (!strcmp("all", pciaddname)
1366 || !strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001367 long num_crtc;
1368 int res = -1;
1369
Emily Deng9accf2f2016-08-10 16:01:25 +08001370 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001371
1372 if (pciaddname_tmp)
1373 res = kstrtol(pciaddname_tmp, 10,
1374 &num_crtc);
1375
1376 if (!res) {
1377 if (num_crtc < 1)
1378 num_crtc = 1;
1379 if (num_crtc > 6)
1380 num_crtc = 6;
1381 adev->mode_info.num_crtc = num_crtc;
1382 } else {
1383 adev->mode_info.num_crtc = 1;
1384 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001385 break;
1386 }
1387 }
1388
Emily Deng0f663562016-09-30 13:02:18 -04001389 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1390 amdgpu_virtual_display, pci_address_name,
1391 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001392
1393 kfree(pciaddstr);
1394 }
1395}
1396
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001397static int amdgpu_early_init(struct amdgpu_device *adev)
1398{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001399 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400
Alex Deucher483ef982016-09-30 12:43:04 -04001401 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001402
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001403 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001404 case CHIP_TOPAZ:
1405 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001406 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001407 case CHIP_POLARIS11:
1408 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001409 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001410 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001411 case CHIP_STONEY:
1412 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001413 adev->family = AMDGPU_FAMILY_CZ;
1414 else
1415 adev->family = AMDGPU_FAMILY_VI;
1416
1417 r = vi_set_ip_blocks(adev);
1418 if (r)
1419 return r;
1420 break;
Ken Wang33f34802016-01-21 17:29:41 +08001421#ifdef CONFIG_DRM_AMDGPU_SI
1422 case CHIP_VERDE:
1423 case CHIP_TAHITI:
1424 case CHIP_PITCAIRN:
1425 case CHIP_OLAND:
1426 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001427 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001428 r = si_set_ip_blocks(adev);
1429 if (r)
1430 return r;
1431 break;
1432#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001433#ifdef CONFIG_DRM_AMDGPU_CIK
1434 case CHIP_BONAIRE:
1435 case CHIP_HAWAII:
1436 case CHIP_KAVERI:
1437 case CHIP_KABINI:
1438 case CHIP_MULLINS:
1439 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1440 adev->family = AMDGPU_FAMILY_CI;
1441 else
1442 adev->family = AMDGPU_FAMILY_KV;
1443
1444 r = cik_set_ip_blocks(adev);
1445 if (r)
1446 return r;
1447 break;
1448#endif
Ken Wang460826e2017-03-06 14:53:16 -05001449 case CHIP_VEGA10:
1450 adev->family = AMDGPU_FAMILY_AI;
1451
1452 r = soc15_set_ip_blocks(adev);
1453 if (r)
1454 return r;
1455 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001456 default:
1457 /* FIXME: not supported yet */
1458 return -EINVAL;
1459 }
1460
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001461 if (amdgpu_sriov_vf(adev)) {
1462 r = amdgpu_virt_request_full_gpu(adev, true);
1463 if (r)
1464 return r;
1465 }
1466
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001467 for (i = 0; i < adev->num_ip_blocks; i++) {
1468 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1469 DRM_ERROR("disabled ip block: %d\n", i);
Alex Deuchera1255102016-10-13 17:41:13 -04001470 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001471 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001472 if (adev->ip_blocks[i].version->funcs->early_init) {
1473 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001474 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001475 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001476 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001477 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1478 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001479 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001480 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001481 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001482 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001483 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001484 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001485 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 }
1487 }
1488
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001489 adev->cg_flags &= amdgpu_cg_mask;
1490 adev->pg_flags &= amdgpu_pg_mask;
1491
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001492 return 0;
1493}
1494
1495static int amdgpu_init(struct amdgpu_device *adev)
1496{
1497 int i, r;
1498
1499 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001500 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001501 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001502 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001503 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001504 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1505 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001506 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001507 }
Alex Deuchera1255102016-10-13 17:41:13 -04001508 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001509 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001510 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001511 r = amdgpu_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001512 if (r) {
1513 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001514 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001515 }
Alex Deuchera1255102016-10-13 17:41:13 -04001516 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001517 if (r) {
1518 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001519 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001520 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001521 r = amdgpu_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001522 if (r) {
1523 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001524 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001525 }
Alex Deuchera1255102016-10-13 17:41:13 -04001526 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001527
1528 /* right after GMC hw init, we create CSA */
1529 if (amdgpu_sriov_vf(adev)) {
1530 r = amdgpu_allocate_static_csa(adev);
1531 if (r) {
1532 DRM_ERROR("allocate CSA failed %d\n", r);
1533 return r;
1534 }
1535 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001536 }
1537 }
1538
1539 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001540 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001541 continue;
1542 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001543 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001544 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001545 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001546 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001547 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1548 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001549 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001550 }
Alex Deuchera1255102016-10-13 17:41:13 -04001551 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001552 }
1553
1554 return 0;
1555}
1556
1557static int amdgpu_late_init(struct amdgpu_device *adev)
1558{
1559 int i = 0, r;
1560
1561 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001562 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001563 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001564 if (adev->ip_blocks[i].version->funcs->late_init) {
1565 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001566 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001567 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1568 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001569 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001570 }
Alex Deuchera1255102016-10-13 17:41:13 -04001571 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001572 }
Alex Deucher4a446d52016-10-07 14:48:18 -04001573 /* skip CG for VCE/UVD, it's handled specially */
Alex Deuchera1255102016-10-13 17:41:13 -04001574 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1575 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
Alex Deucher4a446d52016-10-07 14:48:18 -04001576 /* enable clockgating to save power */
Alex Deuchera1255102016-10-13 17:41:13 -04001577 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1578 AMD_CG_STATE_GATE);
Alex Deucher4a446d52016-10-07 14:48:18 -04001579 if (r) {
1580 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001581 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher4a446d52016-10-07 14:48:18 -04001582 return r;
1583 }
Arindam Nathb0b00ff2016-10-07 19:01:37 +05301584 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001585 }
1586
Tom St Denisd1aff8e2016-08-09 18:01:55 -04001587 amdgpu_dpm_enable_uvd(adev, false);
1588 amdgpu_dpm_enable_vce(adev, false);
1589
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001590 return 0;
1591}
1592
1593static int amdgpu_fini(struct amdgpu_device *adev)
1594{
1595 int i, r;
1596
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001597 /* need to disable SMC first */
1598 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001599 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001600 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001601 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001602 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001603 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1604 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001605 if (r) {
1606 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001607 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001608 return r;
1609 }
Alex Deuchera1255102016-10-13 17:41:13 -04001610 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001611 /* XXX handle errors */
1612 if (r) {
1613 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001614 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001615 }
Alex Deuchera1255102016-10-13 17:41:13 -04001616 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001617 break;
1618 }
1619 }
1620
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001621 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001622 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001623 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001624 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001625 amdgpu_wb_fini(adev);
1626 amdgpu_vram_scratch_fini(adev);
1627 }
Rex Zhu8201a672016-11-24 21:44:44 +08001628
1629 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1630 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1631 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1632 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1633 AMD_CG_STATE_UNGATE);
1634 if (r) {
1635 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1636 adev->ip_blocks[i].version->funcs->name, r);
1637 return r;
1638 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001639 }
Rex Zhu8201a672016-11-24 21:44:44 +08001640
Alex Deuchera1255102016-10-13 17:41:13 -04001641 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001642 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001643 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001644 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1645 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001646 }
Rex Zhu8201a672016-11-24 21:44:44 +08001647
Alex Deuchera1255102016-10-13 17:41:13 -04001648 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001649 }
1650
1651 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001652 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001653 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001654 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001655 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001656 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001657 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1658 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001659 }
Alex Deuchera1255102016-10-13 17:41:13 -04001660 adev->ip_blocks[i].status.sw = false;
1661 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001662 }
1663
Monk Liua6dcfd92016-05-19 14:36:34 +08001664 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001665 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001666 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001667 if (adev->ip_blocks[i].version->funcs->late_fini)
1668 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1669 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001670 }
1671
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001672 if (amdgpu_sriov_vf(adev)) {
Monk Liu24936642017-01-09 15:54:32 +08001673 amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001674 amdgpu_virt_release_full_gpu(adev, false);
1675 }
Monk Liu24936642017-01-09 15:54:32 +08001676
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677 return 0;
1678}
1679
Alex Deucherfaefba92016-12-06 10:38:29 -05001680int amdgpu_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001681{
1682 int i, r;
1683
Xiangliang Yue941ea92017-01-18 12:47:55 +08001684 if (amdgpu_sriov_vf(adev))
1685 amdgpu_virt_request_full_gpu(adev, false);
1686
Flora Cuic5a93a22016-02-26 10:45:25 +08001687 /* ungate SMC block first */
1688 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1689 AMD_CG_STATE_UNGATE);
1690 if (r) {
1691 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1692 }
1693
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001694 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001695 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001696 continue;
1697 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001698 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001699 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1700 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001701 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001702 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1703 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001704 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001705 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001706 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001707 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001708 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001709 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001710 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1711 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001712 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001713 }
1714
Xiangliang Yue941ea92017-01-18 12:47:55 +08001715 if (amdgpu_sriov_vf(adev))
1716 amdgpu_virt_release_full_gpu(adev, false);
1717
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001718 return 0;
1719}
1720
Monk Liue4f0fdc2017-02-09 11:55:49 +08001721static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001722{
1723 int i, r;
1724
1725 for (i = 0; i < adev->num_ip_blocks; i++) {
1726 if (!adev->ip_blocks[i].status.valid)
1727 continue;
1728
1729 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1730 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1731 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
Monk Liue4f0fdc2017-02-09 11:55:49 +08001732 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001733
1734 if (r) {
1735 DRM_ERROR("resume of IP block <%s> failed %d\n",
1736 adev->ip_blocks[i].version->funcs->name, r);
1737 return r;
1738 }
1739 }
1740
1741 return 0;
1742}
1743
Monk Liue4f0fdc2017-02-09 11:55:49 +08001744static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001745{
1746 int i, r;
1747
1748 for (i = 0; i < adev->num_ip_blocks; i++) {
1749 if (!adev->ip_blocks[i].status.valid)
1750 continue;
1751
1752 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1753 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1754 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1755 continue;
1756
Monk Liue4f0fdc2017-02-09 11:55:49 +08001757 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08001758 if (r) {
1759 DRM_ERROR("resume of IP block <%s> failed %d\n",
1760 adev->ip_blocks[i].version->funcs->name, r);
1761 return r;
1762 }
1763 }
1764
1765 return 0;
1766}
1767
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001768static int amdgpu_resume(struct amdgpu_device *adev)
1769{
1770 int i, r;
1771
1772 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001773 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001774 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001775 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001776 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001777 DRM_ERROR("resume of IP block <%s> failed %d\n",
1778 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001779 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001780 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001781 }
1782
1783 return 0;
1784}
1785
Monk Liu4e99a442016-03-31 13:26:59 +08001786static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04001787{
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001788 if (adev->is_atom_fw) {
1789 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1790 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1791 } else {
1792 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1793 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1794 }
Andres Rodriguez048765a2016-06-11 02:51:32 -04001795}
1796
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001797/**
1798 * amdgpu_device_init - initialize the driver
1799 *
1800 * @adev: amdgpu_device pointer
1801 * @pdev: drm dev pointer
1802 * @pdev: pci dev pointer
1803 * @flags: driver flags
1804 *
1805 * Initializes the driver info and hw (all asics).
1806 * Returns 0 for success or an error on failure.
1807 * Called at driver startup.
1808 */
1809int amdgpu_device_init(struct amdgpu_device *adev,
1810 struct drm_device *ddev,
1811 struct pci_dev *pdev,
1812 uint32_t flags)
1813{
1814 int r, i;
1815 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02001816 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001817
1818 adev->shutdown = false;
1819 adev->dev = &pdev->dev;
1820 adev->ddev = ddev;
1821 adev->pdev = pdev;
1822 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001823 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001824 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1825 adev->mc.gtt_size = 512 * 1024 * 1024;
1826 adev->accel_working = false;
1827 adev->num_rings = 0;
1828 adev->mman.buffer_funcs = NULL;
1829 adev->mman.buffer_funcs_ring = NULL;
1830 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01001831 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001832 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001833 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001834
1835 adev->smc_rreg = &amdgpu_invalid_rreg;
1836 adev->smc_wreg = &amdgpu_invalid_wreg;
1837 adev->pcie_rreg = &amdgpu_invalid_rreg;
1838 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001839 adev->pciep_rreg = &amdgpu_invalid_rreg;
1840 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001841 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1842 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1843 adev->didt_rreg = &amdgpu_invalid_rreg;
1844 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001845 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1846 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001847 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1848 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1849
Rex Zhuccdbb202016-06-08 12:47:41 +08001850
Alex Deucher3e39ab92015-06-05 15:04:33 -04001851 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1852 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1853 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001854
1855 /* mutex initialization are all done here so we
1856 * can recall function without having locking issues */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001857 atomic_set(&adev->irq.ih.lock, 0);
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001858 mutex_init(&adev->firmware.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001859 mutex_init(&adev->pm.mutex);
1860 mutex_init(&adev->gfx.gpu_clock_mutex);
1861 mutex_init(&adev->srbm_mutex);
1862 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001863 mutex_init(&adev->mn_lock);
1864 hash_init(adev->mn_hash);
1865
1866 amdgpu_check_arguments(adev);
1867
1868 /* Registers mapping */
1869 /* TODO: block userspace mapping of io register */
1870 spin_lock_init(&adev->mmio_idx_lock);
1871 spin_lock_init(&adev->smc_idx_lock);
1872 spin_lock_init(&adev->pcie_idx_lock);
1873 spin_lock_init(&adev->uvd_ctx_idx_lock);
1874 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08001875 spin_lock_init(&adev->gc_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001876 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02001877 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001878
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001879 INIT_LIST_HEAD(&adev->shadow_list);
1880 mutex_init(&adev->shadow_list_lock);
1881
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001882 INIT_LIST_HEAD(&adev->gtt_list);
1883 spin_lock_init(&adev->gtt_list_lock);
1884
Ken Wangda69c1612016-01-21 19:08:55 +08001885 if (adev->asic_type >= CHIP_BONAIRE) {
1886 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1887 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1888 } else {
1889 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1890 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1891 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001892
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001893 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1894 if (adev->rmmio == NULL) {
1895 return -ENOMEM;
1896 }
1897 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1898 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1899
Ken Wangda69c1612016-01-21 19:08:55 +08001900 if (adev->asic_type >= CHIP_BONAIRE)
1901 /* doorbell bar mapping */
1902 amdgpu_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001903
1904 /* io port mapping */
1905 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1906 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1907 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1908 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1909 break;
1910 }
1911 }
1912 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05001913 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001914
1915 /* early init functions */
1916 r = amdgpu_early_init(adev);
1917 if (r)
1918 return r;
1919
1920 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1921 /* this will fail for cards that aren't VGA class devices, just
1922 * ignore it */
1923 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1924
1925 if (amdgpu_runtime_pm == 1)
1926 runtime = true;
Alex Deuchere9bef452016-04-25 13:12:18 -04001927 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001928 runtime = true;
Lukas Wunner84c8b222017-03-10 21:23:45 +01001929 if (!pci_is_thunderbolt_attached(adev->pdev))
1930 vga_switcheroo_register_client(adev->pdev,
1931 &amdgpu_switcheroo_ops, runtime);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001932 if (runtime)
1933 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1934
1935 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04001936 if (!amdgpu_get_bios(adev)) {
1937 r = -EINVAL;
1938 goto failed;
1939 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01001940
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001941 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001942 if (r) {
1943 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001944 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001945 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001946
Monk Liu4e99a442016-03-31 13:26:59 +08001947 /* detect if we are with an SRIOV vbios */
1948 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001949
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001950 /* Post card if necessary */
Monk Liubec86372016-09-14 19:38:08 +08001951 if (amdgpu_vpost_needed(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001952 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08001953 dev_err(adev->dev, "no vBIOS found\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001954 r = -EINVAL;
1955 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001956 }
Monk Liubec86372016-09-14 19:38:08 +08001957 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08001958 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1959 if (r) {
1960 dev_err(adev->dev, "gpu post error!\n");
1961 goto failed;
1962 }
1963 } else {
1964 DRM_INFO("GPU post is not needed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001965 }
1966
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001967 if (!adev->is_atom_fw) {
1968 /* Initialize clocks */
1969 r = amdgpu_atombios_get_clock_info(adev);
1970 if (r) {
1971 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
1972 return r;
1973 }
1974 /* init i2c buses */
1975 amdgpu_atombios_i2c_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001976 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001977
1978 /* Fence driver */
1979 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001980 if (r) {
1981 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04001982 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001983 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001984
1985 /* init the mode config */
1986 drm_mode_config_init(adev->ddev);
1987
1988 r = amdgpu_init(adev);
1989 if (r) {
Alex Deucher2c1a2782015-12-07 17:02:53 -05001990 dev_err(adev->dev, "amdgpu_init failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001991 amdgpu_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04001992 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001993 }
1994
1995 adev->accel_working = true;
1996
Marek Olšák95844d22016-08-17 23:49:27 +02001997 /* Initialize the buffer migration limit. */
1998 if (amdgpu_moverate >= 0)
1999 max_MBps = amdgpu_moverate;
2000 else
2001 max_MBps = 8; /* Allow 8 MB/s. */
2002 /* Get a log2 for easy divisions. */
2003 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2004
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002005 r = amdgpu_ib_pool_init(adev);
2006 if (r) {
2007 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deucher83ba1262016-06-03 18:21:41 -04002008 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002009 }
2010
2011 r = amdgpu_ib_ring_tests(adev);
2012 if (r)
2013 DRM_ERROR("ib ring test failed (%d).\n", r);
2014
Monk Liu9bc92b92017-02-08 17:38:13 +08002015 amdgpu_fbdev_init(adev);
2016
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002017 r = amdgpu_gem_debugfs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002018 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002019 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002020
2021 r = amdgpu_debugfs_regs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002022 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002023 DRM_ERROR("registering register debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002024
Huang Rui50ab2532016-06-12 15:51:09 +08002025 r = amdgpu_debugfs_firmware_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002026 if (r)
Huang Rui50ab2532016-06-12 15:51:09 +08002027 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
Huang Rui50ab2532016-06-12 15:51:09 +08002028
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002029 if ((amdgpu_testing & 1)) {
2030 if (adev->accel_working)
2031 amdgpu_test_moves(adev);
2032 else
2033 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2034 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002035 if (amdgpu_benchmarking) {
2036 if (adev->accel_working)
2037 amdgpu_benchmark(adev, amdgpu_benchmarking);
2038 else
2039 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2040 }
2041
2042 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2043 * explicit gating rather than handling it automatically.
2044 */
2045 r = amdgpu_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002046 if (r) {
2047 dev_err(adev->dev, "amdgpu_late_init failed\n");
Alex Deucher83ba1262016-06-03 18:21:41 -04002048 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002049 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002050
2051 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04002052
2053failed:
2054 if (runtime)
2055 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2056 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002057}
2058
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002059/**
2060 * amdgpu_device_fini - tear down the driver
2061 *
2062 * @adev: amdgpu_device pointer
2063 *
2064 * Tear down the driver info (all asics).
2065 * Called at driver shutdown.
2066 */
2067void amdgpu_device_fini(struct amdgpu_device *adev)
2068{
2069 int r;
2070
2071 DRM_INFO("amdgpu: finishing device.\n");
2072 adev->shutdown = true;
Grazvydas Ignotasa951ed82016-09-25 23:34:48 +03002073 drm_crtc_force_disable_all(adev->ddev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002074 /* evict vram memory */
2075 amdgpu_bo_evict_vram(adev);
2076 amdgpu_ib_pool_fini(adev);
2077 amdgpu_fence_driver_fini(adev);
2078 amdgpu_fbdev_fini(adev);
2079 r = amdgpu_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002080 adev->accel_working = false;
2081 /* free i2c buses */
2082 amdgpu_i2c_fini(adev);
2083 amdgpu_atombios_fini(adev);
2084 kfree(adev->bios);
2085 adev->bios = NULL;
Lukas Wunner84c8b222017-03-10 21:23:45 +01002086 if (!pci_is_thunderbolt_attached(adev->pdev))
2087 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002088 if (adev->flags & AMD_IS_PX)
2089 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002090 vga_client_register(adev->pdev, NULL, NULL, NULL);
2091 if (adev->rio_mem)
2092 pci_iounmap(adev->pdev, adev->rio_mem);
2093 adev->rio_mem = NULL;
2094 iounmap(adev->rmmio);
2095 adev->rmmio = NULL;
Ken Wangda69c1612016-01-21 19:08:55 +08002096 if (adev->asic_type >= CHIP_BONAIRE)
2097 amdgpu_doorbell_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002098 amdgpu_debugfs_regs_cleanup(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002099}
2100
2101
2102/*
2103 * Suspend & resume.
2104 */
2105/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002106 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002107 *
2108 * @pdev: drm dev pointer
2109 * @state: suspend state
2110 *
2111 * Puts the hw in the suspend state (all asics).
2112 * Returns 0 for success or an error on failure.
2113 * Called at driver suspend.
2114 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002115int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002116{
2117 struct amdgpu_device *adev;
2118 struct drm_crtc *crtc;
2119 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002120 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002121
2122 if (dev == NULL || dev->dev_private == NULL) {
2123 return -ENODEV;
2124 }
2125
2126 adev = dev->dev_private;
2127
2128 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2129 return 0;
2130
2131 drm_kms_helper_poll_disable(dev);
2132
2133 /* turn off display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002134 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002135 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2136 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2137 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002138 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002139
Alex Deucher756e6882015-10-08 00:03:36 -04002140 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002141 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04002142 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002143 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2144 struct amdgpu_bo *robj;
2145
Alex Deucher756e6882015-10-08 00:03:36 -04002146 if (amdgpu_crtc->cursor_bo) {
2147 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2148 r = amdgpu_bo_reserve(aobj, false);
2149 if (r == 0) {
2150 amdgpu_bo_unpin(aobj);
2151 amdgpu_bo_unreserve(aobj);
2152 }
2153 }
2154
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002155 if (rfb == NULL || rfb->obj == NULL) {
2156 continue;
2157 }
2158 robj = gem_to_amdgpu_bo(rfb->obj);
2159 /* don't unpin kernel fb objects */
2160 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2161 r = amdgpu_bo_reserve(robj, false);
2162 if (r == 0) {
2163 amdgpu_bo_unpin(robj);
2164 amdgpu_bo_unreserve(robj);
2165 }
2166 }
2167 }
2168 /* evict vram memory */
2169 amdgpu_bo_evict_vram(adev);
2170
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002171 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002172
2173 r = amdgpu_suspend(adev);
2174
Alex Deuchera0a71e42016-10-10 12:41:36 -04002175 /* evict remaining vram memory
2176 * This second call to evict vram is to evict the gart page table
2177 * using the CPU.
2178 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002179 amdgpu_bo_evict_vram(adev);
2180
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002181 if (adev->is_atom_fw)
2182 amdgpu_atomfirmware_scratch_regs_save(adev);
2183 else
2184 amdgpu_atombios_scratch_regs_save(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002185 pci_save_state(dev->pdev);
2186 if (suspend) {
2187 /* Shut down the device */
2188 pci_disable_device(dev->pdev);
2189 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002190 } else {
2191 r = amdgpu_asic_reset(adev);
2192 if (r)
2193 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002194 }
2195
2196 if (fbcon) {
2197 console_lock();
2198 amdgpu_fbdev_set_suspend(adev, 1);
2199 console_unlock();
2200 }
2201 return 0;
2202}
2203
2204/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002205 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002206 *
2207 * @pdev: drm dev pointer
2208 *
2209 * Bring the hw back to operating state (all asics).
2210 * Returns 0 for success or an error on failure.
2211 * Called at driver resume.
2212 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002213int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002214{
2215 struct drm_connector *connector;
2216 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002217 struct drm_crtc *crtc;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002218 int r;
2219
2220 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2221 return 0;
2222
jimqu74b0b152016-09-07 17:09:12 +08002223 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002224 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002225
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002226 if (resume) {
2227 pci_set_power_state(dev->pdev, PCI_D0);
2228 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002229 r = pci_enable_device(dev->pdev);
2230 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002231 if (fbcon)
2232 console_unlock();
jimqu74b0b152016-09-07 17:09:12 +08002233 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002234 }
2235 }
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002236 if (adev->is_atom_fw)
2237 amdgpu_atomfirmware_scratch_regs_restore(adev);
2238 else
2239 amdgpu_atombios_scratch_regs_restore(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002240
2241 /* post card */
Jim Quc836fec2017-02-10 15:59:59 +08002242 if (amdgpu_need_post(adev)) {
jimqu74b0b152016-09-07 17:09:12 +08002243 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2244 if (r)
2245 DRM_ERROR("amdgpu asic init failed\n");
2246 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002247
2248 r = amdgpu_resume(adev);
Rex Zhue6707212017-03-30 13:21:01 +08002249 if (r) {
Flora Cuica198522016-02-04 15:10:08 +08002250 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
Rex Zhue6707212017-03-30 13:21:01 +08002251 return r;
2252 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002253 amdgpu_fence_driver_resume(adev);
2254
Flora Cuica198522016-02-04 15:10:08 +08002255 if (resume) {
2256 r = amdgpu_ib_ring_tests(adev);
2257 if (r)
2258 DRM_ERROR("ib ring test failed (%d).\n", r);
2259 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002260
2261 r = amdgpu_late_init(adev);
Jim Quc085bd52017-03-01 15:53:29 +08002262 if (r) {
2263 if (fbcon)
2264 console_unlock();
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002265 return r;
Jim Quc085bd52017-03-01 15:53:29 +08002266 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002267
Alex Deucher756e6882015-10-08 00:03:36 -04002268 /* pin cursors */
2269 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2270 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2271
2272 if (amdgpu_crtc->cursor_bo) {
2273 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2274 r = amdgpu_bo_reserve(aobj, false);
2275 if (r == 0) {
2276 r = amdgpu_bo_pin(aobj,
2277 AMDGPU_GEM_DOMAIN_VRAM,
2278 &amdgpu_crtc->cursor_addr);
2279 if (r != 0)
2280 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2281 amdgpu_bo_unreserve(aobj);
2282 }
2283 }
2284 }
2285
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002286 /* blat the mode back in */
2287 if (fbcon) {
2288 drm_helper_resume_force_mode(dev);
2289 /* turn on display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002290 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002291 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2292 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2293 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002294 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002295 }
2296
2297 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002298
2299 /*
2300 * Most of the connector probing functions try to acquire runtime pm
2301 * refs to ensure that the GPU is powered on when connector polling is
2302 * performed. Since we're calling this from a runtime PM callback,
2303 * trying to acquire rpm refs will cause us to deadlock.
2304 *
2305 * Since we're guaranteed to be holding the rpm lock, it's safe to
2306 * temporarily disable the rpm helpers so this doesn't deadlock us.
2307 */
2308#ifdef CONFIG_PM
2309 dev->dev->power.disable_depth++;
2310#endif
Alex Deucher54fb2a52015-11-24 14:30:56 -05002311 drm_helper_hpd_irq_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002312#ifdef CONFIG_PM
2313 dev->dev->power.disable_depth--;
2314#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002315
2316 if (fbcon) {
2317 amdgpu_fbdev_set_suspend(adev, 0);
2318 console_unlock();
2319 }
2320
2321 return 0;
2322}
2323
Chunming Zhou63fbf422016-07-15 11:19:20 +08002324static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2325{
2326 int i;
2327 bool asic_hang = false;
2328
2329 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002330 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002331 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002332 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2333 adev->ip_blocks[i].status.hang =
2334 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2335 if (adev->ip_blocks[i].status.hang) {
2336 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002337 asic_hang = true;
2338 }
2339 }
2340 return asic_hang;
2341}
2342
Baoyou Xie4d446652016-09-18 22:09:35 +08002343static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002344{
2345 int i, r = 0;
2346
2347 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002348 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002349 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002350 if (adev->ip_blocks[i].status.hang &&
2351 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2352 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002353 if (r)
2354 return r;
2355 }
2356 }
2357
2358 return 0;
2359}
2360
Chunming Zhou35d782f2016-07-15 15:57:13 +08002361static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2362{
Alex Deucherda146d32016-10-13 16:07:03 -04002363 int i;
2364
2365 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002366 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002367 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002368 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2369 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2370 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2371 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2372 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002373 DRM_INFO("Some block need full reset!\n");
2374 return true;
2375 }
2376 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002377 }
2378 return false;
2379}
2380
2381static int amdgpu_soft_reset(struct amdgpu_device *adev)
2382{
2383 int i, r = 0;
2384
2385 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002386 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002387 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002388 if (adev->ip_blocks[i].status.hang &&
2389 adev->ip_blocks[i].version->funcs->soft_reset) {
2390 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002391 if (r)
2392 return r;
2393 }
2394 }
2395
2396 return 0;
2397}
2398
2399static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2400{
2401 int i, r = 0;
2402
2403 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002404 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002405 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002406 if (adev->ip_blocks[i].status.hang &&
2407 adev->ip_blocks[i].version->funcs->post_soft_reset)
2408 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002409 if (r)
2410 return r;
2411 }
2412
2413 return 0;
2414}
2415
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002416bool amdgpu_need_backup(struct amdgpu_device *adev)
2417{
2418 if (adev->flags & AMD_IS_APU)
2419 return false;
2420
2421 return amdgpu_lockup_timeout > 0 ? true : false;
2422}
2423
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002424static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2425 struct amdgpu_ring *ring,
2426 struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +01002427 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002428{
2429 uint32_t domain;
2430 int r;
2431
2432 if (!bo->shadow)
2433 return 0;
2434
2435 r = amdgpu_bo_reserve(bo, false);
2436 if (r)
2437 return r;
2438 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2439 /* if bo has been evicted, then no need to recover */
2440 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2441 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2442 NULL, fence, true);
2443 if (r) {
2444 DRM_ERROR("recover page table failed!\n");
2445 goto err;
2446 }
2447 }
2448err:
2449 amdgpu_bo_unreserve(bo);
2450 return r;
2451}
2452
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002453/**
Monk Liua90ad3c2017-01-23 14:22:08 +08002454 * amdgpu_sriov_gpu_reset - reset the asic
2455 *
2456 * @adev: amdgpu device pointer
2457 * @voluntary: if this reset is requested by guest.
2458 * (true means by guest and false means by HYPERVISOR )
2459 *
2460 * Attempt the reset the GPU if it has hung (all asics).
2461 * for SRIOV case.
2462 * Returns 0 for success or an error on failure.
2463 */
2464int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, bool voluntary)
2465{
2466 int i, r = 0;
2467 int resched;
2468 struct amdgpu_bo *bo, *tmp;
2469 struct amdgpu_ring *ring;
2470 struct dma_fence *fence = NULL, *next = NULL;
2471
Monk Liu147b5982017-01-25 15:48:01 +08002472 mutex_lock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002473 atomic_inc(&adev->gpu_reset_counter);
Monk Liu1fb37a32017-01-26 15:36:37 +08002474 adev->gfx.in_reset = true;
Monk Liua90ad3c2017-01-23 14:22:08 +08002475
2476 /* block TTM */
2477 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2478
2479 /* block scheduler */
2480 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2481 ring = adev->rings[i];
2482
2483 if (!ring || !ring->sched.thread)
2484 continue;
2485
2486 kthread_park(ring->sched.thread);
2487 amd_sched_hw_job_reset(&ring->sched);
2488 }
2489
2490 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2491 amdgpu_fence_driver_force_completion(adev);
2492
2493 /* request to take full control of GPU before re-initialization */
2494 if (voluntary)
2495 amdgpu_virt_reset_gpu(adev);
2496 else
2497 amdgpu_virt_request_full_gpu(adev, true);
2498
2499
2500 /* Resume IP prior to SMC */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002501 amdgpu_sriov_reinit_early(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002502
2503 /* we need recover gart prior to run SMC/CP/SDMA resume */
2504 amdgpu_ttm_recover_gart(adev);
2505
2506 /* now we are okay to resume SMC/CP/SDMA */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002507 amdgpu_sriov_reinit_late(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002508
2509 amdgpu_irq_gpu_reset_resume_helper(adev);
2510
2511 if (amdgpu_ib_ring_tests(adev))
2512 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2513
2514 /* release full control of GPU after ib test */
2515 amdgpu_virt_release_full_gpu(adev, true);
2516
2517 DRM_INFO("recover vram bo from shadow\n");
2518
2519 ring = adev->mman.buffer_funcs_ring;
2520 mutex_lock(&adev->shadow_list_lock);
2521 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2522 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2523 if (fence) {
2524 r = dma_fence_wait(fence, false);
2525 if (r) {
2526 WARN(r, "recovery from shadow isn't completed\n");
2527 break;
2528 }
2529 }
2530
2531 dma_fence_put(fence);
2532 fence = next;
2533 }
2534 mutex_unlock(&adev->shadow_list_lock);
2535
2536 if (fence) {
2537 r = dma_fence_wait(fence, false);
2538 if (r)
2539 WARN(r, "recovery from shadow isn't completed\n");
2540 }
2541 dma_fence_put(fence);
2542
2543 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2544 struct amdgpu_ring *ring = adev->rings[i];
2545 if (!ring || !ring->sched.thread)
2546 continue;
2547
2548 amd_sched_job_recovery(&ring->sched);
2549 kthread_unpark(ring->sched.thread);
2550 }
2551
2552 drm_helper_resume_force_mode(adev->ddev);
2553 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2554 if (r) {
2555 /* bad news, how to tell it to userspace ? */
2556 dev_info(adev->dev, "GPU reset failed\n");
2557 }
2558
Monk Liu1fb37a32017-01-26 15:36:37 +08002559 adev->gfx.in_reset = false;
Monk Liu147b5982017-01-25 15:48:01 +08002560 mutex_unlock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002561 return r;
2562}
2563
2564/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002565 * amdgpu_gpu_reset - reset the asic
2566 *
2567 * @adev: amdgpu device pointer
2568 *
2569 * Attempt the reset the GPU if it has hung (all asics).
2570 * Returns 0 for success or an error on failure.
2571 */
2572int amdgpu_gpu_reset(struct amdgpu_device *adev)
2573{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002574 int i, r;
2575 int resched;
Chunming Zhou35d782f2016-07-15 15:57:13 +08002576 bool need_full_reset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002577
Xiangliang Yufb140b22016-12-17 22:48:57 +08002578 if (amdgpu_sriov_vf(adev))
Monk Liua90ad3c2017-01-23 14:22:08 +08002579 return amdgpu_sriov_gpu_reset(adev, true);
Xiangliang Yufb140b22016-12-17 22:48:57 +08002580
Chunming Zhou63fbf422016-07-15 11:19:20 +08002581 if (!amdgpu_check_soft_reset(adev)) {
2582 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2583 return 0;
2584 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002585
Marek Olšákd94aed52015-05-05 21:13:49 +02002586 atomic_inc(&adev->gpu_reset_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002587
Chunming Zhoua3c47d62016-06-30 16:44:41 +08002588 /* block TTM */
2589 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2590
Chunming Zhou0875dc92016-06-12 15:41:58 +08002591 /* block scheduler */
2592 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2593 struct amdgpu_ring *ring = adev->rings[i];
2594
2595 if (!ring)
2596 continue;
2597 kthread_park(ring->sched.thread);
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002598 amd_sched_hw_job_reset(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002599 }
Chunming Zhou2200eda2016-06-30 16:53:02 +08002600 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2601 amdgpu_fence_driver_force_completion(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002602
Chunming Zhou35d782f2016-07-15 15:57:13 +08002603 need_full_reset = amdgpu_need_full_reset(adev);
2604
2605 if (!need_full_reset) {
2606 amdgpu_pre_soft_reset(adev);
2607 r = amdgpu_soft_reset(adev);
2608 amdgpu_post_soft_reset(adev);
2609 if (r || amdgpu_check_soft_reset(adev)) {
2610 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2611 need_full_reset = true;
2612 }
2613 }
2614
2615 if (need_full_reset) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002616 r = amdgpu_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002617
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002618retry:
Chunming Zhou35d782f2016-07-15 15:57:13 +08002619 /* Disable fb access */
2620 if (adev->mode_info.num_crtc) {
2621 struct amdgpu_mode_mc_save save;
2622 amdgpu_display_stop_mc_access(adev, &save);
2623 amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
2624 }
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002625 if (adev->is_atom_fw)
2626 amdgpu_atomfirmware_scratch_regs_save(adev);
2627 else
2628 amdgpu_atombios_scratch_regs_save(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002629 r = amdgpu_asic_reset(adev);
Alex Deucherbe34d3b2017-03-03 14:26:51 -05002630 if (adev->is_atom_fw)
2631 amdgpu_atomfirmware_scratch_regs_restore(adev);
2632 else
2633 amdgpu_atombios_scratch_regs_restore(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002634 /* post card */
2635 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002636
Chunming Zhou35d782f2016-07-15 15:57:13 +08002637 if (!r) {
2638 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2639 r = amdgpu_resume(adev);
2640 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002641 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002642 if (!r) {
Chunming Zhoue72cfd52016-07-27 13:15:20 +08002643 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002644 if (need_full_reset && amdgpu_need_backup(adev)) {
2645 r = amdgpu_ttm_recover_gart(adev);
2646 if (r)
2647 DRM_ERROR("gart recovery failed!!!\n");
2648 }
Chunming Zhou1f465082016-06-30 15:02:26 +08002649 r = amdgpu_ib_ring_tests(adev);
2650 if (r) {
2651 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Chunming Zhou40019dc2016-06-29 16:01:49 +08002652 r = amdgpu_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002653 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002654 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002655 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002656 /**
2657 * recovery vm page tables, since we cannot depend on VRAM is
2658 * consistent after gpu full reset.
2659 */
2660 if (need_full_reset && amdgpu_need_backup(adev)) {
2661 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2662 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002663 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002664
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002665 DRM_INFO("recover vram bo from shadow\n");
2666 mutex_lock(&adev->shadow_list_lock);
2667 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2668 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2669 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002670 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002671 if (r) {
Monk Liu1d7b17b2017-01-22 18:52:56 +08002672 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002673 break;
2674 }
2675 }
2676
Chris Wilsonf54d1862016-10-25 13:00:45 +01002677 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002678 fence = next;
2679 }
2680 mutex_unlock(&adev->shadow_list_lock);
2681 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002682 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002683 if (r)
Monk Liu1d7b17b2017-01-22 18:52:56 +08002684 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002685 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01002686 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002687 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002688 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2689 struct amdgpu_ring *ring = adev->rings[i];
2690 if (!ring)
2691 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002692
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002693 amd_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002694 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002695 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002696 } else {
Chunming Zhou2200eda2016-06-30 16:53:02 +08002697 dev_err(adev->dev, "asic resume failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002698 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Chunming Zhou0875dc92016-06-12 15:41:58 +08002699 if (adev->rings[i]) {
2700 kthread_unpark(adev->rings[i]->sched.thread);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002701 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002702 }
2703 }
2704
2705 drm_helper_resume_force_mode(adev->ddev);
2706
2707 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2708 if (r) {
2709 /* bad news, how to tell it to userspace ? */
2710 dev_info(adev->dev, "GPU reset failed\n");
2711 }
2712
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002713 return r;
2714}
2715
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002716void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2717{
2718 u32 mask;
2719 int ret;
2720
Alex Deuchercd474ba2016-02-04 10:21:23 -05002721 if (amdgpu_pcie_gen_cap)
2722 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2723
2724 if (amdgpu_pcie_lane_cap)
2725 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2726
2727 /* covers APUs as well */
2728 if (pci_is_root_bus(adev->pdev->bus)) {
2729 if (adev->pm.pcie_gen_mask == 0)
2730 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2731 if (adev->pm.pcie_mlw_mask == 0)
2732 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002733 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002734 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05002735
2736 if (adev->pm.pcie_gen_mask == 0) {
2737 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2738 if (!ret) {
2739 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2740 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2741 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2742
2743 if (mask & DRM_PCIE_SPEED_25)
2744 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2745 if (mask & DRM_PCIE_SPEED_50)
2746 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2747 if (mask & DRM_PCIE_SPEED_80)
2748 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2749 } else {
2750 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2751 }
2752 }
2753 if (adev->pm.pcie_mlw_mask == 0) {
2754 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2755 if (!ret) {
2756 switch (mask) {
2757 case 32:
2758 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2759 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2760 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2761 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2762 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2763 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2764 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2765 break;
2766 case 16:
2767 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2768 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2769 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2770 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2771 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2772 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2773 break;
2774 case 12:
2775 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2776 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2777 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2778 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2779 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2780 break;
2781 case 8:
2782 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2783 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2784 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2785 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2786 break;
2787 case 4:
2788 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2789 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2790 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2791 break;
2792 case 2:
2793 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2794 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2795 break;
2796 case 1:
2797 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2798 break;
2799 default:
2800 break;
2801 }
2802 } else {
2803 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05002804 }
2805 }
2806}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002807
2808/*
2809 * Debugfs
2810 */
2811int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04002812 const struct drm_info_list *files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002813 unsigned nfiles)
2814{
2815 unsigned i;
2816
2817 for (i = 0; i < adev->debugfs_count; i++) {
2818 if (adev->debugfs[i].files == files) {
2819 /* Already registered */
2820 return 0;
2821 }
2822 }
2823
2824 i = adev->debugfs_count + 1;
2825 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2826 DRM_ERROR("Reached maximum number of debugfs components.\n");
2827 DRM_ERROR("Report so we increase "
2828 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2829 return -EINVAL;
2830 }
2831 adev->debugfs[adev->debugfs_count].files = files;
2832 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2833 adev->debugfs_count = i;
2834#if defined(CONFIG_DEBUG_FS)
2835 drm_debugfs_create_files(files, nfiles,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002836 adev->ddev->primary->debugfs_root,
2837 adev->ddev->primary);
2838#endif
2839 return 0;
2840}
2841
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002842#if defined(CONFIG_DEBUG_FS)
2843
2844static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2845 size_t size, loff_t *pos)
2846{
Al Viro45063092016-12-04 18:24:56 -05002847 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002848 ssize_t result = 0;
2849 int r;
Tom St Denisbd122672016-07-28 09:39:22 -04002850 bool pm_pg_lock, use_bank;
Tom St Denis566281592016-06-27 11:55:07 -04002851 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002852
2853 if (size & 0x3 || *pos & 0x3)
2854 return -EINVAL;
2855
Tom St Denisbd122672016-07-28 09:39:22 -04002856 /* are we reading registers for which a PG lock is necessary? */
2857 pm_pg_lock = (*pos >> 23) & 1;
2858
Tom St Denis566281592016-06-27 11:55:07 -04002859 if (*pos & (1ULL << 62)) {
2860 se_bank = (*pos >> 24) & 0x3FF;
2861 sh_bank = (*pos >> 34) & 0x3FF;
2862 instance_bank = (*pos >> 44) & 0x3FF;
Tom St Denis32977f92016-10-09 07:41:26 -04002863
2864 if (se_bank == 0x3FF)
2865 se_bank = 0xFFFFFFFF;
2866 if (sh_bank == 0x3FF)
2867 sh_bank = 0xFFFFFFFF;
2868 if (instance_bank == 0x3FF)
2869 instance_bank = 0xFFFFFFFF;
Tom St Denis566281592016-06-27 11:55:07 -04002870 use_bank = 1;
Tom St Denis566281592016-06-27 11:55:07 -04002871 } else {
2872 use_bank = 0;
2873 }
2874
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002875 *pos &= (1UL << 22) - 1;
Tom St Denisbd122672016-07-28 09:39:22 -04002876
Tom St Denis566281592016-06-27 11:55:07 -04002877 if (use_bank) {
Tom St Denis32977f92016-10-09 07:41:26 -04002878 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2879 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
Tom St Denis566281592016-06-27 11:55:07 -04002880 return -EINVAL;
2881 mutex_lock(&adev->grbm_idx_mutex);
2882 amdgpu_gfx_select_se_sh(adev, se_bank,
2883 sh_bank, instance_bank);
2884 }
2885
Tom St Denisbd122672016-07-28 09:39:22 -04002886 if (pm_pg_lock)
2887 mutex_lock(&adev->pm.mutex);
2888
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002889 while (size) {
2890 uint32_t value;
2891
2892 if (*pos > adev->rmmio_size)
Tom St Denis566281592016-06-27 11:55:07 -04002893 goto end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002894
2895 value = RREG32(*pos >> 2);
2896 r = put_user(value, (uint32_t *)buf);
Tom St Denis566281592016-06-27 11:55:07 -04002897 if (r) {
2898 result = r;
2899 goto end;
2900 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002901
2902 result += 4;
2903 buf += 4;
2904 *pos += 4;
2905 size -= 4;
2906 }
2907
Tom St Denis566281592016-06-27 11:55:07 -04002908end:
2909 if (use_bank) {
2910 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2911 mutex_unlock(&adev->grbm_idx_mutex);
2912 }
2913
Tom St Denisbd122672016-07-28 09:39:22 -04002914 if (pm_pg_lock)
2915 mutex_unlock(&adev->pm.mutex);
2916
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002917 return result;
2918}
2919
2920static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2921 size_t size, loff_t *pos)
2922{
Al Viro45063092016-12-04 18:24:56 -05002923 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002924 ssize_t result = 0;
2925 int r;
Tom St Denis394fdde2016-10-10 07:31:23 -04002926 bool pm_pg_lock, use_bank;
2927 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002928
2929 if (size & 0x3 || *pos & 0x3)
2930 return -EINVAL;
2931
Tom St Denis394fdde2016-10-10 07:31:23 -04002932 /* are we reading registers for which a PG lock is necessary? */
2933 pm_pg_lock = (*pos >> 23) & 1;
2934
2935 if (*pos & (1ULL << 62)) {
2936 se_bank = (*pos >> 24) & 0x3FF;
2937 sh_bank = (*pos >> 34) & 0x3FF;
2938 instance_bank = (*pos >> 44) & 0x3FF;
2939
2940 if (se_bank == 0x3FF)
2941 se_bank = 0xFFFFFFFF;
2942 if (sh_bank == 0x3FF)
2943 sh_bank = 0xFFFFFFFF;
2944 if (instance_bank == 0x3FF)
2945 instance_bank = 0xFFFFFFFF;
2946 use_bank = 1;
2947 } else {
2948 use_bank = 0;
2949 }
2950
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04002951 *pos &= (1UL << 22) - 1;
Tom St Denis394fdde2016-10-10 07:31:23 -04002952
2953 if (use_bank) {
2954 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2955 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2956 return -EINVAL;
2957 mutex_lock(&adev->grbm_idx_mutex);
2958 amdgpu_gfx_select_se_sh(adev, se_bank,
2959 sh_bank, instance_bank);
2960 }
2961
2962 if (pm_pg_lock)
2963 mutex_lock(&adev->pm.mutex);
2964
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002965 while (size) {
2966 uint32_t value;
2967
2968 if (*pos > adev->rmmio_size)
2969 return result;
2970
2971 r = get_user(value, (uint32_t *)buf);
2972 if (r)
2973 return r;
2974
2975 WREG32(*pos >> 2, value);
2976
2977 result += 4;
2978 buf += 4;
2979 *pos += 4;
2980 size -= 4;
2981 }
2982
Tom St Denis394fdde2016-10-10 07:31:23 -04002983 if (use_bank) {
2984 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2985 mutex_unlock(&adev->grbm_idx_mutex);
2986 }
2987
2988 if (pm_pg_lock)
2989 mutex_unlock(&adev->pm.mutex);
2990
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002991 return result;
2992}
2993
Tom St Denisadcec282016-04-15 13:08:44 -04002994static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2995 size_t size, loff_t *pos)
2996{
Al Viro45063092016-12-04 18:24:56 -05002997 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04002998 ssize_t result = 0;
2999 int r;
3000
3001 if (size & 0x3 || *pos & 0x3)
3002 return -EINVAL;
3003
3004 while (size) {
3005 uint32_t value;
3006
3007 value = RREG32_PCIE(*pos >> 2);
3008 r = put_user(value, (uint32_t *)buf);
3009 if (r)
3010 return r;
3011
3012 result += 4;
3013 buf += 4;
3014 *pos += 4;
3015 size -= 4;
3016 }
3017
3018 return result;
3019}
3020
3021static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3022 size_t size, loff_t *pos)
3023{
Al Viro45063092016-12-04 18:24:56 -05003024 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003025 ssize_t result = 0;
3026 int r;
3027
3028 if (size & 0x3 || *pos & 0x3)
3029 return -EINVAL;
3030
3031 while (size) {
3032 uint32_t value;
3033
3034 r = get_user(value, (uint32_t *)buf);
3035 if (r)
3036 return r;
3037
3038 WREG32_PCIE(*pos >> 2, value);
3039
3040 result += 4;
3041 buf += 4;
3042 *pos += 4;
3043 size -= 4;
3044 }
3045
3046 return result;
3047}
3048
3049static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3050 size_t size, loff_t *pos)
3051{
Al Viro45063092016-12-04 18:24:56 -05003052 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003053 ssize_t result = 0;
3054 int r;
3055
3056 if (size & 0x3 || *pos & 0x3)
3057 return -EINVAL;
3058
3059 while (size) {
3060 uint32_t value;
3061
3062 value = RREG32_DIDT(*pos >> 2);
3063 r = put_user(value, (uint32_t *)buf);
3064 if (r)
3065 return r;
3066
3067 result += 4;
3068 buf += 4;
3069 *pos += 4;
3070 size -= 4;
3071 }
3072
3073 return result;
3074}
3075
3076static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3077 size_t size, loff_t *pos)
3078{
Al Viro45063092016-12-04 18:24:56 -05003079 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003080 ssize_t result = 0;
3081 int r;
3082
3083 if (size & 0x3 || *pos & 0x3)
3084 return -EINVAL;
3085
3086 while (size) {
3087 uint32_t value;
3088
3089 r = get_user(value, (uint32_t *)buf);
3090 if (r)
3091 return r;
3092
3093 WREG32_DIDT(*pos >> 2, value);
3094
3095 result += 4;
3096 buf += 4;
3097 *pos += 4;
3098 size -= 4;
3099 }
3100
3101 return result;
3102}
3103
3104static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3105 size_t size, loff_t *pos)
3106{
Al Viro45063092016-12-04 18:24:56 -05003107 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003108 ssize_t result = 0;
3109 int r;
3110
3111 if (size & 0x3 || *pos & 0x3)
3112 return -EINVAL;
3113
3114 while (size) {
3115 uint32_t value;
3116
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003117 value = RREG32_SMC(*pos);
Tom St Denisadcec282016-04-15 13:08:44 -04003118 r = put_user(value, (uint32_t *)buf);
3119 if (r)
3120 return r;
3121
3122 result += 4;
3123 buf += 4;
3124 *pos += 4;
3125 size -= 4;
3126 }
3127
3128 return result;
3129}
3130
3131static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3132 size_t size, loff_t *pos)
3133{
Al Viro45063092016-12-04 18:24:56 -05003134 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003135 ssize_t result = 0;
3136 int r;
3137
3138 if (size & 0x3 || *pos & 0x3)
3139 return -EINVAL;
3140
3141 while (size) {
3142 uint32_t value;
3143
3144 r = get_user(value, (uint32_t *)buf);
3145 if (r)
3146 return r;
3147
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003148 WREG32_SMC(*pos, value);
Tom St Denisadcec282016-04-15 13:08:44 -04003149
3150 result += 4;
3151 buf += 4;
3152 *pos += 4;
3153 size -= 4;
3154 }
3155
3156 return result;
3157}
3158
Tom St Denis1e051412016-06-27 09:57:18 -04003159static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3160 size_t size, loff_t *pos)
3161{
Al Viro45063092016-12-04 18:24:56 -05003162 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis1e051412016-06-27 09:57:18 -04003163 ssize_t result = 0;
3164 int r;
3165 uint32_t *config, no_regs = 0;
3166
3167 if (size & 0x3 || *pos & 0x3)
3168 return -EINVAL;
3169
Markus Elfringecab7662016-09-18 17:00:52 +02003170 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
Tom St Denis1e051412016-06-27 09:57:18 -04003171 if (!config)
3172 return -ENOMEM;
3173
3174 /* version, increment each time something is added */
Tom St Denis9a999352017-01-18 13:01:25 -05003175 config[no_regs++] = 3;
Tom St Denis1e051412016-06-27 09:57:18 -04003176 config[no_regs++] = adev->gfx.config.max_shader_engines;
3177 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3178 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3179 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3180 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3181 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3182 config[no_regs++] = adev->gfx.config.max_gprs;
3183 config[no_regs++] = adev->gfx.config.max_gs_threads;
3184 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3185 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3186 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3187 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3188 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3189 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3190 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3191 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3192 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3193 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3194 config[no_regs++] = adev->gfx.config.num_gpus;
3195 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3196 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3197 config[no_regs++] = adev->gfx.config.gb_addr_config;
3198 config[no_regs++] = adev->gfx.config.num_rbs;
3199
Tom St Denis89a8f302016-08-12 15:14:31 -04003200 /* rev==1 */
3201 config[no_regs++] = adev->rev_id;
3202 config[no_regs++] = adev->pg_flags;
3203 config[no_regs++] = adev->cg_flags;
3204
Tom St Denise9f11dc2016-08-17 12:00:51 -04003205 /* rev==2 */
3206 config[no_regs++] = adev->family;
3207 config[no_regs++] = adev->external_rev_id;
3208
Tom St Denis9a999352017-01-18 13:01:25 -05003209 /* rev==3 */
3210 config[no_regs++] = adev->pdev->device;
3211 config[no_regs++] = adev->pdev->revision;
3212 config[no_regs++] = adev->pdev->subsystem_device;
3213 config[no_regs++] = adev->pdev->subsystem_vendor;
3214
Tom St Denis1e051412016-06-27 09:57:18 -04003215 while (size && (*pos < no_regs * 4)) {
3216 uint32_t value;
3217
3218 value = config[*pos >> 2];
3219 r = put_user(value, (uint32_t *)buf);
3220 if (r) {
3221 kfree(config);
3222 return r;
3223 }
3224
3225 result += 4;
3226 buf += 4;
3227 *pos += 4;
3228 size -= 4;
3229 }
3230
3231 kfree(config);
3232 return result;
3233}
3234
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003235static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3236 size_t size, loff_t *pos)
3237{
Al Viro45063092016-12-04 18:24:56 -05003238 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003239 int idx, x, outsize, r, valuesize;
3240 uint32_t values[16];
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003241
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003242 if (size & 3 || *pos & 0x3)
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003243 return -EINVAL;
3244
Samuel Pitoiset3cbc6142017-02-15 19:32:29 +01003245 if (amdgpu_dpm == 0)
3246 return -EINVAL;
3247
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003248 /* convert offset to sensor number */
3249 idx = *pos >> 2;
3250
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003251 valuesize = sizeof(values);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003252 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003253 r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
Samuel Pitoiset3cbc6142017-02-15 19:32:29 +01003254 else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3255 r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3256 &valuesize);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003257 else
3258 return -EINVAL;
3259
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003260 if (size > valuesize)
3261 return -EINVAL;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003262
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003263 outsize = 0;
3264 x = 0;
3265 if (!r) {
3266 while (size) {
3267 r = put_user(values[x++], (int32_t *)buf);
3268 buf += 4;
3269 size -= 4;
3270 outsize += 4;
3271 }
3272 }
3273
3274 return !r ? outsize : r;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003275}
Tom St Denis1e051412016-06-27 09:57:18 -04003276
Tom St Denis273d7aa2016-10-11 14:48:55 -04003277static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3278 size_t size, loff_t *pos)
3279{
3280 struct amdgpu_device *adev = f->f_inode->i_private;
3281 int r, x;
3282 ssize_t result=0;
Tom St Denis472259f2016-10-14 09:49:09 -04003283 uint32_t offset, se, sh, cu, wave, simd, data[32];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003284
3285 if (size & 3 || *pos & 3)
3286 return -EINVAL;
3287
3288 /* decode offset */
3289 offset = (*pos & 0x7F);
3290 se = ((*pos >> 7) & 0xFF);
3291 sh = ((*pos >> 15) & 0xFF);
3292 cu = ((*pos >> 23) & 0xFF);
3293 wave = ((*pos >> 31) & 0xFF);
3294 simd = ((*pos >> 37) & 0xFF);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003295
3296 /* switch to the specific se/sh/cu */
3297 mutex_lock(&adev->grbm_idx_mutex);
3298 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3299
3300 x = 0;
Tom St Denis472259f2016-10-14 09:49:09 -04003301 if (adev->gfx.funcs->read_wave_data)
3302 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003303
3304 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3305 mutex_unlock(&adev->grbm_idx_mutex);
3306
Tom St Denis5ecfb3b2016-10-13 12:15:03 -04003307 if (!x)
3308 return -EINVAL;
3309
Tom St Denis472259f2016-10-14 09:49:09 -04003310 while (size && (offset < x * 4)) {
Tom St Denis273d7aa2016-10-11 14:48:55 -04003311 uint32_t value;
3312
Tom St Denis472259f2016-10-14 09:49:09 -04003313 value = data[offset >> 2];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003314 r = put_user(value, (uint32_t *)buf);
3315 if (r)
3316 return r;
3317
3318 result += 4;
3319 buf += 4;
Tom St Denis472259f2016-10-14 09:49:09 -04003320 offset += 4;
Tom St Denis273d7aa2016-10-11 14:48:55 -04003321 size -= 4;
3322 }
3323
3324 return result;
3325}
3326
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003327static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3328 size_t size, loff_t *pos)
3329{
3330 struct amdgpu_device *adev = f->f_inode->i_private;
3331 int r;
3332 ssize_t result = 0;
3333 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3334
3335 if (size & 3 || *pos & 3)
3336 return -EINVAL;
3337
3338 /* decode offset */
3339 offset = (*pos & 0xFFF); /* in dwords */
3340 se = ((*pos >> 12) & 0xFF);
3341 sh = ((*pos >> 20) & 0xFF);
3342 cu = ((*pos >> 28) & 0xFF);
3343 wave = ((*pos >> 36) & 0xFF);
3344 simd = ((*pos >> 44) & 0xFF);
3345 thread = ((*pos >> 52) & 0xFF);
3346 bank = ((*pos >> 60) & 1);
3347
3348 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3349 if (!data)
3350 return -ENOMEM;
3351
3352 /* switch to the specific se/sh/cu */
3353 mutex_lock(&adev->grbm_idx_mutex);
3354 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3355
3356 if (bank == 0) {
3357 if (adev->gfx.funcs->read_wave_vgprs)
3358 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3359 } else {
3360 if (adev->gfx.funcs->read_wave_sgprs)
3361 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3362 }
3363
3364 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3365 mutex_unlock(&adev->grbm_idx_mutex);
3366
3367 while (size) {
3368 uint32_t value;
3369
3370 value = data[offset++];
3371 r = put_user(value, (uint32_t *)buf);
3372 if (r) {
3373 result = r;
3374 goto err;
3375 }
3376
3377 result += 4;
3378 buf += 4;
3379 size -= 4;
3380 }
3381
3382err:
3383 kfree(data);
3384 return result;
3385}
3386
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003387static const struct file_operations amdgpu_debugfs_regs_fops = {
3388 .owner = THIS_MODULE,
3389 .read = amdgpu_debugfs_regs_read,
3390 .write = amdgpu_debugfs_regs_write,
3391 .llseek = default_llseek
3392};
Tom St Denisadcec282016-04-15 13:08:44 -04003393static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3394 .owner = THIS_MODULE,
3395 .read = amdgpu_debugfs_regs_didt_read,
3396 .write = amdgpu_debugfs_regs_didt_write,
3397 .llseek = default_llseek
3398};
3399static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3400 .owner = THIS_MODULE,
3401 .read = amdgpu_debugfs_regs_pcie_read,
3402 .write = amdgpu_debugfs_regs_pcie_write,
3403 .llseek = default_llseek
3404};
3405static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3406 .owner = THIS_MODULE,
3407 .read = amdgpu_debugfs_regs_smc_read,
3408 .write = amdgpu_debugfs_regs_smc_write,
3409 .llseek = default_llseek
3410};
3411
Tom St Denis1e051412016-06-27 09:57:18 -04003412static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3413 .owner = THIS_MODULE,
3414 .read = amdgpu_debugfs_gca_config_read,
3415 .llseek = default_llseek
3416};
3417
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003418static const struct file_operations amdgpu_debugfs_sensors_fops = {
3419 .owner = THIS_MODULE,
3420 .read = amdgpu_debugfs_sensor_read,
3421 .llseek = default_llseek
3422};
3423
Tom St Denis273d7aa2016-10-11 14:48:55 -04003424static const struct file_operations amdgpu_debugfs_wave_fops = {
3425 .owner = THIS_MODULE,
3426 .read = amdgpu_debugfs_wave_read,
3427 .llseek = default_llseek
3428};
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003429static const struct file_operations amdgpu_debugfs_gpr_fops = {
3430 .owner = THIS_MODULE,
3431 .read = amdgpu_debugfs_gpr_read,
3432 .llseek = default_llseek
3433};
Tom St Denis273d7aa2016-10-11 14:48:55 -04003434
Tom St Denisadcec282016-04-15 13:08:44 -04003435static const struct file_operations *debugfs_regs[] = {
3436 &amdgpu_debugfs_regs_fops,
3437 &amdgpu_debugfs_regs_didt_fops,
3438 &amdgpu_debugfs_regs_pcie_fops,
3439 &amdgpu_debugfs_regs_smc_fops,
Tom St Denis1e051412016-06-27 09:57:18 -04003440 &amdgpu_debugfs_gca_config_fops,
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003441 &amdgpu_debugfs_sensors_fops,
Tom St Denis273d7aa2016-10-11 14:48:55 -04003442 &amdgpu_debugfs_wave_fops,
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003443 &amdgpu_debugfs_gpr_fops,
Tom St Denisadcec282016-04-15 13:08:44 -04003444};
3445
3446static const char *debugfs_regs_names[] = {
3447 "amdgpu_regs",
3448 "amdgpu_regs_didt",
3449 "amdgpu_regs_pcie",
3450 "amdgpu_regs_smc",
Tom St Denis1e051412016-06-27 09:57:18 -04003451 "amdgpu_gca_config",
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003452 "amdgpu_sensors",
Tom St Denis273d7aa2016-10-11 14:48:55 -04003453 "amdgpu_wave",
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003454 "amdgpu_gpr",
Tom St Denisadcec282016-04-15 13:08:44 -04003455};
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003456
3457static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3458{
3459 struct drm_minor *minor = adev->ddev->primary;
3460 struct dentry *ent, *root = minor->debugfs_root;
Tom St Denisadcec282016-04-15 13:08:44 -04003461 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003462
Tom St Denisadcec282016-04-15 13:08:44 -04003463 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3464 ent = debugfs_create_file(debugfs_regs_names[i],
3465 S_IFREG | S_IRUGO, root,
3466 adev, debugfs_regs[i]);
3467 if (IS_ERR(ent)) {
3468 for (j = 0; j < i; j++) {
3469 debugfs_remove(adev->debugfs_regs[i]);
3470 adev->debugfs_regs[i] = NULL;
3471 }
3472 return PTR_ERR(ent);
3473 }
3474
3475 if (!i)
3476 i_size_write(ent->d_inode, adev->rmmio_size);
3477 adev->debugfs_regs[i] = ent;
3478 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003479
3480 return 0;
3481}
3482
3483static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3484{
Tom St Denisadcec282016-04-15 13:08:44 -04003485 unsigned i;
3486
3487 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3488 if (adev->debugfs_regs[i]) {
3489 debugfs_remove(adev->debugfs_regs[i]);
3490 adev->debugfs_regs[i] = NULL;
3491 }
3492 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003493}
3494
3495int amdgpu_debugfs_init(struct drm_minor *minor)
3496{
3497 return 0;
3498}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003499#else
3500static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3501{
3502 return 0;
3503}
3504static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003505#endif