blob: 465a7da3b30d8ccc47198bd15e5aded113488abc [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000055static int
Chris Wilson78501ea2010-10-27 12:18:21 +010056render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010057 u32 invalidate_domains,
58 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070059{
Chris Wilson78501ea2010-10-27 12:18:21 +010060 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010061 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000062 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010063
Chris Wilson36d527d2011-03-19 22:26:49 +000064 /*
65 * read/write caches:
66 *
67 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
68 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
69 * also flushed at 2d versus 3d pipeline switches.
70 *
71 * read-only caches:
72 *
73 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
74 * MI_READ_FLUSH is set, and is always flushed on 965.
75 *
76 * I915_GEM_DOMAIN_COMMAND may not exist?
77 *
78 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
79 * invalidated when MI_EXE_FLUSH is set.
80 *
81 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
82 * invalidated with every MI_FLUSH.
83 *
84 * TLBs:
85 *
86 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
87 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
88 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
89 * are flushed at any MI_FLUSH.
90 */
91
92 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
93 if ((invalidate_domains|flush_domains) &
94 I915_GEM_DOMAIN_RENDER)
95 cmd &= ~MI_NO_WRITE_FLUSH;
96 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -070097 /*
Chris Wilson36d527d2011-03-19 22:26:49 +000098 * On the 965, the sampler cache always gets flushed
99 * and this bit is reserved.
Eric Anholt62fdfea2010-05-21 13:26:39 -0700100 */
Chris Wilson36d527d2011-03-19 22:26:49 +0000101 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
102 cmd |= MI_READ_FLUSH;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800103 }
Chris Wilson36d527d2011-03-19 22:26:49 +0000104 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
105 cmd |= MI_EXE_FLUSH;
106
107 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
108 (IS_G4X(dev) || IS_GEN5(dev)))
109 cmd |= MI_INVALIDATE_ISP;
110
111 ret = intel_ring_begin(ring, 2);
112 if (ret)
113 return ret;
114
115 intel_ring_emit(ring, cmd);
116 intel_ring_emit(ring, MI_NOOP);
117 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000118
119 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800120}
121
Jesse Barnes8d315282011-10-16 10:23:31 +0200122/**
123 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
124 * implementing two workarounds on gen6. From section 1.4.7.1
125 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
126 *
127 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
128 * produced by non-pipelined state commands), software needs to first
129 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
130 * 0.
131 *
132 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
133 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
134 *
135 * And the workaround for these two requires this workaround first:
136 *
137 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
138 * BEFORE the pipe-control with a post-sync op and no write-cache
139 * flushes.
140 *
141 * And this last workaround is tricky because of the requirements on
142 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
143 * volume 2 part 1:
144 *
145 * "1 of the following must also be set:
146 * - Render Target Cache Flush Enable ([12] of DW1)
147 * - Depth Cache Flush Enable ([0] of DW1)
148 * - Stall at Pixel Scoreboard ([1] of DW1)
149 * - Depth Stall ([13] of DW1)
150 * - Post-Sync Operation ([13] of DW1)
151 * - Notify Enable ([8] of DW1)"
152 *
153 * The cache flushes require the workaround flush that triggered this
154 * one, so we can't use it. Depth stall would trigger the same.
155 * Post-sync nonzero is what triggered this second workaround, so we
156 * can't use that one either. Notify enable is IRQs, which aren't
157 * really our business. That leaves only stall at scoreboard.
158 */
159static int
160intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
161{
162 struct pipe_control *pc = ring->private;
163 u32 scratch_addr = pc->gtt_offset + 128;
164 int ret;
165
166
167 ret = intel_ring_begin(ring, 6);
168 if (ret)
169 return ret;
170
171 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
172 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
173 PIPE_CONTROL_STALL_AT_SCOREBOARD);
174 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
175 intel_ring_emit(ring, 0); /* low dword */
176 intel_ring_emit(ring, 0); /* high dword */
177 intel_ring_emit(ring, MI_NOOP);
178 intel_ring_advance(ring);
179
180 ret = intel_ring_begin(ring, 6);
181 if (ret)
182 return ret;
183
184 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
185 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
186 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
187 intel_ring_emit(ring, 0);
188 intel_ring_emit(ring, 0);
189 intel_ring_emit(ring, MI_NOOP);
190 intel_ring_advance(ring);
191
192 return 0;
193}
194
195static int
196gen6_render_ring_flush(struct intel_ring_buffer *ring,
197 u32 invalidate_domains, u32 flush_domains)
198{
199 u32 flags = 0;
200 struct pipe_control *pc = ring->private;
201 u32 scratch_addr = pc->gtt_offset + 128;
202 int ret;
203
204 /* Force SNB workarounds for PIPE_CONTROL flushes */
205 intel_emit_post_sync_nonzero_flush(ring);
206
207 /* Just flush everything. Experiments have shown that reducing the
208 * number of bits based on the write domains has little performance
209 * impact.
210 */
211 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
212 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
213 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
214 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
215 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
216 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
217 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
218
219 ret = intel_ring_begin(ring, 6);
220 if (ret)
221 return ret;
222
223 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
224 intel_ring_emit(ring, flags);
225 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
226 intel_ring_emit(ring, 0); /* lower dword */
227 intel_ring_emit(ring, 0); /* uppwer dword */
228 intel_ring_emit(ring, MI_NOOP);
229 intel_ring_advance(ring);
230
231 return 0;
232}
233
Chris Wilson78501ea2010-10-27 12:18:21 +0100234static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100235 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800236{
Chris Wilson78501ea2010-10-27 12:18:21 +0100237 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100238 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800239}
240
Chris Wilson78501ea2010-10-27 12:18:21 +0100241u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800242{
Chris Wilson78501ea2010-10-27 12:18:21 +0100243 drm_i915_private_t *dev_priv = ring->dev->dev_private;
244 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200245 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800246
247 return I915_READ(acthd_reg);
248}
249
Chris Wilson78501ea2010-10-27 12:18:21 +0100250static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800251{
Chris Wilson78501ea2010-10-27 12:18:21 +0100252 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000253 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800254 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255
256 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200257 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200258 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100259 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800260
261 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000262 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200263 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800264
265 /* G45 ring initialization fails to reset head to zero */
266 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000267 DRM_DEBUG_KMS("%s head not reset to zero "
268 "ctl %08x head %08x tail %08x start %08x\n",
269 ring->name,
270 I915_READ_CTL(ring),
271 I915_READ_HEAD(ring),
272 I915_READ_TAIL(ring),
273 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800274
Daniel Vetter570ef602010-08-02 17:06:23 +0200275 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800276
Chris Wilson6fd0d562010-12-05 20:42:33 +0000277 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
278 DRM_ERROR("failed to set %s head to zero "
279 "ctl %08x head %08x tail %08x start %08x\n",
280 ring->name,
281 I915_READ_CTL(ring),
282 I915_READ_HEAD(ring),
283 I915_READ_TAIL(ring),
284 I915_READ_START(ring));
285 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700286 }
287
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200288 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000289 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson6aa56062010-10-29 21:44:37 +0100290 | RING_REPORT_64K | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800291
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800292 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400293 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
294 I915_READ_START(ring) == obj->gtt_offset &&
295 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000296 DRM_ERROR("%s initialization failed "
297 "ctl %08x head %08x tail %08x start %08x\n",
298 ring->name,
299 I915_READ_CTL(ring),
300 I915_READ_HEAD(ring),
301 I915_READ_TAIL(ring),
302 I915_READ_START(ring));
303 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800304 }
305
Chris Wilson78501ea2010-10-27 12:18:21 +0100306 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
307 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800308 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000309 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200310 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000311 ring->space = ring_space(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800312 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000313
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800314 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700315}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800316
Chris Wilsonc6df5412010-12-15 09:56:50 +0000317static int
318init_pipe_control(struct intel_ring_buffer *ring)
319{
320 struct pipe_control *pc;
321 struct drm_i915_gem_object *obj;
322 int ret;
323
324 if (ring->private)
325 return 0;
326
327 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
328 if (!pc)
329 return -ENOMEM;
330
331 obj = i915_gem_alloc_object(ring->dev, 4096);
332 if (obj == NULL) {
333 DRM_ERROR("Failed to allocate seqno page\n");
334 ret = -ENOMEM;
335 goto err;
336 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100337
338 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000339
340 ret = i915_gem_object_pin(obj, 4096, true);
341 if (ret)
342 goto err_unref;
343
344 pc->gtt_offset = obj->gtt_offset;
345 pc->cpu_page = kmap(obj->pages[0]);
346 if (pc->cpu_page == NULL)
347 goto err_unpin;
348
349 pc->obj = obj;
350 ring->private = pc;
351 return 0;
352
353err_unpin:
354 i915_gem_object_unpin(obj);
355err_unref:
356 drm_gem_object_unreference(&obj->base);
357err:
358 kfree(pc);
359 return ret;
360}
361
362static void
363cleanup_pipe_control(struct intel_ring_buffer *ring)
364{
365 struct pipe_control *pc = ring->private;
366 struct drm_i915_gem_object *obj;
367
368 if (!ring->private)
369 return;
370
371 obj = pc->obj;
372 kunmap(obj->pages[0]);
373 i915_gem_object_unpin(obj);
374 drm_gem_object_unreference(&obj->base);
375
376 kfree(pc);
377 ring->private = NULL;
378}
379
Chris Wilson78501ea2010-10-27 12:18:21 +0100380static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800381{
Chris Wilson78501ea2010-10-27 12:18:21 +0100382 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000383 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100384 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800385
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100386 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100387 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800388 I915_WRITE(MI_MODE, mode);
Jesse Barnesb095cd02011-08-12 15:28:32 -0700389 if (IS_GEN7(dev))
390 I915_WRITE(GFX_MODE_GEN7,
391 GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
392 GFX_MODE_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800393 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100394
Jesse Barnes8d315282011-10-16 10:23:31 +0200395 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000396 ret = init_pipe_control(ring);
397 if (ret)
398 return ret;
399 }
400
Ben Widawsky84f9f932011-12-12 19:21:58 -0800401 if (INTEL_INFO(dev)->gen >= 6) {
402 I915_WRITE(INSTPM,
403 INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
404 }
405
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406 return ret;
407}
408
Chris Wilsonc6df5412010-12-15 09:56:50 +0000409static void render_ring_cleanup(struct intel_ring_buffer *ring)
410{
411 if (!ring->private)
412 return;
413
414 cleanup_pipe_control(ring);
415}
416
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000417static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700418update_mboxes(struct intel_ring_buffer *ring,
419 u32 seqno,
420 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000421{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700422 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
423 MI_SEMAPHORE_GLOBAL_GTT |
424 MI_SEMAPHORE_REGISTER |
425 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000426 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700427 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000428}
429
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700430/**
431 * gen6_add_request - Update the semaphore mailbox registers
432 *
433 * @ring - ring that is adding a request
434 * @seqno - return seqno stuck into the ring
435 *
436 * Update the mailbox registers in the *other* rings with the current seqno.
437 * This acts like a signal in the canonical semaphore.
438 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000439static int
440gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700441 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700443 u32 mbox1_reg;
444 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445 int ret;
446
447 ret = intel_ring_begin(ring, 10);
448 if (ret)
449 return ret;
450
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700451 mbox1_reg = ring->signal_mbox[0];
452 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000453
Daniel Vetter53d227f2012-01-25 16:32:49 +0100454 *seqno = i915_gem_next_request_seqno(ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700455
456 update_mboxes(ring, *seqno, mbox1_reg);
457 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000458 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
459 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700460 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000461 intel_ring_emit(ring, MI_USER_INTERRUPT);
462 intel_ring_advance(ring);
463
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000464 return 0;
465}
466
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700467/**
468 * intel_ring_sync - sync the waiter to the signaller on seqno
469 *
470 * @waiter - ring that is waiting
471 * @signaller - ring which has, or will signal
472 * @seqno - seqno which the waiter will block on
473 */
474static int
475intel_ring_sync(struct intel_ring_buffer *waiter,
476 struct intel_ring_buffer *signaller,
477 int ring,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000478 u32 seqno)
479{
480 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700481 u32 dw1 = MI_SEMAPHORE_MBOX |
482 MI_SEMAPHORE_COMPARE |
483 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000484
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700485 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486 if (ret)
487 return ret;
488
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700489 intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
490 intel_ring_emit(waiter, seqno);
491 intel_ring_emit(waiter, 0);
492 intel_ring_emit(waiter, MI_NOOP);
493 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000494
495 return 0;
496}
497
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700498/* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
499int
500render_ring_sync_to(struct intel_ring_buffer *waiter,
501 struct intel_ring_buffer *signaller,
502 u32 seqno)
503{
504 WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
505 return intel_ring_sync(waiter,
506 signaller,
507 RCS,
508 seqno);
509}
510
511/* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
512int
513gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
514 struct intel_ring_buffer *signaller,
515 u32 seqno)
516{
517 WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
518 return intel_ring_sync(waiter,
519 signaller,
520 VCS,
521 seqno);
522}
523
524/* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
525int
526gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
527 struct intel_ring_buffer *signaller,
528 u32 seqno)
529{
530 WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
531 return intel_ring_sync(waiter,
532 signaller,
533 BCS,
534 seqno);
535}
536
537
538
Chris Wilsonc6df5412010-12-15 09:56:50 +0000539#define PIPE_CONTROL_FLUSH(ring__, addr__) \
540do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200541 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
542 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000543 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
544 intel_ring_emit(ring__, 0); \
545 intel_ring_emit(ring__, 0); \
546} while (0)
547
548static int
549pc_render_add_request(struct intel_ring_buffer *ring,
550 u32 *result)
551{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100552 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000553 struct pipe_control *pc = ring->private;
554 u32 scratch_addr = pc->gtt_offset + 128;
555 int ret;
556
557 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
558 * incoherent with writes to memory, i.e. completely fubar,
559 * so we need to use PIPE_NOTIFY instead.
560 *
561 * However, we also need to workaround the qword write
562 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
563 * memory before requesting an interrupt.
564 */
565 ret = intel_ring_begin(ring, 32);
566 if (ret)
567 return ret;
568
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200569 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200570 PIPE_CONTROL_WRITE_FLUSH |
571 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000572 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
573 intel_ring_emit(ring, seqno);
574 intel_ring_emit(ring, 0);
575 PIPE_CONTROL_FLUSH(ring, scratch_addr);
576 scratch_addr += 128; /* write to separate cachelines */
577 PIPE_CONTROL_FLUSH(ring, scratch_addr);
578 scratch_addr += 128;
579 PIPE_CONTROL_FLUSH(ring, scratch_addr);
580 scratch_addr += 128;
581 PIPE_CONTROL_FLUSH(ring, scratch_addr);
582 scratch_addr += 128;
583 PIPE_CONTROL_FLUSH(ring, scratch_addr);
584 scratch_addr += 128;
585 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000586
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200587 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200588 PIPE_CONTROL_WRITE_FLUSH |
589 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000590 PIPE_CONTROL_NOTIFY);
591 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
592 intel_ring_emit(ring, seqno);
593 intel_ring_emit(ring, 0);
594 intel_ring_advance(ring);
595
596 *result = seqno;
597 return 0;
598}
599
Chris Wilson3cce4692010-10-27 16:11:02 +0100600static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100601render_ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100602 u32 *result)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700603{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100604 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson3cce4692010-10-27 16:11:02 +0100605 int ret;
Zhenyu Wangca764822010-05-27 10:26:42 +0800606
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607 ret = intel_ring_begin(ring, 4);
608 if (ret)
609 return ret;
Chris Wilson3cce4692010-10-27 16:11:02 +0100610
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
612 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
613 intel_ring_emit(ring, seqno);
614 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson3cce4692010-10-27 16:11:02 +0100615 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000616
Chris Wilson3cce4692010-10-27 16:11:02 +0100617 *result = seqno;
618 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700619}
620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621static u32
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100622gen6_ring_get_seqno(struct intel_ring_buffer *ring)
623{
624 struct drm_device *dev = ring->dev;
625
626 /* Workaround to force correct ordering between irq and seqno writes on
627 * ivb (and maybe also on snb) by reading from a CS register (like
628 * ACTHD) before reading the status page. */
629 if (IS_GEN7(dev))
630 intel_ring_get_active_head(ring);
631 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
632}
633
634static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800636{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
638}
639
Chris Wilsonc6df5412010-12-15 09:56:50 +0000640static u32
641pc_render_get_seqno(struct intel_ring_buffer *ring)
642{
643 struct pipe_control *pc = ring->private;
644 return pc->cpu_page[0];
645}
646
Chris Wilson0f468322011-01-04 17:35:21 +0000647static void
648ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
649{
650 dev_priv->gt_irq_mask &= ~mask;
651 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
652 POSTING_READ(GTIMR);
653}
654
655static void
656ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
657{
658 dev_priv->gt_irq_mask |= mask;
659 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
660 POSTING_READ(GTIMR);
661}
662
663static void
664i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
665{
666 dev_priv->irq_mask &= ~mask;
667 I915_WRITE(IMR, dev_priv->irq_mask);
668 POSTING_READ(IMR);
669}
670
671static void
672i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
673{
674 dev_priv->irq_mask |= mask;
675 I915_WRITE(IMR, dev_priv->irq_mask);
676 POSTING_READ(IMR);
677}
678
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000679static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000680render_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700681{
Chris Wilson78501ea2010-10-27 12:18:21 +0100682 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000683 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700684
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000685 if (!dev->irq_enabled)
686 return false;
687
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000688 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000689 if (ring->irq_refcount++ == 0) {
Daniel Vetter901781b2012-03-30 20:24:34 +0200690 if (INTEL_INFO(dev)->gen >= 5)
Chris Wilson0f468322011-01-04 17:35:21 +0000691 ironlake_enable_irq(dev_priv,
692 GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700693 else
694 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
695 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000696 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000697
698 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700699}
700
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800701static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702render_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700703{
Chris Wilson78501ea2010-10-27 12:18:21 +0100704 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000705 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700706
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000707 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000708 if (--ring->irq_refcount == 0) {
Daniel Vetter901781b2012-03-30 20:24:34 +0200709 if (INTEL_INFO(dev)->gen >= 5)
Chris Wilson0f468322011-01-04 17:35:21 +0000710 ironlake_disable_irq(dev_priv,
711 GT_USER_INTERRUPT |
712 GT_PIPE_NOTIFY);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700713 else
714 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
715 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000716 spin_unlock(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700717}
718
Chris Wilson78501ea2010-10-27 12:18:21 +0100719void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800720{
Eric Anholt45930102011-05-06 17:12:35 -0700721 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100722 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700723 u32 mmio = 0;
724
725 /* The ring status page addresses are no longer next to the rest of
726 * the ring registers as of gen7.
727 */
728 if (IS_GEN7(dev)) {
729 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100730 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700731 mmio = RENDER_HWS_PGA_GEN7;
732 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100733 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700734 mmio = BLT_HWS_PGA_GEN7;
735 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100736 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700737 mmio = BSD_HWS_PGA_GEN7;
738 break;
739 }
740 } else if (IS_GEN6(ring->dev)) {
741 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
742 } else {
743 mmio = RING_HWS_PGA(ring->mmio_base);
744 }
745
Chris Wilson78501ea2010-10-27 12:18:21 +0100746 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
747 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800748}
749
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000750static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100751bsd_ring_flush(struct intel_ring_buffer *ring,
752 u32 invalidate_domains,
753 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800754{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000755 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000756
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000757 ret = intel_ring_begin(ring, 2);
758 if (ret)
759 return ret;
760
761 intel_ring_emit(ring, MI_FLUSH);
762 intel_ring_emit(ring, MI_NOOP);
763 intel_ring_advance(ring);
764 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800765}
766
Chris Wilson3cce4692010-10-27 16:11:02 +0100767static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100768ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100769 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800770{
771 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100772 int ret;
773
774 ret = intel_ring_begin(ring, 4);
775 if (ret)
776 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100777
Daniel Vetter53d227f2012-01-25 16:32:49 +0100778 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d52010-08-07 11:01:22 +0100779
Chris Wilson3cce4692010-10-27 16:11:02 +0100780 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
781 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
782 intel_ring_emit(ring, seqno);
783 intel_ring_emit(ring, MI_USER_INTERRUPT);
784 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800785
Chris Wilson3cce4692010-10-27 16:11:02 +0100786 *result = seqno;
787 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800788}
789
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000790static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700791gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000792{
793 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000794 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky25c06302012-03-29 19:11:27 -0700795 u32 mask = ring->irq_enable;
Chris Wilson0f468322011-01-04 17:35:21 +0000796
797 if (!dev->irq_enabled)
798 return false;
799
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100800 /* It looks like we need to prevent the gt from suspending while waiting
801 * for an notifiy irq, otherwise irqs seem to get lost on at least the
802 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100803 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100804
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000805 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000806 if (ring->irq_refcount++ == 0) {
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700807 ring->irq_mask &= ~mask;
Chris Wilson0f468322011-01-04 17:35:21 +0000808 I915_WRITE_IMR(ring, ring->irq_mask);
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700809 ironlake_enable_irq(dev_priv, mask);
Chris Wilson0f468322011-01-04 17:35:21 +0000810 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000811 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000812
813 return true;
814}
815
816static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700817gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000818{
819 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000820 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky25c06302012-03-29 19:11:27 -0700821 u32 mask = ring->irq_enable;
Chris Wilson0f468322011-01-04 17:35:21 +0000822
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000823 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000824 if (--ring->irq_refcount == 0) {
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700825 ring->irq_mask |= mask;
Chris Wilson0f468322011-01-04 17:35:21 +0000826 I915_WRITE_IMR(ring, ring->irq_mask);
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700827 ironlake_disable_irq(dev_priv, mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000828 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000829 spin_unlock(&ring->irq_lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100830
Daniel Vetter99ffa162012-01-25 14:04:00 +0100831 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000832}
833
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000834static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000835bsd_ring_get_irq(struct intel_ring_buffer *ring)
836{
Feng, Boqun5bfa1062011-05-16 16:02:39 +0800837 struct drm_device *dev = ring->dev;
838 drm_i915_private_t *dev_priv = dev->dev_private;
839
840 if (!dev->irq_enabled)
841 return false;
842
843 spin_lock(&ring->irq_lock);
844 if (ring->irq_refcount++ == 0) {
845 if (IS_G4X(dev))
846 i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
847 else
848 ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
849 }
850 spin_unlock(&ring->irq_lock);
851
852 return true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000853}
854static void
855bsd_ring_put_irq(struct intel_ring_buffer *ring)
856{
Feng, Boqun5bfa1062011-05-16 16:02:39 +0800857 struct drm_device *dev = ring->dev;
858 drm_i915_private_t *dev_priv = dev->dev_private;
859
860 spin_lock(&ring->irq_lock);
861 if (--ring->irq_refcount == 0) {
862 if (IS_G4X(dev))
863 i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
864 else
865 ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
866 }
867 spin_unlock(&ring->irq_lock);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800868}
869
870static int
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000871ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800872{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100873 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100874
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100875 ret = intel_ring_begin(ring, 2);
876 if (ret)
877 return ret;
878
Chris Wilson78501ea2010-10-27 12:18:21 +0100879 intel_ring_emit(ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000880 MI_BATCH_BUFFER_START | (2 << 6) |
Chris Wilson78501ea2010-10-27 12:18:21 +0100881 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000882 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100883 intel_ring_advance(ring);
884
Zou Nan haid1b851f2010-05-21 09:08:57 +0800885 return 0;
886}
887
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800888static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100889render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000890 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700891{
Chris Wilson78501ea2010-10-27 12:18:21 +0100892 struct drm_device *dev = ring->dev;
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000893 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700894
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000895 if (IS_I830(dev) || IS_845G(dev)) {
896 ret = intel_ring_begin(ring, 4);
897 if (ret)
898 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700899
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000900 intel_ring_emit(ring, MI_BATCH_BUFFER);
901 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
902 intel_ring_emit(ring, offset + len - 8);
903 intel_ring_emit(ring, 0);
904 } else {
905 ret = intel_ring_begin(ring, 2);
906 if (ret)
907 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100908
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000909 if (INTEL_INFO(dev)->gen >= 4) {
910 intel_ring_emit(ring,
911 MI_BATCH_BUFFER_START | (2 << 6) |
912 MI_BATCH_NON_SECURE_I965);
913 intel_ring_emit(ring, offset);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700914 } else {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000915 intel_ring_emit(ring,
916 MI_BATCH_BUFFER_START | (2 << 6));
917 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700918 }
919 }
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000920 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700921
Eric Anholt62fdfea2010-05-21 13:26:39 -0700922 return 0;
923}
924
Chris Wilson78501ea2010-10-27 12:18:21 +0100925static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700926{
Chris Wilson78501ea2010-10-27 12:18:21 +0100927 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700929
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800930 obj = ring->status_page.obj;
931 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700932 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700935 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000936 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800937 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700938
939 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700940}
941
Chris Wilson78501ea2010-10-27 12:18:21 +0100942static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700943{
Chris Wilson78501ea2010-10-27 12:18:21 +0100944 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700945 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000946 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700947 int ret;
948
Eric Anholt62fdfea2010-05-21 13:26:39 -0700949 obj = i915_gem_alloc_object(dev, 4096);
950 if (obj == NULL) {
951 DRM_ERROR("Failed to allocate status page\n");
952 ret = -ENOMEM;
953 goto err;
954 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100955
956 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700957
Daniel Vetter75e9e912010-11-04 17:11:09 +0100958 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700959 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700960 goto err_unref;
961 }
962
Chris Wilson05394f32010-11-08 19:18:58 +0000963 ring->status_page.gfx_addr = obj->gtt_offset;
964 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800965 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700966 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700967 goto err_unpin;
968 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800969 ring->status_page.obj = obj;
970 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700971
Chris Wilson78501ea2010-10-27 12:18:21 +0100972 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800973 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
974 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700975
976 return 0;
977
978err_unpin:
979 i915_gem_object_unpin(obj);
980err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000981 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700982err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800983 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700984}
985
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800986int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100987 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700988{
Chris Wilson05394f32010-11-08 19:18:58 +0000989 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100990 int ret;
991
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800992 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100993 INIT_LIST_HEAD(&ring->active_list);
994 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100995 INIT_LIST_HEAD(&ring->gpu_write_list);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000996
Chris Wilsonb259f672011-03-29 13:19:09 +0100997 init_waitqueue_head(&ring->irq_queue);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000998 spin_lock_init(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000999 ring->irq_mask = ~0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001000
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001001 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001002 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001003 if (ret)
1004 return ret;
1005 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001006
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001007 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001008 if (obj == NULL) {
1009 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001010 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001011 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001012 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001013
Chris Wilson05394f32010-11-08 19:18:58 +00001014 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001015
Daniel Vetter75e9e912010-11-04 17:11:09 +01001016 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +01001017 if (ret)
1018 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001019
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001020 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +00001021 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001022 ring->map.type = 0;
1023 ring->map.flags = 0;
1024 ring->map.mtrr = 0;
1025
1026 drm_core_ioremap_wc(&ring->map, dev);
1027 if (ring->map.handle == NULL) {
1028 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001029 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001030 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001031 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001032
Eric Anholt62fdfea2010-05-21 13:26:39 -07001033 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +01001034 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001035 if (ret)
1036 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001037
Chris Wilson55249ba2010-12-22 14:04:47 +00001038 /* Workaround an erratum on the i830 which causes a hang if
1039 * the TAIL pointer points to within the last 2 cachelines
1040 * of the buffer.
1041 */
1042 ring->effective_size = ring->size;
1043 if (IS_I830(ring->dev))
1044 ring->effective_size -= 128;
1045
Chris Wilsonc584fe42010-10-29 18:15:52 +01001046 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001047
1048err_unmap:
1049 drm_core_ioremapfree(&ring->map, dev);
1050err_unpin:
1051 i915_gem_object_unpin(obj);
1052err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001053 drm_gem_object_unreference(&obj->base);
1054 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001055err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001056 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001057 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001058}
1059
Chris Wilson78501ea2010-10-27 12:18:21 +01001060void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001061{
Chris Wilson33626e62010-10-29 16:18:36 +01001062 struct drm_i915_private *dev_priv;
1063 int ret;
1064
Chris Wilson05394f32010-11-08 19:18:58 +00001065 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001066 return;
1067
Chris Wilson33626e62010-10-29 16:18:36 +01001068 /* Disable the ring buffer. The ring must be idle at this point */
1069 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001070 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001071 if (ret)
1072 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1073 ring->name, ret);
1074
Chris Wilson33626e62010-10-29 16:18:36 +01001075 I915_WRITE_CTL(ring, 0);
1076
Chris Wilson78501ea2010-10-27 12:18:21 +01001077 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001078
Chris Wilson05394f32010-11-08 19:18:58 +00001079 i915_gem_object_unpin(ring->obj);
1080 drm_gem_object_unreference(&ring->obj->base);
1081 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001082
Zou Nan hai8d192152010-11-02 16:31:01 +08001083 if (ring->cleanup)
1084 ring->cleanup(ring);
1085
Chris Wilson78501ea2010-10-27 12:18:21 +01001086 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001087}
1088
Chris Wilson78501ea2010-10-27 12:18:21 +01001089static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001090{
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001091 unsigned int *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001092 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001093
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001094 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001095 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001096 if (ret)
1097 return ret;
1098 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001100 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +01001101 rem /= 8;
1102 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001103 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +01001104 *virt++ = MI_NOOP;
1105 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001106
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001107 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001108 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109
1110 return 0;
1111}
1112
Chris Wilsona71d8d92012-02-15 11:25:36 +00001113static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1114{
1115 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1116 bool was_interruptible;
1117 int ret;
1118
1119 /* XXX As we have not yet audited all the paths to check that
1120 * they are ready for ERESTARTSYS from intel_ring_begin, do not
1121 * allow us to be interruptible by a signal.
1122 */
1123 was_interruptible = dev_priv->mm.interruptible;
1124 dev_priv->mm.interruptible = false;
1125
1126 ret = i915_wait_request(ring, seqno, true);
1127
1128 dev_priv->mm.interruptible = was_interruptible;
1129
1130 return ret;
1131}
1132
1133static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1134{
1135 struct drm_i915_gem_request *request;
1136 u32 seqno = 0;
1137 int ret;
1138
1139 i915_gem_retire_requests_ring(ring);
1140
1141 if (ring->last_retired_head != -1) {
1142 ring->head = ring->last_retired_head;
1143 ring->last_retired_head = -1;
1144 ring->space = ring_space(ring);
1145 if (ring->space >= n)
1146 return 0;
1147 }
1148
1149 list_for_each_entry(request, &ring->request_list, list) {
1150 int space;
1151
1152 if (request->tail == -1)
1153 continue;
1154
1155 space = request->tail - (ring->tail + 8);
1156 if (space < 0)
1157 space += ring->size;
1158 if (space >= n) {
1159 seqno = request->seqno;
1160 break;
1161 }
1162
1163 /* Consume this request in case we need more space than
1164 * is available and so need to prevent a race between
1165 * updating last_retired_head and direct reads of
1166 * I915_RING_HEAD. It also provides a nice sanity check.
1167 */
1168 request->tail = -1;
1169 }
1170
1171 if (seqno == 0)
1172 return -ENOSPC;
1173
1174 ret = intel_ring_wait_seqno(ring, seqno);
1175 if (ret)
1176 return ret;
1177
1178 if (WARN_ON(ring->last_retired_head == -1))
1179 return -ENOSPC;
1180
1181 ring->head = ring->last_retired_head;
1182 ring->last_retired_head = -1;
1183 ring->space = ring_space(ring);
1184 if (WARN_ON(ring->space < n))
1185 return -ENOSPC;
1186
1187 return 0;
1188}
1189
Chris Wilson78501ea2010-10-27 12:18:21 +01001190int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191{
Chris Wilson78501ea2010-10-27 12:18:21 +01001192 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001193 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001194 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001195 int ret;
Chris Wilson6aa56062010-10-29 21:44:37 +01001196 u32 head;
1197
Chris Wilsonc7dca472011-01-20 17:00:10 +00001198 /* If the reported head position has wrapped or hasn't advanced,
1199 * fallback to the slow and accurate path.
1200 */
1201 head = intel_read_status_page(ring, 4);
1202 if (head > ring->head) {
1203 ring->head = head;
1204 ring->space = ring_space(ring);
1205 if (ring->space >= n)
1206 return 0;
1207 }
1208
Chris Wilsona71d8d92012-02-15 11:25:36 +00001209 ret = intel_ring_wait_request(ring, n);
1210 if (ret != -ENOSPC)
1211 return ret;
1212
Chris Wilsondb53a302011-02-03 11:57:46 +00001213 trace_i915_ring_wait_begin(ring);
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001214 if (drm_core_check_feature(dev, DRIVER_GEM))
1215 /* With GEM the hangcheck timer should kick us out of the loop,
1216 * leaving it early runs the risk of corrupting GEM state (due
1217 * to running on almost untested codepaths). But on resume
1218 * timers don't work yet, so prevent a complete hang in that
1219 * case by choosing an insanely large timeout. */
1220 end = jiffies + 60 * HZ;
1221 else
1222 end = jiffies + 3 * HZ;
1223
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001224 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001225 ring->head = I915_READ_HEAD(ring);
1226 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001227 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001228 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001229 return 0;
1230 }
1231
1232 if (dev->primary->master) {
1233 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1234 if (master_priv->sarea_priv)
1235 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1236 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001237
Chris Wilsone60a0b12010-10-13 10:09:14 +01001238 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +01001239 if (atomic_read(&dev_priv->mm.wedged))
1240 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001241 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001242 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001243 return -EBUSY;
1244}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001245
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001246int intel_ring_begin(struct intel_ring_buffer *ring,
1247 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001248{
Chris Wilson21dd3732011-01-26 15:55:56 +00001249 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001250 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001251 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001252
Chris Wilson21dd3732011-01-26 15:55:56 +00001253 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
1254 return -EIO;
1255
Chris Wilson55249ba2010-12-22 14:04:47 +00001256 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001257 ret = intel_wrap_ring_buffer(ring);
1258 if (unlikely(ret))
1259 return ret;
1260 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001261
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001262 if (unlikely(ring->space < n)) {
1263 ret = intel_wait_ring_buffer(ring, n);
1264 if (unlikely(ret))
1265 return ret;
1266 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001267
1268 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001269 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001270}
1271
Chris Wilson78501ea2010-10-27 12:18:21 +01001272void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001273{
Chris Wilsond97ed332010-08-04 15:18:13 +01001274 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +01001275 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001276}
1277
Chris Wilsone0708682010-09-19 14:46:27 +01001278static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001279 .name = "render ring",
Daniel Vetter96154f22011-12-14 13:57:00 +01001280 .id = RCS,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001281 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001282 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001283 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001284 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 .flush = render_ring_flush,
1286 .add_request = render_ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001287 .get_seqno = ring_get_seqno,
1288 .irq_get = render_ring_get_irq,
1289 .irq_put = render_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001290 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
Akshay Joshi0206e352011-08-16 15:34:10 -04001291 .cleanup = render_ring_cleanup,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001292 .sync_to = render_ring_sync_to,
1293 .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
1294 MI_SEMAPHORE_SYNC_RV,
1295 MI_SEMAPHORE_SYNC_RB},
1296 .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001297};
Zou Nan haid1b851f2010-05-21 09:08:57 +08001298
1299/* ring buffer for bit-stream decoder */
1300
Chris Wilsone0708682010-09-19 14:46:27 +01001301static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +08001302 .name = "bsd ring",
Daniel Vetter96154f22011-12-14 13:57:00 +01001303 .id = VCS,
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001304 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001305 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +01001306 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +01001307 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001308 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +01001309 .add_request = ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001310 .get_seqno = ring_get_seqno,
1311 .irq_get = bsd_ring_get_irq,
1312 .irq_put = bsd_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001313 .dispatch_execbuffer = ring_dispatch_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001314};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001315
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001316
Chris Wilson78501ea2010-10-27 12:18:21 +01001317static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001318 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001319{
Akshay Joshi0206e352011-08-16 15:34:10 -04001320 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001321
1322 /* Every tail move must follow the sequence below */
Akshay Joshi0206e352011-08-16 15:34:10 -04001323 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1324 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1325 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1326 I915_WRITE(GEN6_BSD_RNCID, 0x0);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001327
Akshay Joshi0206e352011-08-16 15:34:10 -04001328 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1329 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1330 50))
1331 DRM_ERROR("timed out waiting for IDLE Indicator\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001332
Akshay Joshi0206e352011-08-16 15:34:10 -04001333 I915_WRITE_TAIL(ring, value);
1334 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1335 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1336 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001337}
1338
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001339static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001340 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001341{
Chris Wilson71a77e02011-02-02 12:13:49 +00001342 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001343 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001345 ret = intel_ring_begin(ring, 4);
1346 if (ret)
1347 return ret;
1348
Chris Wilson71a77e02011-02-02 12:13:49 +00001349 cmd = MI_FLUSH_DW;
1350 if (invalidate & I915_GEM_GPU_DOMAINS)
1351 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1352 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001353 intel_ring_emit(ring, 0);
1354 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001355 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001356 intel_ring_advance(ring);
1357 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001358}
1359
1360static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001361gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001362 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001363{
Akshay Joshi0206e352011-08-16 15:34:10 -04001364 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001365
Akshay Joshi0206e352011-08-16 15:34:10 -04001366 ret = intel_ring_begin(ring, 2);
1367 if (ret)
1368 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001369
Akshay Joshi0206e352011-08-16 15:34:10 -04001370 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1371 /* bit0-7 is the length on GEN6+ */
1372 intel_ring_emit(ring, offset);
1373 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001374
Akshay Joshi0206e352011-08-16 15:34:10 -04001375 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001376}
1377
1378/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +01001379static const struct intel_ring_buffer gen6_bsd_ring = {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001380 .name = "gen6 bsd ring",
Daniel Vetter96154f22011-12-14 13:57:00 +01001381 .id = VCS,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001382 .mmio_base = GEN6_BSD_RING_BASE,
1383 .size = 32 * PAGE_SIZE,
1384 .init = init_ring_common,
1385 .write_tail = gen6_bsd_ring_write_tail,
1386 .flush = gen6_ring_flush,
1387 .add_request = gen6_add_request,
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001388 .get_seqno = gen6_ring_get_seqno,
Ben Widawsky25c06302012-03-29 19:11:27 -07001389 .irq_enable = GEN6_BSD_USER_INTERRUPT,
1390 .irq_get = gen6_ring_get_irq,
1391 .irq_put = gen6_ring_put_irq,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001392 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001393 .sync_to = gen6_bsd_ring_sync_to,
1394 .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
1395 MI_SEMAPHORE_SYNC_INVALID,
1396 MI_SEMAPHORE_SYNC_VB},
1397 .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
Chris Wilson549f7362010-10-19 11:19:32 +01001398};
1399
1400/* Blitter support (SandyBridge+) */
1401
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001402static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001403 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001404{
Chris Wilson71a77e02011-02-02 12:13:49 +00001405 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001406 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407
Daniel Vetter6a233c72011-12-14 13:57:07 +01001408 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001409 if (ret)
1410 return ret;
1411
Chris Wilson71a77e02011-02-02 12:13:49 +00001412 cmd = MI_FLUSH_DW;
1413 if (invalidate & I915_GEM_DOMAIN_RENDER)
1414 cmd |= MI_INVALIDATE_TLB;
1415 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001416 intel_ring_emit(ring, 0);
1417 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001418 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001419 intel_ring_advance(ring);
1420 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001421}
1422
Chris Wilson549f7362010-10-19 11:19:32 +01001423static const struct intel_ring_buffer gen6_blt_ring = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001424 .name = "blt ring",
Daniel Vetter96154f22011-12-14 13:57:00 +01001425 .id = BCS,
Akshay Joshi0206e352011-08-16 15:34:10 -04001426 .mmio_base = BLT_RING_BASE,
1427 .size = 32 * PAGE_SIZE,
Daniel Vetter6a233c72011-12-14 13:57:07 +01001428 .init = init_ring_common,
Akshay Joshi0206e352011-08-16 15:34:10 -04001429 .write_tail = ring_write_tail,
1430 .flush = blt_ring_flush,
1431 .add_request = gen6_add_request,
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001432 .get_seqno = gen6_ring_get_seqno,
Ben Widawsky25c06302012-03-29 19:11:27 -07001433 .irq_get = gen6_ring_get_irq,
1434 .irq_put = gen6_ring_put_irq,
1435 .irq_enable = GEN6_BLITTER_USER_INTERRUPT,
Akshay Joshi0206e352011-08-16 15:34:10 -04001436 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001437 .sync_to = gen6_blt_ring_sync_to,
1438 .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
1439 MI_SEMAPHORE_SYNC_BV,
1440 MI_SEMAPHORE_SYNC_INVALID},
1441 .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001442};
1443
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001444int intel_init_render_ring_buffer(struct drm_device *dev)
1445{
1446 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001447 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001448
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001449 *ring = render_ring;
1450 if (INTEL_INFO(dev)->gen >= 6) {
1451 ring->add_request = gen6_add_request;
Jesse Barnes8d315282011-10-16 10:23:31 +02001452 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001453 ring->irq_get = gen6_ring_get_irq;
1454 ring->irq_put = gen6_ring_put_irq;
1455 ring->irq_enable = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001456 ring->get_seqno = gen6_ring_get_seqno;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001457 } else if (IS_GEN5(dev)) {
1458 ring->add_request = pc_render_add_request;
1459 ring->get_seqno = pc_render_get_seqno;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001460 }
1461
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001462 if (!I915_NEED_GFX_HWS(dev)) {
1463 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1464 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1465 }
1466
1467 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001468}
1469
Chris Wilsone8616b62011-01-20 09:57:11 +00001470int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1471{
1472 drm_i915_private_t *dev_priv = dev->dev_private;
1473 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1474
1475 *ring = render_ring;
1476 if (INTEL_INFO(dev)->gen >= 6) {
1477 ring->add_request = gen6_add_request;
Ben Widawsky25c06302012-03-29 19:11:27 -07001478 ring->irq_get = gen6_ring_get_irq;
1479 ring->irq_put = gen6_ring_put_irq;
1480 ring->irq_enable = GT_USER_INTERRUPT;
Chris Wilsone8616b62011-01-20 09:57:11 +00001481 } else if (IS_GEN5(dev)) {
1482 ring->add_request = pc_render_add_request;
1483 ring->get_seqno = pc_render_get_seqno;
1484 }
1485
Keith Packardf3234702011-07-22 10:44:39 -07001486 if (!I915_NEED_GFX_HWS(dev))
1487 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1488
Chris Wilsone8616b62011-01-20 09:57:11 +00001489 ring->dev = dev;
1490 INIT_LIST_HEAD(&ring->active_list);
1491 INIT_LIST_HEAD(&ring->request_list);
1492 INIT_LIST_HEAD(&ring->gpu_write_list);
1493
1494 ring->size = size;
1495 ring->effective_size = ring->size;
1496 if (IS_I830(ring->dev))
1497 ring->effective_size -= 128;
1498
1499 ring->map.offset = start;
1500 ring->map.size = size;
1501 ring->map.type = 0;
1502 ring->map.flags = 0;
1503 ring->map.mtrr = 0;
1504
1505 drm_core_ioremap_wc(&ring->map, dev);
1506 if (ring->map.handle == NULL) {
1507 DRM_ERROR("can not ioremap virtual address for"
1508 " ring buffer\n");
1509 return -ENOMEM;
1510 }
1511
1512 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1513 return 0;
1514}
1515
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001516int intel_init_bsd_ring_buffer(struct drm_device *dev)
1517{
1518 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001520
Jesse Barnes65d3eb12011-04-06 14:54:44 -07001521 if (IS_GEN6(dev) || IS_GEN7(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001522 *ring = gen6_bsd_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001523 else
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001524 *ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001525
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001526 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001527}
Chris Wilson549f7362010-10-19 11:19:32 +01001528
1529int intel_init_blt_ring_buffer(struct drm_device *dev)
1530{
1531 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001532 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001533
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001534 *ring = gen6_blt_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01001535
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001536 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001537}