blob: 9c42679ad83ed82ae17641982b519475ee55bd46 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000058#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000059char ixgbe_default_device_descr[] =
60 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#else
62static char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
64#endif
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000065#define MAJ 3
Don Skidmoreeef45602012-04-28 03:29:22 +000066#define MIN 9
67#define BUILD 15
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000068#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000069 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070070const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000071static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000072 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070073
74static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070075 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000076 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080077 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070078};
79
80/* ixgbe_pci_tbl - PCI Device ID Table
81 *
82 * Wildcard entries (PCI_ANY_ID) should come last
83 * Last entry must be all 0s
84 *
85 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
86 * Class, Class Mask, private data (not used) }
87 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000088static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700117 /* required last entry */
118 {0, }
119};
120MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
121
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400122#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000124 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800125static struct notifier_block dca_notifier = {
126 .notifier_call = ixgbe_notify_dca,
127 .next = NULL,
128 .priority = 0
129};
130#endif
131
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#ifdef CONFIG_PCI_IOV
133static unsigned int max_vfs;
134module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000135MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000136 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137#endif /* CONFIG_PCI_IOV */
138
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000139static unsigned int allow_unsupported_sfp;
140module_param(allow_unsupported_sfp, uint, 0);
141MODULE_PARM_DESC(allow_unsupported_sfp,
142 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
143
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000144#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
145static int debug = -1;
146module_param(debug, int, 0);
147MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
150MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
151MODULE_LICENSE("GPL");
152MODULE_VERSION(DRV_VERSION);
153
Alexander Duyck70864002011-04-27 09:13:56 +0000154static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
155{
156 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
157 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
158 schedule_work(&adapter->service_task);
159}
160
161static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
162{
163 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
164
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000165 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000166 smp_mb__before_clear_bit();
167 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
168}
169
Taku Izumidcd79ae2010-04-27 14:39:53 +0000170struct ixgbe_reg_info {
171 u32 ofs;
172 char *name;
173};
174
175static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
176
177 /* General Registers */
178 {IXGBE_CTRL, "CTRL"},
179 {IXGBE_STATUS, "STATUS"},
180 {IXGBE_CTRL_EXT, "CTRL_EXT"},
181
182 /* Interrupt Registers */
183 {IXGBE_EICR, "EICR"},
184
185 /* RX Registers */
186 {IXGBE_SRRCTL(0), "SRRCTL"},
187 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
188 {IXGBE_RDLEN(0), "RDLEN"},
189 {IXGBE_RDH(0), "RDH"},
190 {IXGBE_RDT(0), "RDT"},
191 {IXGBE_RXDCTL(0), "RXDCTL"},
192 {IXGBE_RDBAL(0), "RDBAL"},
193 {IXGBE_RDBAH(0), "RDBAH"},
194
195 /* TX Registers */
196 {IXGBE_TDBAL(0), "TDBAL"},
197 {IXGBE_TDBAH(0), "TDBAH"},
198 {IXGBE_TDLEN(0), "TDLEN"},
199 {IXGBE_TDH(0), "TDH"},
200 {IXGBE_TDT(0), "TDT"},
201 {IXGBE_TXDCTL(0), "TXDCTL"},
202
203 /* List Terminator */
204 {}
205};
206
207
208/*
209 * ixgbe_regdump - register printout routine
210 */
211static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
212{
213 int i = 0, j = 0;
214 char rname[16];
215 u32 regs[64];
216
217 switch (reginfo->ofs) {
218 case IXGBE_SRRCTL(0):
219 for (i = 0; i < 64; i++)
220 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
221 break;
222 case IXGBE_DCA_RXCTRL(0):
223 for (i = 0; i < 64; i++)
224 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
225 break;
226 case IXGBE_RDLEN(0):
227 for (i = 0; i < 64; i++)
228 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
229 break;
230 case IXGBE_RDH(0):
231 for (i = 0; i < 64; i++)
232 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
233 break;
234 case IXGBE_RDT(0):
235 for (i = 0; i < 64; i++)
236 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
237 break;
238 case IXGBE_RXDCTL(0):
239 for (i = 0; i < 64; i++)
240 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
241 break;
242 case IXGBE_RDBAL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
245 break;
246 case IXGBE_RDBAH(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
249 break;
250 case IXGBE_TDBAL(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
253 break;
254 case IXGBE_TDBAH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
257 break;
258 case IXGBE_TDLEN(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
261 break;
262 case IXGBE_TDH(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
265 break;
266 case IXGBE_TDT(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
269 break;
270 case IXGBE_TXDCTL(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
273 break;
274 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000275 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000276 IXGBE_READ_REG(hw, reginfo->ofs));
277 return;
278 }
279
280 for (i = 0; i < 8; i++) {
281 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000282 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000283 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000284 pr_cont(" %08x", regs[i*8+j]);
285 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 }
287
288}
289
290/*
291 * ixgbe_dump - Print registers, tx-rings and rx-rings
292 */
293static void ixgbe_dump(struct ixgbe_adapter *adapter)
294{
295 struct net_device *netdev = adapter->netdev;
296 struct ixgbe_hw *hw = &adapter->hw;
297 struct ixgbe_reg_info *reginfo;
298 int n = 0;
299 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000300 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000301 union ixgbe_adv_tx_desc *tx_desc;
302 struct my_u0 { u64 a; u64 b; } *u0;
303 struct ixgbe_ring *rx_ring;
304 union ixgbe_adv_rx_desc *rx_desc;
305 struct ixgbe_rx_buffer *rx_buffer_info;
306 u32 staterr;
307 int i = 0;
308
309 if (!netif_msg_hw(adapter))
310 return;
311
312 /* Print netdevice Info */
313 if (netdev) {
314 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000315 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000316 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000317 pr_info("%-15s %016lX %016lX %016lX\n",
318 netdev->name,
319 netdev->state,
320 netdev->trans_start,
321 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000322 }
323
324 /* Print Registers */
325 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
328 reginfo->name; reginfo++) {
329 ixgbe_regdump(hw, reginfo);
330 }
331
332 /* Print TX Ring Summary */
333 if (!netdev || !netif_running(netdev))
334 goto exit;
335
336 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000337 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000338 for (n = 0; n < adapter->num_tx_queues; n++) {
339 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000340 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000341 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000342 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000343 (u64)dma_unmap_addr(tx_buffer, dma),
344 dma_unmap_len(tx_buffer, len),
345 tx_buffer->next_to_watch,
346 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000347 }
348
349 /* Print TX Rings */
350 if (!netif_msg_tx_done(adapter))
351 goto rx_ring_summary;
352
353 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
354
355 /* Transmit Descriptor Formats
356 *
357 * Advanced Transmit Descriptor
358 * +--------------------------------------------------------------+
359 * 0 | Buffer Address [63:0] |
360 * +--------------------------------------------------------------+
361 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
362 * +--------------------------------------------------------------+
363 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
364 */
365
366 for (n = 0; n < adapter->num_tx_queues; n++) {
367 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000368 pr_info("------------------------------------\n");
369 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
370 pr_info("------------------------------------\n");
371 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000372 "[PlPOIdStDDt Ln] [bi->dma ] "
373 "leng ntw timestamp bi->skb\n");
374
375 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000376 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000377 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000378 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000380 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000381 le64_to_cpu(u0->a),
382 le64_to_cpu(u0->b),
Alexander Duyck729739b2012-02-08 07:51:06 +0000383 (u64)dma_unmap_addr(tx_buffer, dma),
384 dma_unmap_len(tx_buffer, len),
385 tx_buffer->next_to_watch,
386 (u64)tx_buffer->time_stamp,
387 tx_buffer->skb);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 if (i == tx_ring->next_to_use &&
389 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000392 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000393 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000394 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000395 else
Joe Perchesc7689572010-09-07 21:35:17 +0000396 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000397
398 if (netif_msg_pktdata(adapter) &&
Alexander Duyck729739b2012-02-08 07:51:06 +0000399 dma_unmap_len(tx_buffer, len) != 0)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000400 print_hex_dump(KERN_INFO, "",
401 DUMP_PREFIX_ADDRESS, 16, 1,
Alexander Duyck729739b2012-02-08 07:51:06 +0000402 phys_to_virt(dma_unmap_addr(tx_buffer,
403 dma)),
404 dma_unmap_len(tx_buffer, len),
405 true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 }
407 }
408
409 /* Print RX Rings Summary */
410rx_ring_summary:
411 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000412 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000413 for (n = 0; n < adapter->num_rx_queues; n++) {
414 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_info("%5d %5X %5X\n",
416 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417 }
418
419 /* Print RX Rings */
420 if (!netif_msg_rx_status(adapter))
421 goto exit;
422
423 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
424
425 /* Advanced Receive Descriptor (Read) Format
426 * 63 1 0
427 * +-----------------------------------------------------+
428 * 0 | Packet Buffer Address [63:1] |A0/NSE|
429 * +----------------------------------------------+------+
430 * 8 | Header Buffer Address [63:1] | DD |
431 * +-----------------------------------------------------+
432 *
433 *
434 * Advanced Receive Descriptor (Write-Back) Format
435 *
436 * 63 48 47 32 31 30 21 20 16 15 4 3 0
437 * +------------------------------------------------------+
438 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
439 * | Checksum Ident | | | | Type | Type |
440 * +------------------------------------------------------+
441 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
442 * +------------------------------------------------------+
443 * 63 48 47 32 31 20 19 0
444 */
445 for (n = 0; n < adapter->num_rx_queues; n++) {
446 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000447 pr_info("------------------------------------\n");
448 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
449 pr_info("------------------------------------\n");
450 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
452 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000453 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000454 "[vl er S cks ln] ---------------- [bi->skb] "
455 "<-- Adv Rx Write-Back format\n");
456
457 for (i = 0; i < rx_ring->count; i++) {
458 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000459 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 u0 = (struct my_u0 *)rx_desc;
461 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
462 if (staterr & IXGBE_RXD_STAT_DD) {
463 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000464 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000465 "%016llX ---------------- %p", i,
466 le64_to_cpu(u0->a),
467 le64_to_cpu(u0->b),
468 rx_buffer_info->skb);
469 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000470 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000471 "%016llX %016llX %p", i,
472 le64_to_cpu(u0->a),
473 le64_to_cpu(u0->b),
474 (u64)rx_buffer_info->dma,
475 rx_buffer_info->skb);
476
477 if (netif_msg_pktdata(adapter)) {
478 print_hex_dump(KERN_INFO, "",
479 DUMP_PREFIX_ADDRESS, 16, 1,
480 phys_to_virt(rx_buffer_info->dma),
Alexander Duyckf8003262012-03-03 02:35:52 +0000481 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000482 }
483 }
484
485 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000486 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000487 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 else
Joe Perchesc7689572010-09-07 21:35:17 +0000490 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000491
492 }
493 }
494
495exit:
496 return;
497}
498
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800499static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
500{
501 u32 ctrl_ext;
502
503 /* Let firmware take over control of h/w */
504 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
505 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000506 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800507}
508
509static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
510{
511 u32 ctrl_ext;
512
513 /* Let firmware know the driver has taken over */
514 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
515 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000516 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800517}
Auke Kok9a799d72007-09-15 14:07:45 -0700518
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000519/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000520 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
521 * @adapter: pointer to adapter struct
522 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
523 * @queue: queue to map the corresponding interrupt to
524 * @msix_vector: the vector to map to the corresponding queue
525 *
526 */
527static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000528 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700529{
530 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000531 struct ixgbe_hw *hw = &adapter->hw;
532 switch (hw->mac.type) {
533 case ixgbe_mac_82598EB:
534 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
535 if (direction == -1)
536 direction = 0;
537 index = (((direction * 64) + queue) >> 2) & 0x1F;
538 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
539 ivar &= ~(0xFF << (8 * (queue & 0x3)));
540 ivar |= (msix_vector << (8 * (queue & 0x3)));
541 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
542 break;
543 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800544 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000545 if (direction == -1) {
546 /* other causes */
547 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
548 index = ((queue & 1) * 8);
549 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
550 ivar &= ~(0xFF << index);
551 ivar |= (msix_vector << index);
552 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
553 break;
554 } else {
555 /* tx or rx causes */
556 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
557 index = ((16 * (queue & 1)) + (8 * direction));
558 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
559 ivar &= ~(0xFF << index);
560 ivar |= (msix_vector << index);
561 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
562 break;
563 }
564 default:
565 break;
566 }
Auke Kok9a799d72007-09-15 14:07:45 -0700567}
568
Alexander Duyckfe49f042009-06-04 16:00:09 +0000569static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000570 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000571{
572 u32 mask;
573
Alexander Duyckbd508172010-11-16 19:27:03 -0800574 switch (adapter->hw.mac.type) {
575 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000576 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
577 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800578 break;
579 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800580 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000581 mask = (qmask & 0xFFFFFFFF);
582 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
583 mask = (qmask >> 32);
584 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800585 break;
586 default:
587 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000588 }
589}
590
Alexander Duyck729739b2012-02-08 07:51:06 +0000591void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
592 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000593{
Alexander Duyck729739b2012-02-08 07:51:06 +0000594 if (tx_buffer->skb) {
595 dev_kfree_skb_any(tx_buffer->skb);
596 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000597 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000598 dma_unmap_addr(tx_buffer, dma),
599 dma_unmap_len(tx_buffer, len),
600 DMA_TO_DEVICE);
601 } else if (dma_unmap_len(tx_buffer, len)) {
602 dma_unmap_page(ring->dev,
603 dma_unmap_addr(tx_buffer, dma),
604 dma_unmap_len(tx_buffer, len),
605 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000606 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000607 tx_buffer->next_to_watch = NULL;
608 tx_buffer->skb = NULL;
609 dma_unmap_len_set(tx_buffer, len, 0);
610 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700611}
612
Alexander Duyck943561d2012-05-09 22:14:44 -0700613static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
614{
615 struct ixgbe_hw *hw = &adapter->hw;
616 struct ixgbe_hw_stats *hwstats = &adapter->stats;
617 int i;
618 u32 data;
619
620 if ((hw->fc.current_mode != ixgbe_fc_full) &&
621 (hw->fc.current_mode != ixgbe_fc_rx_pause))
622 return;
623
624 switch (hw->mac.type) {
625 case ixgbe_mac_82598EB:
626 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
627 break;
628 default:
629 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
630 }
631 hwstats->lxoffrxc += data;
632
633 /* refill credits (no tx hang) if we received xoff */
634 if (!data)
635 return;
636
637 for (i = 0; i < adapter->num_tx_queues; i++)
638 clear_bit(__IXGBE_HANG_CHECK_ARMED,
639 &adapter->tx_ring[i]->state);
640}
641
John Fastabendc84d3242010-11-16 19:27:12 -0800642static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700643{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700644 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800645 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800646 u32 xoff[8] = {0};
647 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700648 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700649
Alexander Duyck943561d2012-05-09 22:14:44 -0700650 if (adapter->ixgbe_ieee_pfc)
651 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800652
Alexander Duyck943561d2012-05-09 22:14:44 -0700653 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
654 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800655 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700656 }
John Fastabendc84d3242010-11-16 19:27:12 -0800657
658 /* update stats for each tc, only valid with PFC enabled */
659 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
660 switch (hw->mac.type) {
661 case ixgbe_mac_82598EB:
662 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
663 break;
664 default:
665 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
666 }
667 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700668 }
669
John Fastabendc84d3242010-11-16 19:27:12 -0800670 /* disarm tx queues that have received xoff frames */
671 for (i = 0; i < adapter->num_tx_queues; i++) {
672 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000673 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800674
675 if (xoff[tc])
676 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
677 }
678}
679
680static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
681{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000682 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800683}
684
685static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
686{
687 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
688 struct ixgbe_hw *hw = &adapter->hw;
689
690 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
691 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
692
693 if (head != tail)
694 return (head < tail) ?
695 tail - head : (tail + ring->count - head);
696
697 return 0;
698}
699
700static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
701{
702 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
703 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
704 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
705 bool ret = false;
706
707 clear_check_for_tx_hang(tx_ring);
708
709 /*
710 * Check for a hung queue, but be thorough. This verifies
711 * that a transmit has been completed since the previous
712 * check AND there is at least one packet pending. The
713 * ARMED bit is set to indicate a potential hang. The
714 * bit is cleared if a pause frame is received to remove
715 * false hang detection due to PFC or 802.3x frames. By
716 * requiring this to fail twice we avoid races with
717 * pfc clearing the ARMED bit and conditions where we
718 * run the check_tx_hang logic with a transmit completion
719 * pending but without time to complete it yet.
720 */
721 if ((tx_done_old == tx_done) && tx_pending) {
722 /* make sure it is true for two checks in a row */
723 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
724 &tx_ring->state);
725 } else {
726 /* update completed stats and continue */
727 tx_ring->tx_stats.tx_done_old = tx_done;
728 /* reset the countdown */
729 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
730 }
731
732 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700733}
734
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000735/**
736 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
737 * @adapter: driver private struct
738 **/
739static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
740{
741
742 /* Do the reset outside of interrupt context */
743 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
744 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
745 ixgbe_service_event_schedule(adapter);
746 }
747}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700748
Auke Kok9a799d72007-09-15 14:07:45 -0700749/**
750 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000751 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700752 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700753 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000754static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000755 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700756{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000757 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000758 struct ixgbe_tx_buffer *tx_buffer;
759 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700760 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000761 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000762 unsigned int i = tx_ring->next_to_clean;
763
764 if (test_bit(__IXGBE_DOWN, &adapter->state))
765 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700766
Alexander Duyckd3d00232011-07-15 02:31:25 +0000767 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000768 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000769 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800770
Alexander Duyck729739b2012-02-08 07:51:06 +0000771 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000772 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700773
Alexander Duyckd3d00232011-07-15 02:31:25 +0000774 /* if next_to_watch is not set then there is no work pending */
775 if (!eop_desc)
776 break;
777
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000778 /* prevent any other reads prior to eop_desc */
779 rmb();
780
Alexander Duyckd3d00232011-07-15 02:31:25 +0000781 /* if DD is not set pending work has not been completed */
782 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
783 break;
784
Alexander Duyckd3d00232011-07-15 02:31:25 +0000785 /* clear next_to_watch to prevent false hangs */
786 tx_buffer->next_to_watch = NULL;
787
Alexander Duyck091a6242012-02-08 07:51:01 +0000788 /* update the statistics for this packet */
789 total_bytes += tx_buffer->bytecount;
790 total_packets += tx_buffer->gso_segs;
791
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000792#ifdef CONFIG_IXGBE_PTP
Jacob Keller0ede4a62012-05-22 06:08:32 +0000793 if (unlikely(tx_buffer->tx_flags & IXGBE_TX_FLAGS_TSTAMP))
794 ixgbe_ptp_tx_hwtstamp(q_vector, tx_buffer->skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000795#endif
Jacob Keller0ede4a62012-05-22 06:08:32 +0000796
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000797 /* free the skb */
798 dev_kfree_skb_any(tx_buffer->skb);
799
Alexander Duyck729739b2012-02-08 07:51:06 +0000800 /* unmap skb header data */
801 dma_unmap_single(tx_ring->dev,
802 dma_unmap_addr(tx_buffer, dma),
803 dma_unmap_len(tx_buffer, len),
804 DMA_TO_DEVICE);
805
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000806 /* clear tx_buffer data */
807 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000808 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000809
Alexander Duyck729739b2012-02-08 07:51:06 +0000810 /* unmap remaining buffers */
811 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000812 tx_buffer++;
813 tx_desc++;
814 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000815 if (unlikely(!i)) {
816 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000817 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000818 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000819 }
820
Alexander Duyck729739b2012-02-08 07:51:06 +0000821 /* unmap any remaining paged data */
822 if (dma_unmap_len(tx_buffer, len)) {
823 dma_unmap_page(tx_ring->dev,
824 dma_unmap_addr(tx_buffer, dma),
825 dma_unmap_len(tx_buffer, len),
826 DMA_TO_DEVICE);
827 dma_unmap_len_set(tx_buffer, len, 0);
828 }
829 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800830
Alexander Duyck729739b2012-02-08 07:51:06 +0000831 /* move us one more past the eop_desc for start of next pkt */
832 tx_buffer++;
833 tx_desc++;
834 i++;
835 if (unlikely(!i)) {
836 i -= tx_ring->count;
837 tx_buffer = tx_ring->tx_buffer_info;
838 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
839 }
840
841 /* issue prefetch for next Tx descriptor */
842 prefetch(tx_desc);
843
844 /* update budget accounting */
845 budget--;
846 } while (likely(budget));
847
848 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700849 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000850 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800851 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000852 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000853 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000854 q_vector->tx.total_bytes += total_bytes;
855 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800856
John Fastabendc84d3242010-11-16 19:27:12 -0800857 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800858 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800859 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800860 e_err(drv, "Detected Tx Unit Hang\n"
861 " Tx Queue <%d>\n"
862 " TDH, TDT <%x>, <%x>\n"
863 " next_to_use <%x>\n"
864 " next_to_clean <%x>\n"
865 "tx_buffer_info[next_to_clean]\n"
866 " time_stamp <%lx>\n"
867 " jiffies <%lx>\n",
868 tx_ring->queue_index,
869 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
870 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000871 tx_ring->next_to_use, i,
872 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800873
874 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
875
876 e_info(probe,
877 "tx hang %d detected on queue %d, resetting adapter\n",
878 adapter->tx_timeout_count + 1, tx_ring->queue_index);
879
880 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000881 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800882
883 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000884 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800885 }
Auke Kok9a799d72007-09-15 14:07:45 -0700886
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000887 netdev_tx_completed_queue(txring_txq(tx_ring),
888 total_packets, total_bytes);
889
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800890#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000891 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000892 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800893 /* Make sure that anybody stopping the queue after this
894 * sees the new next_to_clean.
895 */
896 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +0000897 if (__netif_subqueue_stopped(tx_ring->netdev,
898 tx_ring->queue_index)
899 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
900 netif_wake_subqueue(tx_ring->netdev,
901 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800902 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800903 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800904 }
Auke Kok9a799d72007-09-15 14:07:45 -0700905
Alexander Duyck59224552011-08-31 00:01:06 +0000906 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700907}
908
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400909#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800910static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800911 struct ixgbe_ring *tx_ring,
912 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800913{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000914 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000915 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
916 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800917
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800918 switch (hw->mac.type) {
919 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000920 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800921 break;
922 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800923 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000924 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
925 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
926 break;
927 default:
928 /* for unknown hardware do not write register */
929 return;
930 }
931
932 /*
933 * We can enable relaxed ordering for reads, but not writes when
934 * DCA is enabled. This is due to a known issue in some chipsets
935 * which will cause the DCA tag to be cleared.
936 */
937 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
938 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
939 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
940
941 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
942}
943
944static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
945 struct ixgbe_ring *rx_ring,
946 int cpu)
947{
948 struct ixgbe_hw *hw = &adapter->hw;
949 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
950 u8 reg_idx = rx_ring->reg_idx;
951
952
953 switch (hw->mac.type) {
954 case ixgbe_mac_82599EB:
955 case ixgbe_mac_X540:
956 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800957 break;
958 default:
959 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800960 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000961
962 /*
963 * We can enable relaxed ordering for reads, but not writes when
964 * DCA is enabled. This is due to a known issue in some chipsets
965 * which will cause the DCA tag to be cleared.
966 */
967 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
968 IXGBE_DCA_RXCTRL_DATA_DCA_EN |
969 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
970
971 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800972}
973
974static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
975{
976 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000977 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800978 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800979
980 if (q_vector->cpu == cpu)
981 goto out_no_update;
982
Alexander Duycka5579282012-02-08 07:50:04 +0000983 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000984 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800985
Alexander Duycka5579282012-02-08 07:50:04 +0000986 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000987 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800988
989 q_vector->cpu = cpu;
990out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800991 put_cpu();
992}
993
994static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
995{
996 int i;
997
998 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
999 return;
1000
Alexander Duycke35ec122009-05-21 13:07:12 +00001001 /* always use CB2 mode, difference is masked in the CB driver */
1002 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1003
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001004 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001005 adapter->q_vector[i]->cpu = -1;
1006 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001007 }
1008}
1009
1010static int __ixgbe_notify_dca(struct device *dev, void *data)
1011{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001012 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001013 unsigned long event = *(unsigned long *)data;
1014
Don Skidmore2a72c312011-07-20 02:27:05 +00001015 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001016 return 0;
1017
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001018 switch (event) {
1019 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001020 /* if we're already enabled, don't do it again */
1021 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1022 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001023 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001024 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001025 ixgbe_setup_dca(adapter);
1026 break;
1027 }
1028 /* Fall Through since DCA is disabled. */
1029 case DCA_PROVIDER_REMOVE:
1030 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1031 dca_remove_requester(dev);
1032 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1033 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1034 }
1035 break;
1036 }
1037
Denis V. Lunev652f0932008-03-27 14:39:17 +03001038 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001039}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001040
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001041#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001042static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1043 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001044 struct sk_buff *skb)
1045{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001046 if (ring->netdev->features & NETIF_F_RXHASH)
1047 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001048}
1049
Alexander Duyckf8003262012-03-03 02:35:52 +00001050#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001051/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001052 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001053 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001054 * @rx_desc: advanced rx descriptor
1055 *
1056 * Returns : true if it is FCoE pkt
1057 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001058static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001059 union ixgbe_adv_rx_desc *rx_desc)
1060{
1061 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1062
Alexander Duyck57efd442012-06-25 21:54:46 +00001063 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001064 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1065 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1066 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1067}
1068
Alexander Duyckf8003262012-03-03 02:35:52 +00001069#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001070/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001071 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001072 * @ring: structure containing ring specific data
1073 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001074 * @skb: skb currently being received and modified
1075 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001076static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001077 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001078 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001079{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001080 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001081
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001082 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001083 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001084 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001085
1086 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001087 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1088 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001089 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001090 return;
1091 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001092
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001093 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001094 return;
1095
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001096 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001097 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001098
1099 /*
1100 * 82599 errata, UDP frames with a 0 checksum can be marked as
1101 * checksum errors.
1102 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001103 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1104 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001105 return;
1106
Alexander Duyck8a0da212012-01-31 02:59:49 +00001107 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001108 return;
1109 }
1110
Auke Kok9a799d72007-09-15 14:07:45 -07001111 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001112 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001113}
1114
Alexander Duyck84ea2592010-11-16 19:26:49 -08001115static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001116{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001117 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001118
1119 /* update next to alloc since we have filled the ring */
1120 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001121 /*
1122 * Force memory writes to complete before letting h/w
1123 * know there are new descriptors to fetch. (Only
1124 * applicable for weak-ordered memory model archs,
1125 * such as IA-64).
1126 */
1127 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001128 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001129}
1130
Alexander Duyckf990b792012-01-31 02:59:34 +00001131static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1132 struct ixgbe_rx_buffer *bi)
1133{
1134 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001135 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001136
Alexander Duyckf8003262012-03-03 02:35:52 +00001137 /* since we are recycling buffers we should seldom need to alloc */
1138 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001139 return true;
1140
Alexander Duyckf8003262012-03-03 02:35:52 +00001141 /* alloc new page for storage */
1142 if (likely(!page)) {
Alexander Duyck8633c082012-06-16 07:31:19 +00001143 page = alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
Alexander Duyckf8003262012-03-03 02:35:52 +00001144 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001145 if (unlikely(!page)) {
1146 rx_ring->rx_stats.alloc_rx_page_failed++;
1147 return false;
1148 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001149 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001150 }
1151
Alexander Duyckf8003262012-03-03 02:35:52 +00001152 /* map page for use */
1153 dma = dma_map_page(rx_ring->dev, page, 0,
1154 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001155
Alexander Duyckf8003262012-03-03 02:35:52 +00001156 /*
1157 * if mapping failed free memory back to system since
1158 * there isn't much point in holding memory we can't use
1159 */
1160 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001161 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001162 bi->page = NULL;
1163
Alexander Duyckf990b792012-01-31 02:59:34 +00001164 rx_ring->rx_stats.alloc_rx_page_failed++;
1165 return false;
1166 }
1167
Alexander Duyckf8003262012-03-03 02:35:52 +00001168 bi->dma = dma;
1169 bi->page_offset ^= ixgbe_rx_bufsz(rx_ring);
1170
Alexander Duyckf990b792012-01-31 02:59:34 +00001171 return true;
1172}
1173
Auke Kok9a799d72007-09-15 14:07:45 -07001174/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001175 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001176 * @rx_ring: ring to place buffers on
1177 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001178 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001179void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001180{
Auke Kok9a799d72007-09-15 14:07:45 -07001181 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001182 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001183 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001184
Alexander Duyckf8003262012-03-03 02:35:52 +00001185 /* nothing to do */
1186 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001187 return;
1188
Alexander Duycke4f74022012-01-31 02:59:44 +00001189 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001190 bi = &rx_ring->rx_buffer_info[i];
1191 i -= rx_ring->count;
1192
Alexander Duyckf8003262012-03-03 02:35:52 +00001193 do {
1194 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001195 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001196
Alexander Duyckf8003262012-03-03 02:35:52 +00001197 /*
1198 * Refresh the desc even if buffer_addrs didn't change
1199 * because each write-back erases this info.
1200 */
1201 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001202
Alexander Duyckf990b792012-01-31 02:59:34 +00001203 rx_desc++;
1204 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001205 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001206 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001207 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001208 bi = rx_ring->rx_buffer_info;
1209 i -= rx_ring->count;
1210 }
1211
1212 /* clear the hdr_addr for the next_to_use descriptor */
1213 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001214
1215 cleaned_count--;
1216 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001217
Alexander Duyckf990b792012-01-31 02:59:34 +00001218 i += rx_ring->count;
1219
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001220 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001221 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001222}
1223
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001224/**
1225 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1226 * @data: pointer to the start of the headers
1227 * @max_len: total length of section to find headers in
1228 *
1229 * This function is meant to determine the length of headers that will
1230 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1231 * motivation of doing this is to only perform one pull for IPv4 TCP
1232 * packets so that we can do basic things like calculating the gso_size
1233 * based on the average data per packet.
1234 **/
1235static unsigned int ixgbe_get_headlen(unsigned char *data,
1236 unsigned int max_len)
1237{
1238 union {
1239 unsigned char *network;
1240 /* l2 headers */
1241 struct ethhdr *eth;
1242 struct vlan_hdr *vlan;
1243 /* l3 headers */
1244 struct iphdr *ipv4;
1245 } hdr;
1246 __be16 protocol;
1247 u8 nexthdr = 0; /* default to not TCP */
1248 u8 hlen;
1249
1250 /* this should never happen, but better safe than sorry */
1251 if (max_len < ETH_HLEN)
1252 return max_len;
1253
1254 /* initialize network frame pointer */
1255 hdr.network = data;
1256
1257 /* set first protocol and move network header forward */
1258 protocol = hdr.eth->h_proto;
1259 hdr.network += ETH_HLEN;
1260
1261 /* handle any vlan tag if present */
1262 if (protocol == __constant_htons(ETH_P_8021Q)) {
1263 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1264 return max_len;
1265
1266 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1267 hdr.network += VLAN_HLEN;
1268 }
1269
1270 /* handle L3 protocols */
1271 if (protocol == __constant_htons(ETH_P_IP)) {
1272 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1273 return max_len;
1274
1275 /* access ihl as a u8 to avoid unaligned access on ia64 */
1276 hlen = (hdr.network[0] & 0x0F) << 2;
1277
1278 /* verify hlen meets minimum size requirements */
1279 if (hlen < sizeof(struct iphdr))
1280 return hdr.network - data;
1281
1282 /* record next protocol */
1283 nexthdr = hdr.ipv4->protocol;
1284 hdr.network += hlen;
Alexander Duyckf8003262012-03-03 02:35:52 +00001285#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001286 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1287 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1288 return max_len;
1289 hdr.network += FCOE_HEADER_LEN;
1290#endif
1291 } else {
1292 return hdr.network - data;
1293 }
1294
1295 /* finally sort out TCP */
1296 if (nexthdr == IPPROTO_TCP) {
1297 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1298 return max_len;
1299
1300 /* access doff as a u8 to avoid unaligned access on ia64 */
1301 hlen = (hdr.network[12] & 0xF0) >> 2;
1302
1303 /* verify hlen meets minimum size requirements */
1304 if (hlen < sizeof(struct tcphdr))
1305 return hdr.network - data;
1306
1307 hdr.network += hlen;
1308 }
1309
1310 /*
1311 * If everything has gone correctly hdr.network should be the
1312 * data section of the packet and will be the end of the header.
1313 * If not then it probably represents the end of the last recognized
1314 * header.
1315 */
1316 if ((hdr.network - data) < max_len)
1317 return hdr.network - data;
1318 else
1319 return max_len;
1320}
1321
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001322static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
1323 union ixgbe_adv_rx_desc *rx_desc,
1324 struct sk_buff *skb)
1325{
1326 __le32 rsc_enabled;
1327 u32 rsc_cnt;
1328
1329 if (!ring_is_rsc_enabled(rx_ring))
1330 return;
1331
1332 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1333 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1334
1335 /* If this is an RSC frame rsc_cnt should be non-zero */
1336 if (!rsc_enabled)
1337 return;
1338
1339 rsc_cnt = le32_to_cpu(rsc_enabled);
1340 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1341
1342 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
Alexander Duyckaa801752010-11-16 19:27:02 -08001343}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001344
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001345static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1346 struct sk_buff *skb)
1347{
Alexander Duyckf8003262012-03-03 02:35:52 +00001348 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001349
1350 /* set gso_size to avoid messing up TCP MSS */
1351 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1352 IXGBE_CB(skb)->append_cnt);
1353}
1354
1355static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1356 struct sk_buff *skb)
1357{
1358 /* if append_cnt is 0 then frame is not RSC */
1359 if (!IXGBE_CB(skb)->append_cnt)
1360 return;
1361
1362 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1363 rx_ring->rx_stats.rsc_flush++;
1364
1365 ixgbe_set_rsc_gso_size(rx_ring, skb);
1366
1367 /* gso_size is computed using append_cnt so always clear it last */
1368 IXGBE_CB(skb)->append_cnt = 0;
1369}
1370
Alexander Duyck8a0da212012-01-31 02:59:49 +00001371/**
1372 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1373 * @rx_ring: rx descriptor ring packet is being transacted on
1374 * @rx_desc: pointer to the EOP Rx descriptor
1375 * @skb: pointer to current skb being populated
1376 *
1377 * This function checks the ring, descriptor, and packet information in
1378 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1379 * other fields within the skb.
1380 **/
1381static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1382 union ixgbe_adv_rx_desc *rx_desc,
1383 struct sk_buff *skb)
1384{
John Fastabend43e95f12012-05-15 06:12:17 +00001385 struct net_device *dev = rx_ring->netdev;
1386
Alexander Duyck8a0da212012-01-31 02:59:49 +00001387 ixgbe_update_rsc_stats(rx_ring, skb);
1388
1389 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1390
1391 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1392
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001393#ifdef CONFIG_IXGBE_PTP
Jacob Keller1d1a79b2012-05-22 06:18:08 +00001394 ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001395#endif
1396
John Fastabend43e95f12012-05-15 06:12:17 +00001397 if ((dev->features & NETIF_F_HW_VLAN_RX) &&
1398 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001399 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1400 __vlan_hwaccel_put_tag(skb, vid);
1401 }
1402
1403 skb_record_rx_queue(skb, rx_ring->queue_index);
1404
John Fastabend43e95f12012-05-15 06:12:17 +00001405 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001406}
1407
1408static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1409 struct sk_buff *skb)
1410{
1411 struct ixgbe_adapter *adapter = q_vector->adapter;
1412
1413 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1414 napi_gro_receive(&q_vector->napi, skb);
1415 else
1416 netif_rx(skb);
Alexander Duyckf8212f92009-04-27 22:42:37 +00001417}
1418
Alexander Duyckf8003262012-03-03 02:35:52 +00001419/**
1420 * ixgbe_is_non_eop - process handling of non-EOP buffers
1421 * @rx_ring: Rx ring being processed
1422 * @rx_desc: Rx descriptor for current buffer
1423 * @skb: Current socket buffer containing buffer in progress
1424 *
1425 * This function updates next to clean. If the buffer is an EOP buffer
1426 * this function exits returning false, otherwise it will place the
1427 * sk_buff in the next buffer to be chained and return true indicating
1428 * that this is in fact a non-EOP buffer.
1429 **/
1430static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1431 union ixgbe_adv_rx_desc *rx_desc,
1432 struct sk_buff *skb)
1433{
1434 u32 ntc = rx_ring->next_to_clean + 1;
1435
1436 /* fetch, update, and store next to clean */
1437 ntc = (ntc < rx_ring->count) ? ntc : 0;
1438 rx_ring->next_to_clean = ntc;
1439
1440 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1441
1442 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1443 return false;
1444
1445 /* append_cnt indicates packet is RSC, if so fetch nextp */
1446 if (IXGBE_CB(skb)->append_cnt) {
1447 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1448 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1449 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1450 }
1451
1452 /* place skb in next buffer to be received */
1453 rx_ring->rx_buffer_info[ntc].skb = skb;
1454 rx_ring->rx_stats.non_eop_descs++;
1455
1456 return true;
1457}
1458
1459/**
1460 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1461 * @rx_ring: rx descriptor ring packet is being transacted on
1462 * @rx_desc: pointer to the EOP Rx descriptor
1463 * @skb: pointer to current skb being fixed
1464 *
1465 * Check for corrupted packet headers caused by senders on the local L2
1466 * embedded NIC switch not setting up their Tx Descriptors right. These
1467 * should be very rare.
1468 *
1469 * Also address the case where we are pulling data in on pages only
1470 * and as such no data is present in the skb header.
1471 *
1472 * In addition if skb is not at least 60 bytes we need to pad it so that
1473 * it is large enough to qualify as a valid Ethernet frame.
1474 *
1475 * Returns true if an error was encountered and skb was freed.
1476 **/
1477static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1478 union ixgbe_adv_rx_desc *rx_desc,
1479 struct sk_buff *skb)
1480{
1481 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1482 struct net_device *netdev = rx_ring->netdev;
1483 unsigned char *va;
1484 unsigned int pull_len;
1485
1486 /* if the page was released unmap it, else just sync our portion */
1487 if (unlikely(IXGBE_CB(skb)->page_released)) {
1488 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1489 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1490 IXGBE_CB(skb)->page_released = false;
1491 } else {
1492 dma_sync_single_range_for_cpu(rx_ring->dev,
1493 IXGBE_CB(skb)->dma,
1494 frag->page_offset,
1495 ixgbe_rx_bufsz(rx_ring),
1496 DMA_FROM_DEVICE);
1497 }
1498 IXGBE_CB(skb)->dma = 0;
1499
1500 /* verify that the packet does not have any known errors */
1501 if (unlikely(ixgbe_test_staterr(rx_desc,
1502 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1503 !(netdev->features & NETIF_F_RXALL))) {
1504 dev_kfree_skb_any(skb);
1505 return true;
1506 }
1507
1508 /*
1509 * it is valid to use page_address instead of kmap since we are
1510 * working with pages allocated out of the lomem pool per
1511 * alloc_page(GFP_ATOMIC)
1512 */
1513 va = skb_frag_address(frag);
1514
1515 /*
1516 * we need the header to contain the greater of either ETH_HLEN or
1517 * 60 bytes if the skb->len is less than 60 for skb_pad.
1518 */
1519 pull_len = skb_frag_size(frag);
1520 if (pull_len > 256)
1521 pull_len = ixgbe_get_headlen(va, pull_len);
1522
1523 /* align pull length to size of long to optimize memcpy performance */
1524 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1525
1526 /* update all of the pointers */
1527 skb_frag_size_sub(frag, pull_len);
1528 frag->page_offset += pull_len;
1529 skb->data_len -= pull_len;
1530 skb->tail += pull_len;
1531
1532 /*
1533 * if we sucked the frag empty then we should free it,
1534 * if there are other frags here something is screwed up in hardware
1535 */
1536 if (skb_frag_size(frag) == 0) {
1537 BUG_ON(skb_shinfo(skb)->nr_frags != 1);
1538 skb_shinfo(skb)->nr_frags = 0;
1539 __skb_frag_unref(frag);
1540 skb->truesize -= ixgbe_rx_bufsz(rx_ring);
1541 }
1542
Alexander Duyck57efd442012-06-25 21:54:46 +00001543#ifdef IXGBE_FCOE
1544 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1545 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1546 return false;
1547
1548#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001549 /* if skb_pad returns an error the skb was freed */
1550 if (unlikely(skb->len < 60)) {
1551 int pad_len = 60 - skb->len;
1552
1553 if (skb_pad(skb, pad_len))
1554 return true;
1555 __skb_put(skb, pad_len);
1556 }
1557
1558 return false;
1559}
1560
1561/**
1562 * ixgbe_can_reuse_page - determine if we can reuse a page
1563 * @rx_buffer: pointer to rx_buffer containing the page we want to reuse
1564 *
1565 * Returns true if page can be reused in another Rx buffer
1566 **/
1567static inline bool ixgbe_can_reuse_page(struct ixgbe_rx_buffer *rx_buffer)
1568{
1569 struct page *page = rx_buffer->page;
1570
1571 /* if we are only owner of page and it is local we can reuse it */
1572 return likely(page_count(page) == 1) &&
1573 likely(page_to_nid(page) == numa_node_id());
1574}
1575
1576/**
1577 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1578 * @rx_ring: rx descriptor ring to store buffers on
1579 * @old_buff: donor buffer to have page reused
1580 *
1581 * Syncronizes page for reuse by the adapter
1582 **/
1583static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1584 struct ixgbe_rx_buffer *old_buff)
1585{
1586 struct ixgbe_rx_buffer *new_buff;
1587 u16 nta = rx_ring->next_to_alloc;
1588 u16 bufsz = ixgbe_rx_bufsz(rx_ring);
1589
1590 new_buff = &rx_ring->rx_buffer_info[nta];
1591
1592 /* update, and store next to alloc */
1593 nta++;
1594 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1595
1596 /* transfer page from old buffer to new buffer */
1597 new_buff->page = old_buff->page;
1598 new_buff->dma = old_buff->dma;
1599
1600 /* flip page offset to other buffer and store to new_buff */
1601 new_buff->page_offset = old_buff->page_offset ^ bufsz;
1602
1603 /* sync the buffer for use by the device */
1604 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1605 new_buff->page_offset, bufsz,
1606 DMA_FROM_DEVICE);
1607
1608 /* bump ref count on page before it is given to the stack */
1609 get_page(new_buff->page);
1610}
1611
1612/**
1613 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1614 * @rx_ring: rx descriptor ring to transact packets on
1615 * @rx_buffer: buffer containing page to add
1616 * @rx_desc: descriptor containing length of buffer written by hardware
1617 * @skb: sk_buff to place the data into
1618 *
1619 * This function is based on skb_add_rx_frag. I would have used that
1620 * function however it doesn't handle the truesize case correctly since we
1621 * are allocating more memory than might be used for a single receive.
1622 **/
1623static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1624 struct ixgbe_rx_buffer *rx_buffer,
1625 struct sk_buff *skb, int size)
1626{
1627 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1628 rx_buffer->page, rx_buffer->page_offset,
1629 size);
1630 skb->len += size;
1631 skb->data_len += size;
1632 skb->truesize += ixgbe_rx_bufsz(rx_ring);
1633}
1634
1635/**
1636 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1637 * @q_vector: structure containing interrupt and ring information
1638 * @rx_ring: rx descriptor ring to transact packets on
1639 * @budget: Total limit on number of packets to process
1640 *
1641 * This function provides a "bounce buffer" approach to Rx interrupt
1642 * processing. The advantage to this is that on systems that have
1643 * expensive overhead for IOMMU access this provides a means of avoiding
1644 * it by maintaining the mapping of the page to the syste.
1645 *
1646 * Returns true if all work is completed without reaching budget
1647 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001648static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001649 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001650 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001651{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001652 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001653#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001654 struct ixgbe_adapter *adapter = q_vector->adapter;
Yi Zou3d8fd382009-06-08 14:38:44 +00001655 int ddp_bytes = 0;
1656#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001657 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001658
Alexander Duyckf8003262012-03-03 02:35:52 +00001659 do {
1660 struct ixgbe_rx_buffer *rx_buffer;
1661 union ixgbe_adv_rx_desc *rx_desc;
1662 struct sk_buff *skb;
1663 struct page *page;
1664 u16 ntc;
Auke Kok9a799d72007-09-15 14:07:45 -07001665
Alexander Duyckf8003262012-03-03 02:35:52 +00001666 /* return some buffers to hardware, one at a time is too slow */
1667 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1668 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1669 cleaned_count = 0;
1670 }
Auke Kok9a799d72007-09-15 14:07:45 -07001671
Alexander Duyckf8003262012-03-03 02:35:52 +00001672 ntc = rx_ring->next_to_clean;
1673 rx_desc = IXGBE_RX_DESC(rx_ring, ntc);
1674 rx_buffer = &rx_ring->rx_buffer_info[ntc];
Auke Kok9a799d72007-09-15 14:07:45 -07001675
Alexander Duyckf8003262012-03-03 02:35:52 +00001676 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1677 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001678
Alexander Duyckf8003262012-03-03 02:35:52 +00001679 /*
1680 * This memory barrier is needed to keep us from reading
1681 * any other fields out of the rx_desc until we know the
1682 * RXD_STAT_DD bit is set
1683 */
1684 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001685
Alexander Duyckf8003262012-03-03 02:35:52 +00001686 page = rx_buffer->page;
1687 prefetchw(page);
1688
1689 skb = rx_buffer->skb;
1690
1691 if (likely(!skb)) {
1692 void *page_addr = page_address(page) +
1693 rx_buffer->page_offset;
1694
1695 /* prefetch first cache line of first page */
1696 prefetch(page_addr);
1697#if L1_CACHE_BYTES < 128
1698 prefetch(page_addr + L1_CACHE_BYTES);
1699#endif
1700
1701 /* allocate a skb to store the frags */
1702 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1703 IXGBE_RX_HDR_SIZE);
1704 if (unlikely(!skb)) {
1705 rx_ring->rx_stats.alloc_rx_buff_failed++;
1706 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001707 }
1708
Alexander Duyckf8003262012-03-03 02:35:52 +00001709 /*
1710 * we will be copying header into skb->data in
1711 * pskb_may_pull so it is in our interest to prefetch
1712 * it now to avoid a possible cache miss
1713 */
1714 prefetchw(skb->data);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001715
1716 /*
1717 * Delay unmapping of the first packet. It carries the
1718 * header information, HW may still access the header
Alexander Duyckf8003262012-03-03 02:35:52 +00001719 * after the writeback. Only unmap it when EOP is
1720 * reached
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001721 */
Alexander Duyckf8003262012-03-03 02:35:52 +00001722 IXGBE_CB(skb)->dma = rx_buffer->dma;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001723 } else {
Alexander Duyckf8003262012-03-03 02:35:52 +00001724 /* we are reusing so sync this buffer for CPU use */
1725 dma_sync_single_range_for_cpu(rx_ring->dev,
1726 rx_buffer->dma,
1727 rx_buffer->page_offset,
1728 ixgbe_rx_bufsz(rx_ring),
1729 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001730 }
1731
Alexander Duyckf8003262012-03-03 02:35:52 +00001732 /* pull page into skb */
1733 ixgbe_add_rx_frag(rx_ring, rx_buffer, skb,
1734 le16_to_cpu(rx_desc->wb.upper.length));
1735
1736 if (ixgbe_can_reuse_page(rx_buffer)) {
1737 /* hand second half of page back to the ring */
1738 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1739 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1740 /* the page has been released from the ring */
1741 IXGBE_CB(skb)->page_released = true;
1742 } else {
1743 /* we are not reusing the buffer so unmap it */
1744 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1745 ixgbe_rx_pg_size(rx_ring),
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001746 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001747 }
1748
Alexander Duyckf8003262012-03-03 02:35:52 +00001749 /* clear contents of buffer_info */
1750 rx_buffer->skb = NULL;
1751 rx_buffer->dma = 0;
1752 rx_buffer->page = NULL;
1753
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001754 ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1755
Auke Kok9a799d72007-09-15 14:07:45 -07001756 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001757
Alexander Duyckf8003262012-03-03 02:35:52 +00001758 /* place incomplete frames back on ring for completion */
1759 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1760 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001761
Alexander Duyckf8003262012-03-03 02:35:52 +00001762 /* verify the packet layout is correct */
1763 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1764 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001765
1766 /* probably a little skewed due to removing CRC */
1767 total_rx_bytes += skb->len;
1768 total_rx_packets++;
1769
Alexander Duyck8a0da212012-01-31 02:59:49 +00001770 /* populate checksum, timestamp, VLAN, and protocol */
1771 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1772
Yi Zou332d4a72009-05-13 13:11:53 +00001773#ifdef IXGBE_FCOE
1774 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00001775 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001776 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
David S. Miller823dcd22011-08-20 10:39:12 -07001777 if (!ddp_bytes) {
1778 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001779 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001780 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001781 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001782
Yi Zou332d4a72009-05-13 13:11:53 +00001783#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001784 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001785
Alexander Duyckf8003262012-03-03 02:35:52 +00001786 /* update budget accounting */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001787 budget--;
Alexander Duyckf8003262012-03-03 02:35:52 +00001788 } while (likely(budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001789
Yi Zou3d8fd382009-06-08 14:38:44 +00001790#ifdef IXGBE_FCOE
1791 /* include DDPed FCoE data */
1792 if (ddp_bytes > 0) {
1793 unsigned int mss;
1794
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001795 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001796 sizeof(struct fc_frame_header) -
1797 sizeof(struct fcoe_crc_eof);
1798 if (mss > 512)
1799 mss &= ~511;
1800 total_rx_bytes += ddp_bytes;
1801 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1802 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001803
Alexander Duyckf8003262012-03-03 02:35:52 +00001804#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001805 u64_stats_update_begin(&rx_ring->syncp);
1806 rx_ring->stats.packets += total_rx_packets;
1807 rx_ring->stats.bytes += total_rx_bytes;
1808 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001809 q_vector->rx.total_packets += total_rx_packets;
1810 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001811
Alexander Duyckf8003262012-03-03 02:35:52 +00001812 if (cleaned_count)
1813 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1814
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001815 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001816}
1817
Auke Kok9a799d72007-09-15 14:07:45 -07001818/**
1819 * ixgbe_configure_msix - Configure MSI-X hardware
1820 * @adapter: board private structure
1821 *
1822 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1823 * interrupts.
1824 **/
1825static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1826{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001827 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001828 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001829 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001830
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001831 /* Populate MSIX to EITR Select */
1832 if (adapter->num_vfs > 32) {
1833 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1834 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1835 }
1836
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001837 /*
1838 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001839 * corresponding register.
1840 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001841 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001842 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001843 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001844
Alexander Duycka5579282012-02-08 07:50:04 +00001845 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001846 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001847
Alexander Duycka5579282012-02-08 07:50:04 +00001848 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001849 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001850
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001851 if (q_vector->tx.ring && !q_vector->rx.ring) {
1852 /* tx only vector */
1853 if (adapter->tx_itr_setting == 1)
1854 q_vector->itr = IXGBE_10K_ITR;
1855 else
1856 q_vector->itr = adapter->tx_itr_setting;
1857 } else {
1858 /* rx or rx/tx vector */
1859 if (adapter->rx_itr_setting == 1)
1860 q_vector->itr = IXGBE_20K_ITR;
1861 else
1862 q_vector->itr = adapter->rx_itr_setting;
1863 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001864
Alexander Duyckfe49f042009-06-04 16:00:09 +00001865 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001866 }
1867
Alexander Duyckbd508172010-11-16 19:27:03 -08001868 switch (adapter->hw.mac.type) {
1869 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001870 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001871 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001872 break;
1873 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001874 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001875 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001876 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001877 default:
1878 break;
1879 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001880 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001881
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001882 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001883 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001884 mask &= ~(IXGBE_EIMS_OTHER |
1885 IXGBE_EIMS_MAILBOX |
1886 IXGBE_EIMS_LSC);
1887
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001888 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001889}
1890
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001891enum latency_range {
1892 lowest_latency = 0,
1893 low_latency = 1,
1894 bulk_latency = 2,
1895 latency_invalid = 255
1896};
1897
1898/**
1899 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001900 * @q_vector: structure containing interrupt and ring information
1901 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001902 *
1903 * Stores a new ITR value based on packets and byte
1904 * counts during the last interrupt. The advantage of per interrupt
1905 * computation is faster updates and more accurate ITR for the current
1906 * traffic pattern. Constants in this function were computed
1907 * based on theoretical maximum wire speed and thresholds were set based
1908 * on testing data as well as attempting to minimize response time
1909 * while increasing bulk throughput.
1910 * this functionality is controlled by the InterruptThrottleRate module
1911 * parameter (see ixgbe_param.c)
1912 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001913static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1914 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001915{
Alexander Duyckbd198052011-06-11 01:45:08 +00001916 int bytes = ring_container->total_bytes;
1917 int packets = ring_container->total_packets;
1918 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00001919 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001920 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001921
1922 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001923 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001924
1925 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00001926 * 0-10MB/s lowest (100000 ints/s)
1927 * 10-20MB/s low (20000 ints/s)
1928 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001929 */
1930 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001931 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001932 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1933
1934 switch (itr_setting) {
1935 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001936 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001937 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001938 break;
1939 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001940 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001941 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00001942 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001943 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001944 break;
1945 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001946 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001947 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001948 break;
1949 }
1950
Alexander Duyckbd198052011-06-11 01:45:08 +00001951 /* clear work counters since we have the values we need */
1952 ring_container->total_bytes = 0;
1953 ring_container->total_packets = 0;
1954
1955 /* write updated itr to ring container */
1956 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001957}
1958
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001959/**
1960 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001961 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001962 *
1963 * This function is made to be called by ethtool and by the driver
1964 * when it needs to update EITR registers at runtime. Hardware
1965 * specific quirks/differences are taken care of here.
1966 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001967void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001968{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001969 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001970 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001971 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001972 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001973
Alexander Duyckbd508172010-11-16 19:27:03 -08001974 switch (adapter->hw.mac.type) {
1975 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001976 /* must write high and low 16 bits to reset counter */
1977 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001978 break;
1979 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001980 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001981 /*
1982 * set the WDIS bit to not clear the timer bits and cause an
1983 * immediate assertion of the interrupt
1984 */
1985 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001986 break;
1987 default:
1988 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001989 }
1990 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1991}
1992
Alexander Duyckbd198052011-06-11 01:45:08 +00001993static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001994{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001995 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001996 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001997
Alexander Duyckbd198052011-06-11 01:45:08 +00001998 ixgbe_update_itr(q_vector, &q_vector->tx);
1999 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002000
Alexander Duyck08c88332011-06-11 01:45:03 +00002001 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002002
2003 switch (current_itr) {
2004 /* counts and packets in update_itr are dependent on these numbers */
2005 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002006 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002007 break;
2008 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002009 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002010 break;
2011 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002012 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002013 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002014 default:
2015 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002016 }
2017
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002018 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002019 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002020 new_itr = (10 * new_itr * q_vector->itr) /
2021 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002022
Alexander Duyckbd198052011-06-11 01:45:08 +00002023 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002024 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002025
2026 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002027 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002028}
2029
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002030/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002031 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002032 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002033 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002034static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002035{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002036 struct ixgbe_hw *hw = &adapter->hw;
2037 u32 eicr = adapter->interrupt_event;
2038
Alexander Duyckf0f97782011-04-22 04:08:09 +00002039 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002040 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002041
Alexander Duyckf0f97782011-04-22 04:08:09 +00002042 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2043 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2044 return;
2045
2046 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2047
Joe Perches7ca647b2010-09-07 21:35:40 +00002048 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002049 case IXGBE_DEV_ID_82599_T3_LOM:
2050 /*
2051 * Since the warning interrupt is for both ports
2052 * we don't have to check if:
2053 * - This interrupt wasn't for our port.
2054 * - We may have missed the interrupt so always have to
2055 * check if we got a LSC
2056 */
2057 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2058 !(eicr & IXGBE_EICR_LSC))
2059 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002060
Alexander Duyckf0f97782011-04-22 04:08:09 +00002061 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
2062 u32 autoneg;
2063 bool link_up = false;
2064
Joe Perches7ca647b2010-09-07 21:35:40 +00002065 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
2066
Alexander Duyckf0f97782011-04-22 04:08:09 +00002067 if (link_up)
2068 return;
2069 }
2070
2071 /* Check if this is not due to overtemp */
2072 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2073 return;
2074
2075 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002076 default:
2077 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2078 return;
2079 break;
2080 }
2081 e_crit(drv,
2082 "Network adapter has been stopped because it has over heated. "
2083 "Restart the computer. If the problem persists, "
2084 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002085
2086 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002087}
2088
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002089static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2090{
2091 struct ixgbe_hw *hw = &adapter->hw;
2092
2093 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2094 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002095 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002096 /* write to clear the interrupt */
2097 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2098 }
2099}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002100
Jacob Keller4f51bf72011-08-20 04:49:45 +00002101static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2102{
2103 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2104 return;
2105
2106 switch (adapter->hw.mac.type) {
2107 case ixgbe_mac_82599EB:
2108 /*
2109 * Need to check link state so complete overtemp check
2110 * on service task
2111 */
2112 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2113 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2114 adapter->interrupt_event = eicr;
2115 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2116 ixgbe_service_event_schedule(adapter);
2117 return;
2118 }
2119 return;
2120 case ixgbe_mac_X540:
2121 if (!(eicr & IXGBE_EICR_TS))
2122 return;
2123 break;
2124 default:
2125 return;
2126 }
2127
2128 e_crit(drv,
2129 "Network adapter has been stopped because it has over heated. "
2130 "Restart the computer. If the problem persists, "
2131 "power off the system and replace the adapter\n");
2132}
2133
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002134static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2135{
2136 struct ixgbe_hw *hw = &adapter->hw;
2137
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002138 if (eicr & IXGBE_EICR_GPI_SDP2) {
2139 /* Clear the interrupt */
2140 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002141 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2142 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2143 ixgbe_service_event_schedule(adapter);
2144 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002145 }
2146
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002147 if (eicr & IXGBE_EICR_GPI_SDP1) {
2148 /* Clear the interrupt */
2149 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002150 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2151 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2152 ixgbe_service_event_schedule(adapter);
2153 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002154 }
2155}
2156
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002157static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2158{
2159 struct ixgbe_hw *hw = &adapter->hw;
2160
2161 adapter->lsc_int++;
2162 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2163 adapter->link_check_timeout = jiffies;
2164 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2165 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002166 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002167 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002168 }
2169}
2170
Alexander Duyckfe49f042009-06-04 16:00:09 +00002171static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2172 u64 qmask)
2173{
2174 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002175 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002176
Alexander Duyckbd508172010-11-16 19:27:03 -08002177 switch (hw->mac.type) {
2178 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002179 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002180 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2181 break;
2182 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002183 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002184 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002185 if (mask)
2186 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002187 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002188 if (mask)
2189 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2190 break;
2191 default:
2192 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002193 }
2194 /* skip the flush */
2195}
2196
2197static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002198 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002199{
2200 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002201 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002202
Alexander Duyckbd508172010-11-16 19:27:03 -08002203 switch (hw->mac.type) {
2204 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002205 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002206 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2207 break;
2208 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002209 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002210 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002211 if (mask)
2212 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002213 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002214 if (mask)
2215 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2216 break;
2217 default:
2218 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002219 }
2220 /* skip the flush */
2221}
2222
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002223/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002224 * ixgbe_irq_enable - Enable default interrupt generation settings
2225 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002226 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002227static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2228 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002229{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002230 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002231
Alexander Duyck2c4af692011-07-15 07:29:55 +00002232 /* don't reenable LSC while waiting for link */
2233 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2234 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002235
Alexander Duyck2c4af692011-07-15 07:29:55 +00002236 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002237 switch (adapter->hw.mac.type) {
2238 case ixgbe_mac_82599EB:
2239 mask |= IXGBE_EIMS_GPI_SDP0;
2240 break;
2241 case ixgbe_mac_X540:
2242 mask |= IXGBE_EIMS_TS;
2243 break;
2244 default:
2245 break;
2246 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002247 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2248 mask |= IXGBE_EIMS_GPI_SDP1;
2249 switch (adapter->hw.mac.type) {
2250 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002251 mask |= IXGBE_EIMS_GPI_SDP1;
2252 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002253 case ixgbe_mac_X540:
2254 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002255 mask |= IXGBE_EIMS_MAILBOX;
2256 break;
2257 default:
2258 break;
2259 }
2260 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2261 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2262 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002263
Alexander Duyck2c4af692011-07-15 07:29:55 +00002264 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2265 if (queues)
2266 ixgbe_irq_enable_queues(adapter, ~0);
2267 if (flush)
2268 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002269}
2270
Alexander Duyck2c4af692011-07-15 07:29:55 +00002271static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002272{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002273 struct ixgbe_adapter *adapter = data;
2274 struct ixgbe_hw *hw = &adapter->hw;
2275 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002276
Alexander Duyck2c4af692011-07-15 07:29:55 +00002277 /*
2278 * Workaround for Silicon errata. Use clear-by-write instead
2279 * of clear-by-read. Reading with EICS will return the
2280 * interrupt causes without clearing, which later be done
2281 * with the write to EICR.
2282 */
2283 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2284 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002285
Alexander Duyck2c4af692011-07-15 07:29:55 +00002286 if (eicr & IXGBE_EICR_LSC)
2287 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002288
Alexander Duyck2c4af692011-07-15 07:29:55 +00002289 if (eicr & IXGBE_EICR_MAILBOX)
2290 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002291
Alexander Duyck2c4af692011-07-15 07:29:55 +00002292 switch (hw->mac.type) {
2293 case ixgbe_mac_82599EB:
2294 case ixgbe_mac_X540:
2295 if (eicr & IXGBE_EICR_ECC)
2296 e_info(link, "Received unrecoverable ECC Err, please "
2297 "reboot\n");
2298 /* Handle Flow Director Full threshold interrupt */
2299 if (eicr & IXGBE_EICR_FLOW_DIR) {
2300 int reinit_count = 0;
2301 int i;
2302 for (i = 0; i < adapter->num_tx_queues; i++) {
2303 struct ixgbe_ring *ring = adapter->tx_ring[i];
2304 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2305 &ring->state))
2306 reinit_count++;
2307 }
2308 if (reinit_count) {
2309 /* no more flow director interrupts until after init */
2310 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2311 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2312 ixgbe_service_event_schedule(adapter);
2313 }
2314 }
2315 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002316 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002317 break;
2318 default:
2319 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002320 }
2321
Alexander Duyck2c4af692011-07-15 07:29:55 +00002322 ixgbe_check_fan_failure(adapter, eicr);
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002323#ifdef CONFIG_IXGBE_PTP
2324 ixgbe_ptp_check_pps_event(adapter, eicr);
2325#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002326
Alexander Duyck2c4af692011-07-15 07:29:55 +00002327 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002328 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002329 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002330
Alexander Duyck2c4af692011-07-15 07:29:55 +00002331 return IRQ_HANDLED;
2332}
2333
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002334static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002335{
2336 struct ixgbe_q_vector *q_vector = data;
2337
Auke Kok9a799d72007-09-15 14:07:45 -07002338 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002339
2340 if (q_vector->rx.ring || q_vector->tx.ring)
2341 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002342
2343 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002344}
2345
Auke Kok9a799d72007-09-15 14:07:45 -07002346/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002347 * ixgbe_poll - NAPI Rx polling callback
2348 * @napi: structure for representing this polling device
2349 * @budget: how many packets driver is allowed to clean
2350 *
2351 * This function is used for legacy and MSI, NAPI mode
2352 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002353int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002354{
2355 struct ixgbe_q_vector *q_vector =
2356 container_of(napi, struct ixgbe_q_vector, napi);
2357 struct ixgbe_adapter *adapter = q_vector->adapter;
2358 struct ixgbe_ring *ring;
2359 int per_ring_budget;
2360 bool clean_complete = true;
2361
2362#ifdef CONFIG_IXGBE_DCA
2363 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2364 ixgbe_update_dca(q_vector);
2365#endif
2366
2367 ixgbe_for_each_ring(ring, q_vector->tx)
2368 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2369
2370 /* attempt to distribute budget to each queue fairly, but don't allow
2371 * the budget to go below 1 because we'll exit polling */
2372 if (q_vector->rx.count > 1)
2373 per_ring_budget = max(budget/q_vector->rx.count, 1);
2374 else
2375 per_ring_budget = budget;
2376
2377 ixgbe_for_each_ring(ring, q_vector->rx)
2378 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2379 per_ring_budget);
2380
2381 /* If all work not completed, return budget and keep polling */
2382 if (!clean_complete)
2383 return budget;
2384
2385 /* all work done, exit the polling mode */
2386 napi_complete(napi);
2387 if (adapter->rx_itr_setting & 1)
2388 ixgbe_set_itr(q_vector);
2389 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2390 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2391
2392 return 0;
2393}
2394
2395/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002396 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2397 * @adapter: board private structure
2398 *
2399 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2400 * interrupts from the kernel.
2401 **/
2402static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2403{
2404 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002405 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002406 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002407
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002408 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002409 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002410 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002411
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002412 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002413 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002414 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002415 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002416 } else if (q_vector->rx.ring) {
2417 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2418 "%s-%s-%d", netdev->name, "rx", ri++);
2419 } else if (q_vector->tx.ring) {
2420 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2421 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002422 } else {
2423 /* skip this unused q_vector */
2424 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002425 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002426 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2427 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002428 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002429 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002430 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002431 goto free_queue_irqs;
2432 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002433 /* If Flow Director is enabled, set interrupt affinity */
2434 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2435 /* assign the mask for this irq */
2436 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002437 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002438 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002439 }
2440
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002441 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002442 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002443 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002444 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002445 goto free_queue_irqs;
2446 }
2447
2448 return 0;
2449
2450free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002451 while (vector) {
2452 vector--;
2453 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2454 NULL);
2455 free_irq(adapter->msix_entries[vector].vector,
2456 adapter->q_vector[vector]);
2457 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002458 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2459 pci_disable_msix(adapter->pdev);
2460 kfree(adapter->msix_entries);
2461 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002462 return err;
2463}
2464
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002465/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002466 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002467 * @irq: interrupt number
2468 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002469 **/
2470static irqreturn_t ixgbe_intr(int irq, void *data)
2471{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002472 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002473 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002474 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002475 u32 eicr;
2476
Don Skidmore54037502009-02-21 15:42:56 -08002477 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002478 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002479 * before the read of EICR.
2480 */
2481 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2482
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002483 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002484 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002485 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002486 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002487 /*
2488 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002489 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002490 * have disabled interrupts due to EIAM
2491 * finish the workaround of silicon errata on 82598. Unmask
2492 * the interrupt that we masked before the EICR read.
2493 */
2494 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2495 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002496 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002497 }
Auke Kok9a799d72007-09-15 14:07:45 -07002498
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002499 if (eicr & IXGBE_EICR_LSC)
2500 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002501
Alexander Duyckbd508172010-11-16 19:27:03 -08002502 switch (hw->mac.type) {
2503 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002504 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002505 /* Fall through */
2506 case ixgbe_mac_X540:
2507 if (eicr & IXGBE_EICR_ECC)
2508 e_info(link, "Received unrecoverable ECC err, please "
2509 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002510 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002511 break;
2512 default:
2513 break;
2514 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002515
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002516 ixgbe_check_fan_failure(adapter, eicr);
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002517#ifdef CONFIG_IXGBE_PTP
2518 ixgbe_ptp_check_pps_event(adapter, eicr);
2519#endif
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002520
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002521 /* would disable interrupts here but EIAM disabled it */
2522 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002523
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002524 /*
2525 * re-enable link(maybe) and non-queue interrupts, no flush.
2526 * ixgbe_poll will re-enable the queue interrupts
2527 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002528 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2529 ixgbe_irq_enable(adapter, false, false);
2530
Auke Kok9a799d72007-09-15 14:07:45 -07002531 return IRQ_HANDLED;
2532}
2533
2534/**
2535 * ixgbe_request_irq - initialize interrupts
2536 * @adapter: board private structure
2537 *
2538 * Attempts to configure interrupts using the best available
2539 * capabilities of the hardware and kernel.
2540 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002541static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002542{
2543 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002544 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002545
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002546 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002547 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002548 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002549 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002550 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002551 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002552 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002553 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002554
Alexander Duyckde88eee2012-02-08 07:49:59 +00002555 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002556 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002557
Auke Kok9a799d72007-09-15 14:07:45 -07002558 return err;
2559}
2560
2561static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2562{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002563 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002564
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002565 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002566 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002567 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002568 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002569
2570 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2571 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2572 struct msix_entry *entry = &adapter->msix_entries[vector];
2573
2574 /* free only the irqs that were actually requested */
2575 if (!q_vector->rx.ring && !q_vector->tx.ring)
2576 continue;
2577
2578 /* clear the affinity_mask in the IRQ descriptor */
2579 irq_set_affinity_hint(entry->vector, NULL);
2580
2581 free_irq(entry->vector, q_vector);
2582 }
2583
2584 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002585}
2586
2587/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002588 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2589 * @adapter: board private structure
2590 **/
2591static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2592{
Alexander Duyckbd508172010-11-16 19:27:03 -08002593 switch (adapter->hw.mac.type) {
2594 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002595 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002596 break;
2597 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002598 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2600 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002601 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002602 break;
2603 default:
2604 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002605 }
2606 IXGBE_WRITE_FLUSH(&adapter->hw);
2607 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002608 int vector;
2609
2610 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2611 synchronize_irq(adapter->msix_entries[vector].vector);
2612
2613 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002614 } else {
2615 synchronize_irq(adapter->pdev->irq);
2616 }
2617}
2618
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002619/**
Auke Kok9a799d72007-09-15 14:07:45 -07002620 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2621 *
2622 **/
2623static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2624{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002625 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002626
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002627 /* rx/tx vector */
2628 if (adapter->rx_itr_setting == 1)
2629 q_vector->itr = IXGBE_20K_ITR;
2630 else
2631 q_vector->itr = adapter->rx_itr_setting;
2632
2633 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002634
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002635 ixgbe_set_ivar(adapter, 0, 0, 0);
2636 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002637
Emil Tantilov396e7992010-07-01 20:05:12 +00002638 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002639}
2640
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002641/**
2642 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2643 * @adapter: board private structure
2644 * @ring: structure containing ring specific data
2645 *
2646 * Configure the Tx descriptor ring after a reset.
2647 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002648void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2649 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002650{
2651 struct ixgbe_hw *hw = &adapter->hw;
2652 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002653 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002654 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002655 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002656
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002657 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002658 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002659 IXGBE_WRITE_FLUSH(hw);
2660
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002661 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002662 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002663 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2664 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2665 ring->count * sizeof(union ixgbe_adv_tx_desc));
2666 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2667 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002668 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002669
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002670 /*
2671 * set WTHRESH to encourage burst writeback, it should not be set
2672 * higher than 1 when ITR is 0 as it could cause false TX hangs
2673 *
2674 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2675 * to or less than the number of on chip descriptors, which is
2676 * currently 40.
2677 */
Alexander Duycke954b372012-02-08 07:49:38 +00002678 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002679 txdctl |= (1 << 16); /* WTHRESH = 1 */
2680 else
2681 txdctl |= (8 << 16); /* WTHRESH = 8 */
2682
Alexander Duycke954b372012-02-08 07:49:38 +00002683 /*
2684 * Setting PTHRESH to 32 both improves performance
2685 * and avoids a TX hang with DFP enabled
2686 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002687 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2688 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002689
2690 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002691 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2692 adapter->atr_sample_rate) {
2693 ring->atr_sample_rate = adapter->atr_sample_rate;
2694 ring->atr_count = 0;
2695 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2696 } else {
2697 ring->atr_sample_rate = 0;
2698 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002699
John Fastabendc84d3242010-11-16 19:27:12 -08002700 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2701
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002702 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002703 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2704
2705 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2706 if (hw->mac.type == ixgbe_mac_82598EB &&
2707 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2708 return;
2709
2710 /* poll to verify queue is enabled */
2711 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002712 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002713 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2714 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2715 if (!wait_loop)
2716 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002717}
2718
Alexander Duyck120ff942010-08-19 13:34:50 +00002719static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2720{
2721 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002722 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002723 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002724
2725 if (hw->mac.type == ixgbe_mac_82598EB)
2726 return;
2727
2728 /* disable the arbiter while setting MTQC */
2729 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2730 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2731 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2732
2733 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002734 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2735 mtqc = IXGBE_MTQC_VT_ENA;
2736 if (tcs > 4)
2737 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2738 else if (tcs > 1)
2739 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2740 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2741 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002742 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002743 mtqc |= IXGBE_MTQC_64VF;
2744 } else {
2745 if (tcs > 4)
2746 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2747 else if (tcs > 1)
2748 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2749 else
2750 mtqc = IXGBE_MTQC_64Q_1PB;
2751 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00002752
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002753 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002754
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002755 /* Enable Security TX Buffer IFG for multiple pb */
2756 if (tcs) {
2757 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2758 sectx |= IXGBE_SECTX_DCB;
2759 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00002760 }
2761
2762 /* re-enable the arbiter */
2763 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2764 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2765}
2766
Auke Kok9a799d72007-09-15 14:07:45 -07002767/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002768 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002769 * @adapter: board private structure
2770 *
2771 * Configure the Tx unit of the MAC after a reset.
2772 **/
2773static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2774{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002775 struct ixgbe_hw *hw = &adapter->hw;
2776 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002777 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002778
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002779 ixgbe_setup_mtqc(adapter);
2780
2781 if (hw->mac.type != ixgbe_mac_82598EB) {
2782 /* DMATXCTL.EN must be before Tx queues are enabled */
2783 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2784 dmatxctl |= IXGBE_DMATXCTL_TE;
2785 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2786 }
2787
Auke Kok9a799d72007-09-15 14:07:45 -07002788 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002789 for (i = 0; i < adapter->num_tx_queues; i++)
2790 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002791}
2792
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00002793static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
2794 struct ixgbe_ring *ring)
2795{
2796 struct ixgbe_hw *hw = &adapter->hw;
2797 u8 reg_idx = ring->reg_idx;
2798 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2799
2800 srrctl |= IXGBE_SRRCTL_DROP_EN;
2801
2802 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2803}
2804
2805static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
2806 struct ixgbe_ring *ring)
2807{
2808 struct ixgbe_hw *hw = &adapter->hw;
2809 u8 reg_idx = ring->reg_idx;
2810 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2811
2812 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
2813
2814 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2815}
2816
2817#ifdef CONFIG_IXGBE_DCB
2818void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2819#else
2820static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2821#endif
2822{
2823 int i;
2824 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
2825
2826 if (adapter->ixgbe_ieee_pfc)
2827 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
2828
2829 /*
2830 * We should set the drop enable bit if:
2831 * SR-IOV is enabled
2832 * or
2833 * Number of Rx queues > 1 and flow control is disabled
2834 *
2835 * This allows us to avoid head of line blocking for security
2836 * and performance reasons.
2837 */
2838 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
2839 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
2840 for (i = 0; i < adapter->num_rx_queues; i++)
2841 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
2842 } else {
2843 for (i = 0; i < adapter->num_rx_queues; i++)
2844 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
2845 }
2846}
2847
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002848#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002849
Yi Zoua6616b42009-08-06 13:05:23 +00002850static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002851 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002852{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002853 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002854 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002855 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002856
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002857 if (hw->mac.type == ixgbe_mac_82598EB) {
2858 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
2859
2860 /*
2861 * if VMDq is not active we must program one srrctl register
2862 * per RSS queue since we have enabled RDRXCTL.MVMEN
2863 */
2864 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002865 }
2866
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002867 /* configure header buffer length, needed for RSC */
2868 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002869
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002870 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00002871#if PAGE_SIZE > IXGBE_MAX_RXBUFFER
2872 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002873#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002874 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002875#endif
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002876
2877 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00002878 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002879
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002880 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002881}
2882
Alexander Duyck05abb122010-08-19 13:35:41 +00002883static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002884{
Alexander Duyck05abb122010-08-19 13:35:41 +00002885 struct ixgbe_hw *hw = &adapter->hw;
2886 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002887 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2888 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002889 u32 mrqc = 0, reta = 0;
2890 u32 rxcsum;
2891 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002892 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00002893
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002894 /*
2895 * Program table for at least 2 queues w/ SR-IOV so that VFs can
2896 * make full use of any rings they may have. We will use the
2897 * PSRTYPE register to control how many rings we use within the PF.
2898 */
2899 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
2900 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002901
Alexander Duyck05abb122010-08-19 13:35:41 +00002902 /* Fill out hash function seeds */
2903 for (i = 0; i < 10; i++)
2904 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002905
Alexander Duyck05abb122010-08-19 13:35:41 +00002906 /* Fill out redirection table */
2907 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002908 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00002909 j = 0;
2910 /* reta = 4-byte sliding window of
2911 * 0x00..(indices-1)(indices-1)00..etc. */
2912 reta = (reta << 8) | (j * 0x11);
2913 if ((i & 3) == 3)
2914 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2915 }
2916
2917 /* Disable indicating checksum in descriptor, enables RSS hash */
2918 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2919 rxcsum |= IXGBE_RXCSUM_PCSD;
2920 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2921
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002922 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00002923 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002924 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002925 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002926 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002927
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002928 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2929 if (tcs > 4)
2930 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
2931 else if (tcs > 1)
2932 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
2933 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2934 mrqc = IXGBE_MRQC_VMDQRSS32EN;
2935 else
2936 mrqc = IXGBE_MRQC_VMDQRSS64EN;
2937 } else {
2938 if (tcs > 4)
2939 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2940 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00002941 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2942 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002943 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002944 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002945 }
2946
Alexander Duyck05abb122010-08-19 13:35:41 +00002947 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002948 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
2949 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
2950 IXGBE_MRQC_RSS_FIELD_IPV6 |
2951 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00002952
Alexander Duyckef6afc02012-02-08 07:51:53 +00002953 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2954 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2955 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2956 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2957
Alexander Duyck05abb122010-08-19 13:35:41 +00002958 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002959}
2960
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002961/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002962 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2963 * @adapter: address of board private structure
2964 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002965 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002966static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002967 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002968{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002969 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002970 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002971 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002972
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002973 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002974 return;
2975
Alexander Duyck73670962010-08-19 13:38:34 +00002976 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002977 rscctrl |= IXGBE_RSCCTL_RSCEN;
2978 /*
2979 * we must limit the number of descriptors so that the
2980 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00002981 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002982 */
Alexander Duyckf8003262012-03-03 02:35:52 +00002983#if (PAGE_SIZE <= 8192)
2984 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2985#elif (PAGE_SIZE <= 16384)
2986 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002987#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002988 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002989#endif
Alexander Duyck73670962010-08-19 13:38:34 +00002990 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002991}
2992
Alexander Duyck9e10e042010-08-19 13:40:06 +00002993#define IXGBE_MAX_RX_DESC_POLL 10
2994static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2995 struct ixgbe_ring *ring)
2996{
2997 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002998 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2999 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003000 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003001
3002 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3003 if (hw->mac.type == ixgbe_mac_82598EB &&
3004 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3005 return;
3006
3007 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003008 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003009 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3010 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3011
3012 if (!wait_loop) {
3013 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3014 "the polling period\n", reg_idx);
3015 }
3016}
3017
Yi Zou2d39d572011-01-06 14:29:56 +00003018void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3019 struct ixgbe_ring *ring)
3020{
3021 struct ixgbe_hw *hw = &adapter->hw;
3022 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3023 u32 rxdctl;
3024 u8 reg_idx = ring->reg_idx;
3025
3026 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3027 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3028
3029 /* write value back with RXDCTL.ENABLE bit cleared */
3030 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3031
3032 if (hw->mac.type == ixgbe_mac_82598EB &&
3033 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3034 return;
3035
3036 /* the hardware may take up to 100us to really disable the rx queue */
3037 do {
3038 udelay(10);
3039 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3040 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3041
3042 if (!wait_loop) {
3043 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3044 "the polling period\n", reg_idx);
3045 }
3046}
3047
Alexander Duyck84418e32010-08-19 13:40:54 +00003048void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3049 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003050{
3051 struct ixgbe_hw *hw = &adapter->hw;
3052 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003053 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003054 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003055
Alexander Duyck9e10e042010-08-19 13:40:06 +00003056 /* disable queue to avoid issues while updating state */
3057 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003058 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003059
Alexander Duyckacd37172010-08-19 13:36:05 +00003060 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3061 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3062 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3063 ring->count * sizeof(union ixgbe_adv_rx_desc));
3064 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3065 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003066 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003067
3068 ixgbe_configure_srrctl(adapter, ring);
3069 ixgbe_configure_rscctl(adapter, ring);
3070
Greg Rosee9f98072011-01-26 01:06:07 +00003071 /* If operating in IOV mode set RLPML for X540 */
3072 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3073 hw->mac.type == ixgbe_mac_X540) {
3074 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3075 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3076 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3077 }
3078
Alexander Duyck9e10e042010-08-19 13:40:06 +00003079 if (hw->mac.type == ixgbe_mac_82598EB) {
3080 /*
3081 * enable cache line friendly hardware writes:
3082 * PTHRESH=32 descriptors (half the internal cache),
3083 * this also removes ugly rx_no_buffer_count increment
3084 * HTHRESH=4 descriptors (to minimize latency on fetch)
3085 * WTHRESH=8 burst writeback up to two cache lines
3086 */
3087 rxdctl &= ~0x3FFFFF;
3088 rxdctl |= 0x080420;
3089 }
3090
3091 /* enable receive descriptor ring */
3092 rxdctl |= IXGBE_RXDCTL_ENABLE;
3093 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3094
3095 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003096 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003097}
3098
Alexander Duyck48654522010-08-19 13:36:27 +00003099static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3100{
3101 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003102 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003103 int p;
3104
3105 /* PSRTYPE must be initialized in non 82598 adapters */
3106 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003107 IXGBE_PSRTYPE_UDPHDR |
3108 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003109 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003110 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003111
3112 if (hw->mac.type == ixgbe_mac_82598EB)
3113 return;
3114
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003115 if (rss_i > 3)
3116 psrtype |= 2 << 29;
3117 else if (rss_i > 1)
3118 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003119
3120 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003121 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003122 psrtype);
3123}
3124
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003125static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3126{
3127 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003128 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003129 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003130 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003131
3132 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3133 return;
3134
3135 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003136 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3137 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003138 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003139 vmdctl |= IXGBE_VT_CTL_REPLEN;
3140 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003141
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003142 vf_shift = VMDQ_P(0) % 32;
3143 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003144
3145 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003146 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3147 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3148 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3149 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003150 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3151
3152 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003153 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003154
3155 /*
3156 * Set up VF register offsets for selected VT Mode,
3157 * i.e. 32 or 64 VFs for SR-IOV
3158 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003159 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3160 case IXGBE_82599_VMDQ_8Q_MASK:
3161 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3162 break;
3163 case IXGBE_82599_VMDQ_4Q_MASK:
3164 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3165 break;
3166 default:
3167 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3168 break;
3169 }
3170
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003171 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3172
3173 /* enable Tx loopback for VF/PF communication */
3174 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003175
Greg Rosea985b6c32010-11-18 03:02:52 +00003176 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003177 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003178 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003179 /* For VFs that have spoof checking turned off */
3180 for (i = 0; i < adapter->num_vfs; i++) {
3181 if (!adapter->vfinfo[i].spoofchk_enabled)
3182 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3183 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003184}
3185
Alexander Duyck477de6e2010-08-19 13:38:11 +00003186static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003187{
Auke Kok9a799d72007-09-15 14:07:45 -07003188 struct ixgbe_hw *hw = &adapter->hw;
3189 struct net_device *netdev = adapter->netdev;
3190 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003191 struct ixgbe_ring *rx_ring;
3192 int i;
3193 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003194
Alexander Duyck477de6e2010-08-19 13:38:11 +00003195#ifdef IXGBE_FCOE
3196 /* adjust max frame to be able to do baby jumbo for FCoE */
3197 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3198 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3199 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3200
3201#endif /* IXGBE_FCOE */
3202 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3203 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3204 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3205 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3206
3207 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003208 }
3209
Alexander Duyck919e78a2011-08-26 09:52:38 +00003210 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
3211 max_frame += VLAN_HLEN;
3212
Auke Kok9a799d72007-09-15 14:07:45 -07003213 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003214 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3215 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003216 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3217
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003218 /*
3219 * Setup the HW Rx Head and Tail Descriptor Pointers and
3220 * the Base and Length of the Rx Descriptor Ring
3221 */
Auke Kok9a799d72007-09-15 14:07:45 -07003222 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003223 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003224 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3225 set_ring_rsc_enabled(rx_ring);
3226 else
3227 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003228 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003229}
3230
Alexander Duyck73670962010-08-19 13:38:34 +00003231static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3232{
3233 struct ixgbe_hw *hw = &adapter->hw;
3234 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3235
3236 switch (hw->mac.type) {
3237 case ixgbe_mac_82598EB:
3238 /*
3239 * For VMDq support of different descriptor types or
3240 * buffer sizes through the use of multiple SRRCTL
3241 * registers, RDRXCTL.MVMEN must be set to 1
3242 *
3243 * also, the manual doesn't mention it clearly but DCA hints
3244 * will only use queue 0's tags unless this bit is set. Side
3245 * effects of setting this bit are only that SRRCTL must be
3246 * fully programmed [0..15]
3247 */
3248 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3249 break;
3250 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003251 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003252 /* Disable RSC for ACK packets */
3253 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3254 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3255 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3256 /* hardware requires some bits to be set by default */
3257 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3258 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3259 break;
3260 default:
3261 /* We should do nothing since we don't know this hardware */
3262 return;
3263 }
3264
3265 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3266}
3267
Alexander Duyck477de6e2010-08-19 13:38:11 +00003268/**
3269 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3270 * @adapter: board private structure
3271 *
3272 * Configure the Rx unit of the MAC after a reset.
3273 **/
3274static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3275{
3276 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003277 int i;
3278 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003279
3280 /* disable receives while setting up the descriptors */
3281 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3282 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3283
3284 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003285 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003286
Alexander Duyck9e10e042010-08-19 13:40:06 +00003287 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003288 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003289
Alexander Duyck477de6e2010-08-19 13:38:11 +00003290 /* set_rx_buffer_len must be called before ring initialization */
3291 ixgbe_set_rx_buffer_len(adapter);
3292
3293 /*
3294 * Setup the HW Rx Head and Tail Descriptor Pointers and
3295 * the Base and Length of the Rx Descriptor Ring
3296 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003297 for (i = 0; i < adapter->num_rx_queues; i++)
3298 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003299
Alexander Duyck9e10e042010-08-19 13:40:06 +00003300 /* disable drop enable for 82598 parts */
3301 if (hw->mac.type == ixgbe_mac_82598EB)
3302 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3303
3304 /* enable all receives */
3305 rxctrl |= IXGBE_RXCTRL_RXEN;
3306 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003307}
3308
Jiri Pirko8e586132011-12-08 19:52:37 -05003309static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003310{
3311 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003312 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003313
3314 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003315 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003316 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003317
3318 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003319}
3320
Jiri Pirko8e586132011-12-08 19:52:37 -05003321static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003322{
3323 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003324 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003325
Auke Kok9a799d72007-09-15 14:07:45 -07003326 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003327 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003328 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003329
3330 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003331}
3332
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003333/**
3334 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3335 * @adapter: driver data
3336 */
3337static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3338{
3339 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003340 u32 vlnctrl;
3341
3342 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3343 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3344 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3345}
3346
3347/**
3348 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3349 * @adapter: driver data
3350 */
3351static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3352{
3353 struct ixgbe_hw *hw = &adapter->hw;
3354 u32 vlnctrl;
3355
3356 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3357 vlnctrl |= IXGBE_VLNCTRL_VFE;
3358 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3359 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3360}
3361
3362/**
3363 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3364 * @adapter: driver data
3365 */
3366static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3367{
3368 struct ixgbe_hw *hw = &adapter->hw;
3369 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003370 int i, j;
3371
3372 switch (hw->mac.type) {
3373 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003374 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3375 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003376 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3377 break;
3378 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003379 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003380 for (i = 0; i < adapter->num_rx_queues; i++) {
3381 j = adapter->rx_ring[i]->reg_idx;
3382 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3383 vlnctrl &= ~IXGBE_RXDCTL_VME;
3384 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3385 }
3386 break;
3387 default:
3388 break;
3389 }
3390}
3391
3392/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003393 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003394 * @adapter: driver data
3395 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003396static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003397{
3398 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003399 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003400 int i, j;
3401
3402 switch (hw->mac.type) {
3403 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003404 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3405 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003406 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3407 break;
3408 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003409 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003410 for (i = 0; i < adapter->num_rx_queues; i++) {
3411 j = adapter->rx_ring[i]->reg_idx;
3412 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3413 vlnctrl |= IXGBE_RXDCTL_VME;
3414 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3415 }
3416 break;
3417 default:
3418 break;
3419 }
3420}
3421
Auke Kok9a799d72007-09-15 14:07:45 -07003422static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3423{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003424 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003425
Jesse Grossf62bbb52010-10-20 13:56:10 +00003426 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3427
3428 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3429 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003430}
3431
3432/**
Alexander Duyck28500622010-06-15 09:25:48 +00003433 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3434 * @netdev: network interface device structure
3435 *
3436 * Writes unicast address list to the RAR table.
3437 * Returns: -ENOMEM on failure/insufficient address space
3438 * 0 on no addresses written
3439 * X on writing X addresses to the RAR table
3440 **/
3441static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3442{
3443 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3444 struct ixgbe_hw *hw = &adapter->hw;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003445 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003446 int count = 0;
3447
3448 /* return ENOMEM indicating insufficient memory for addresses */
3449 if (netdev_uc_count(netdev) > rar_entries)
3450 return -ENOMEM;
3451
3452 if (!netdev_uc_empty(netdev) && rar_entries) {
3453 struct netdev_hw_addr *ha;
3454 /* return error if we do not support writing to RAR table */
3455 if (!hw->mac.ops.set_rar)
3456 return -ENOMEM;
3457
3458 netdev_for_each_uc_addr(ha, netdev) {
3459 if (!rar_entries)
3460 break;
3461 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003462 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003463 count++;
3464 }
3465 }
3466 /* write the addresses in reverse order to avoid write combining */
3467 for (; rar_entries > 0 ; rar_entries--)
3468 hw->mac.ops.clear_rar(hw, rar_entries);
3469
3470 return count;
3471}
3472
3473/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003474 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003475 * @netdev: network interface device structure
3476 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003477 * The set_rx_method entry point is called whenever the unicast/multicast
3478 * address list or the network interface flags are updated. This routine is
3479 * responsible for configuring the hardware for proper unicast, multicast and
3480 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003481 **/
Greg Rose7f870472010-01-09 02:25:29 +00003482void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003483{
3484 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3485 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003486 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3487 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003488
3489 /* Check for Promiscuous and All Multicast modes */
3490
3491 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3492
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003493 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003494 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003495 fctrl |= IXGBE_FCTRL_BAM;
3496 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3497 fctrl |= IXGBE_FCTRL_PMCF;
3498
Alexander Duyck28500622010-06-15 09:25:48 +00003499 /* clear the bits we are changing the status of */
3500 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3501
Auke Kok9a799d72007-09-15 14:07:45 -07003502 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003503 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003504 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003505 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003506 /* don't hardware filter vlans in promisc mode */
3507 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003508 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003509 if (netdev->flags & IFF_ALLMULTI) {
3510 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003511 vmolr |= IXGBE_VMOLR_MPE;
3512 } else {
3513 /*
3514 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003515 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003516 * that we can at least receive multicast traffic
3517 */
3518 hw->mac.ops.update_mc_addr_list(hw, netdev);
3519 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003520 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003521 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003522 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003523 }
3524
3525 /*
3526 * Write addresses to available RAR registers, if there is not
3527 * sufficient space to store all the addresses then enable
3528 * unicast promiscuous mode
3529 */
3530 count = ixgbe_write_uc_addr_list(netdev);
3531 if (count < 0) {
3532 fctrl |= IXGBE_FCTRL_UPE;
3533 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003534 }
3535
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003536 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003537 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003538
3539 if (hw->mac.type != ixgbe_mac_82598EB) {
3540 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003541 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3542 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003543 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003544 }
3545
Ben Greear3f2d1c02012-03-08 08:28:41 +00003546 /* This is useful for sniffing bad packets. */
3547 if (adapter->netdev->features & NETIF_F_RXALL) {
3548 /* UPE and MPE will be handled by normal PROMISC logic
3549 * in e1000e_set_rx_mode */
3550 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3551 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3552 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3553
3554 fctrl &= ~(IXGBE_FCTRL_DPF);
3555 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3556 }
3557
Auke Kok9a799d72007-09-15 14:07:45 -07003558 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003559
3560 if (netdev->features & NETIF_F_HW_VLAN_RX)
3561 ixgbe_vlan_strip_enable(adapter);
3562 else
3563 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003564}
3565
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003566static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3567{
3568 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003569
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003570 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3571 napi_enable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003572}
3573
3574static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3575{
3576 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003577
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003578 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3579 napi_disable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003580}
3581
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003582#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003583/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003584 * ixgbe_configure_dcb - Configure DCB hardware
3585 * @adapter: ixgbe adapter struct
3586 *
3587 * This is called by the driver on open to configure the DCB hardware.
3588 * This is also called by the gennetlink interface when reconfiguring
3589 * the DCB state.
3590 */
3591static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3592{
3593 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003594 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003595
Alexander Duyck67ebd792010-08-19 13:34:04 +00003596 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3597 if (hw->mac.type == ixgbe_mac_82598EB)
3598 netif_set_gso_max_size(adapter->netdev, 65536);
3599 return;
3600 }
3601
3602 if (hw->mac.type == ixgbe_mac_82598EB)
3603 netif_set_gso_max_size(adapter->netdev, 32768);
3604
Alexander Duyck2f90b862008-11-20 20:52:10 -08003605 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003606
John Fastabendb1208182011-10-15 05:00:10 +00003607#ifdef IXGBE_FCOE
3608 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3609 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3610#endif
3611
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003612 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003613 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003614 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3615 DCB_TX_CONFIG);
3616 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3617 DCB_RX_CONFIG);
3618 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003619 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3620 ixgbe_dcb_hw_ets(&adapter->hw,
3621 adapter->ixgbe_ieee_ets,
3622 max_frame);
3623 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3624 adapter->ixgbe_ieee_pfc->pfc_en,
3625 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003626 }
John Fastabend8187cd42011-02-23 05:58:08 +00003627
3628 /* Enable RSS Hash per TC */
3629 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003630 u32 msb = 0;
3631 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003632
Alexander Duyckd411a932012-06-30 00:14:01 +00003633 while (rss_i) {
3634 msb++;
3635 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003636 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003637
Alexander Duyck4ae63732012-06-22 06:46:33 +00003638 /* write msb to all 8 TCs in one write */
3639 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003640 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003641}
John Fastabend9da712d2011-08-23 03:14:22 +00003642#endif
3643
3644/* Additional bittime to account for IXGBE framing */
3645#define IXGBE_ETH_FRAMING 20
3646
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003647/**
John Fastabend9da712d2011-08-23 03:14:22 +00003648 * ixgbe_hpbthresh - calculate high water mark for flow control
3649 *
3650 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003651 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003652 */
3653static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3654{
3655 struct ixgbe_hw *hw = &adapter->hw;
3656 struct net_device *dev = adapter->netdev;
3657 int link, tc, kb, marker;
3658 u32 dv_id, rx_pba;
3659
3660 /* Calculate max LAN frame size */
3661 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3662
3663#ifdef IXGBE_FCOE
3664 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003665 if ((dev->features & NETIF_F_FCOE_MTU) &&
3666 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3667 (pb == ixgbe_fcoe_get_tc(adapter)))
3668 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003669
3670#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003671 /* Calculate delay value for device */
3672 switch (hw->mac.type) {
3673 case ixgbe_mac_X540:
3674 dv_id = IXGBE_DV_X540(link, tc);
3675 break;
3676 default:
3677 dv_id = IXGBE_DV(link, tc);
3678 break;
3679 }
3680
3681 /* Loopback switch introduces additional latency */
3682 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3683 dv_id += IXGBE_B2BT(tc);
3684
3685 /* Delay value is calculated in bit times convert to KB */
3686 kb = IXGBE_BT2KB(dv_id);
3687 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3688
3689 marker = rx_pba - kb;
3690
3691 /* It is possible that the packet buffer is not large enough
3692 * to provide required headroom. In this case throw an error
3693 * to user and a do the best we can.
3694 */
3695 if (marker < 0) {
3696 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3697 "headroom to support flow control."
3698 "Decrease MTU or number of traffic classes\n", pb);
3699 marker = tc + 1;
3700 }
3701
3702 return marker;
3703}
3704
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003705/**
John Fastabend9da712d2011-08-23 03:14:22 +00003706 * ixgbe_lpbthresh - calculate low water mark for for flow control
3707 *
3708 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003709 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003710 */
3711static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3712{
3713 struct ixgbe_hw *hw = &adapter->hw;
3714 struct net_device *dev = adapter->netdev;
3715 int tc;
3716 u32 dv_id;
3717
3718 /* Calculate max LAN frame size */
3719 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3720
3721 /* Calculate delay value for device */
3722 switch (hw->mac.type) {
3723 case ixgbe_mac_X540:
3724 dv_id = IXGBE_LOW_DV_X540(tc);
3725 break;
3726 default:
3727 dv_id = IXGBE_LOW_DV(tc);
3728 break;
3729 }
3730
3731 /* Delay value is calculated in bit times convert to KB */
3732 return IXGBE_BT2KB(dv_id);
3733}
3734
3735/*
3736 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3737 */
3738static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3739{
3740 struct ixgbe_hw *hw = &adapter->hw;
3741 int num_tc = netdev_get_num_tc(adapter->netdev);
3742 int i;
3743
3744 if (!num_tc)
3745 num_tc = 1;
3746
3747 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3748
3749 for (i = 0; i < num_tc; i++) {
3750 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3751
3752 /* Low water marks must not be larger than high water marks */
3753 if (hw->fc.low_water > hw->fc.high_water[i])
3754 hw->fc.low_water = 0;
3755 }
3756}
John Fastabend80605c652011-05-02 12:34:10 +00003757
3758static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3759{
John Fastabend80605c652011-05-02 12:34:10 +00003760 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003761 int hdrm;
3762 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003763
3764 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3765 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003766 hdrm = 32 << adapter->fdir_pballoc;
3767 else
3768 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003769
Alexander Duyckf7e10272011-07-21 00:40:35 +00003770 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003771 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003772}
3773
Alexander Duycke4911d52011-05-11 07:18:52 +00003774static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3775{
3776 struct ixgbe_hw *hw = &adapter->hw;
3777 struct hlist_node *node, *node2;
3778 struct ixgbe_fdir_filter *filter;
3779
3780 spin_lock(&adapter->fdir_perfect_lock);
3781
3782 if (!hlist_empty(&adapter->fdir_filter_list))
3783 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3784
3785 hlist_for_each_entry_safe(filter, node, node2,
3786 &adapter->fdir_filter_list, fdir_node) {
3787 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003788 &filter->filter,
3789 filter->sw_idx,
3790 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3791 IXGBE_FDIR_DROP_QUEUE :
3792 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003793 }
3794
3795 spin_unlock(&adapter->fdir_perfect_lock);
3796}
3797
Auke Kok9a799d72007-09-15 14:07:45 -07003798static void ixgbe_configure(struct ixgbe_adapter *adapter)
3799{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003800 struct ixgbe_hw *hw = &adapter->hw;
3801
John Fastabend80605c652011-05-02 12:34:10 +00003802 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003803#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003804 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003805#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003806
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003807 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003808 ixgbe_restore_vlan(adapter);
3809
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003810 switch (hw->mac.type) {
3811 case ixgbe_mac_82599EB:
3812 case ixgbe_mac_X540:
3813 hw->mac.ops.disable_rx_buff(hw);
3814 break;
3815 default:
3816 break;
3817 }
3818
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003819 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003820 ixgbe_init_fdir_signature_82599(&adapter->hw,
3821 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003822 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3823 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3824 adapter->fdir_pballoc);
3825 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003826 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003827
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003828 switch (hw->mac.type) {
3829 case ixgbe_mac_82599EB:
3830 case ixgbe_mac_X540:
3831 hw->mac.ops.enable_rx_buff(hw);
3832 break;
3833 default:
3834 break;
3835 }
3836
Alexander Duyck933d41f2010-09-07 21:34:29 +00003837 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003838
Alexander Duyck7c8ae652012-05-05 05:32:47 +00003839#ifdef IXGBE_FCOE
3840 /* configure FCoE L2 filters, redirection table, and Rx control */
3841 ixgbe_configure_fcoe(adapter);
3842
3843#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07003844 ixgbe_configure_tx(adapter);
3845 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003846}
3847
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003848static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3849{
3850 switch (hw->phy.type) {
3851 case ixgbe_phy_sfp_avago:
3852 case ixgbe_phy_sfp_ftl:
3853 case ixgbe_phy_sfp_intel:
3854 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003855 case ixgbe_phy_sfp_passive_tyco:
3856 case ixgbe_phy_sfp_passive_unknown:
3857 case ixgbe_phy_sfp_active_unknown:
3858 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003859 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003860 case ixgbe_phy_nl:
3861 if (hw->mac.type == ixgbe_mac_82598EB)
3862 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003863 default:
3864 return false;
3865 }
3866}
3867
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003868/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003869 * ixgbe_sfp_link_config - set up SFP+ link
3870 * @adapter: pointer to private adapter struct
3871 **/
3872static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3873{
Alexander Duyck70864002011-04-27 09:13:56 +00003874 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003875 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003876 * is that an SFP was inserted/removed after the reset
3877 * but before SFP detection was enabled. As such the best
3878 * solution is to just start searching as soon as we start
3879 */
3880 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3881 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003882
Alexander Duyck70864002011-04-27 09:13:56 +00003883 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003884}
3885
3886/**
3887 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003888 * @hw: pointer to private hardware struct
3889 *
3890 * Returns 0 on success, negative on failure
3891 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003892static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003893{
3894 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003895 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003896 u32 ret = IXGBE_ERR_LINK_SETUP;
3897
3898 if (hw->mac.ops.check_link)
3899 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3900
3901 if (ret)
3902 goto link_cfg_out;
3903
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003904 autoneg = hw->phy.autoneg_advertised;
3905 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003906 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3907 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003908 if (ret)
3909 goto link_cfg_out;
3910
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003911 if (hw->mac.ops.setup_link)
3912 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003913link_cfg_out:
3914 return ret;
3915}
3916
Alexander Duycka34bcff2010-08-19 13:39:20 +00003917static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003918{
Auke Kok9a799d72007-09-15 14:07:45 -07003919 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003920 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003921
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003922 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003923 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3924 IXGBE_GPIE_OCD;
3925 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003926 /*
3927 * use EIAM to auto-mask when MSI-X interrupt is asserted
3928 * this saves a register write for every interrupt
3929 */
3930 switch (hw->mac.type) {
3931 case ixgbe_mac_82598EB:
3932 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3933 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003934 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003935 case ixgbe_mac_X540:
3936 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003937 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3938 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3939 break;
3940 }
3941 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003942 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3943 * specifically only auto mask tx and rx interrupts */
3944 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003945 }
3946
Alexander Duycka34bcff2010-08-19 13:39:20 +00003947 /* XXX: to interrupt immediately for EICS writes, enable this */
3948 /* gpie |= IXGBE_GPIE_EIMEN; */
3949
3950 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3951 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00003952
3953 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3954 case IXGBE_82599_VMDQ_8Q_MASK:
3955 gpie |= IXGBE_GPIE_VTMODE_16;
3956 break;
3957 case IXGBE_82599_VMDQ_4Q_MASK:
3958 gpie |= IXGBE_GPIE_VTMODE_32;
3959 break;
3960 default:
3961 gpie |= IXGBE_GPIE_VTMODE_64;
3962 break;
3963 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003964 }
3965
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003966 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003967 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3968 switch (adapter->hw.mac.type) {
3969 case ixgbe_mac_82599EB:
3970 gpie |= IXGBE_SDP0_GPIEN;
3971 break;
3972 case ixgbe_mac_X540:
3973 gpie |= IXGBE_EIMS_TS;
3974 break;
3975 default:
3976 break;
3977 }
3978 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003979
Alexander Duycka34bcff2010-08-19 13:39:20 +00003980 /* Enable fan failure interrupt */
3981 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003982 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003983
Don Skidmore2698b202011-04-13 07:01:52 +00003984 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003985 gpie |= IXGBE_SDP1_GPIEN;
3986 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003987 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003988
3989 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3990}
3991
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003992static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003993{
3994 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003995 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003996 u32 ctrl_ext;
3997
3998 ixgbe_get_hw_control(adapter);
3999 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004000
Auke Kok9a799d72007-09-15 14:07:45 -07004001 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4002 ixgbe_configure_msix(adapter);
4003 else
4004 ixgbe_configure_msi_and_legacy(adapter);
4005
Don Skidmorec6ecf392010-12-03 03:31:51 +00004006 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
4007 if (hw->mac.ops.enable_tx_laser &&
4008 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004009 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004010 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004011 hw->mac.ops.enable_tx_laser(hw);
4012
Auke Kok9a799d72007-09-15 14:07:45 -07004013 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004014 ixgbe_napi_enable_all(adapter);
4015
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004016 if (ixgbe_is_sfp(hw)) {
4017 ixgbe_sfp_link_config(adapter);
4018 } else {
4019 err = ixgbe_non_sfp_link_config(hw);
4020 if (err)
4021 e_err(probe, "link_config FAILED %d\n", err);
4022 }
4023
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004024 /* clear any pending interrupts, may auto mask */
4025 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004026 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004027
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004028 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004029 * If this adapter has a fan, check to see if we had a failure
4030 * before we enabled the interrupt.
4031 */
4032 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4033 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4034 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004035 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004036 }
4037
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004038 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004039 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004040
Auke Kok9a799d72007-09-15 14:07:45 -07004041 /* bring the link up in the watchdog, this could race with our first
4042 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004043 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4044 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004045 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004046
4047 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4048 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4049 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4050 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004051}
4052
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004053void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4054{
4055 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004056 /* put off any impending NetWatchDogTimeout */
4057 adapter->netdev->trans_start = jiffies;
4058
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004059 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004060 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004061 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004062 /*
4063 * If SR-IOV enabled then wait a bit before bringing the adapter
4064 * back up to give the VFs time to respond to the reset. The
4065 * two second wait is based upon the watchdog timer cycle in
4066 * the VF driver.
4067 */
4068 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4069 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004070 ixgbe_up(adapter);
4071 clear_bit(__IXGBE_RESETTING, &adapter->state);
4072}
4073
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004074void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004075{
4076 /* hardware has been reset, we need to reload some things */
4077 ixgbe_configure(adapter);
4078
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004079 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004080}
4081
4082void ixgbe_reset(struct ixgbe_adapter *adapter)
4083{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004084 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004085 int err;
4086
Alexander Duyck70864002011-04-27 09:13:56 +00004087 /* lock SFP init bit to prevent race conditions with the watchdog */
4088 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4089 usleep_range(1000, 2000);
4090
4091 /* clear all SFP and link config related flags while holding SFP_INIT */
4092 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4093 IXGBE_FLAG2_SFP_NEEDS_RESET);
4094 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4095
Don Skidmore8ca783a2009-05-26 20:40:47 -07004096 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004097 switch (err) {
4098 case 0:
4099 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004100 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004101 break;
4102 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004103 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004104 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004105 case IXGBE_ERR_EEPROM_VERSION:
4106 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004107 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004108 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004109 "your hardware. If you are experiencing problems "
4110 "please contact your Intel or hardware "
4111 "representative who provided you with this "
4112 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004113 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004114 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004115 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004116 }
Auke Kok9a799d72007-09-15 14:07:45 -07004117
Alexander Duyck70864002011-04-27 09:13:56 +00004118 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4119
Auke Kok9a799d72007-09-15 14:07:45 -07004120 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004121 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004122
4123 /* update SAN MAC vmdq pool selection */
4124 if (hw->mac.san_mac_rar_index)
4125 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Auke Kok9a799d72007-09-15 14:07:45 -07004126}
4127
Auke Kok9a799d72007-09-15 14:07:45 -07004128/**
Alexander Duyckf8003262012-03-03 02:35:52 +00004129 * ixgbe_init_rx_page_offset - initialize page offset values for Rx buffers
4130 * @rx_ring: ring to setup
4131 *
4132 * On many IA platforms the L1 cache has a critical stride of 4K, this
4133 * results in each receive buffer starting in the same cache set. To help
4134 * reduce the pressure on this cache set we can interleave the offsets so
4135 * that only every other buffer will be in the same cache set.
4136 **/
4137static void ixgbe_init_rx_page_offset(struct ixgbe_ring *rx_ring)
4138{
4139 struct ixgbe_rx_buffer *rx_buffer = rx_ring->rx_buffer_info;
4140 u16 i;
4141
4142 for (i = 0; i < rx_ring->count; i += 2) {
4143 rx_buffer[0].page_offset = 0;
4144 rx_buffer[1].page_offset = ixgbe_rx_bufsz(rx_ring);
4145 rx_buffer = &rx_buffer[2];
4146 }
4147}
4148
4149/**
Auke Kok9a799d72007-09-15 14:07:45 -07004150 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004151 * @rx_ring: ring to free buffers from
4152 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004153static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004154{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004155 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004156 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004157 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004158
Alexander Duyck84418e32010-08-19 13:40:54 +00004159 /* ring already cleared, nothing to do */
4160 if (!rx_ring->rx_buffer_info)
4161 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004162
Alexander Duyck84418e32010-08-19 13:40:54 +00004163 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004164 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004165 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004166
Alexander Duyckf8003262012-03-03 02:35:52 +00004167 rx_buffer = &rx_ring->rx_buffer_info[i];
4168 if (rx_buffer->skb) {
4169 struct sk_buff *skb = rx_buffer->skb;
4170 if (IXGBE_CB(skb)->page_released) {
4171 dma_unmap_page(dev,
4172 IXGBE_CB(skb)->dma,
4173 ixgbe_rx_bufsz(rx_ring),
4174 DMA_FROM_DEVICE);
4175 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004176 }
4177 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004178 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004179 rx_buffer->skb = NULL;
4180 if (rx_buffer->dma)
4181 dma_unmap_page(dev, rx_buffer->dma,
4182 ixgbe_rx_pg_size(rx_ring),
4183 DMA_FROM_DEVICE);
4184 rx_buffer->dma = 0;
4185 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004186 __free_pages(rx_buffer->page,
4187 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004188 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004189 }
4190
4191 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4192 memset(rx_ring->rx_buffer_info, 0, size);
4193
Alexander Duyckf8003262012-03-03 02:35:52 +00004194 ixgbe_init_rx_page_offset(rx_ring);
4195
Auke Kok9a799d72007-09-15 14:07:45 -07004196 /* Zero out the descriptor ring */
4197 memset(rx_ring->desc, 0, rx_ring->size);
4198
Alexander Duyckf8003262012-03-03 02:35:52 +00004199 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004200 rx_ring->next_to_clean = 0;
4201 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004202}
4203
4204/**
4205 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004206 * @tx_ring: ring to be cleaned
4207 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004208static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004209{
4210 struct ixgbe_tx_buffer *tx_buffer_info;
4211 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004212 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004213
Alexander Duyck84418e32010-08-19 13:40:54 +00004214 /* ring already cleared, nothing to do */
4215 if (!tx_ring->tx_buffer_info)
4216 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004217
Alexander Duyck84418e32010-08-19 13:40:54 +00004218 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004219 for (i = 0; i < tx_ring->count; i++) {
4220 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004221 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004222 }
4223
John Fastabenddad8a3b2012-04-23 12:22:39 +00004224 netdev_tx_reset_queue(txring_txq(tx_ring));
4225
Auke Kok9a799d72007-09-15 14:07:45 -07004226 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4227 memset(tx_ring->tx_buffer_info, 0, size);
4228
4229 /* Zero out the descriptor ring */
4230 memset(tx_ring->desc, 0, tx_ring->size);
4231
4232 tx_ring->next_to_use = 0;
4233 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004234}
4235
4236/**
Auke Kok9a799d72007-09-15 14:07:45 -07004237 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4238 * @adapter: board private structure
4239 **/
4240static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4241{
4242 int i;
4243
4244 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004245 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004246}
4247
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004248/**
4249 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4250 * @adapter: board private structure
4251 **/
4252static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4253{
4254 int i;
4255
4256 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004257 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004258}
4259
Alexander Duycke4911d52011-05-11 07:18:52 +00004260static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4261{
4262 struct hlist_node *node, *node2;
4263 struct ixgbe_fdir_filter *filter;
4264
4265 spin_lock(&adapter->fdir_perfect_lock);
4266
4267 hlist_for_each_entry_safe(filter, node, node2,
4268 &adapter->fdir_filter_list, fdir_node) {
4269 hlist_del(&filter->fdir_node);
4270 kfree(filter);
4271 }
4272 adapter->fdir_filter_count = 0;
4273
4274 spin_unlock(&adapter->fdir_perfect_lock);
4275}
4276
Auke Kok9a799d72007-09-15 14:07:45 -07004277void ixgbe_down(struct ixgbe_adapter *adapter)
4278{
4279 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004280 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004281 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004282 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004283
4284 /* signal that we are down to the interrupt handler */
4285 set_bit(__IXGBE_DOWN, &adapter->state);
4286
4287 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004288 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4289 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004290
Yi Zou2d39d572011-01-06 14:29:56 +00004291 /* disable all enabled rx queues */
4292 for (i = 0; i < adapter->num_rx_queues; i++)
4293 /* this call also flushes the previous write */
4294 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4295
Don Skidmore032b4322011-03-18 09:32:53 +00004296 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004297
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004298 netif_tx_stop_all_queues(netdev);
4299
Alexander Duyck70864002011-04-27 09:13:56 +00004300 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004301 netif_carrier_off(netdev);
4302 netif_tx_disable(netdev);
4303
4304 ixgbe_irq_disable(adapter);
4305
4306 ixgbe_napi_disable_all(adapter);
4307
Alexander Duyckd034acf2011-04-27 09:25:34 +00004308 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4309 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004310 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4311
4312 del_timer_sync(&adapter->service_timer);
4313
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004314 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004315 /* Clear EITR Select mapping */
4316 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4317
4318 /* Mark all the VFs as inactive */
4319 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004320 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004321
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004322 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004323 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004324
Auke Kok9a799d72007-09-15 14:07:45 -07004325 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004326 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004327 }
4328
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004329 /* disable transmits in the hardware now that interrupts are off */
4330 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004331 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004332 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004333 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004334
4335 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004336 switch (hw->mac.type) {
4337 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004338 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004339 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004340 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4341 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004342 break;
4343 default:
4344 break;
4345 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004346
Paul Larson6f4a0e42008-06-24 17:00:56 -07004347 if (!pci_channel_offline(adapter->pdev))
4348 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004349
4350 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4351 if (hw->mac.ops.disable_tx_laser &&
4352 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004353 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004354 (hw->mac.type == ixgbe_mac_82599EB))))
4355 hw->mac.ops.disable_tx_laser(hw);
4356
Auke Kok9a799d72007-09-15 14:07:45 -07004357 ixgbe_clean_all_tx_rings(adapter);
4358 ixgbe_clean_all_rx_rings(adapter);
4359
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004360#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004361 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004362 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004363#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004364}
4365
Auke Kok9a799d72007-09-15 14:07:45 -07004366/**
Auke Kok9a799d72007-09-15 14:07:45 -07004367 * ixgbe_tx_timeout - Respond to a Tx Hang
4368 * @netdev: network interface device structure
4369 **/
4370static void ixgbe_tx_timeout(struct net_device *netdev)
4371{
4372 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4373
4374 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004375 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004376}
4377
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004378/**
Auke Kok9a799d72007-09-15 14:07:45 -07004379 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4380 * @adapter: board private structure to initialize
4381 *
4382 * ixgbe_sw_init initializes the Adapter private data structure.
4383 * Fields are initialized based on PCI device information and
4384 * OS network device settings (MTU size).
4385 **/
4386static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4387{
4388 struct ixgbe_hw *hw = &adapter->hw;
4389 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004390 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004391#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004392 int j;
4393 struct tc_configuration *tc;
4394#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004395
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004396 /* PCI config space info */
4397
4398 hw->vendor_id = pdev->vendor;
4399 hw->device_id = pdev->device;
4400 hw->revision_id = pdev->revision;
4401 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4402 hw->subsystem_device_id = pdev->subsystem_device;
4403
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004404 /* Set capability flags */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004405 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004406 adapter->ring_feature[RING_F_RSS].limit = rss;
Alexander Duyckbd508172010-11-16 19:27:03 -08004407 switch (hw->mac.type) {
4408 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004409 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4410 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004411 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004412 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004413 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00004414 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4415 case ixgbe_mac_82599EB:
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004416 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004417 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4418 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004419 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4420 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004421 /* Flow Director hash filters enabled */
4422 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4423 adapter->atr_sample_rate = 20;
Alexander Duyckc0876632012-05-10 00:01:46 +00004424 adapter->ring_feature[RING_F_FDIR].limit =
Joe Perchese8e9f692010-09-07 21:34:53 +00004425 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004426 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004427#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004428 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4429 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
Yi Zou61a0f422009-12-03 11:32:22 +00004430#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004431 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004432 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004433#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004434#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004435 break;
4436 default:
4437 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004438 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004439
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004440#ifdef IXGBE_FCOE
4441 /* FCoE support exists, always init the FCoE lock */
4442 spin_lock_init(&adapter->fcoe.lock);
4443
4444#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004445 /* n-tuple support exists, always init our spinlock */
4446 spin_lock_init(&adapter->fdir_perfect_lock);
4447
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004448#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004449 switch (hw->mac.type) {
4450 case ixgbe_mac_X540:
4451 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4452 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4453 break;
4454 default:
4455 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4456 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4457 break;
4458 }
4459
Alexander Duyck2f90b862008-11-20 20:52:10 -08004460 /* Configure DCB traffic classes */
4461 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4462 tc = &adapter->dcb_cfg.tc_config[j];
4463 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4464 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4465 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4466 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4467 tc->dcb_pfc = pfc_disabled;
4468 }
John Fastabend4de2a022011-09-27 03:52:01 +00004469
4470 /* Initialize default user to priority mapping, UPx->TC0 */
4471 tc = &adapter->dcb_cfg.tc_config[0];
4472 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4473 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4474
Alexander Duyck2f90b862008-11-20 20:52:10 -08004475 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4476 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004477 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004478 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004479 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004480 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4481 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004482
4483#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004484
4485 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004486 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004487 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004488 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004489 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4490 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004491 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004492
Alexander Duyck99d74482012-05-09 08:09:25 +00004493#ifdef CONFIG_PCI_IOV
4494 /* assign number of SR-IOV VFs */
4495 if (hw->mac.type != ixgbe_mac_82598EB)
4496 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4497
4498#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004499 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004500 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004501 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004502
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004503 /* set default ring sizes */
4504 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4505 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4506
Alexander Duyckbd198052011-06-11 01:45:08 +00004507 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004508 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004509
Auke Kok9a799d72007-09-15 14:07:45 -07004510 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004511 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004512 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004513 return -EIO;
4514 }
4515
Auke Kok9a799d72007-09-15 14:07:45 -07004516 set_bit(__IXGBE_DOWN, &adapter->state);
4517
4518 return 0;
4519}
4520
4521/**
4522 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004523 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004524 *
4525 * Return 0 on success, negative on failure
4526 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004527int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004528{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004529 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004530 int orig_node = dev_to_node(dev);
4531 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004532 int size;
4533
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004534 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004535
4536 if (tx_ring->q_vector)
4537 numa_node = tx_ring->q_vector->numa_node;
4538
4539 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004540 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004541 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004542 if (!tx_ring->tx_buffer_info)
4543 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004544
4545 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004546 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004547 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004548
Alexander Duyckde88eee2012-02-08 07:49:59 +00004549 set_dev_node(dev, numa_node);
4550 tx_ring->desc = dma_alloc_coherent(dev,
4551 tx_ring->size,
4552 &tx_ring->dma,
4553 GFP_KERNEL);
4554 set_dev_node(dev, orig_node);
4555 if (!tx_ring->desc)
4556 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4557 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004558 if (!tx_ring->desc)
4559 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004560
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004561 tx_ring->next_to_use = 0;
4562 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004563 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004564
4565err:
4566 vfree(tx_ring->tx_buffer_info);
4567 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004568 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004569 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004570}
4571
4572/**
Alexander Duyck69888672008-09-11 20:05:39 -07004573 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4574 * @adapter: board private structure
4575 *
4576 * If this function returns with an error, then it's possible one or
4577 * more of the rings is populated (while the rest are not). It is the
4578 * callers duty to clean those orphaned rings.
4579 *
4580 * Return 0 on success, negative on failure
4581 **/
4582static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4583{
4584 int i, err = 0;
4585
4586 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004587 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004588 if (!err)
4589 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004590
Emil Tantilov396e7992010-07-01 20:05:12 +00004591 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004592 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004593 }
4594
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004595 return 0;
4596err_setup_tx:
4597 /* rewind the index freeing the rings as we go */
4598 while (i--)
4599 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004600 return err;
4601}
4602
4603/**
Auke Kok9a799d72007-09-15 14:07:45 -07004604 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004605 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004606 *
4607 * Returns 0 on success, negative on failure
4608 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004609int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004610{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004611 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004612 int orig_node = dev_to_node(dev);
4613 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004614 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004615
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004616 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004617
4618 if (rx_ring->q_vector)
4619 numa_node = rx_ring->q_vector->numa_node;
4620
4621 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004622 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004623 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004624 if (!rx_ring->rx_buffer_info)
4625 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004626
Auke Kok9a799d72007-09-15 14:07:45 -07004627 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004628 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4629 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004630
Alexander Duyckde88eee2012-02-08 07:49:59 +00004631 set_dev_node(dev, numa_node);
4632 rx_ring->desc = dma_alloc_coherent(dev,
4633 rx_ring->size,
4634 &rx_ring->dma,
4635 GFP_KERNEL);
4636 set_dev_node(dev, orig_node);
4637 if (!rx_ring->desc)
4638 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4639 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004640 if (!rx_ring->desc)
4641 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004642
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004643 rx_ring->next_to_clean = 0;
4644 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004645
Alexander Duyckf8003262012-03-03 02:35:52 +00004646 ixgbe_init_rx_page_offset(rx_ring);
4647
Auke Kok9a799d72007-09-15 14:07:45 -07004648 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004649err:
4650 vfree(rx_ring->rx_buffer_info);
4651 rx_ring->rx_buffer_info = NULL;
4652 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004653 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004654}
4655
4656/**
Alexander Duyck69888672008-09-11 20:05:39 -07004657 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4658 * @adapter: board private structure
4659 *
4660 * If this function returns with an error, then it's possible one or
4661 * more of the rings is populated (while the rest are not). It is the
4662 * callers duty to clean those orphaned rings.
4663 *
4664 * Return 0 on success, negative on failure
4665 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004666static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4667{
4668 int i, err = 0;
4669
4670 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004671 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004672 if (!err)
4673 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004674
Emil Tantilov396e7992010-07-01 20:05:12 +00004675 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004676 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07004677 }
4678
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004679#ifdef IXGBE_FCOE
4680 err = ixgbe_setup_fcoe_ddp_resources(adapter);
4681 if (!err)
4682#endif
4683 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004684err_setup_rx:
4685 /* rewind the index freeing the rings as we go */
4686 while (i--)
4687 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004688 return err;
4689}
4690
4691/**
Auke Kok9a799d72007-09-15 14:07:45 -07004692 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004693 * @tx_ring: Tx descriptor ring for a specific queue
4694 *
4695 * Free all transmit software resources
4696 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004697void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004698{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004699 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004700
4701 vfree(tx_ring->tx_buffer_info);
4702 tx_ring->tx_buffer_info = NULL;
4703
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004704 /* if not set, then don't free */
4705 if (!tx_ring->desc)
4706 return;
4707
4708 dma_free_coherent(tx_ring->dev, tx_ring->size,
4709 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004710
4711 tx_ring->desc = NULL;
4712}
4713
4714/**
4715 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4716 * @adapter: board private structure
4717 *
4718 * Free all transmit software resources
4719 **/
4720static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4721{
4722 int i;
4723
4724 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004725 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004726 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004727}
4728
4729/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004730 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004731 * @rx_ring: ring to clean the resources from
4732 *
4733 * Free all receive software resources
4734 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004735void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004736{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004737 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004738
4739 vfree(rx_ring->rx_buffer_info);
4740 rx_ring->rx_buffer_info = NULL;
4741
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004742 /* if not set, then don't free */
4743 if (!rx_ring->desc)
4744 return;
4745
4746 dma_free_coherent(rx_ring->dev, rx_ring->size,
4747 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004748
4749 rx_ring->desc = NULL;
4750}
4751
4752/**
4753 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4754 * @adapter: board private structure
4755 *
4756 * Free all receive software resources
4757 **/
4758static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4759{
4760 int i;
4761
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004762#ifdef IXGBE_FCOE
4763 ixgbe_free_fcoe_ddp_resources(adapter);
4764
4765#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004766 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004767 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004768 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004769}
4770
4771/**
Auke Kok9a799d72007-09-15 14:07:45 -07004772 * ixgbe_change_mtu - Change the Maximum Transfer Unit
4773 * @netdev: network interface device structure
4774 * @new_mtu: new value for maximum frame size
4775 *
4776 * Returns 0 on success, negative on failure
4777 **/
4778static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
4779{
4780 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4781 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
4782
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07004783 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00004784 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
4785 return -EINVAL;
4786
4787 /*
4788 * For 82599EB we cannot allow PF to change MTU greater than 1500
4789 * in SR-IOV mode as it may cause buffer overruns in guest VFs that
4790 * don't allocate and chain buffers correctly.
4791 */
4792 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
4793 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
4794 (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
Greg Rosee9f98072011-01-26 01:06:07 +00004795 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -07004796
Emil Tantilov396e7992010-07-01 20:05:12 +00004797 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00004798
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004799 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07004800 netdev->mtu = new_mtu;
4801
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004802 if (netif_running(netdev))
4803 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004804
4805 return 0;
4806}
4807
4808/**
4809 * ixgbe_open - Called when a network interface is made active
4810 * @netdev: network interface device structure
4811 *
4812 * Returns 0 on success, negative value on failure
4813 *
4814 * The open entry point is called when a network interface is made
4815 * active by the system (IFF_UP). At this point all resources needed
4816 * for transmit and receive operations are allocated, the interrupt
4817 * handler is registered with the OS, the watchdog timer is started,
4818 * and the stack is notified that the interface is ready.
4819 **/
4820static int ixgbe_open(struct net_device *netdev)
4821{
4822 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4823 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07004824
Auke Kok4bebfaa2008-02-11 09:26:01 -08004825 /* disallow open during test */
4826 if (test_bit(__IXGBE_TESTING, &adapter->state))
4827 return -EBUSY;
4828
Jesse Brandeburg54386462009-04-17 20:44:27 +00004829 netif_carrier_off(netdev);
4830
Auke Kok9a799d72007-09-15 14:07:45 -07004831 /* allocate transmit descriptors */
4832 err = ixgbe_setup_all_tx_resources(adapter);
4833 if (err)
4834 goto err_setup_tx;
4835
Auke Kok9a799d72007-09-15 14:07:45 -07004836 /* allocate receive descriptors */
4837 err = ixgbe_setup_all_rx_resources(adapter);
4838 if (err)
4839 goto err_setup_rx;
4840
4841 ixgbe_configure(adapter);
4842
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004843 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004844 if (err)
4845 goto err_req_irq;
4846
Alexander Duyckac802f52012-07-12 05:52:53 +00004847 /* Notify the stack of the actual queue counts. */
4848 err = netif_set_real_num_tx_queues(netdev,
4849 adapter->num_rx_pools > 1 ? 1 :
4850 adapter->num_tx_queues);
4851 if (err)
4852 goto err_set_queues;
4853
4854
4855 err = netif_set_real_num_rx_queues(netdev,
4856 adapter->num_rx_pools > 1 ? 1 :
4857 adapter->num_rx_queues);
4858 if (err)
4859 goto err_set_queues;
4860
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004861 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004862
4863 return 0;
4864
Alexander Duyckac802f52012-07-12 05:52:53 +00004865err_set_queues:
4866 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004867err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004868 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004869err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004870 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004871err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07004872 ixgbe_reset(adapter);
4873
4874 return err;
4875}
4876
4877/**
4878 * ixgbe_close - Disables a network interface
4879 * @netdev: network interface device structure
4880 *
4881 * Returns 0, this is not allowed to fail
4882 *
4883 * The close entry point is called when an interface is de-activated
4884 * by the OS. The hardware is still under the drivers control, but
4885 * needs to be disabled. A global MAC reset is issued to stop the
4886 * hardware, and all transmit and receive resources are freed.
4887 **/
4888static int ixgbe_close(struct net_device *netdev)
4889{
4890 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07004891
4892 ixgbe_down(adapter);
4893 ixgbe_free_irq(adapter);
4894
Alexander Duycke4911d52011-05-11 07:18:52 +00004895 ixgbe_fdir_filter_exit(adapter);
4896
Auke Kok9a799d72007-09-15 14:07:45 -07004897 ixgbe_free_all_tx_resources(adapter);
4898 ixgbe_free_all_rx_resources(adapter);
4899
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08004900 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004901
4902 return 0;
4903}
4904
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004905#ifdef CONFIG_PM
4906static int ixgbe_resume(struct pci_dev *pdev)
4907{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004908 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
4909 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004910 u32 err;
4911
4912 pci_set_power_state(pdev, PCI_D0);
4913 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08004914 /*
4915 * pci_restore_state clears dev->state_saved so call
4916 * pci_save_state to restore it.
4917 */
4918 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00004919
4920 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004921 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004922 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004923 return err;
4924 }
4925 pci_set_master(pdev);
4926
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07004927 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004928
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004929 ixgbe_reset(adapter);
4930
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00004931 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
4932
Alexander Duyckac802f52012-07-12 05:52:53 +00004933 rtnl_lock();
4934 err = ixgbe_init_interrupt_scheme(adapter);
4935 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004936 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00004937
4938 rtnl_unlock();
4939
4940 if (err)
4941 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004942
4943 netif_device_attach(netdev);
4944
4945 return 0;
4946}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004947#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00004948
4949static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004950{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004951 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
4952 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004953 struct ixgbe_hw *hw = &adapter->hw;
4954 u32 ctrl, fctrl;
4955 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004956#ifdef CONFIG_PM
4957 int retval = 0;
4958#endif
4959
4960 netif_device_detach(netdev);
4961
4962 if (netif_running(netdev)) {
Don Skidmoreab6039a2012-03-17 05:51:52 +00004963 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004964 ixgbe_down(adapter);
4965 ixgbe_free_irq(adapter);
4966 ixgbe_free_all_tx_resources(adapter);
4967 ixgbe_free_all_rx_resources(adapter);
Don Skidmoreab6039a2012-03-17 05:51:52 +00004968 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004969 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004970
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08004971 ixgbe_clear_interrupt_scheme(adapter);
4972
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004973#ifdef CONFIG_PM
4974 retval = pci_save_state(pdev);
4975 if (retval)
4976 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004977
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004978#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004979 if (wufc) {
4980 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004981
Don Skidmorec509e752012-04-05 08:12:05 +00004982 /*
4983 * enable the optics for both mult-speed fiber and
4984 * 82599 SFP+ fiber as we can WoL.
4985 */
4986 if (hw->mac.ops.enable_tx_laser &&
4987 (hw->phy.multispeed_fiber ||
4988 (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber &&
4989 hw->mac.type == ixgbe_mac_82599EB)))
4990 hw->mac.ops.enable_tx_laser(hw);
4991
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004992 /* turn on all-multi mode if wake on multicast is enabled */
4993 if (wufc & IXGBE_WUFC_MC) {
4994 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4995 fctrl |= IXGBE_FCTRL_MPE;
4996 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4997 }
4998
4999 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5000 ctrl |= IXGBE_CTRL_GIO_DIS;
5001 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5002
5003 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5004 } else {
5005 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5006 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5007 }
5008
Alexander Duyckbd508172010-11-16 19:27:03 -08005009 switch (hw->mac.type) {
5010 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005011 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005012 break;
5013 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005014 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005015 pci_wake_from_d3(pdev, !!wufc);
5016 break;
5017 default:
5018 break;
5019 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005020
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005021 *enable_wake = !!wufc;
5022
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005023 ixgbe_release_hw_control(adapter);
5024
5025 pci_disable_device(pdev);
5026
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005027 return 0;
5028}
5029
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005030#ifdef CONFIG_PM
5031static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5032{
5033 int retval;
5034 bool wake;
5035
5036 retval = __ixgbe_shutdown(pdev, &wake);
5037 if (retval)
5038 return retval;
5039
5040 if (wake) {
5041 pci_prepare_to_sleep(pdev);
5042 } else {
5043 pci_wake_from_d3(pdev, false);
5044 pci_set_power_state(pdev, PCI_D3hot);
5045 }
5046
5047 return 0;
5048}
5049#endif /* CONFIG_PM */
5050
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005051static void ixgbe_shutdown(struct pci_dev *pdev)
5052{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005053 bool wake;
5054
5055 __ixgbe_shutdown(pdev, &wake);
5056
5057 if (system_state == SYSTEM_POWER_OFF) {
5058 pci_wake_from_d3(pdev, wake);
5059 pci_set_power_state(pdev, PCI_D3hot);
5060 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005061}
5062
5063/**
Auke Kok9a799d72007-09-15 14:07:45 -07005064 * ixgbe_update_stats - Update the board statistics counters.
5065 * @adapter: board private structure
5066 **/
5067void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5068{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005069 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005070 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005071 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005072 u64 total_mpc = 0;
5073 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005074 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5075 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005076 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005077
Don Skidmored08935c2010-06-11 13:20:29 +00005078 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5079 test_bit(__IXGBE_RESETTING, &adapter->state))
5080 return;
5081
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005082 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005083 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005084 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005085 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005086 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5087 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005088 }
5089 adapter->rsc_total_count = rsc_count;
5090 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005091 }
5092
Alexander Duyck5b7da512010-11-16 19:26:50 -08005093 for (i = 0; i < adapter->num_rx_queues; i++) {
5094 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5095 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5096 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5097 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005098 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005099 bytes += rx_ring->stats.bytes;
5100 packets += rx_ring->stats.packets;
5101 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005102 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005103 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5104 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005105 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005106 netdev->stats.rx_bytes = bytes;
5107 netdev->stats.rx_packets = packets;
5108
5109 bytes = 0;
5110 packets = 0;
5111 /* gather some stats to the adapter struct that are per queue */
5112 for (i = 0; i < adapter->num_tx_queues; i++) {
5113 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5114 restart_queue += tx_ring->tx_stats.restart_queue;
5115 tx_busy += tx_ring->tx_stats.tx_busy;
5116 bytes += tx_ring->stats.bytes;
5117 packets += tx_ring->stats.packets;
5118 }
5119 adapter->restart_queue = restart_queue;
5120 adapter->tx_busy = tx_busy;
5121 netdev->stats.tx_bytes = bytes;
5122 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005123
Joe Perches7ca647b2010-09-07 21:35:40 +00005124 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005125
5126 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005127 for (i = 0; i < 8; i++) {
5128 /* for packet buffers not used, the register should read 0 */
5129 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5130 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005131 hwstats->mpc[i] += mpc;
5132 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005133 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5134 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005135 switch (hw->mac.type) {
5136 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005137 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5138 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5139 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005140 hwstats->pxonrxc[i] +=
5141 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005142 break;
5143 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005144 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005145 hwstats->pxonrxc[i] +=
5146 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005147 break;
5148 default:
5149 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005150 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005151 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005152
5153 /*16 register reads */
5154 for (i = 0; i < 16; i++) {
5155 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5156 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5157 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5158 (hw->mac.type == ixgbe_mac_X540)) {
5159 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5160 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5161 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5162 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5163 }
5164 }
5165
Joe Perches7ca647b2010-09-07 21:35:40 +00005166 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005167 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005168 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005169
John Fastabendc84d3242010-11-16 19:27:12 -08005170 ixgbe_update_xoff_received(adapter);
5171
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005172 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005173 switch (hw->mac.type) {
5174 case ixgbe_mac_82598EB:
5175 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005176 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5177 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5178 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5179 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005180 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005181 /* OS2BMC stats are X540 only*/
5182 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5183 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5184 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5185 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5186 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005187 for (i = 0; i < 16; i++)
5188 adapter->hw_rx_no_dma_resources +=
5189 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005190 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005191 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005192 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005193 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005194 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005195 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005196 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005197 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5198 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005199#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005200 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5201 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5202 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5203 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5204 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5205 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005206 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005207 if (adapter->fcoe.ddp_pool) {
5208 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5209 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5210 unsigned int cpu;
5211 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005212 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005213 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5214 noddp += ddp_pool->noddp;
5215 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005216 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005217 hwstats->fcoe_noddp = noddp;
5218 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005219 }
Yi Zou6d455222009-05-13 13:12:16 +00005220#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005221 break;
5222 default:
5223 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005224 }
Auke Kok9a799d72007-09-15 14:07:45 -07005225 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005226 hwstats->bprc += bprc;
5227 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005228 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005229 hwstats->mprc -= bprc;
5230 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5231 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5232 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5233 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5234 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5235 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5236 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5237 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005238 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005239 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005240 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005241 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005242 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5243 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005244 /*
5245 * 82598 errata - tx of flow control packets is included in tx counters
5246 */
5247 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005248 hwstats->gptc -= xon_off_tot;
5249 hwstats->mptc -= xon_off_tot;
5250 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5251 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5252 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5253 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5254 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5255 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5256 hwstats->ptc64 -= xon_off_tot;
5257 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5258 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5259 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5260 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5261 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5262 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005263
5264 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005265 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005266
5267 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005268 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005269 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005270 netdev->stats.rx_length_errors = hwstats->rlec;
5271 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005272 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005273}
5274
5275/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005276 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005277 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005278 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005279static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005280{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005281 struct ixgbe_hw *hw = &adapter->hw;
5282 int i;
5283
Alexander Duyckd034acf2011-04-27 09:25:34 +00005284 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5285 return;
5286
5287 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5288
5289 /* if interface is down do nothing */
5290 if (test_bit(__IXGBE_DOWN, &adapter->state))
5291 return;
5292
5293 /* do nothing if we are not using signature filters */
5294 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5295 return;
5296
5297 adapter->fdir_overflow++;
5298
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005299 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5300 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005301 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005302 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005303 /* re-enable flow director interrupts */
5304 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005305 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005306 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005307 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005308 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005309}
5310
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005311/**
5312 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005313 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005314 *
5315 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005316 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005317 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005318 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005319 */
5320static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5321{
Auke Kok9a799d72007-09-15 14:07:45 -07005322 struct ixgbe_hw *hw = &adapter->hw;
5323 u64 eics = 0;
5324 int i;
5325
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005326 /* If we're down or resetting, just bail */
5327 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5328 test_bit(__IXGBE_RESETTING, &adapter->state))
5329 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005330
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005331 /* Force detection of hung controller */
5332 if (netif_carrier_ok(adapter->netdev)) {
5333 for (i = 0; i < adapter->num_tx_queues; i++)
5334 set_check_for_tx_hang(adapter->tx_ring[i]);
5335 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005336
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005337 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005338 /*
5339 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005340 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005341 * would set *both* EIMS and EICS for any bit in EIAM
5342 */
5343 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5344 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005345 } else {
5346 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005347 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005348 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005349 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005350 eics |= ((u64)1 << i);
5351 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005352 }
5353
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005354 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005355 ixgbe_irq_rearm_queues(adapter, eics);
5356
Alexander Duyckfe49f042009-06-04 16:00:09 +00005357}
5358
5359/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005360 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005361 * @adapter: pointer to the device adapter structure
5362 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005363 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005364static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005365{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005366 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005367 u32 link_speed = adapter->link_speed;
5368 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005369 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005370
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005371 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5372 return;
5373
5374 if (hw->mac.ops.check_link) {
5375 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005376 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005377 /* always assume link is up, if no check link function */
5378 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5379 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005380 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005381
5382 if (adapter->ixgbe_ieee_pfc)
5383 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5384
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005385 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005386 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005387 ixgbe_set_rx_drop_en(adapter);
5388 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005389
5390 if (link_up ||
5391 time_after(jiffies, (adapter->link_check_timeout +
5392 IXGBE_TRY_LINK_TIMEOUT))) {
5393 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5394 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5395 IXGBE_WRITE_FLUSH(hw);
5396 }
5397
5398 adapter->link_up = link_up;
5399 adapter->link_speed = link_speed;
5400}
5401
5402/**
5403 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5404 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005405 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005406 **/
5407static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5408{
5409 struct net_device *netdev = adapter->netdev;
5410 struct ixgbe_hw *hw = &adapter->hw;
5411 u32 link_speed = adapter->link_speed;
5412 bool flow_rx, flow_tx;
5413
5414 /* only continue if link was previously down */
5415 if (netif_carrier_ok(netdev))
5416 return;
5417
5418 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5419
5420 switch (hw->mac.type) {
5421 case ixgbe_mac_82598EB: {
5422 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5423 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5424 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5425 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5426 }
5427 break;
5428 case ixgbe_mac_X540:
5429 case ixgbe_mac_82599EB: {
5430 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5431 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5432 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5433 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5434 }
5435 break;
5436 default:
5437 flow_tx = false;
5438 flow_rx = false;
5439 break;
5440 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005441
5442#ifdef CONFIG_IXGBE_PTP
5443 ixgbe_ptp_start_cyclecounter(adapter);
5444#endif
5445
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005446 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5447 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5448 "10 Gbps" :
5449 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5450 "1 Gbps" :
5451 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5452 "100 Mbps" :
5453 "unknown speed"))),
5454 ((flow_rx && flow_tx) ? "RX/TX" :
5455 (flow_rx ? "RX" :
5456 (flow_tx ? "TX" : "None"))));
5457
5458 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005459 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005460
5461 /* ping all the active vfs to let them know link has changed */
5462 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005463}
5464
5465/**
5466 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5467 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005468 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005469 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005470static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005471{
5472 struct net_device *netdev = adapter->netdev;
5473 struct ixgbe_hw *hw = &adapter->hw;
5474
5475 adapter->link_up = false;
5476 adapter->link_speed = 0;
5477
5478 /* only continue if link was up previously */
5479 if (!netif_carrier_ok(netdev))
5480 return;
5481
5482 /* poll for SFP+ cable when link is down */
5483 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5484 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5485
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005486#ifdef CONFIG_IXGBE_PTP
5487 ixgbe_ptp_start_cyclecounter(adapter);
5488#endif
5489
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005490 e_info(drv, "NIC Link is Down\n");
5491 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005492
5493 /* ping all the active vfs to let them know link has changed */
5494 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005495}
5496
5497/**
5498 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005499 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005500 **/
5501static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5502{
5503 int i;
5504 int some_tx_pending = 0;
5505
5506 if (!netif_carrier_ok(adapter->netdev)) {
5507 for (i = 0; i < adapter->num_tx_queues; i++) {
5508 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5509 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5510 some_tx_pending = 1;
5511 break;
5512 }
5513 }
5514
5515 if (some_tx_pending) {
5516 /* We've lost link, so the controller stops DMA,
5517 * but we've got queued Tx work that's never going
5518 * to get done, so reset controller to flush Tx.
5519 * (Do the reset outside of interrupt context).
5520 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005521 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005522 }
5523 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005524}
5525
Greg Rosea985b6c32010-11-18 03:02:52 +00005526static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5527{
5528 u32 ssvpc;
5529
5530 /* Do not perform spoof check for 82598 */
5531 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5532 return;
5533
5534 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5535
5536 /*
5537 * ssvpc register is cleared on read, if zero then no
5538 * spoofed packets in the last interval.
5539 */
5540 if (!ssvpc)
5541 return;
5542
5543 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5544}
5545
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005546/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005547 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005548 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005549 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005550static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005551{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005552 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005553 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5554 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005555 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005556
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005557 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005558
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005559 if (adapter->link_up)
5560 ixgbe_watchdog_link_is_up(adapter);
5561 else
5562 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005563
Greg Rosea985b6c32010-11-18 03:02:52 +00005564 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005565 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005566
5567 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005568}
5569
Alexander Duyck70864002011-04-27 09:13:56 +00005570/**
5571 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005572 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005573 **/
5574static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5575{
5576 struct ixgbe_hw *hw = &adapter->hw;
5577 s32 err;
5578
5579 /* not searching for SFP so there is nothing to do here */
5580 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5581 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5582 return;
5583
5584 /* someone else is in init, wait until next service event */
5585 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5586 return;
5587
5588 err = hw->phy.ops.identify_sfp(hw);
5589 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5590 goto sfp_out;
5591
5592 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5593 /* If no cable is present, then we need to reset
5594 * the next time we find a good cable. */
5595 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5596 }
5597
5598 /* exit on error */
5599 if (err)
5600 goto sfp_out;
5601
5602 /* exit if reset not needed */
5603 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5604 goto sfp_out;
5605
5606 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5607
5608 /*
5609 * A module may be identified correctly, but the EEPROM may not have
5610 * support for that module. setup_sfp() will fail in that case, so
5611 * we should not allow that module to load.
5612 */
5613 if (hw->mac.type == ixgbe_mac_82598EB)
5614 err = hw->phy.ops.reset(hw);
5615 else
5616 err = hw->mac.ops.setup_sfp(hw);
5617
5618 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5619 goto sfp_out;
5620
5621 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5622 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5623
5624sfp_out:
5625 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5626
5627 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5628 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5629 e_dev_err("failed to initialize because an unsupported "
5630 "SFP+ module type was detected.\n");
5631 e_dev_err("Reload the driver after installing a "
5632 "supported module.\n");
5633 unregister_netdev(adapter->netdev);
5634 }
5635}
5636
5637/**
5638 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005639 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005640 **/
5641static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5642{
5643 struct ixgbe_hw *hw = &adapter->hw;
5644 u32 autoneg;
5645 bool negotiation;
5646
5647 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5648 return;
5649
5650 /* someone else is in init, wait until next service event */
5651 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5652 return;
5653
5654 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5655
5656 autoneg = hw->phy.autoneg_advertised;
5657 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5658 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00005659 if (hw->mac.ops.setup_link)
5660 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5661
5662 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5663 adapter->link_check_timeout = jiffies;
5664 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5665}
5666
Greg Rose83c61fa2011-09-07 05:59:35 +00005667#ifdef CONFIG_PCI_IOV
5668static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5669{
5670 int vf;
5671 struct ixgbe_hw *hw = &adapter->hw;
5672 struct net_device *netdev = adapter->netdev;
5673 u32 gpc;
5674 u32 ciaa, ciad;
5675
5676 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5677 if (gpc) /* If incrementing then no need for the check below */
5678 return;
5679 /*
5680 * Check to see if a bad DMA write target from an errant or
5681 * malicious VF has caused a PCIe error. If so then we can
5682 * issue a VFLR to the offending VF(s) and then resume without
5683 * requesting a full slot reset.
5684 */
5685
5686 for (vf = 0; vf < adapter->num_vfs; vf++) {
5687 ciaa = (vf << 16) | 0x80000000;
5688 /* 32 bit read so align, we really want status at offset 6 */
5689 ciaa |= PCI_COMMAND;
5690 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5691 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5692 ciaa &= 0x7FFFFFFF;
5693 /* disable debug mode asap after reading data */
5694 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5695 /* Get the upper 16 bits which will be the PCI status reg */
5696 ciad >>= 16;
5697 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5698 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5699 /* Issue VFLR */
5700 ciaa = (vf << 16) | 0x80000000;
5701 ciaa |= 0xA8;
5702 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5703 ciad = 0x00008000; /* VFLR */
5704 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5705 ciaa &= 0x7FFFFFFF;
5706 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5707 }
5708 }
5709}
5710
5711#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005712/**
5713 * ixgbe_service_timer - Timer Call-back
5714 * @data: pointer to adapter cast into an unsigned long
5715 **/
5716static void ixgbe_service_timer(unsigned long data)
5717{
5718 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5719 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005720 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005721
5722 /* poll faster when waiting for link */
5723 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5724 next_event_offset = HZ / 10;
5725 else
5726 next_event_offset = HZ * 2;
5727
Greg Rose83c61fa2011-09-07 05:59:35 +00005728#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005729 /*
5730 * don't bother with SR-IOV VF DMA hang check if there are
5731 * no VFs or the link is down
5732 */
5733 if (!adapter->num_vfs ||
5734 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5735 goto normal_timer_service;
5736
5737 /* If we have VFs allocated then we must check for DMA hangs */
5738 ixgbe_check_for_bad_vf(adapter);
5739 next_event_offset = HZ / 50;
5740 adapter->timer_event_accumulator++;
5741
5742 if (adapter->timer_event_accumulator >= 100)
5743 adapter->timer_event_accumulator = 0;
5744 else
5745 ready = false;
5746
5747normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005748#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005749 /* Reset the timer */
5750 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5751
Greg Rose83c61fa2011-09-07 05:59:35 +00005752 if (ready)
5753 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005754}
5755
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005756static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5757{
5758 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5759 return;
5760
5761 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5762
5763 /* If we're already down or resetting, just bail */
5764 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5765 test_bit(__IXGBE_RESETTING, &adapter->state))
5766 return;
5767
5768 ixgbe_dump(adapter);
5769 netdev_err(adapter->netdev, "Reset adapter\n");
5770 adapter->tx_timeout_count++;
5771
5772 ixgbe_reinit_locked(adapter);
5773}
5774
Alexander Duyck70864002011-04-27 09:13:56 +00005775/**
5776 * ixgbe_service_task - manages and runs subtasks
5777 * @work: pointer to work_struct containing our data
5778 **/
5779static void ixgbe_service_task(struct work_struct *work)
5780{
5781 struct ixgbe_adapter *adapter = container_of(work,
5782 struct ixgbe_adapter,
5783 service_task);
5784
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005785 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005786 ixgbe_sfp_detection_subtask(adapter);
5787 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005788 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005789 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005790 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005791 ixgbe_check_hang_subtask(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005792#ifdef CONFIG_IXGBE_PTP
5793 ixgbe_ptp_overflow_check(adapter);
5794#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005795
5796 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005797}
5798
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005799static int ixgbe_tso(struct ixgbe_ring *tx_ring,
5800 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005801 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00005802{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005803 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005804 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005805 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005806
Alexander Duyck897ab152011-05-27 05:31:47 +00005807 if (!skb_is_gso(skb))
5808 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005809
Alexander Duyck897ab152011-05-27 05:31:47 +00005810 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005811 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00005812 if (err)
5813 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00005814 }
5815
Alexander Duyck897ab152011-05-27 05:31:47 +00005816 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
5817 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
5818
Alexander Duyck244e27a2012-02-08 07:51:11 +00005819 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005820 struct iphdr *iph = ip_hdr(skb);
5821 iph->tot_len = 0;
5822 iph->check = 0;
5823 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5824 iph->daddr, 0,
5825 IPPROTO_TCP,
5826 0);
5827 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005828 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5829 IXGBE_TX_FLAGS_CSUM |
5830 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00005831 } else if (skb_is_gso_v6(skb)) {
5832 ipv6_hdr(skb)->payload_len = 0;
5833 tcp_hdr(skb)->check =
5834 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5835 &ipv6_hdr(skb)->daddr,
5836 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00005837 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5838 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00005839 }
5840
Alexander Duyck091a6242012-02-08 07:51:01 +00005841 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00005842 l4len = tcp_hdrlen(skb);
5843 *hdr_len = skb_transport_offset(skb) + l4len;
5844
Alexander Duyck091a6242012-02-08 07:51:01 +00005845 /* update gso size and bytecount with header size */
5846 first->gso_segs = skb_shinfo(skb)->gso_segs;
5847 first->bytecount += (first->gso_segs - 1) * *hdr_len;
5848
Alexander Duyck897ab152011-05-27 05:31:47 +00005849 /* mss_l4len_id: use 1 as index for TSO */
5850 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
5851 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
5852 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
5853
5854 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
5855 vlan_macip_lens = skb_network_header_len(skb);
5856 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005857 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00005858
5859 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005860 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00005861
5862 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00005863}
5864
Alexander Duyck244e27a2012-02-08 07:51:11 +00005865static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
5866 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07005867{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005868 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005869 u32 vlan_macip_lens = 0;
5870 u32 mss_l4len_idx = 0;
5871 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005872
Alexander Duyck897ab152011-05-27 05:31:47 +00005873 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005874 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
5875 !(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
5876 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00005877 } else {
5878 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005879 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005880 case __constant_htons(ETH_P_IP):
5881 vlan_macip_lens |= skb_network_header_len(skb);
5882 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5883 l4_hdr = ip_hdr(skb)->protocol;
5884 break;
5885 case __constant_htons(ETH_P_IPV6):
5886 vlan_macip_lens |= skb_network_header_len(skb);
5887 l4_hdr = ipv6_hdr(skb)->nexthdr;
5888 break;
5889 default:
5890 if (unlikely(net_ratelimit())) {
5891 dev_warn(tx_ring->dev,
5892 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00005893 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00005894 }
5895 break;
5896 }
Auke Kok9a799d72007-09-15 14:07:45 -07005897
Alexander Duyck897ab152011-05-27 05:31:47 +00005898 switch (l4_hdr) {
5899 case IPPROTO_TCP:
5900 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5901 mss_l4len_idx = tcp_hdrlen(skb) <<
5902 IXGBE_ADVTXD_L4LEN_SHIFT;
5903 break;
5904 case IPPROTO_SCTP:
5905 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5906 mss_l4len_idx = sizeof(struct sctphdr) <<
5907 IXGBE_ADVTXD_L4LEN_SHIFT;
5908 break;
5909 case IPPROTO_UDP:
5910 mss_l4len_idx = sizeof(struct udphdr) <<
5911 IXGBE_ADVTXD_L4LEN_SHIFT;
5912 break;
5913 default:
5914 if (unlikely(net_ratelimit())) {
5915 dev_warn(tx_ring->dev,
5916 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00005917 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00005918 }
5919 break;
5920 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00005921
5922 /* update TX checksum flag */
5923 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07005924 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005925
Alexander Duyck244e27a2012-02-08 07:51:11 +00005926 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00005927 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005928 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00005929
5930 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
5931 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07005932}
5933
Alexander Duyckd3d00232011-07-15 02:31:25 +00005934static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
5935{
5936 /* set type for advanced descriptor with frame checksum insertion */
5937 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
5938 IXGBE_ADVTXD_DCMD_IFCS |
5939 IXGBE_ADVTXD_DCMD_DEXT);
5940
5941 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00005942 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005943 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
5944
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005945#ifdef CONFIG_IXGBE_PTP
5946 if (tx_flags & IXGBE_TX_FLAGS_TSTAMP)
5947 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_MAC_TSTAMP);
5948#endif
5949
Alexander Duyckd3d00232011-07-15 02:31:25 +00005950 /* set segmentation enable bits for TSO/FSO */
5951#ifdef IXGBE_FCOE
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005952 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
Alexander Duyckd3d00232011-07-15 02:31:25 +00005953#else
5954 if (tx_flags & IXGBE_TX_FLAGS_TSO)
5955#endif
5956 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
5957
5958 return cmd_type;
5959}
5960
Alexander Duyck729739b2012-02-08 07:51:06 +00005961static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
5962 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005963{
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005964 __le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005965
5966 /* enable L4 checksum for TSO and TX checksum offload */
5967 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
5968 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
5969
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005970 /* enble IPv4 checksum for TSO */
5971 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
5972 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005973
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005974 /* use index 1 context for TSO/FSO/FCOE */
5975#ifdef IXGBE_FCOE
5976 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
5977#else
5978 if (tx_flags & IXGBE_TX_FLAGS_TSO)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005979#endif
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005980 olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);
5981
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005982 /*
5983 * Check Context must be set if Tx switch is enabled, which it
5984 * always is for case where virtual functions are running
5985 */
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005986#ifdef IXGBE_FCOE
5987 if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
5988#else
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005989 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005990#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005991 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
5992
Alexander Duyck729739b2012-02-08 07:51:06 +00005993 tx_desc->read.olinfo_status = olinfo_status;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005994}
5995
5996#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
5997 IXGBE_TXD_CMD_RS)
5998
5999static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006000 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006001 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006002{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006003 dma_addr_t dma;
Alexander Duyck729739b2012-02-08 07:51:06 +00006004 struct sk_buff *skb = first->skb;
6005 struct ixgbe_tx_buffer *tx_buffer;
6006 union ixgbe_adv_tx_desc *tx_desc;
6007 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006008 unsigned int data_len = skb->data_len;
6009 unsigned int size = skb_headlen(skb);
Alexander Duyck729739b2012-02-08 07:51:06 +00006010 unsigned int paylen = skb->len - hdr_len;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006011 u32 tx_flags = first->tx_flags;
Alexander Duyck729739b2012-02-08 07:51:06 +00006012 __le32 cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006013 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006014
Alexander Duyck729739b2012-02-08 07:51:06 +00006015 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6016
6017 ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
6018 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6019
Alexander Duyckd3d00232011-07-15 02:31:25 +00006020#ifdef IXGBE_FCOE
6021 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006022 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006023 size -= sizeof(struct fcoe_crc_eof) - data_len;
6024 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006025 } else {
6026 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006027 }
Auke Kok9a799d72007-09-15 14:07:45 -07006028 }
6029
Alexander Duyckd3d00232011-07-15 02:31:25 +00006030#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006031 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
6032 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006033 goto dma_error;
6034
Alexander Duyck729739b2012-02-08 07:51:06 +00006035 /* record length, and DMA address */
6036 dma_unmap_len_set(first, len, size);
6037 dma_unmap_addr_set(first, dma, dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006038
Alexander Duyck729739b2012-02-08 07:51:06 +00006039 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006040
6041 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006042 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006043 tx_desc->read.cmd_type_len =
6044 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006045
Alexander Duyckd3d00232011-07-15 02:31:25 +00006046 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006047 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006048 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006049 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006050 i = 0;
6051 }
Alexander Duyck729739b2012-02-08 07:51:06 +00006052
6053 dma += IXGBE_MAX_DATA_PER_TXD;
6054 size -= IXGBE_MAX_DATA_PER_TXD;
6055
6056 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6057 tx_desc->read.olinfo_status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006058 }
6059
Alexander Duyck729739b2012-02-08 07:51:06 +00006060 if (likely(!data_len))
6061 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006062
Ben Greearf43f3132012-03-06 09:42:04 +00006063 if (unlikely(skb->no_fcs))
6064 cmd_type &= ~(cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006065 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006066
Alexander Duyck729739b2012-02-08 07:51:06 +00006067 i++;
6068 tx_desc++;
6069 if (i == tx_ring->count) {
6070 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6071 i = 0;
6072 }
Auke Kok9a799d72007-09-15 14:07:45 -07006073
Alexander Duyckd3d00232011-07-15 02:31:25 +00006074#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006075 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006076#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006077 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006078#endif
6079 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006080
Alexander Duyck729739b2012-02-08 07:51:06 +00006081 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6082 DMA_TO_DEVICE);
6083 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006084 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006085
Alexander Duyck729739b2012-02-08 07:51:06 +00006086 tx_buffer = &tx_ring->tx_buffer_info[i];
6087 dma_unmap_len_set(tx_buffer, len, size);
6088 dma_unmap_addr_set(tx_buffer, dma, dma);
6089
6090 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6091 tx_desc->read.olinfo_status = 0;
6092
6093 frag++;
Auke Kok9a799d72007-09-15 14:07:45 -07006094 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006095
Alexander Duyck729739b2012-02-08 07:51:06 +00006096 /* write last descriptor with RS and EOP bits */
6097 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
6098 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006099
Alexander Duyck091a6242012-02-08 07:51:01 +00006100 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006101
Alexander Duyckd3d00232011-07-15 02:31:25 +00006102 /* set the timestamp */
6103 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006104
6105 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006106 * Force memory writes to complete before letting h/w know there
6107 * are new descriptors to fetch. (Only applicable for weak-ordered
6108 * memory model archs, such as IA-64).
6109 *
6110 * We also need this memory barrier to make certain all of the
6111 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006112 */
6113 wmb();
6114
Alexander Duyckd3d00232011-07-15 02:31:25 +00006115 /* set next_to_watch value indicating a packet is present */
6116 first->next_to_watch = tx_desc;
6117
Alexander Duyck729739b2012-02-08 07:51:06 +00006118 i++;
6119 if (i == tx_ring->count)
6120 i = 0;
6121
6122 tx_ring->next_to_use = i;
6123
Alexander Duyckd3d00232011-07-15 02:31:25 +00006124 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006125 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006126
6127 return;
6128dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006129 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006130
6131 /* clear dma mappings for failed tx_buffer_info map */
6132 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006133 tx_buffer = &tx_ring->tx_buffer_info[i];
6134 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6135 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006136 break;
6137 if (i == 0)
6138 i = tx_ring->count;
6139 i--;
6140 }
6141
Alexander Duyckd3d00232011-07-15 02:31:25 +00006142 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006143}
6144
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006145static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006146 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006147{
Alexander Duyck69830522011-01-06 14:29:58 +00006148 struct ixgbe_q_vector *q_vector = ring->q_vector;
6149 union ixgbe_atr_hash_dword input = { .dword = 0 };
6150 union ixgbe_atr_hash_dword common = { .dword = 0 };
6151 union {
6152 unsigned char *network;
6153 struct iphdr *ipv4;
6154 struct ipv6hdr *ipv6;
6155 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006156 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006157 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006158
Alexander Duyck69830522011-01-06 14:29:58 +00006159 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6160 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006161 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006162
Alexander Duyck69830522011-01-06 14:29:58 +00006163 /* do nothing if sampling is disabled */
6164 if (!ring->atr_sample_rate)
6165 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006166
Alexander Duyck69830522011-01-06 14:29:58 +00006167 ring->atr_count++;
6168
6169 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006170 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006171
6172 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006173 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006174 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006175 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006176 hdr.ipv4->protocol != IPPROTO_TCP))
6177 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006178
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006179 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006180
Alexander Duyck66f32a82011-06-29 05:43:22 +00006181 /* skip this packet since it is invalid or the socket is closing */
6182 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006183 return;
6184
6185 /* sample on all syn packets or once every atr sample count */
6186 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6187 return;
6188
6189 /* reset sample count */
6190 ring->atr_count = 0;
6191
Alexander Duyck244e27a2012-02-08 07:51:11 +00006192 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006193
6194 /*
6195 * src and dst are inverted, think how the receiver sees them
6196 *
6197 * The input is broken into two sections, a non-compressed section
6198 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6199 * is XORed together and stored in the compressed dword.
6200 */
6201 input.formatted.vlan_id = vlan_id;
6202
6203 /*
6204 * since src port and flex bytes occupy the same word XOR them together
6205 * and write the value to source port portion of compressed dword
6206 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006207 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006208 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6209 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006210 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006211 common.port.dst ^= th->source;
6212
Alexander Duyck244e27a2012-02-08 07:51:11 +00006213 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006214 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6215 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6216 } else {
6217 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6218 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6219 hdr.ipv6->saddr.s6_addr32[1] ^
6220 hdr.ipv6->saddr.s6_addr32[2] ^
6221 hdr.ipv6->saddr.s6_addr32[3] ^
6222 hdr.ipv6->daddr.s6_addr32[0] ^
6223 hdr.ipv6->daddr.s6_addr32[1] ^
6224 hdr.ipv6->daddr.s6_addr32[2] ^
6225 hdr.ipv6->daddr.s6_addr32[3];
6226 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006227
6228 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006229 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6230 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006231}
6232
Alexander Duyck63544e92011-05-27 05:31:42 +00006233static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006234{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006235 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006236 /* Herbert's original patch had:
6237 * smp_mb__after_netif_stop_queue();
6238 * but since that doesn't exist yet, just open code it. */
6239 smp_mb();
6240
6241 /* We need to check again in a case another CPU has just
6242 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006243 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006244 return -EBUSY;
6245
6246 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006247 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006248 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006249 return 0;
6250}
6251
Alexander Duyck82d4e462011-06-11 01:44:58 +00006252static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006253{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006254 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006255 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006256 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006257}
6258
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006259static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6260{
6261 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006262 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6263 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006264#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006265 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006266
John Fastabende5b64632011-03-08 03:44:52 +00006267 if (((protocol == htons(ETH_P_FCOE)) ||
6268 (protocol == htons(ETH_P_FIP))) &&
6269 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyckc0876632012-05-10 00:01:46 +00006270 struct ixgbe_ring_feature *f;
6271
6272 f = &adapter->ring_feature[RING_F_FCOE];
6273
6274 while (txq >= f->indices)
6275 txq -= f->indices;
Alexander Duycke4b317e2012-05-05 05:30:53 +00006276 txq += adapter->ring_feature[RING_F_FCOE].offset;
Alexander Duyckc0876632012-05-10 00:01:46 +00006277
John Fastabende5b64632011-03-08 03:44:52 +00006278 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006279 }
6280#endif
6281
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006282 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6283 while (unlikely(txq >= dev->real_num_tx_queues))
6284 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006285 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006286 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006287
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006288 return skb_tx_hash(dev, skb);
6289}
6290
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006291netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006292 struct ixgbe_adapter *adapter,
6293 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006294{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006295 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006296 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006297 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006298#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6299 unsigned short f;
6300#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006301 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006302 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006303 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006304
Alexander Duycka535c302011-05-27 05:31:52 +00006305 /*
6306 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006307 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006308 * + 2 desc gap to keep tail from touching head,
6309 * + 1 desc for context descriptor,
6310 * otherwise try next time
6311 */
6312#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6313 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6314 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6315#else
6316 count += skb_shinfo(skb)->nr_frags;
6317#endif
6318 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6319 tx_ring->tx_stats.tx_busy++;
6320 return NETDEV_TX_BUSY;
6321 }
6322
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006323 /* record the location of the first descriptor for this packet */
6324 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6325 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006326 first->bytecount = skb->len;
6327 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006328
Alexander Duyck66f32a82011-06-29 05:43:22 +00006329 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006330 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006331 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6332 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6333 /* else if it is a SW VLAN check the next protocol and store the tag */
6334 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6335 struct vlan_hdr *vhdr, _vhdr;
6336 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6337 if (!vhdr)
6338 goto out_drop;
6339
6340 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006341 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6342 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006343 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006344 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006345
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006346 skb_tx_timestamp(skb);
6347
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006348#ifdef CONFIG_IXGBE_PTP
6349 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6350 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6351 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
6352 }
6353#endif
6354
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006355#ifdef CONFIG_PCI_IOV
6356 /*
6357 * Use the l2switch_enable flag - would be false if the DMA
6358 * Tx switch had been disabled.
6359 */
6360 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6361 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6362
6363#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006364 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006365 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006366 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6367 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006368 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006369 tx_flags |= (skb->priority & 0x7) <<
6370 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006371 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6372 struct vlan_ethhdr *vhdr;
6373 if (skb_header_cloned(skb) &&
6374 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6375 goto out_drop;
6376 vhdr = (struct vlan_ethhdr *)skb->data;
6377 vhdr->h_vlan_TCI = htons(tx_flags >>
6378 IXGBE_TX_FLAGS_VLAN_SHIFT);
6379 } else {
6380 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6381 }
6382 }
Alexander Duycka535c302011-05-27 05:31:52 +00006383
Alexander Duyck244e27a2012-02-08 07:51:11 +00006384 /* record initial flags and protocol */
6385 first->tx_flags = tx_flags;
6386 first->protocol = protocol;
6387
Yi Zoueacd73f2009-05-13 13:11:06 +00006388#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006389 /* setup tx offload for FCoE */
6390 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006391 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006392 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006393 if (tso < 0)
6394 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006395
Alexander Duyck66f32a82011-06-29 05:43:22 +00006396 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006397 }
Auke Kok9a799d72007-09-15 14:07:45 -07006398
Auke Kok9a799d72007-09-15 14:07:45 -07006399#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006400 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006401 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006402 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006403 else if (!tso)
6404 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006405
6406 /* add the ATR filter if ATR is on */
6407 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006408 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006409
6410#ifdef IXGBE_FCOE
6411xmit_fcoe:
6412#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006413 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006414
6415 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006416
6417 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006418
6419out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006420 dev_kfree_skb_any(first->skb);
6421 first->skb = NULL;
6422
Alexander Duyck897ab152011-05-27 05:31:47 +00006423 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006424}
6425
Alexander Duycka50c29d2012-02-08 07:50:40 +00006426static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6427 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006428{
6429 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006430 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006431
Alexander Duycka50c29d2012-02-08 07:50:40 +00006432 /*
6433 * The minimum packet size for olinfo paylen is 17 so pad the skb
6434 * in order to meet this minimum size requirement.
6435 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006436 if (unlikely(skb->len < 17)) {
6437 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006438 return NETDEV_TX_OK;
6439 skb->len = 17;
6440 }
6441
Auke Kok9a799d72007-09-15 14:07:45 -07006442 tx_ring = adapter->tx_ring[skb->queue_mapping];
6443 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6444}
6445
6446/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006447 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006448 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006449 * @p: pointer to an address structure
6450 *
Auke Kok9a799d72007-09-15 14:07:45 -07006451 * Returns 0 on success, negative on failure
6452 **/
6453static int ixgbe_set_mac(struct net_device *netdev, void *p)
6454{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006455 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6456 struct ixgbe_hw *hw = &adapter->hw;
6457 struct sockaddr *addr = p;
6458
6459 if (!is_valid_ether_addr(addr->sa_data))
6460 return -EADDRNOTAVAIL;
6461
6462 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6463 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6464
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006465 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006466
6467 return 0;
6468}
6469
Ben Hutchings6b73e102009-04-29 08:08:58 +00006470static int
6471ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6472{
6473 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6474 struct ixgbe_hw *hw = &adapter->hw;
6475 u16 value;
6476 int rc;
6477
6478 if (prtad != hw->phy.mdio.prtad)
6479 return -EINVAL;
6480 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6481 if (!rc)
6482 rc = value;
6483 return rc;
6484}
6485
6486static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6487 u16 addr, u16 value)
6488{
6489 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6490 struct ixgbe_hw *hw = &adapter->hw;
6491
6492 if (prtad != hw->phy.mdio.prtad)
6493 return -EINVAL;
6494 return hw->phy.ops.write_reg(hw, addr, devad, value);
6495}
6496
6497static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6498{
6499 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6500
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006501 switch (cmd) {
6502#ifdef CONFIG_IXGBE_PTP
6503 case SIOCSHWTSTAMP:
6504 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
6505#endif
6506 default:
6507 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6508 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006509}
6510
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006511/**
6512 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006513 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006514 * @netdev: network interface device structure
6515 *
6516 * Returns non-zero on failure
6517 **/
6518static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6519{
6520 int err = 0;
6521 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006522 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006523
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006524 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006525 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006526 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006527 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006528
6529 /* update SAN MAC vmdq pool selection */
6530 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006531 }
6532 return err;
6533}
6534
6535/**
6536 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006537 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006538 * @netdev: network interface device structure
6539 *
6540 * Returns non-zero on failure
6541 **/
6542static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6543{
6544 int err = 0;
6545 struct ixgbe_adapter *adapter = netdev_priv(dev);
6546 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6547
6548 if (is_valid_ether_addr(mac->san_addr)) {
6549 rtnl_lock();
6550 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6551 rtnl_unlock();
6552 }
6553 return err;
6554}
6555
Auke Kok9a799d72007-09-15 14:07:45 -07006556#ifdef CONFIG_NET_POLL_CONTROLLER
6557/*
6558 * Polling 'interrupt' - used by things like netconsole to send skbs
6559 * without having to re-enable interrupts. It's not called while
6560 * the interrupt routine is executing.
6561 */
6562static void ixgbe_netpoll(struct net_device *netdev)
6563{
6564 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006565 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006566
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006567 /* if interface is down do nothing */
6568 if (test_bit(__IXGBE_DOWN, &adapter->state))
6569 return;
6570
Auke Kok9a799d72007-09-15 14:07:45 -07006571 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006572 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006573 for (i = 0; i < adapter->num_q_vectors; i++)
6574 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006575 } else {
6576 ixgbe_intr(adapter->pdev->irq, netdev);
6577 }
Auke Kok9a799d72007-09-15 14:07:45 -07006578 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006579}
Auke Kok9a799d72007-09-15 14:07:45 -07006580
Alexander Duyck581330b2012-02-08 07:51:47 +00006581#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006582static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6583 struct rtnl_link_stats64 *stats)
6584{
6585 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6586 int i;
6587
Eric Dumazet1a515022010-11-16 19:26:42 -08006588 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006589 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006590 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006591 u64 bytes, packets;
6592 unsigned int start;
6593
Eric Dumazet1a515022010-11-16 19:26:42 -08006594 if (ring) {
6595 do {
6596 start = u64_stats_fetch_begin_bh(&ring->syncp);
6597 packets = ring->stats.packets;
6598 bytes = ring->stats.bytes;
6599 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6600 stats->rx_packets += packets;
6601 stats->rx_bytes += bytes;
6602 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006603 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006604
6605 for (i = 0; i < adapter->num_tx_queues; i++) {
6606 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6607 u64 bytes, packets;
6608 unsigned int start;
6609
6610 if (ring) {
6611 do {
6612 start = u64_stats_fetch_begin_bh(&ring->syncp);
6613 packets = ring->stats.packets;
6614 bytes = ring->stats.bytes;
6615 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6616 stats->tx_packets += packets;
6617 stats->tx_bytes += bytes;
6618 }
6619 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006620 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006621 /* following stats updated by ixgbe_watchdog_task() */
6622 stats->multicast = netdev->stats.multicast;
6623 stats->rx_errors = netdev->stats.rx_errors;
6624 stats->rx_length_errors = netdev->stats.rx_length_errors;
6625 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6626 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6627 return stats;
6628}
6629
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006630#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006631/**
6632 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6633 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006634 * @tc: number of traffic classes currently enabled
6635 *
6636 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6637 * 802.1Q priority maps to a packet buffer that exists.
6638 */
6639static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6640{
6641 struct ixgbe_hw *hw = &adapter->hw;
6642 u32 reg, rsave;
6643 int i;
6644
6645 /* 82598 have a static priority to TC mapping that can not
6646 * be changed so no validation is needed.
6647 */
6648 if (hw->mac.type == ixgbe_mac_82598EB)
6649 return;
6650
6651 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6652 rsave = reg;
6653
6654 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6655 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6656
6657 /* If up2tc is out of bounds default to zero */
6658 if (up2tc > tc)
6659 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6660 }
6661
6662 if (reg != rsave)
6663 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6664
6665 return;
6666}
6667
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006668/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00006669 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
6670 * @adapter: Pointer to adapter struct
6671 *
6672 * Populate the netdev user priority to tc map
6673 */
6674static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
6675{
6676 struct net_device *dev = adapter->netdev;
6677 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
6678 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
6679 u8 prio;
6680
6681 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
6682 u8 tc = 0;
6683
6684 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
6685 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
6686 else if (ets)
6687 tc = ets->prio_tc[prio];
6688
6689 netdev_set_prio_tc_map(dev, prio, tc);
6690 }
6691}
6692
6693/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006694 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00006695 *
6696 * @netdev: net device to configure
6697 * @tc: number of traffic classes to enable
6698 */
6699int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6700{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006701 struct ixgbe_adapter *adapter = netdev_priv(dev);
6702 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006703
John Fastabende7589ea2011-07-18 22:38:36 +00006704 /* Multiple traffic classes requires multiple queues */
6705 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6706 e_err(drv, "Enable failed, needs MSI-X\n");
6707 return -EINVAL;
6708 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00006709
6710 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006711 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006712 (hw->mac.type == ixgbe_mac_82598EB &&
6713 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006714 return -EINVAL;
6715
6716 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006717 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006718 * hardware is not flexible enough to do this dynamically.
6719 */
6720 if (netif_running(dev))
6721 ixgbe_close(dev);
6722 ixgbe_clear_interrupt_scheme(adapter);
6723
John Fastabende7589ea2011-07-18 22:38:36 +00006724 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006725 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006726 ixgbe_set_prio_tc_map(adapter);
6727
John Fastabende7589ea2011-07-18 22:38:36 +00006728 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
6729 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6730
Alexander Duyck943561d2012-05-09 22:14:44 -07006731 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
6732 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006733 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07006734 }
John Fastabende7589ea2011-07-18 22:38:36 +00006735 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006736 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006737
Alexander Duyck943561d2012-05-09 22:14:44 -07006738 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6739 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006740
6741 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
6742 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6743
6744 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6745 adapter->dcb_cfg.pfc_mode_enable = false;
6746 }
6747
John Fastabend8b1c0b22011-05-03 02:26:48 +00006748 ixgbe_init_interrupt_scheme(adapter);
6749 ixgbe_validate_rtr(adapter, tc);
6750 if (netif_running(dev))
6751 ixgbe_open(dev);
6752
6753 return 0;
6754}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006755
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006756#endif /* CONFIG_IXGBE_DCB */
Don Skidmore082757a2011-07-21 05:55:00 +00006757void ixgbe_do_reset(struct net_device *netdev)
6758{
6759 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6760
6761 if (netif_running(netdev))
6762 ixgbe_reinit_locked(adapter);
6763 else
6764 ixgbe_reset(adapter);
6765}
6766
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006767static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006768 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006769{
6770 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6771
Don Skidmore082757a2011-07-21 05:55:00 +00006772 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006773 if (!(features & NETIF_F_RXCSUM))
6774 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00006775
Alexander Duyck567d2de2012-02-11 07:18:57 +00006776 /* Turn off LRO if not RSC capable */
6777 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
6778 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00006779
Alexander Duyck567d2de2012-02-11 07:18:57 +00006780 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00006781}
6782
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006783static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006784 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006785{
6786 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00006787 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00006788 bool need_reset = false;
6789
Don Skidmore082757a2011-07-21 05:55:00 +00006790 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006791 if (!(features & NETIF_F_LRO)) {
6792 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00006793 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006794 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
6795 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
6796 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6797 if (adapter->rx_itr_setting == 1 ||
6798 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
6799 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
6800 need_reset = true;
6801 } else if ((changed ^ features) & NETIF_F_LRO) {
6802 e_info(probe, "rx-usecs set too low, "
6803 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00006804 }
6805 }
6806
6807 /*
6808 * Check if Flow Director n-tuple support was enabled or disabled. If
6809 * the state changed, we need to reset.
6810 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006811 if (!(features & NETIF_F_NTUPLE)) {
6812 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
6813 /* turn off Flow Director, set ATR and reset */
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00006814 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
Alexander Duyck567d2de2012-02-11 07:18:57 +00006815 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
6816 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
Don Skidmore082757a2011-07-21 05:55:00 +00006817 need_reset = true;
6818 }
Don Skidmore082757a2011-07-21 05:55:00 +00006819 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006820 } else if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
6821 /* turn off ATR, enable perfect filters and reset */
6822 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6823 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Don Skidmore082757a2011-07-21 05:55:00 +00006824 need_reset = true;
6825 }
6826
John Fastabend146d4cc2012-05-15 05:59:26 +00006827 if (features & NETIF_F_HW_VLAN_RX)
6828 ixgbe_vlan_strip_enable(adapter);
6829 else
6830 ixgbe_vlan_strip_disable(adapter);
6831
Ben Greear3f2d1c02012-03-08 08:28:41 +00006832 if (changed & NETIF_F_RXALL)
6833 need_reset = true;
6834
Alexander Duyck567d2de2012-02-11 07:18:57 +00006835 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00006836 if (need_reset)
6837 ixgbe_do_reset(netdev);
6838
6839 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00006840}
6841
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006842static int ixgbe_ndo_fdb_add(struct ndmsg *ndm,
6843 struct net_device *dev,
6844 unsigned char *addr,
6845 u16 flags)
6846{
6847 struct ixgbe_adapter *adapter = netdev_priv(dev);
6848 int err = -EOPNOTSUPP;
6849
6850 if (ndm->ndm_state & NUD_PERMANENT) {
6851 pr_info("%s: FDB only supports static addresses\n",
6852 ixgbe_driver_name);
6853 return -EINVAL;
6854 }
6855
6856 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
6857 if (is_unicast_ether_addr(addr))
6858 err = dev_uc_add_excl(dev, addr);
6859 else if (is_multicast_ether_addr(addr))
6860 err = dev_mc_add_excl(dev, addr);
6861 else
6862 err = -EINVAL;
6863 }
6864
6865 /* Only return duplicate errors if NLM_F_EXCL is set */
6866 if (err == -EEXIST && !(flags & NLM_F_EXCL))
6867 err = 0;
6868
6869 return err;
6870}
6871
6872static int ixgbe_ndo_fdb_del(struct ndmsg *ndm,
6873 struct net_device *dev,
6874 unsigned char *addr)
6875{
6876 struct ixgbe_adapter *adapter = netdev_priv(dev);
6877 int err = -EOPNOTSUPP;
6878
6879 if (ndm->ndm_state & NUD_PERMANENT) {
6880 pr_info("%s: FDB only supports static addresses\n",
6881 ixgbe_driver_name);
6882 return -EINVAL;
6883 }
6884
6885 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
6886 if (is_unicast_ether_addr(addr))
6887 err = dev_uc_del(dev, addr);
6888 else if (is_multicast_ether_addr(addr))
6889 err = dev_mc_del(dev, addr);
6890 else
6891 err = -EINVAL;
6892 }
6893
6894 return err;
6895}
6896
6897static int ixgbe_ndo_fdb_dump(struct sk_buff *skb,
6898 struct netlink_callback *cb,
6899 struct net_device *dev,
6900 int idx)
6901{
6902 struct ixgbe_adapter *adapter = netdev_priv(dev);
6903
6904 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6905 idx = ndo_dflt_fdb_dump(skb, cb, dev, idx);
6906
6907 return idx;
6908}
6909
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006910static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006911 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006912 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006913 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006914 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00006915 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006916 .ndo_validate_addr = eth_validate_addr,
6917 .ndo_set_mac_address = ixgbe_set_mac,
6918 .ndo_change_mtu = ixgbe_change_mtu,
6919 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006920 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6921 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006922 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006923 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6924 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6925 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00006926 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00006927 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00006928 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006929#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00006930 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006931#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006932#ifdef CONFIG_NET_POLL_CONTROLLER
6933 .ndo_poll_controller = ixgbe_netpoll,
6934#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006935#ifdef IXGBE_FCOE
6936 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00006937 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00006938 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006939 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6940 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006941 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00006942 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00006943#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00006944 .ndo_set_features = ixgbe_set_features,
6945 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006946 .ndo_fdb_add = ixgbe_ndo_fdb_add,
6947 .ndo_fdb_del = ixgbe_ndo_fdb_del,
6948 .ndo_fdb_dump = ixgbe_ndo_fdb_dump,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006949};
6950
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006951/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00006952 * ixgbe_wol_supported - Check whether device supports WoL
6953 * @hw: hw specific details
6954 * @device_id: the device ID
6955 * @subdev_id: the subsystem device ID
6956 *
6957 * This function is used by probe and ethtool to determine
6958 * which devices have WoL support
6959 *
6960 **/
6961int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
6962 u16 subdevice_id)
6963{
6964 struct ixgbe_hw *hw = &adapter->hw;
6965 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
6966 int is_wol_supported = 0;
6967
6968 switch (device_id) {
6969 case IXGBE_DEV_ID_82599_SFP:
6970 /* Only these subdevices could supports WOL */
6971 switch (subdevice_id) {
6972 case IXGBE_SUBDEV_ID_82599_560FLR:
6973 /* only support first port */
6974 if (hw->bus.func != 0)
6975 break;
6976 case IXGBE_SUBDEV_ID_82599_SFP:
6977 is_wol_supported = 1;
6978 break;
6979 }
6980 break;
6981 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
6982 /* All except this subdevice support WOL */
6983 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
6984 is_wol_supported = 1;
6985 break;
6986 case IXGBE_DEV_ID_82599_KX4:
6987 is_wol_supported = 1;
6988 break;
6989 case IXGBE_DEV_ID_X540T:
6990 /* check eeprom to see if enabled wol */
6991 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
6992 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
6993 (hw->bus.func == 0))) {
6994 is_wol_supported = 1;
6995 }
6996 break;
6997 }
6998
6999 return is_wol_supported;
7000}
7001
7002/**
Auke Kok9a799d72007-09-15 14:07:45 -07007003 * ixgbe_probe - Device Initialization Routine
7004 * @pdev: PCI device information struct
7005 * @ent: entry in ixgbe_pci_tbl
7006 *
7007 * Returns 0 on success, negative on failure
7008 *
7009 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7010 * The OS initialization, configuring of the adapter private structure,
7011 * and a hardware reset occur.
7012 **/
7013static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007014 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007015{
7016 struct net_device *netdev;
7017 struct ixgbe_adapter *adapter = NULL;
7018 struct ixgbe_hw *hw;
7019 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007020 static int cards_found;
7021 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007022 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007023 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007024#ifdef IXGBE_FCOE
7025 u16 device_caps;
7026#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007027 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007028
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007029 /* Catch broken hardware that put the wrong VF device ID in
7030 * the PCIe SR-IOV capability.
7031 */
7032 if (pdev->is_virtfn) {
7033 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7034 pci_name(pdev), pdev->vendor, pdev->device);
7035 return -EINVAL;
7036 }
7037
gouji-new9ce77662009-05-06 10:44:45 +00007038 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007039 if (err)
7040 return err;
7041
Nick Nunley1b507732010-04-27 13:10:27 +00007042 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7043 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007044 pci_using_dac = 1;
7045 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007046 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007047 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007048 err = dma_set_coherent_mask(&pdev->dev,
7049 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007050 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007051 dev_err(&pdev->dev,
7052 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007053 goto err_dma;
7054 }
7055 }
7056 pci_using_dac = 0;
7057 }
7058
gouji-new9ce77662009-05-06 10:44:45 +00007059 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007060 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007061 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007062 dev_err(&pdev->dev,
7063 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007064 goto err_pci_reg;
7065 }
7066
Frans Pop19d5afd2009-10-02 10:04:12 -07007067 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007068
Auke Kok9a799d72007-09-15 14:07:45 -07007069 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007070 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007071
John Fastabende901acd2011-04-26 07:26:08 +00007072#ifdef CONFIG_IXGBE_DCB
7073 indices *= MAX_TRAFFIC_CLASS;
7074#endif
7075
John Fastabendc85a2612010-02-25 23:15:21 +00007076 if (ii->mac == ixgbe_mac_82598EB)
Alexander Duyckd411a932012-06-30 00:14:01 +00007077#ifdef CONFIG_IXGBE_DCB
7078 indices = min_t(unsigned int, indices, MAX_TRAFFIC_CLASS * 4);
7079#else
John Fastabendc85a2612010-02-25 23:15:21 +00007080 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
Alexander Duyckd411a932012-06-30 00:14:01 +00007081#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007082 else
7083 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7084
John Fastabende901acd2011-04-26 07:26:08 +00007085#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007086 indices += min_t(unsigned int, num_possible_cpus(),
7087 IXGBE_MAX_FCOE_INDICES);
7088#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007089 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007090 if (!netdev) {
7091 err = -ENOMEM;
7092 goto err_alloc_etherdev;
7093 }
7094
Auke Kok9a799d72007-09-15 14:07:45 -07007095 SET_NETDEV_DEV(netdev, &pdev->dev);
7096
Auke Kok9a799d72007-09-15 14:07:45 -07007097 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007098 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007099
7100 adapter->netdev = netdev;
7101 adapter->pdev = pdev;
7102 hw = &adapter->hw;
7103 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007104 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007105
Jeff Kirsher05857982008-09-11 19:57:00 -07007106 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007107 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007108 if (!hw->hw_addr) {
7109 err = -EIO;
7110 goto err_ioremap;
7111 }
7112
7113 for (i = 1; i <= 5; i++) {
7114 if (pci_resource_len(pdev, i) == 0)
7115 continue;
7116 }
7117
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007118 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007119 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007120 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007121 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007122
Auke Kok9a799d72007-09-15 14:07:45 -07007123 adapter->bd_number = cards_found;
7124
Auke Kok9a799d72007-09-15 14:07:45 -07007125 /* Setup hw api */
7126 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007127 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007128
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007129 /* EEPROM */
7130 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7131 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7132 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7133 if (!(eec & (1 << 8)))
7134 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7135
7136 /* PHY */
7137 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007138 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007139 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7140 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7141 hw->phy.mdio.mmds = 0;
7142 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7143 hw->phy.mdio.dev = netdev;
7144 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7145 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007146
Don Skidmore8ca783a2009-05-26 20:40:47 -07007147 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007148
7149 /* setup the private structure */
7150 err = ixgbe_sw_init(adapter);
7151 if (err)
7152 goto err_sw_init;
7153
Don Skidmoree86bff02010-02-11 04:14:08 +00007154 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007155 switch (adapter->hw.mac.type) {
7156 case ixgbe_mac_82599EB:
7157 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007158 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007159 break;
7160 default:
7161 break;
7162 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007163
Don Skidmorebf069c92009-05-07 10:39:54 +00007164 /*
7165 * If there is a fan on this device and it has failed log the
7166 * failure.
7167 */
7168 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7169 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7170 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007171 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007172 }
7173
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007174 if (allow_unsupported_sfp)
7175 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7176
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007177 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007178 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007179 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007180 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007181 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7182 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007183 err = 0;
7184 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007185 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007186 "module type was detected.\n");
7187 e_dev_err("Reload the driver after installing a supported "
7188 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007189 goto err_sw_init;
7190 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007191 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007192 goto err_sw_init;
7193 }
7194
Alexander Duyck99d74482012-05-09 08:09:25 +00007195#ifdef CONFIG_PCI_IOV
7196 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007197
Alexander Duyck99d74482012-05-09 08:09:25 +00007198#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007199 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007200 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007201 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007202 NETIF_F_HW_VLAN_TX |
7203 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007204 NETIF_F_HW_VLAN_FILTER |
7205 NETIF_F_TSO |
7206 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007207 NETIF_F_RXHASH |
7208 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007209
Don Skidmore082757a2011-07-21 05:55:00 +00007210 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007211
Don Skidmore58be7662011-04-12 09:42:11 +00007212 switch (adapter->hw.mac.type) {
7213 case ixgbe_mac_82599EB:
7214 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007215 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007216 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7217 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007218 break;
7219 default:
7220 break;
7221 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007222
Ben Greear3f2d1c02012-03-08 08:28:41 +00007223 netdev->hw_features |= NETIF_F_RXALL;
7224
Jeff Kirsherad31c402008-06-05 04:05:30 -07007225 netdev->vlan_features |= NETIF_F_TSO;
7226 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007227 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007228 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007229 netdev->vlan_features |= NETIF_F_SG;
7230
Jiri Pirko01789342011-08-16 06:29:00 +00007231 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007232 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007233
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007234#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007235 netdev->dcbnl_ops = &dcbnl_ops;
7236#endif
7237
Yi Zoueacd73f2009-05-13 13:11:06 +00007238#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007239 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007240 if (hw->mac.ops.get_device_caps) {
7241 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007242 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7243 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007244 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007245
7246 adapter->ring_feature[RING_F_FCOE].limit = IXGBE_FCRETA_SIZE;
7247
Alexander Duycka58915c2012-05-25 06:38:18 +00007248 netdev->features |= NETIF_F_FSO |
7249 NETIF_F_FCOE_CRC;
7250
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007251 netdev->vlan_features |= NETIF_F_FSO |
7252 NETIF_F_FCOE_CRC |
7253 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007254 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007255#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007256 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007257 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007258 netdev->vlan_features |= NETIF_F_HIGHDMA;
7259 }
Auke Kok9a799d72007-09-15 14:07:45 -07007260
Don Skidmore082757a2011-07-21 05:55:00 +00007261 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7262 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007263 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007264 netdev->features |= NETIF_F_LRO;
7265
Auke Kok9a799d72007-09-15 14:07:45 -07007266 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007267 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007268 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007269 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007270 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007271 }
7272
7273 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7274 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7275
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007276 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007277 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007278 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007279 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007280 }
7281
Alexander Duyck70864002011-04-27 09:13:56 +00007282 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007283 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007284
Alexander Duyck70864002011-04-27 09:13:56 +00007285 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7286 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007287
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007288 err = ixgbe_init_interrupt_scheme(adapter);
7289 if (err)
7290 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007291
Jacob Keller8e2813f2012-04-21 06:05:40 +00007292 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007293 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007294 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7295 if (ixgbe_wol_supported(adapter, pdev->device, pdev->subsystem_device))
Andy Gospodarek9417c462011-07-16 07:31:33 +00007296 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007297
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007298 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7299
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007300#ifdef CONFIG_IXGBE_PTP
7301 ixgbe_ptp_init(adapter);
7302#endif /* CONFIG_IXGBE_PTP*/
7303
Emil Tantilov15e52092011-09-29 05:01:29 +00007304 /* save off EEPROM version number */
7305 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7306 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7307
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007308 /* pick up the PCI bus settings for reporting later */
7309 hw->mac.ops.get_bus_info(hw);
7310
Auke Kok9a799d72007-09-15 14:07:45 -07007311 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007312 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007313 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7314 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007315 "Unknown"),
7316 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7317 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7318 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7319 "Unknown"),
7320 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007321
7322 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7323 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007324 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007325 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007326 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007327 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007328 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007329 else
Don Skidmore289700db2010-12-03 03:32:58 +00007330 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7331 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007332
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007333 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007334 e_dev_warn("PCI-Express bandwidth available for this card is "
7335 "not sufficient for optimal performance.\n");
7336 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7337 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007338 }
7339
Auke Kok9a799d72007-09-15 14:07:45 -07007340 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007341 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007342 if (err == IXGBE_ERR_EEPROM_VERSION) {
7343 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007344 e_dev_warn("This device is a pre-production adapter/LOM. "
7345 "Please be aware there may be issues associated "
7346 "with your hardware. If you are experiencing "
7347 "problems please contact your Intel or hardware "
7348 "representative who provided you with this "
7349 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007350 }
Auke Kok9a799d72007-09-15 14:07:45 -07007351 strcpy(netdev->name, "eth%d");
7352 err = register_netdev(netdev);
7353 if (err)
7354 goto err_register;
7355
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007356 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7357 if (hw->mac.ops.disable_tx_laser &&
7358 ((hw->phy.multispeed_fiber) ||
7359 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7360 (hw->mac.type == ixgbe_mac_82599EB))))
7361 hw->mac.ops.disable_tx_laser(hw);
7362
Jesse Brandeburg54386462009-04-17 20:44:27 +00007363 /* carrier off reporting is important to ethtool even BEFORE open */
7364 netif_carrier_off(netdev);
7365
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007366#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007367 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007368 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007369 ixgbe_setup_dca(adapter);
7370 }
7371#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007372 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007373 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007374 for (i = 0; i < adapter->num_vfs; i++)
7375 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7376 }
7377
Jacob Keller2466dd92011-09-08 03:50:54 +00007378 /* firmware requires driver version to be 0xFFFFFFFF
7379 * since os does not support feature
7380 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007381 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007382 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7383 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007384
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007385 /* add san mac addr to netdev */
7386 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007387
Neerav Parikhea818752012-01-04 20:23:40 +00007388 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007389 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007390
Don Skidmore12109822012-05-04 06:07:08 +00007391#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007392 if (ixgbe_sysfs_init(adapter))
7393 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007394#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007395
Auke Kok9a799d72007-09-15 14:07:45 -07007396 return 0;
7397
7398err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007399 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007400 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007401err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007402 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007403 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007404 iounmap(hw->hw_addr);
7405err_ioremap:
7406 free_netdev(netdev);
7407err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007408 pci_release_selected_regions(pdev,
7409 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007410err_pci_reg:
7411err_dma:
7412 pci_disable_device(pdev);
7413 return err;
7414}
7415
7416/**
7417 * ixgbe_remove - Device Removal Routine
7418 * @pdev: PCI device information struct
7419 *
7420 * ixgbe_remove is called by the PCI subsystem to alert the driver
7421 * that it should release a PCI device. The could be caused by a
7422 * Hot-Plug event, or because the driver is going to be removed from
7423 * memory.
7424 **/
7425static void __devexit ixgbe_remove(struct pci_dev *pdev)
7426{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007427 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7428 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007429
7430 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007431 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007432
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007433#ifdef CONFIG_IXGBE_PTP
7434 ixgbe_ptp_stop(adapter);
7435#endif
7436
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007437#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007438 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7439 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7440 dca_remove_requester(&pdev->dev);
7441 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7442 }
7443
7444#endif
Don Skidmore12109822012-05-04 06:07:08 +00007445#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007446 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007447#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007448
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007449 /* remove the added san mac */
7450 ixgbe_del_sanmac_netdev(netdev);
7451
Donald Skidmorec4900be2008-11-20 21:11:42 -08007452 if (netdev->reg_state == NETREG_REGISTERED)
7453 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007454
Alexander Duyck92971272012-05-23 02:58:40 +00007455 ixgbe_disable_sriov(adapter);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007456
Alexander Duyck7a921c92009-05-06 10:43:28 +00007457 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007458
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007459 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007460
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007461#ifdef CONFIG_DCB
7462 kfree(adapter->ixgbe_ieee_pfc);
7463 kfree(adapter->ixgbe_ieee_ets);
7464
7465#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007466 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007467 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007468 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007469
Emil Tantilov849c4542010-06-03 16:53:41 +00007470 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007471
Auke Kok9a799d72007-09-15 14:07:45 -07007472 free_netdev(netdev);
7473
Frans Pop19d5afd2009-10-02 10:04:12 -07007474 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007475
Auke Kok9a799d72007-09-15 14:07:45 -07007476 pci_disable_device(pdev);
7477}
7478
7479/**
7480 * ixgbe_io_error_detected - called when PCI error is detected
7481 * @pdev: Pointer to PCI device
7482 * @state: The current pci connection state
7483 *
7484 * This function is called after a PCI bus error affecting
7485 * this device has been detected.
7486 */
7487static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007488 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007489{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007490 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7491 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007492
Greg Rose83c61fa2011-09-07 05:59:35 +00007493#ifdef CONFIG_PCI_IOV
7494 struct pci_dev *bdev, *vfdev;
7495 u32 dw0, dw1, dw2, dw3;
7496 int vf, pos;
7497 u16 req_id, pf_func;
7498
7499 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7500 adapter->num_vfs == 0)
7501 goto skip_bad_vf_detection;
7502
7503 bdev = pdev->bus->self;
7504 while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
7505 bdev = bdev->bus->self;
7506
7507 if (!bdev)
7508 goto skip_bad_vf_detection;
7509
7510 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7511 if (!pos)
7512 goto skip_bad_vf_detection;
7513
7514 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7515 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7516 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7517 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7518
7519 req_id = dw1 >> 16;
7520 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7521 if (!(req_id & 0x0080))
7522 goto skip_bad_vf_detection;
7523
7524 pf_func = req_id & 0x01;
7525 if ((pf_func & 1) == (pdev->devfn & 1)) {
7526 unsigned int device_id;
7527
7528 vf = (req_id & 0x7F) >> 1;
7529 e_dev_err("VF %d has caused a PCIe error\n", vf);
7530 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7531 "%8.8x\tdw3: %8.8x\n",
7532 dw0, dw1, dw2, dw3);
7533 switch (adapter->hw.mac.type) {
7534 case ixgbe_mac_82599EB:
7535 device_id = IXGBE_82599_VF_DEVICE_ID;
7536 break;
7537 case ixgbe_mac_X540:
7538 device_id = IXGBE_X540_VF_DEVICE_ID;
7539 break;
7540 default:
7541 device_id = 0;
7542 break;
7543 }
7544
7545 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00007546 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00007547 while (vfdev) {
7548 if (vfdev->devfn == (req_id & 0xFF))
7549 break;
Jon Mason36e90312012-07-19 21:02:09 +00007550 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00007551 device_id, vfdev);
7552 }
7553 /*
7554 * There's a slim chance the VF could have been hot plugged,
7555 * so if it is no longer present we don't need to issue the
7556 * VFLR. Just clean up the AER in that case.
7557 */
7558 if (vfdev) {
7559 e_dev_err("Issuing VFLR to VF %d\n", vf);
7560 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
7561 }
7562
7563 pci_cleanup_aer_uncorrect_error_status(pdev);
7564 }
7565
7566 /*
7567 * Even though the error may have occurred on the other port
7568 * we still need to increment the vf error reference count for
7569 * both ports because the I/O resume function will be called
7570 * for both of them.
7571 */
7572 adapter->vferr_refcount++;
7573
7574 return PCI_ERS_RESULT_RECOVERED;
7575
7576skip_bad_vf_detection:
7577#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007578 netif_device_detach(netdev);
7579
Breno Leitao3044b8d2009-05-06 10:44:26 +00007580 if (state == pci_channel_io_perm_failure)
7581 return PCI_ERS_RESULT_DISCONNECT;
7582
Auke Kok9a799d72007-09-15 14:07:45 -07007583 if (netif_running(netdev))
7584 ixgbe_down(adapter);
7585 pci_disable_device(pdev);
7586
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007587 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007588 return PCI_ERS_RESULT_NEED_RESET;
7589}
7590
7591/**
7592 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7593 * @pdev: Pointer to PCI device
7594 *
7595 * Restart the card from scratch, as if from a cold-boot.
7596 */
7597static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7598{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007599 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007600 pci_ers_result_t result;
7601 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007602
gouji-new9ce77662009-05-06 10:44:45 +00007603 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007604 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007605 result = PCI_ERS_RESULT_DISCONNECT;
7606 } else {
7607 pci_set_master(pdev);
7608 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007609 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007610
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007611 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007612
7613 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007614 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007615 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007616 }
Auke Kok9a799d72007-09-15 14:07:45 -07007617
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007618 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7619 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007620 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7621 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007622 /* non-fatal, continue */
7623 }
Auke Kok9a799d72007-09-15 14:07:45 -07007624
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007625 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007626}
7627
7628/**
7629 * ixgbe_io_resume - called when traffic can start flowing again.
7630 * @pdev: Pointer to PCI device
7631 *
7632 * This callback is called when the error recovery driver tells us that
7633 * its OK to resume normal operation.
7634 */
7635static void ixgbe_io_resume(struct pci_dev *pdev)
7636{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007637 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7638 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007639
Greg Rose83c61fa2011-09-07 05:59:35 +00007640#ifdef CONFIG_PCI_IOV
7641 if (adapter->vferr_refcount) {
7642 e_info(drv, "Resuming after VF err\n");
7643 adapter->vferr_refcount--;
7644 return;
7645 }
7646
7647#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007648 if (netif_running(netdev))
7649 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007650
7651 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007652}
7653
7654static struct pci_error_handlers ixgbe_err_handler = {
7655 .error_detected = ixgbe_io_error_detected,
7656 .slot_reset = ixgbe_io_slot_reset,
7657 .resume = ixgbe_io_resume,
7658};
7659
7660static struct pci_driver ixgbe_driver = {
7661 .name = ixgbe_driver_name,
7662 .id_table = ixgbe_pci_tbl,
7663 .probe = ixgbe_probe,
7664 .remove = __devexit_p(ixgbe_remove),
7665#ifdef CONFIG_PM
7666 .suspend = ixgbe_suspend,
7667 .resume = ixgbe_resume,
7668#endif
7669 .shutdown = ixgbe_shutdown,
7670 .err_handler = &ixgbe_err_handler
7671};
7672
7673/**
7674 * ixgbe_init_module - Driver Registration Routine
7675 *
7676 * ixgbe_init_module is the first routine called when the driver is
7677 * loaded. All it does is register with the PCI subsystem.
7678 **/
7679static int __init ixgbe_init_module(void)
7680{
7681 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007682 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007683 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007684
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007685#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007686 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007687#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007688
Auke Kok9a799d72007-09-15 14:07:45 -07007689 ret = pci_register_driver(&ixgbe_driver);
7690 return ret;
7691}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007692
Auke Kok9a799d72007-09-15 14:07:45 -07007693module_init(ixgbe_init_module);
7694
7695/**
7696 * ixgbe_exit_module - Driver Exit Cleanup Routine
7697 *
7698 * ixgbe_exit_module is called just before the driver is removed
7699 * from memory.
7700 **/
7701static void __exit ixgbe_exit_module(void)
7702{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007703#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007704 dca_unregister_notify(&dca_notifier);
7705#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007706 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007707 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007708}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007709
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007710#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007711static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007712 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007713{
7714 int ret_val;
7715
7716 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007717 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007718
7719 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7720}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007721
Alexander Duyckb4533682009-03-31 21:32:42 +00007722#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007723
Auke Kok9a799d72007-09-15 14:07:45 -07007724module_exit(ixgbe_exit_module);
7725
7726/* ixgbe_main.c */