blob: 3d76ce135a05481ca41acfe5a27f7e7fd6435d80 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300409 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson50877442014-03-21 12:41:53 +0000413u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000416 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800417
Chris Wilson50877442014-03-21 12:41:53 +0000418 if (INTEL_INFO(ring->dev)->gen >= 8)
419 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
420 RING_ACTHD_UDW(ring->mmio_base));
421 else if (INTEL_INFO(ring->dev)->gen >= 4)
422 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
423 else
424 acthd = I915_READ(ACTHD);
425
426 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427}
428
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200429static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
430{
431 struct drm_i915_private *dev_priv = ring->dev->dev_private;
432 u32 addr;
433
434 addr = dev_priv->status_page_dmah->busaddr;
435 if (INTEL_INFO(ring->dev)->gen >= 4)
436 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
437 I915_WRITE(HWS_PGA, addr);
438}
439
Chris Wilson9991ae72014-04-02 16:36:07 +0100440static bool stop_ring(struct intel_ring_buffer *ring)
441{
442 struct drm_i915_private *dev_priv = to_i915(ring->dev);
443
444 if (!IS_GEN2(ring->dev)) {
445 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
446 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
447 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
448 return false;
449 }
450 }
451
452 I915_WRITE_CTL(ring, 0);
453 I915_WRITE_HEAD(ring, 0);
454 ring->write_tail(ring, 0);
455
456 if (!IS_GEN2(ring->dev)) {
457 (void)I915_READ_CTL(ring);
458 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
459 }
460
461 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
462}
463
Chris Wilson78501ea2010-10-27 12:18:21 +0100464static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200466 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300467 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200469 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470
Deepak Sc8d9a592013-11-23 14:55:42 +0530471 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200472
Chris Wilson9991ae72014-04-02 16:36:07 +0100473 if (!stop_ring(ring)) {
474 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000475 DRM_DEBUG_KMS("%s head not reset to zero "
476 "ctl %08x head %08x tail %08x start %08x\n",
477 ring->name,
478 I915_READ_CTL(ring),
479 I915_READ_HEAD(ring),
480 I915_READ_TAIL(ring),
481 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson9991ae72014-04-02 16:36:07 +0100483 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000484 DRM_ERROR("failed to set %s head to zero "
485 "ctl %08x head %08x tail %08x start %08x\n",
486 ring->name,
487 I915_READ_CTL(ring),
488 I915_READ_HEAD(ring),
489 I915_READ_TAIL(ring),
490 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100491 ret = -EIO;
492 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000493 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700494 }
495
Chris Wilson9991ae72014-04-02 16:36:07 +0100496 if (I915_NEED_GFX_HWS(dev))
497 intel_ring_setup_status_page(ring);
498 else
499 ring_setup_phys_status_page(ring);
500
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200501 /* Initialize the ring. This must happen _after_ we've cleared the ring
502 * registers with the above sequence (the readback of the HEAD registers
503 * also enforces ordering), otherwise the hw might lose the new ring
504 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700505 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200506 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000507 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000508 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800510 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400511 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700512 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400513 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000514 DRM_ERROR("%s initialization failed "
515 "ctl %08x head %08x tail %08x start %08x\n",
516 ring->name,
517 I915_READ_CTL(ring),
518 I915_READ_HEAD(ring),
519 I915_READ_TAIL(ring),
520 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200521 ret = -EIO;
522 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800523 }
524
Chris Wilson78501ea2010-10-27 12:18:21 +0100525 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
526 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000528 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200529 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000530 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100531 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000533
Chris Wilson50f018d2013-06-10 11:20:19 +0100534 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
535
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530537 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200538
539 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700540}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Chris Wilsonc6df5412010-12-15 09:56:50 +0000542static int
543init_pipe_control(struct intel_ring_buffer *ring)
544{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000545 int ret;
546
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100547 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548 return 0;
549
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100550 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
551 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000552 DRM_ERROR("Failed to allocate seqno page\n");
553 ret = -ENOMEM;
554 goto err;
555 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100556
Daniel Vettera9cc7262014-02-14 14:01:13 +0100557 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
558 if (ret)
559 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100561 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562 if (ret)
563 goto err_unref;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
566 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
567 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800568 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000569 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800570 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000571
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200572 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100573 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000574 return 0;
575
576err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800577 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100579 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000581 return ret;
582}
583
Chris Wilson78501ea2010-10-27 12:18:21 +0100584static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585{
Chris Wilson78501ea2010-10-27 12:18:21 +0100586 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100588 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800589
Akash Goel61a563a2014-03-25 18:01:50 +0530590 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
591 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200592 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000593
594 /* We need to disable the AsyncFlip performance optimisations in order
595 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
596 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100597 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200598 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000599 */
600 if (INTEL_INFO(dev)->gen >= 6)
601 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
602
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000603 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530604 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000605 if (INTEL_INFO(dev)->gen == 6)
606 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000607 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000608
Akash Goel01fa0302014-03-24 23:00:04 +0530609 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000610 if (IS_GEN7(dev))
611 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530612 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000613 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100614
Jesse Barnes8d315282011-10-16 10:23:31 +0200615 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000616 ret = init_pipe_control(ring);
617 if (ret)
618 return ret;
619 }
620
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200621 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700622 /* From the Sandybridge PRM, volume 1 part 3, page 24:
623 * "If this bit is set, STCunit will have LRA as replacement
624 * policy. [...] This bit must be reset. LRA replacement
625 * policy is not supported."
626 */
627 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200628 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800629 }
630
Daniel Vetter6b26c862012-04-24 14:04:12 +0200631 if (INTEL_INFO(dev)->gen >= 6)
632 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000633
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700634 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700635 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700636
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800637 return ret;
638}
639
Chris Wilsonc6df5412010-12-15 09:56:50 +0000640static void render_ring_cleanup(struct intel_ring_buffer *ring)
641{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100642 struct drm_device *dev = ring->dev;
643
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100644 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 return;
646
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100647 if (INTEL_INFO(dev)->gen >= 5) {
648 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800649 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100650 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100651
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100652 drm_gem_object_unreference(&ring->scratch.obj->base);
653 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654}
655
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000656static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700657update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000658 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000659{
Ben Widawskyad776f82013-05-28 19:22:18 -0700660/* NB: In order to be able to do semaphore MBOX updates for varying number
661 * of rings, it's easiest if we round up each individual update to a
662 * multiple of 2 (since ring updates must always be a multiple of 2)
663 * even though the actual update only requires 3 dwords.
664 */
665#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000666 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700667 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100668 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700669 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000670}
671
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700672/**
673 * gen6_add_request - Update the semaphore mailbox registers
674 *
675 * @ring - ring that is adding a request
676 * @seqno - return seqno stuck into the ring
677 *
678 * Update the mailbox registers in the *other* rings with the current seqno.
679 * This acts like a signal in the canonical semaphore.
680 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000682gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683{
Ben Widawskyad776f82013-05-28 19:22:18 -0700684 struct drm_device *dev = ring->dev;
685 struct drm_i915_private *dev_priv = dev->dev_private;
686 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800687 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688
Ben Widawsky52ed2322013-12-16 20:50:38 -0800689 if (i915_semaphore_is_enabled(dev))
690 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
691#undef MBOX_UPDATE_DWORDS
692
693 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000694 if (ret)
695 return ret;
696
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800697 if (i915_semaphore_is_enabled(dev)) {
698 for_each_ring(useless, dev_priv, i) {
699 u32 mbox_reg = ring->signal_mbox[i];
700 if (mbox_reg != GEN6_NOSYNC)
701 update_mboxes(ring, mbox_reg);
702 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700703 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000704
705 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
706 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100707 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100709 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000710
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711 return 0;
712}
713
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200714static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
715 u32 seqno)
716{
717 struct drm_i915_private *dev_priv = dev->dev_private;
718 return dev_priv->last_seqno < seqno;
719}
720
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700721/**
722 * intel_ring_sync - sync the waiter to the signaller on seqno
723 *
724 * @waiter - ring that is waiting
725 * @signaller - ring which has, or will signal
726 * @seqno - seqno which the waiter will block on
727 */
728static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200729gen6_ring_sync(struct intel_ring_buffer *waiter,
730 struct intel_ring_buffer *signaller,
731 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000732{
733 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700734 u32 dw1 = MI_SEMAPHORE_MBOX |
735 MI_SEMAPHORE_COMPARE |
736 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700738 /* Throughout all of the GEM code, seqno passed implies our current
739 * seqno is >= the last seqno executed. However for hardware the
740 * comparison is strictly greater than.
741 */
742 seqno -= 1;
743
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200744 WARN_ON(signaller->semaphore_register[waiter->id] ==
745 MI_SEMAPHORE_SYNC_INVALID);
746
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700747 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000748 if (ret)
749 return ret;
750
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200751 /* If seqno wrap happened, omit the wait with no-ops */
752 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
753 intel_ring_emit(waiter,
754 dw1 |
755 signaller->semaphore_register[waiter->id]);
756 intel_ring_emit(waiter, seqno);
757 intel_ring_emit(waiter, 0);
758 intel_ring_emit(waiter, MI_NOOP);
759 } else {
760 intel_ring_emit(waiter, MI_NOOP);
761 intel_ring_emit(waiter, MI_NOOP);
762 intel_ring_emit(waiter, MI_NOOP);
763 intel_ring_emit(waiter, MI_NOOP);
764 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700765 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000766
767 return 0;
768}
769
Chris Wilsonc6df5412010-12-15 09:56:50 +0000770#define PIPE_CONTROL_FLUSH(ring__, addr__) \
771do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200772 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
773 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000774 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
775 intel_ring_emit(ring__, 0); \
776 intel_ring_emit(ring__, 0); \
777} while (0)
778
779static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000780pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000781{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100782 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000783 int ret;
784
785 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
786 * incoherent with writes to memory, i.e. completely fubar,
787 * so we need to use PIPE_NOTIFY instead.
788 *
789 * However, we also need to workaround the qword write
790 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
791 * memory before requesting an interrupt.
792 */
793 ret = intel_ring_begin(ring, 32);
794 if (ret)
795 return ret;
796
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200797 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200798 PIPE_CONTROL_WRITE_FLUSH |
799 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100800 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100801 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000802 intel_ring_emit(ring, 0);
803 PIPE_CONTROL_FLUSH(ring, scratch_addr);
804 scratch_addr += 128; /* write to separate cachelines */
805 PIPE_CONTROL_FLUSH(ring, scratch_addr);
806 scratch_addr += 128;
807 PIPE_CONTROL_FLUSH(ring, scratch_addr);
808 scratch_addr += 128;
809 PIPE_CONTROL_FLUSH(ring, scratch_addr);
810 scratch_addr += 128;
811 PIPE_CONTROL_FLUSH(ring, scratch_addr);
812 scratch_addr += 128;
813 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000814
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200815 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200816 PIPE_CONTROL_WRITE_FLUSH |
817 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000818 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100819 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100820 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000821 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100822 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000823
Chris Wilsonc6df5412010-12-15 09:56:50 +0000824 return 0;
825}
826
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800827static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100828gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100829{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100830 /* Workaround to force correct ordering between irq and seqno writes on
831 * ivb (and maybe also on snb) by reading from a CS register (like
832 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000833 if (!lazy_coherency) {
834 struct drm_i915_private *dev_priv = ring->dev->dev_private;
835 POSTING_READ(RING_ACTHD(ring->mmio_base));
836 }
837
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100838 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
839}
840
841static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100842ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800843{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000844 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
845}
846
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200847static void
848ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
849{
850 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
851}
852
Chris Wilsonc6df5412010-12-15 09:56:50 +0000853static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100854pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000855{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100856 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000857}
858
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200859static void
860pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
861{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100862 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200863}
864
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000865static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200866gen5_ring_get_irq(struct intel_ring_buffer *ring)
867{
868 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100870 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200871
872 if (!dev->irq_enabled)
873 return false;
874
Chris Wilson7338aef2012-04-24 21:48:47 +0100875 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300876 if (ring->irq_refcount++ == 0)
877 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100878 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200879
880 return true;
881}
882
883static void
884gen5_ring_put_irq(struct intel_ring_buffer *ring)
885{
886 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100888 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200889
Chris Wilson7338aef2012-04-24 21:48:47 +0100890 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300891 if (--ring->irq_refcount == 0)
892 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100893 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200894}
895
896static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200897i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700898{
Chris Wilson78501ea2010-10-27 12:18:21 +0100899 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100901 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700902
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000903 if (!dev->irq_enabled)
904 return false;
905
Chris Wilson7338aef2012-04-24 21:48:47 +0100906 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200907 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200908 dev_priv->irq_mask &= ~ring->irq_enable_mask;
909 I915_WRITE(IMR, dev_priv->irq_mask);
910 POSTING_READ(IMR);
911 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100912 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000913
914 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700915}
916
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800917static void
Daniel Vettere3670312012-04-11 22:12:53 +0200918i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700919{
Chris Wilson78501ea2010-10-27 12:18:21 +0100920 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300921 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100922 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700923
Chris Wilson7338aef2012-04-24 21:48:47 +0100924 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200925 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200926 dev_priv->irq_mask |= ring->irq_enable_mask;
927 I915_WRITE(IMR, dev_priv->irq_mask);
928 POSTING_READ(IMR);
929 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100930 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700931}
932
Chris Wilsonc2798b12012-04-22 21:13:57 +0100933static bool
934i8xx_ring_get_irq(struct intel_ring_buffer *ring)
935{
936 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300937 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100938 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100939
940 if (!dev->irq_enabled)
941 return false;
942
Chris Wilson7338aef2012-04-24 21:48:47 +0100943 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200944 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100945 dev_priv->irq_mask &= ~ring->irq_enable_mask;
946 I915_WRITE16(IMR, dev_priv->irq_mask);
947 POSTING_READ16(IMR);
948 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100949 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100950
951 return true;
952}
953
954static void
955i8xx_ring_put_irq(struct intel_ring_buffer *ring)
956{
957 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100959 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100960
Chris Wilson7338aef2012-04-24 21:48:47 +0100961 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200962 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100963 dev_priv->irq_mask |= ring->irq_enable_mask;
964 I915_WRITE16(IMR, dev_priv->irq_mask);
965 POSTING_READ16(IMR);
966 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100967 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100968}
969
Chris Wilson78501ea2010-10-27 12:18:21 +0100970void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800971{
Eric Anholt45930102011-05-06 17:12:35 -0700972 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300973 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700974 u32 mmio = 0;
975
976 /* The ring status page addresses are no longer next to the rest of
977 * the ring registers as of gen7.
978 */
979 if (IS_GEN7(dev)) {
980 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100981 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700982 mmio = RENDER_HWS_PGA_GEN7;
983 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100984 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700985 mmio = BLT_HWS_PGA_GEN7;
986 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100987 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700988 mmio = BSD_HWS_PGA_GEN7;
989 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700990 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700991 mmio = VEBOX_HWS_PGA_GEN7;
992 break;
Eric Anholt45930102011-05-06 17:12:35 -0700993 }
994 } else if (IS_GEN6(ring->dev)) {
995 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
996 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800997 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700998 mmio = RING_HWS_PGA(ring->mmio_base);
999 }
1000
Chris Wilson78501ea2010-10-27 12:18:21 +01001001 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1002 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001003
Damien Lespiaudc616b82014-03-13 01:40:28 +00001004 /*
1005 * Flush the TLB for this page
1006 *
1007 * FIXME: These two bits have disappeared on gen8, so a question
1008 * arises: do we still need this and if so how should we go about
1009 * invalidating the TLB?
1010 */
1011 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001012 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301013
1014 /* ring should be idle before issuing a sync flush*/
1015 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1016
Chris Wilson884020b2013-08-06 19:01:14 +01001017 I915_WRITE(reg,
1018 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1019 INSTPM_SYNC_FLUSH));
1020 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1021 1000))
1022 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1023 ring->name);
1024 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001025}
1026
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001027static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001028bsd_ring_flush(struct intel_ring_buffer *ring,
1029 u32 invalidate_domains,
1030 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001031{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001032 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001034 ret = intel_ring_begin(ring, 2);
1035 if (ret)
1036 return ret;
1037
1038 intel_ring_emit(ring, MI_FLUSH);
1039 intel_ring_emit(ring, MI_NOOP);
1040 intel_ring_advance(ring);
1041 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001042}
1043
Chris Wilson3cce4692010-10-27 16:11:02 +01001044static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001045i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001046{
Chris Wilson3cce4692010-10-27 16:11:02 +01001047 int ret;
1048
1049 ret = intel_ring_begin(ring, 4);
1050 if (ret)
1051 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001052
Chris Wilson3cce4692010-10-27 16:11:02 +01001053 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1054 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001055 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001056 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001057 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001058
Chris Wilson3cce4692010-10-27 16:11:02 +01001059 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001060}
1061
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001062static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001063gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001064{
1065 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001066 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001067 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001068
1069 if (!dev->irq_enabled)
1070 return false;
1071
Chris Wilson7338aef2012-04-24 21:48:47 +01001072 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001073 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001074 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001075 I915_WRITE_IMR(ring,
1076 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001077 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001078 else
1079 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001080 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001081 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001082 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001083
1084 return true;
1085}
1086
1087static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001088gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001089{
1090 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001091 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001092 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001093
Chris Wilson7338aef2012-04-24 21:48:47 +01001094 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001095 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001096 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001097 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001098 else
1099 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001100 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001101 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001102 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001103}
1104
Ben Widawskya19d2932013-05-28 19:22:30 -07001105static bool
1106hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1107{
1108 struct drm_device *dev = ring->dev;
1109 struct drm_i915_private *dev_priv = dev->dev_private;
1110 unsigned long flags;
1111
1112 if (!dev->irq_enabled)
1113 return false;
1114
Daniel Vetter59cdb632013-07-04 23:35:28 +02001115 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001116 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001117 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001118 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001119 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001121
1122 return true;
1123}
1124
1125static void
1126hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1127{
1128 struct drm_device *dev = ring->dev;
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 unsigned long flags;
1131
1132 if (!dev->irq_enabled)
1133 return;
1134
Daniel Vetter59cdb632013-07-04 23:35:28 +02001135 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001136 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001137 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001138 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001139 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001140 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001141}
1142
Ben Widawskyabd58f02013-11-02 21:07:09 -07001143static bool
1144gen8_ring_get_irq(struct intel_ring_buffer *ring)
1145{
1146 struct drm_device *dev = ring->dev;
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 unsigned long flags;
1149
1150 if (!dev->irq_enabled)
1151 return false;
1152
1153 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1154 if (ring->irq_refcount++ == 0) {
1155 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1156 I915_WRITE_IMR(ring,
1157 ~(ring->irq_enable_mask |
1158 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1159 } else {
1160 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1161 }
1162 POSTING_READ(RING_IMR(ring->mmio_base));
1163 }
1164 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1165
1166 return true;
1167}
1168
1169static void
1170gen8_ring_put_irq(struct intel_ring_buffer *ring)
1171{
1172 struct drm_device *dev = ring->dev;
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 unsigned long flags;
1175
1176 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1177 if (--ring->irq_refcount == 0) {
1178 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1179 I915_WRITE_IMR(ring,
1180 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1181 } else {
1182 I915_WRITE_IMR(ring, ~0);
1183 }
1184 POSTING_READ(RING_IMR(ring->mmio_base));
1185 }
1186 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1187}
1188
Zou Nan haid1b851f2010-05-21 09:08:57 +08001189static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001190i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1191 u32 offset, u32 length,
1192 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001193{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001194 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001195
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001196 ret = intel_ring_begin(ring, 2);
1197 if (ret)
1198 return ret;
1199
Chris Wilson78501ea2010-10-27 12:18:21 +01001200 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001201 MI_BATCH_BUFFER_START |
1202 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001203 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001204 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001205 intel_ring_advance(ring);
1206
Zou Nan haid1b851f2010-05-21 09:08:57 +08001207 return 0;
1208}
1209
Daniel Vetterb45305f2012-12-17 16:21:27 +01001210/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1211#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001212static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001213i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001214 u32 offset, u32 len,
1215 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001217 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218
Daniel Vetterb45305f2012-12-17 16:21:27 +01001219 if (flags & I915_DISPATCH_PINNED) {
1220 ret = intel_ring_begin(ring, 4);
1221 if (ret)
1222 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001223
Daniel Vetterb45305f2012-12-17 16:21:27 +01001224 intel_ring_emit(ring, MI_BATCH_BUFFER);
1225 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1226 intel_ring_emit(ring, offset + len - 8);
1227 intel_ring_emit(ring, MI_NOOP);
1228 intel_ring_advance(ring);
1229 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001230 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001231
1232 if (len > I830_BATCH_LIMIT)
1233 return -ENOSPC;
1234
1235 ret = intel_ring_begin(ring, 9+3);
1236 if (ret)
1237 return ret;
1238 /* Blit the batch (which has now all relocs applied) to the stable batch
1239 * scratch bo area (so that the CS never stumbles over its tlb
1240 * invalidation bug) ... */
1241 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1242 XY_SRC_COPY_BLT_WRITE_ALPHA |
1243 XY_SRC_COPY_BLT_WRITE_RGB);
1244 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1245 intel_ring_emit(ring, 0);
1246 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1247 intel_ring_emit(ring, cs_offset);
1248 intel_ring_emit(ring, 0);
1249 intel_ring_emit(ring, 4096);
1250 intel_ring_emit(ring, offset);
1251 intel_ring_emit(ring, MI_FLUSH);
1252
1253 /* ... and execute it. */
1254 intel_ring_emit(ring, MI_BATCH_BUFFER);
1255 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1256 intel_ring_emit(ring, cs_offset + len - 8);
1257 intel_ring_advance(ring);
1258 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001259
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001260 return 0;
1261}
1262
1263static int
1264i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001265 u32 offset, u32 len,
1266 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001267{
1268 int ret;
1269
1270 ret = intel_ring_begin(ring, 2);
1271 if (ret)
1272 return ret;
1273
Chris Wilson65f56872012-04-17 16:38:12 +01001274 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001275 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001276 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001277
Eric Anholt62fdfea2010-05-21 13:26:39 -07001278 return 0;
1279}
1280
Chris Wilson78501ea2010-10-27 12:18:21 +01001281static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282{
Chris Wilson05394f32010-11-08 19:18:58 +00001283 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001284
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 obj = ring->status_page.obj;
1286 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001287 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001288
Chris Wilson9da3da62012-06-01 15:20:22 +01001289 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001290 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001291 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001292 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001293}
1294
Chris Wilson78501ea2010-10-27 12:18:21 +01001295static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001296{
Chris Wilson78501ea2010-10-27 12:18:21 +01001297 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001298 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001299 int ret;
1300
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301 obj = i915_gem_alloc_object(dev, 4096);
1302 if (obj == NULL) {
1303 DRM_ERROR("Failed to allocate status page\n");
1304 ret = -ENOMEM;
1305 goto err;
1306 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001307
Daniel Vettere01f6922014-02-14 14:01:16 +01001308 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1309 if (ret)
1310 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001311
Daniel Vetter9a6bbb62014-02-14 14:01:15 +01001312 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001313 if (ret)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001314 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001315
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001316 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001317 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001318 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001319 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320 goto err_unpin;
1321 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001322 ring->status_page.obj = obj;
1323 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001324
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001325 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1326 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001327
1328 return 0;
1329
1330err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001331 i915_gem_object_ggtt_unpin(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001332err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001333 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001335 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001336}
1337
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001338static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001339{
1340 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001341
1342 if (!dev_priv->status_page_dmah) {
1343 dev_priv->status_page_dmah =
1344 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1345 if (!dev_priv->status_page_dmah)
1346 return -ENOMEM;
1347 }
1348
Chris Wilson6b8294a2012-11-16 11:43:20 +00001349 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1350 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1351
1352 return 0;
1353}
1354
Ben Widawskyc43b5632012-04-16 14:07:40 -07001355static int intel_init_ring_buffer(struct drm_device *dev,
1356 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001357{
Chris Wilson05394f32010-11-08 19:18:58 +00001358 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001359 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001360 int ret;
1361
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001362 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001363 INIT_LIST_HEAD(&ring->active_list);
1364 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001365 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001366 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001367
Chris Wilsonb259f672011-03-29 13:19:09 +01001368 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001369
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001370 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001371 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372 if (ret)
1373 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001374 } else {
1375 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001376 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001377 if (ret)
1378 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001379 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001380
Chris Wilsonebc052e2012-11-15 11:32:28 +00001381 obj = NULL;
1382 if (!HAS_LLC(dev))
1383 obj = i915_gem_object_create_stolen(dev, ring->size);
1384 if (obj == NULL)
1385 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001386 if (obj == NULL) {
1387 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001388 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001389 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001390 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001393
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001394 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilsondd785e32010-08-07 11:01:34 +01001395 if (ret)
1396 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001397
Chris Wilson3eef8912012-06-04 17:05:40 +01001398 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1399 if (ret)
1400 goto err_unpin;
1401
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001402 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001403 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001404 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001405 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001406 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001407 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001408 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001409 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001410
Chris Wilson78501ea2010-10-27 12:18:21 +01001411 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001412 if (ret)
1413 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001414
Chris Wilson55249ba2010-12-22 14:04:47 +00001415 /* Workaround an erratum on the i830 which causes a hang if
1416 * the TAIL pointer points to within the last 2 cachelines
1417 * of the buffer.
1418 */
1419 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001420 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001421 ring->effective_size -= 128;
1422
Brad Volkin351e3db2014-02-18 10:15:46 -08001423 i915_cmd_parser_init_ring(ring);
1424
Chris Wilsonc584fe42010-10-29 18:15:52 +01001425 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001426
1427err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001428 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001429err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001430 i915_gem_object_ggtt_unpin(obj);
Chris Wilsondd785e32010-08-07 11:01:34 +01001431err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001432 drm_gem_object_unreference(&obj->base);
1433 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001434err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001435 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001436 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001437}
1438
Chris Wilson78501ea2010-10-27 12:18:21 +01001439void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001440{
Chris Wilson33626e62010-10-29 16:18:36 +01001441 struct drm_i915_private *dev_priv;
1442 int ret;
1443
Chris Wilson05394f32010-11-08 19:18:58 +00001444 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001445 return;
1446
Chris Wilson33626e62010-10-29 16:18:36 +01001447 /* Disable the ring buffer. The ring must be idle at this point */
1448 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001449 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001450 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001451 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1452 ring->name, ret);
1453
Chris Wilson33626e62010-10-29 16:18:36 +01001454 I915_WRITE_CTL(ring, 0);
1455
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001456 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001457
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001458 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001459 drm_gem_object_unreference(&ring->obj->base);
1460 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001461 ring->preallocated_lazy_request = NULL;
1462 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001463
Zou Nan hai8d192152010-11-02 16:31:01 +08001464 if (ring->cleanup)
1465 ring->cleanup(ring);
1466
Chris Wilson78501ea2010-10-27 12:18:21 +01001467 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001468}
1469
Chris Wilsona71d8d92012-02-15 11:25:36 +00001470static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1471{
1472 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001473 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001474 int ret;
1475
Chris Wilsona71d8d92012-02-15 11:25:36 +00001476 if (ring->last_retired_head != -1) {
1477 ring->head = ring->last_retired_head;
1478 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001479
Chris Wilsona71d8d92012-02-15 11:25:36 +00001480 ring->space = ring_space(ring);
1481 if (ring->space >= n)
1482 return 0;
1483 }
1484
1485 list_for_each_entry(request, &ring->request_list, list) {
1486 int space;
1487
1488 if (request->tail == -1)
1489 continue;
1490
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001491 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001492 if (space < 0)
1493 space += ring->size;
1494 if (space >= n) {
1495 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001496 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001497 break;
1498 }
1499
1500 /* Consume this request in case we need more space than
1501 * is available and so need to prevent a race between
1502 * updating last_retired_head and direct reads of
1503 * I915_RING_HEAD. It also provides a nice sanity check.
1504 */
1505 request->tail = -1;
1506 }
1507
1508 if (seqno == 0)
1509 return -ENOSPC;
1510
Chris Wilson1f709992014-01-27 22:43:07 +00001511 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001512 if (ret)
1513 return ret;
1514
Chris Wilson1f709992014-01-27 22:43:07 +00001515 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001516 ring->space = ring_space(ring);
1517 if (WARN_ON(ring->space < n))
1518 return -ENOSPC;
1519
1520 return 0;
1521}
1522
Chris Wilson3e960502012-11-27 16:22:54 +00001523static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001524{
Chris Wilson78501ea2010-10-27 12:18:21 +01001525 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001527 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001528 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001529
Chris Wilsona71d8d92012-02-15 11:25:36 +00001530 ret = intel_ring_wait_request(ring, n);
1531 if (ret != -ENOSPC)
1532 return ret;
1533
Chris Wilson09246732013-08-10 22:16:32 +01001534 /* force the tail write in case we have been skipping them */
1535 __intel_ring_advance(ring);
1536
Chris Wilsondb53a302011-02-03 11:57:46 +00001537 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001538 /* With GEM the hangcheck timer should kick us out of the loop,
1539 * leaving it early runs the risk of corrupting GEM state (due
1540 * to running on almost untested codepaths). But on resume
1541 * timers don't work yet, so prevent a complete hang in that
1542 * case by choosing an insanely large timeout. */
1543 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001544
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001545 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001546 ring->head = I915_READ_HEAD(ring);
1547 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001548 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001549 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001550 return 0;
1551 }
1552
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001553 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1554 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001555 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1556 if (master_priv->sarea_priv)
1557 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1558 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001559
Chris Wilsone60a0b12010-10-13 10:09:14 +01001560 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001561
Daniel Vetter33196de2012-11-14 17:14:05 +01001562 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1563 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001564 if (ret)
1565 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001566 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001567 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568 return -EBUSY;
1569}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001570
Chris Wilson3e960502012-11-27 16:22:54 +00001571static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1572{
1573 uint32_t __iomem *virt;
1574 int rem = ring->size - ring->tail;
1575
1576 if (ring->space < rem) {
1577 int ret = ring_wait_for_space(ring, rem);
1578 if (ret)
1579 return ret;
1580 }
1581
1582 virt = ring->virtual_start + ring->tail;
1583 rem /= 4;
1584 while (rem--)
1585 iowrite32(MI_NOOP, virt++);
1586
1587 ring->tail = 0;
1588 ring->space = ring_space(ring);
1589
1590 return 0;
1591}
1592
1593int intel_ring_idle(struct intel_ring_buffer *ring)
1594{
1595 u32 seqno;
1596 int ret;
1597
1598 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001599 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001600 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001601 if (ret)
1602 return ret;
1603 }
1604
1605 /* Wait upon the last request to be completed */
1606 if (list_empty(&ring->request_list))
1607 return 0;
1608
1609 seqno = list_entry(ring->request_list.prev,
1610 struct drm_i915_gem_request,
1611 list)->seqno;
1612
1613 return i915_wait_seqno(ring, seqno);
1614}
1615
Chris Wilson9d7730912012-11-27 16:22:52 +00001616static int
1617intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1618{
Chris Wilson18235212013-09-04 10:45:51 +01001619 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001620 return 0;
1621
Chris Wilson3c0e2342013-09-04 10:45:52 +01001622 if (ring->preallocated_lazy_request == NULL) {
1623 struct drm_i915_gem_request *request;
1624
1625 request = kmalloc(sizeof(*request), GFP_KERNEL);
1626 if (request == NULL)
1627 return -ENOMEM;
1628
1629 ring->preallocated_lazy_request = request;
1630 }
1631
Chris Wilson18235212013-09-04 10:45:51 +01001632 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001633}
1634
Chris Wilson304d6952014-01-02 14:32:35 +00001635static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1636 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001637{
1638 int ret;
1639
1640 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1641 ret = intel_wrap_ring_buffer(ring);
1642 if (unlikely(ret))
1643 return ret;
1644 }
1645
1646 if (unlikely(ring->space < bytes)) {
1647 ret = ring_wait_for_space(ring, bytes);
1648 if (unlikely(ret))
1649 return ret;
1650 }
1651
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001652 return 0;
1653}
1654
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001655int intel_ring_begin(struct intel_ring_buffer *ring,
1656 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001657{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001658 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001659 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001660
Daniel Vetter33196de2012-11-14 17:14:05 +01001661 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1662 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001663 if (ret)
1664 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001665
Chris Wilson304d6952014-01-02 14:32:35 +00001666 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1667 if (ret)
1668 return ret;
1669
Chris Wilson9d7730912012-11-27 16:22:52 +00001670 /* Preallocate the olr before touching the ring */
1671 ret = intel_ring_alloc_seqno(ring);
1672 if (ret)
1673 return ret;
1674
Chris Wilson304d6952014-01-02 14:32:35 +00001675 ring->space -= num_dwords * sizeof(uint32_t);
1676 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001677}
1678
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001679/* Align the ring tail to a cacheline boundary */
1680int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1681{
1682 int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
1683 int ret;
1684
1685 if (num_dwords == 0)
1686 return 0;
1687
1688 ret = intel_ring_begin(ring, num_dwords);
1689 if (ret)
1690 return ret;
1691
1692 while (num_dwords--)
1693 intel_ring_emit(ring, MI_NOOP);
1694
1695 intel_ring_advance(ring);
1696
1697 return 0;
1698}
1699
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001700void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001701{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001702 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001703
Chris Wilson18235212013-09-04 10:45:51 +01001704 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001705
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001706 if (INTEL_INFO(ring->dev)->gen >= 6) {
1707 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1708 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001709 if (HAS_VEBOX(ring->dev))
1710 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001711 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001712
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001713 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001714 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001715}
1716
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001717static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1718 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001719{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001720 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001721
1722 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001723
Chris Wilson12f55812012-07-05 17:14:01 +01001724 /* Disable notification that the ring is IDLE. The GT
1725 * will then assume that it is busy and bring it out of rc6.
1726 */
1727 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1728 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1729
1730 /* Clear the context id. Here be magic! */
1731 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1732
1733 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001734 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001735 GEN6_BSD_SLEEP_INDICATOR) == 0,
1736 50))
1737 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001738
Chris Wilson12f55812012-07-05 17:14:01 +01001739 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001740 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001741 POSTING_READ(RING_TAIL(ring->mmio_base));
1742
1743 /* Let the ring send IDLE messages to the GT again,
1744 * and so let it sleep to conserve power when idle.
1745 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001746 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001747 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001748}
1749
Ben Widawskyea251322013-05-28 19:22:21 -07001750static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1751 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001752{
Chris Wilson71a77e02011-02-02 12:13:49 +00001753 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001754 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001755
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001756 ret = intel_ring_begin(ring, 4);
1757 if (ret)
1758 return ret;
1759
Chris Wilson71a77e02011-02-02 12:13:49 +00001760 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001761 if (INTEL_INFO(ring->dev)->gen >= 8)
1762 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001763 /*
1764 * Bspec vol 1c.5 - video engine command streamer:
1765 * "If ENABLED, all TLBs will be invalidated once the flush
1766 * operation is complete. This bit is only valid when the
1767 * Post-Sync Operation field is a value of 1h or 3h."
1768 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001769 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001770 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1771 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001772 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001773 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001774 if (INTEL_INFO(ring->dev)->gen >= 8) {
1775 intel_ring_emit(ring, 0); /* upper addr */
1776 intel_ring_emit(ring, 0); /* value */
1777 } else {
1778 intel_ring_emit(ring, 0);
1779 intel_ring_emit(ring, MI_NOOP);
1780 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001781 intel_ring_advance(ring);
1782 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001783}
1784
1785static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001786gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1787 u32 offset, u32 len,
1788 unsigned flags)
1789{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001790 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1791 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1792 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001793 int ret;
1794
1795 ret = intel_ring_begin(ring, 4);
1796 if (ret)
1797 return ret;
1798
1799 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001800 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001801 intel_ring_emit(ring, offset);
1802 intel_ring_emit(ring, 0);
1803 intel_ring_emit(ring, MI_NOOP);
1804 intel_ring_advance(ring);
1805
1806 return 0;
1807}
1808
1809static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001810hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1811 u32 offset, u32 len,
1812 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001813{
Akshay Joshi0206e352011-08-16 15:34:10 -04001814 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001815
Akshay Joshi0206e352011-08-16 15:34:10 -04001816 ret = intel_ring_begin(ring, 2);
1817 if (ret)
1818 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001819
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001820 intel_ring_emit(ring,
1821 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1822 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1823 /* bit0-7 is the length on GEN6+ */
1824 intel_ring_emit(ring, offset);
1825 intel_ring_advance(ring);
1826
1827 return 0;
1828}
1829
1830static int
1831gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1832 u32 offset, u32 len,
1833 unsigned flags)
1834{
1835 int ret;
1836
1837 ret = intel_ring_begin(ring, 2);
1838 if (ret)
1839 return ret;
1840
1841 intel_ring_emit(ring,
1842 MI_BATCH_BUFFER_START |
1843 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001844 /* bit0-7 is the length on GEN6+ */
1845 intel_ring_emit(ring, offset);
1846 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001847
Akshay Joshi0206e352011-08-16 15:34:10 -04001848 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001849}
1850
Chris Wilson549f7362010-10-19 11:19:32 +01001851/* Blitter support (SandyBridge+) */
1852
Ben Widawskyea251322013-05-28 19:22:21 -07001853static int gen6_ring_flush(struct intel_ring_buffer *ring,
1854 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001855{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001856 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001857 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001858 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001859
Daniel Vetter6a233c72011-12-14 13:57:07 +01001860 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001861 if (ret)
1862 return ret;
1863
Chris Wilson71a77e02011-02-02 12:13:49 +00001864 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001865 if (INTEL_INFO(ring->dev)->gen >= 8)
1866 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001867 /*
1868 * Bspec vol 1c.3 - blitter engine command streamer:
1869 * "If ENABLED, all TLBs will be invalidated once the flush
1870 * operation is complete. This bit is only valid when the
1871 * Post-Sync Operation field is a value of 1h or 3h."
1872 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001873 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001874 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001875 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001876 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001877 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001878 if (INTEL_INFO(ring->dev)->gen >= 8) {
1879 intel_ring_emit(ring, 0); /* upper addr */
1880 intel_ring_emit(ring, 0); /* value */
1881 } else {
1882 intel_ring_emit(ring, 0);
1883 intel_ring_emit(ring, MI_NOOP);
1884 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001885 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001886
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001887 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001888 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1889
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001890 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001891}
1892
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001893int intel_init_render_ring_buffer(struct drm_device *dev)
1894{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001896 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001897
Daniel Vetter59465b52012-04-11 22:12:48 +02001898 ring->name = "render ring";
1899 ring->id = RCS;
1900 ring->mmio_base = RENDER_RING_BASE;
1901
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001902 if (INTEL_INFO(dev)->gen >= 6) {
1903 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001904 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001905 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001906 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001907 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001908 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001909 ring->irq_get = gen8_ring_get_irq;
1910 ring->irq_put = gen8_ring_put_irq;
1911 } else {
1912 ring->irq_get = gen6_ring_get_irq;
1913 ring->irq_put = gen6_ring_put_irq;
1914 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001915 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001916 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001917 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001918 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001919 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1920 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1921 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001922 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001923 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1924 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1925 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001926 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001927 } else if (IS_GEN5(dev)) {
1928 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001929 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001930 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001931 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001932 ring->irq_get = gen5_ring_get_irq;
1933 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001934 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1935 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001936 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001937 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001938 if (INTEL_INFO(dev)->gen < 4)
1939 ring->flush = gen2_render_ring_flush;
1940 else
1941 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001942 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001943 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001944 if (IS_GEN2(dev)) {
1945 ring->irq_get = i8xx_ring_get_irq;
1946 ring->irq_put = i8xx_ring_put_irq;
1947 } else {
1948 ring->irq_get = i9xx_ring_get_irq;
1949 ring->irq_put = i9xx_ring_put_irq;
1950 }
Daniel Vettere3670312012-04-11 22:12:53 +02001951 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001952 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001953 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001954 if (IS_HASWELL(dev))
1955 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001956 else if (IS_GEN8(dev))
1957 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001958 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001959 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1960 else if (INTEL_INFO(dev)->gen >= 4)
1961 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1962 else if (IS_I830(dev) || IS_845G(dev))
1963 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1964 else
1965 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001966 ring->init = init_render_ring;
1967 ring->cleanup = render_ring_cleanup;
1968
Daniel Vetterb45305f2012-12-17 16:21:27 +01001969 /* Workaround batchbuffer to combat CS tlb bug. */
1970 if (HAS_BROKEN_CS_TLB(dev)) {
1971 struct drm_i915_gem_object *obj;
1972 int ret;
1973
1974 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1975 if (obj == NULL) {
1976 DRM_ERROR("Failed to allocate batch bo\n");
1977 return -ENOMEM;
1978 }
1979
Daniel Vetterbe1fa122014-02-14 14:01:14 +01001980 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001981 if (ret != 0) {
1982 drm_gem_object_unreference(&obj->base);
1983 DRM_ERROR("Failed to ping batch bo\n");
1984 return ret;
1985 }
1986
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001987 ring->scratch.obj = obj;
1988 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001989 }
1990
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001991 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001992}
1993
Chris Wilsone8616b62011-01-20 09:57:11 +00001994int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1995{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001996 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone8616b62011-01-20 09:57:11 +00001997 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001998 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001999
Daniel Vetter59465b52012-04-11 22:12:48 +02002000 ring->name = "render ring";
2001 ring->id = RCS;
2002 ring->mmio_base = RENDER_RING_BASE;
2003
Chris Wilsone8616b62011-01-20 09:57:11 +00002004 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002005 /* non-kms not supported on gen6+ */
2006 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00002007 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002008
2009 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2010 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2011 * the special gen5 functions. */
2012 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002013 if (INTEL_INFO(dev)->gen < 4)
2014 ring->flush = gen2_render_ring_flush;
2015 else
2016 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002017 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002018 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002019 if (IS_GEN2(dev)) {
2020 ring->irq_get = i8xx_ring_get_irq;
2021 ring->irq_put = i8xx_ring_put_irq;
2022 } else {
2023 ring->irq_get = i9xx_ring_get_irq;
2024 ring->irq_put = i9xx_ring_put_irq;
2025 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002026 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002027 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002028 if (INTEL_INFO(dev)->gen >= 4)
2029 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2030 else if (IS_I830(dev) || IS_845G(dev))
2031 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2032 else
2033 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002034 ring->init = init_render_ring;
2035 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002036
2037 ring->dev = dev;
2038 INIT_LIST_HEAD(&ring->active_list);
2039 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002040
2041 ring->size = size;
2042 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002043 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00002044 ring->effective_size -= 128;
2045
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002046 ring->virtual_start = ioremap_wc(start, size);
2047 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002048 DRM_ERROR("can not ioremap virtual address for"
2049 " ring buffer\n");
2050 return -ENOMEM;
2051 }
2052
Chris Wilson6b8294a2012-11-16 11:43:20 +00002053 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002054 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002055 if (ret)
2056 return ret;
2057 }
2058
Chris Wilsone8616b62011-01-20 09:57:11 +00002059 return 0;
2060}
2061
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002062int intel_init_bsd_ring_buffer(struct drm_device *dev)
2063{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002065 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002066
Daniel Vetter58fa3832012-04-11 22:12:49 +02002067 ring->name = "bsd ring";
2068 ring->id = VCS;
2069
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002070 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002071 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002072 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002073 /* gen6 bsd needs a special wa for tail updates */
2074 if (IS_GEN6(dev))
2075 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002076 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002077 ring->add_request = gen6_add_request;
2078 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002079 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002080 if (INTEL_INFO(dev)->gen >= 8) {
2081 ring->irq_enable_mask =
2082 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2083 ring->irq_get = gen8_ring_get_irq;
2084 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002085 ring->dispatch_execbuffer =
2086 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002087 } else {
2088 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2089 ring->irq_get = gen6_ring_get_irq;
2090 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002091 ring->dispatch_execbuffer =
2092 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002093 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002094 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002095 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2096 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2097 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002098 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002099 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2100 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2101 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002102 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002103 } else {
2104 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002105 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002106 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002107 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002108 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002109 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002110 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002111 ring->irq_get = gen5_ring_get_irq;
2112 ring->irq_put = gen5_ring_put_irq;
2113 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002114 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002115 ring->irq_get = i9xx_ring_get_irq;
2116 ring->irq_put = i9xx_ring_put_irq;
2117 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002118 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002119 }
2120 ring->init = init_ring_common;
2121
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002122 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002123}
Chris Wilson549f7362010-10-19 11:19:32 +01002124
2125int intel_init_blt_ring_buffer(struct drm_device *dev)
2126{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002128 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002129
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002130 ring->name = "blitter ring";
2131 ring->id = BCS;
2132
2133 ring->mmio_base = BLT_RING_BASE;
2134 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002135 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002136 ring->add_request = gen6_add_request;
2137 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002138 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002139 if (INTEL_INFO(dev)->gen >= 8) {
2140 ring->irq_enable_mask =
2141 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2142 ring->irq_get = gen8_ring_get_irq;
2143 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002144 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002145 } else {
2146 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2147 ring->irq_get = gen6_ring_get_irq;
2148 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002149 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002150 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002151 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002152 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2153 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2154 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002155 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002156 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2157 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2158 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002159 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002160 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002161
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002162 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002163}
Chris Wilsona7b97612012-07-20 12:41:08 +01002164
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002165int intel_init_vebox_ring_buffer(struct drm_device *dev)
2166{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002167 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002168 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2169
2170 ring->name = "video enhancement ring";
2171 ring->id = VECS;
2172
2173 ring->mmio_base = VEBOX_RING_BASE;
2174 ring->write_tail = ring_write_tail;
2175 ring->flush = gen6_ring_flush;
2176 ring->add_request = gen6_add_request;
2177 ring->get_seqno = gen6_ring_get_seqno;
2178 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002179
2180 if (INTEL_INFO(dev)->gen >= 8) {
2181 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002182 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002183 ring->irq_get = gen8_ring_get_irq;
2184 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002185 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002186 } else {
2187 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2188 ring->irq_get = hsw_vebox_get_irq;
2189 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002190 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002191 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002192 ring->sync_to = gen6_ring_sync;
2193 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2194 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2195 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2196 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2197 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2198 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2199 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2200 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2201 ring->init = init_ring_common;
2202
2203 return intel_init_ring_buffer(dev, ring);
2204}
2205
Chris Wilsona7b97612012-07-20 12:41:08 +01002206int
2207intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2208{
2209 int ret;
2210
2211 if (!ring->gpu_caches_dirty)
2212 return 0;
2213
2214 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2215 if (ret)
2216 return ret;
2217
2218 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2219
2220 ring->gpu_caches_dirty = false;
2221 return 0;
2222}
2223
2224int
2225intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2226{
2227 uint32_t flush_domains;
2228 int ret;
2229
2230 flush_domains = 0;
2231 if (ring->gpu_caches_dirty)
2232 flush_domains = I915_GEM_GPU_DOMAINS;
2233
2234 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2235 if (ret)
2236 return ret;
2237
2238 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2239
2240 ring->gpu_caches_dirty = false;
2241 return 0;
2242}