blob: b45086666648b893b2ca622abe16c629893b1858 [file] [log] [blame]
Colin Cross1cea7322010-02-21 17:46:23 -08001/*
2 * linux/arch/arm/mach-tegra/platsmp.c
3 *
4 * Copyright (C) 2002 ARM Ltd.
5 * All Rights Reserved
6 *
7 * Copyright (C) 2009 Palm
8 * All Rights Reserved
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Thierry Redinga0524ac2014-07-11 09:44:49 +020014
15#include <linux/clk/tegra.h>
Colin Cross1cea7322010-02-21 17:46:23 -080016#include <linux/delay.h>
17#include <linux/device.h>
Thierry Redinga0524ac2014-07-11 09:44:49 +020018#include <linux/errno.h>
19#include <linux/init.h>
20#include <linux/io.h>
Colin Cross1cea7322010-02-21 17:46:23 -080021#include <linux/jiffies.h>
22#include <linux/smp.h>
Colin Cross1cea7322010-02-21 17:46:23 -080023
Thierry Reding304664e2014-07-11 09:52:41 +020024#include <soc/tegra/fuse.h>
Thierry Reding72323982014-07-11 13:19:06 +020025#include <soc/tegra/pmc.h>
Thierry Reding304664e2014-07-11 09:52:41 +020026
Colin Cross1cea7322010-02-21 17:46:23 -080027#include <asm/cacheflush.h>
Colin Cross1cea7322010-02-21 17:46:23 -080028#include <asm/mach-types.h>
Joseph Lo130bfed2013-01-03 15:31:31 +080029#include <asm/smp_plat.h>
Thierry Redinga0524ac2014-07-11 09:44:49 +020030#include <asm/smp_scu.h>
Peter De Schrijverb36ab972012-02-10 01:47:45 +020031
Marc Zyngiera1725732011-09-08 13:15:22 +010032#include "common.h"
Thierry Redinga0524ac2014-07-11 09:44:49 +020033#include "flowctrl.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060034#include "iomap.h"
Thierry Redinga0524ac2014-07-11 09:44:49 +020035#include "reset.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010036
Joseph Lo130bfed2013-01-03 15:31:31 +080037static cpumask_t tegra_cpu_init_mask;
Colin Cross1cea7322010-02-21 17:46:23 -080038
Paul Gortmaker8bd26e32013-06-17 15:43:14 -040039static void tegra_secondary_init(unsigned int cpu)
Colin Cross1cea7322010-02-21 17:46:23 -080040{
Joseph Lo130bfed2013-01-03 15:31:31 +080041 cpumask_set_cpu(cpu, &tegra_cpu_init_mask);
Peter De Schrijverb36ab972012-02-10 01:47:45 +020042}
43
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080044
45static int tegra20_boot_secondary(unsigned int cpu, struct task_struct *idle)
Peter De Schrijverb36ab972012-02-10 01:47:45 +020046{
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080047 cpu = cpu_logical_map(cpu);
48
49 /*
50 * Force the CPU into reset. The CPU must remain in reset when
51 * the flow controller state is cleared (which will cause the
52 * flow controller to stop driving reset if the CPU has been
53 * power-gated via the flow controller). This will have no
54 * effect on first boot of the CPU since it should already be
55 * in reset.
56 */
57 tegra_put_cpu_in_reset(cpu);
58
59 /*
60 * Unhalt the CPU. If the flow controller was used to
61 * power-gate the CPU this will cause the flow controller to
62 * stop driving reset. The CPU will remain in reset because the
63 * clock and reset block is now driving reset.
64 */
65 flowctrl_write_cpu_halt(cpu, 0);
66
Joseph Lobb603272012-08-16 17:31:49 +080067 tegra_enable_cpu_clock(cpu);
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080068 flowctrl_write_cpu_csr(cpu, 0); /* Clear flow controller CSR. */
69 tegra_cpu_out_of_reset(cpu);
Peter De Schrijverb36ab972012-02-10 01:47:45 +020070 return 0;
Colin Cross1cea7322010-02-21 17:46:23 -080071}
72
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080073static int tegra30_boot_secondary(unsigned int cpu, struct task_struct *idle)
Peter De Schrijver86e51a22012-02-10 01:47:50 +020074{
Joseph Lo7e564742013-02-26 16:28:06 +000075 int ret;
Peter De Schrijver86e51a22012-02-10 01:47:50 +020076 unsigned long timeout;
77
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080078 cpu = cpu_logical_map(cpu);
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080079 tegra_put_cpu_in_reset(cpu);
80 flowctrl_write_cpu_halt(cpu, 0);
81
Joseph Lo130bfed2013-01-03 15:31:31 +080082 /*
83 * The power up sequence of cold boot CPU and warm boot CPU
84 * was different.
85 *
86 * For warm boot CPU that was resumed from CPU hotplug, the
87 * power will be resumed automatically after un-halting the
88 * flow controller of the warm boot CPU. We need to wait for
89 * the confirmaiton that the CPU is powered then removing
90 * the IO clamps.
91 * For cold boot CPU, do not wait. After the cold boot CPU be
92 * booted, it will run to tegra_secondary_init() and set
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +080093 * tegra_cpu_init_mask which influences what tegra30_boot_secondary()
Joseph Lo130bfed2013-01-03 15:31:31 +080094 * next time around.
95 */
96 if (cpumask_test_cpu(cpu, &tegra_cpu_init_mask)) {
Joseph Lo13958682013-01-07 10:56:14 +080097 timeout = jiffies + msecs_to_jiffies(50);
Joseph Lo130bfed2013-01-03 15:31:31 +080098 do {
Joseph Lo7e564742013-02-26 16:28:06 +000099 if (tegra_pmc_cpu_is_powered(cpu))
Joseph Lo130bfed2013-01-03 15:31:31 +0800100 goto remove_clamps;
101 udelay(10);
102 } while (time_before(jiffies, timeout));
103 }
104
105 /*
106 * The power status of the cold boot CPU is power gated as
107 * default. To power up the cold boot CPU, the power should
108 * be un-gated by un-toggling the power gate register
109 * manually.
110 */
Joseph Lo7e564742013-02-26 16:28:06 +0000111 if (!tegra_pmc_cpu_is_powered(cpu)) {
112 ret = tegra_pmc_cpu_power_on(cpu);
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200113 if (ret)
114 return ret;
115
116 /* Wait for the power to come up. */
Joseph Lo13958682013-01-07 10:56:14 +0800117 timeout = jiffies + msecs_to_jiffies(100);
Stefan Agner5f809932014-02-11 01:44:13 +0100118 while (!tegra_pmc_cpu_is_powered(cpu)) {
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200119 if (time_after(jiffies, timeout))
120 return -ETIMEDOUT;
121 udelay(10);
122 }
123 }
124
Joseph Lo130bfed2013-01-03 15:31:31 +0800125remove_clamps:
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200126 /* CPU partition is powered. Enable the CPU clock. */
Joseph Lobb603272012-08-16 17:31:49 +0800127 tegra_enable_cpu_clock(cpu);
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200128 udelay(10);
129
130 /* Remove I/O clamps. */
Joseph Lo7e564742013-02-26 16:28:06 +0000131 ret = tegra_pmc_cpu_remove_clamping(cpu);
Hiroshi Doyub4c25cc2013-02-22 14:24:25 +0800132 if (ret)
133 return ret;
134
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200135 udelay(10);
136
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +0800137 flowctrl_write_cpu_csr(cpu, 0); /* Clear flow controller CSR. */
138 tegra_cpu_out_of_reset(cpu);
Peter De Schrijver86e51a22012-02-10 01:47:50 +0200139 return 0;
140}
141
Joseph Loe562b862013-02-26 16:28:07 +0000142static int tegra114_boot_secondary(unsigned int cpu, struct task_struct *idle)
143{
Joseph Lo18901e92013-05-20 18:39:27 +0800144 int ret = 0;
145
Joseph Loe562b862013-02-26 16:28:07 +0000146 cpu = cpu_logical_map(cpu);
Joseph Lo18901e92013-05-20 18:39:27 +0800147
148 if (cpumask_test_cpu(cpu, &tegra_cpu_init_mask)) {
149 /*
150 * Warm boot flow
151 * The flow controller in charge of the power state and
152 * control for each CPU.
153 */
154 /* set SCLK as event trigger for flow controller */
155 flowctrl_write_cpu_csr(cpu, 1);
156 flowctrl_write_cpu_halt(cpu,
157 FLOW_CTRL_WAITEVENT | FLOW_CTRL_SCLK_RESUME);
158 } else {
159 /*
160 * Cold boot flow
161 * The CPU is powered up by toggling PMC directly. It will
162 * also initial power state in flow controller. After that,
163 * the CPU's power state is maintained by flow controller.
164 */
165 ret = tegra_pmc_cpu_power_on(cpu);
166 }
167
168 return ret;
Joseph Loe562b862013-02-26 16:28:07 +0000169}
170
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400171static int tegra_boot_secondary(unsigned int cpu,
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +0800172 struct task_struct *idle)
Colin Cross1cea7322010-02-21 17:46:23 -0800173{
Thierry Reding304664e2014-07-11 09:52:41 +0200174 if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC) && tegra_get_chip_id() == TEGRA20)
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +0800175 return tegra20_boot_secondary(cpu, idle);
Thierry Reding304664e2014-07-11 09:52:41 +0200176 if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) && tegra_get_chip_id() == TEGRA30)
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +0800177 return tegra30_boot_secondary(cpu, idle);
Thierry Reding304664e2014-07-11 09:52:41 +0200178 if (IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) && tegra_get_chip_id() == TEGRA114)
Joseph Loe562b862013-02-26 16:28:07 +0000179 return tegra114_boot_secondary(cpu, idle);
Thierry Reding304664e2014-07-11 09:52:41 +0200180 if (IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC) && tegra_get_chip_id() == TEGRA124)
Joseph Lo73944472013-10-08 12:50:03 +0800181 return tegra114_boot_secondary(cpu, idle);
Peter De Schrijverb36ab972012-02-10 01:47:45 +0200182
Hiroshi Doyu0d1f79b2013-02-22 14:24:27 +0800183 return -EINVAL;
Colin Cross1cea7322010-02-21 17:46:23 -0800184}
185
Marc Zyngiera1725732011-09-08 13:15:22 +0100186static void __init tegra_smp_prepare_cpus(unsigned int max_cpus)
Colin Cross1cea7322010-02-21 17:46:23 -0800187{
Joseph Lo130bfed2013-01-03 15:31:31 +0800188 /* Always mark the boot CPU (CPU0) as initialized. */
189 cpumask_set_cpu(0, &tegra_cpu_init_mask);
190
Hiroshi Doyu909444a2013-01-22 07:52:02 +0200191 if (scu_a9_has_base())
192 scu_enable(IO_ADDRESS(scu_a9_get_base()));
Colin Cross1cea7322010-02-21 17:46:23 -0800193}
Marc Zyngiera1725732011-09-08 13:15:22 +0100194
195struct smp_operations tegra_smp_ops __initdata = {
Marc Zyngiera1725732011-09-08 13:15:22 +0100196 .smp_prepare_cpus = tegra_smp_prepare_cpus,
197 .smp_secondary_init = tegra_secondary_init,
198 .smp_boot_secondary = tegra_boot_secondary,
199#ifdef CONFIG_HOTPLUG_CPU
Joseph Lob8119432013-01-03 14:43:00 +0800200 .cpu_kill = tegra_cpu_kill,
Marc Zyngiera1725732011-09-08 13:15:22 +0100201 .cpu_die = tegra_cpu_die,
202#endif
203};