Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 34 | #include <drm/drmP.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | #include "radeon.h" |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 37 | #include "radeon_trace.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 38 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | |
| 40 | int radeon_ttm_init(struct radeon_device *rdev); |
| 41 | void radeon_ttm_fini(struct radeon_device *rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 42 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * To exclude mutual BO access we rely on bo_reserve exclusion, as all |
| 46 | * function are calling it. |
| 47 | */ |
| 48 | |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 49 | static void radeon_update_memory_usage(struct radeon_bo *bo, |
| 50 | unsigned mem_type, int sign) |
| 51 | { |
| 52 | struct radeon_device *rdev = bo->rdev; |
| 53 | u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT; |
| 54 | |
| 55 | switch (mem_type) { |
| 56 | case TTM_PL_TT: |
| 57 | if (sign > 0) |
| 58 | atomic64_add(size, &rdev->gtt_usage); |
| 59 | else |
| 60 | atomic64_sub(size, &rdev->gtt_usage); |
| 61 | break; |
| 62 | case TTM_PL_VRAM: |
| 63 | if (sign > 0) |
| 64 | atomic64_add(size, &rdev->vram_usage); |
| 65 | else |
| 66 | atomic64_sub(size, &rdev->vram_usage); |
| 67 | break; |
| 68 | } |
| 69 | } |
| 70 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 71 | static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 72 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 73 | struct radeon_bo *bo; |
| 74 | |
| 75 | bo = container_of(tbo, struct radeon_bo, tbo); |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 76 | |
| 77 | radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1); |
Christian König | 341cb9e | 2014-08-07 09:36:03 +0200 | [diff] [blame] | 78 | radeon_mn_unregister(bo); |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 79 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 80 | mutex_lock(&bo->rdev->gem.mutex); |
| 81 | list_del_init(&bo->list); |
| 82 | mutex_unlock(&bo->rdev->gem.mutex); |
| 83 | radeon_bo_clear_surface_reg(bo); |
Christian König | c265f24 | 2014-07-18 09:24:54 +0200 | [diff] [blame] | 84 | WARN_ON(!list_empty(&bo->va)); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 85 | drm_gem_object_release(&bo->gem_base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 86 | kfree(bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 87 | } |
| 88 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 89 | bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo) |
| 90 | { |
| 91 | if (bo->destroy == &radeon_ttm_bo_destroy) |
| 92 | return true; |
| 93 | return false; |
| 94 | } |
| 95 | |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 96 | void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain) |
| 97 | { |
Lauri Kasanen | deadcb3 | 2014-04-02 20:33:42 +0300 | [diff] [blame] | 98 | u32 c = 0, i; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 99 | |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 100 | rbo->placement.placement = rbo->placements; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 101 | rbo->placement.busy_placement = rbo->placements; |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 102 | if (domain & RADEON_GEM_DOMAIN_VRAM) { |
| 103 | /* Try placing BOs which don't need CPU access outside of the |
| 104 | * CPU accessible part of VRAM |
| 105 | */ |
| 106 | if ((rbo->flags & RADEON_GEM_NO_CPU_ACCESS) && |
| 107 | rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size) { |
| 108 | rbo->placements[c].fpfn = |
| 109 | rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 110 | rbo->placements[c++].flags = TTM_PL_FLAG_WC | |
| 111 | TTM_PL_FLAG_UNCACHED | |
| 112 | TTM_PL_FLAG_VRAM; |
| 113 | } |
| 114 | |
| 115 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 116 | rbo->placements[c++].flags = TTM_PL_FLAG_WC | |
| 117 | TTM_PL_FLAG_UNCACHED | |
| 118 | TTM_PL_FLAG_VRAM; |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 119 | } |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 120 | |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 121 | if (domain & RADEON_GEM_DOMAIN_GTT) { |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 122 | if (rbo->flags & RADEON_GEM_GTT_UC) { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 123 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 124 | rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | |
| 125 | TTM_PL_FLAG_TT; |
| 126 | |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 127 | } else if ((rbo->flags & RADEON_GEM_GTT_WC) || |
| 128 | (rbo->rdev->flags & RADEON_IS_AGP)) { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 129 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 130 | rbo->placements[c++].flags = TTM_PL_FLAG_WC | |
| 131 | TTM_PL_FLAG_UNCACHED | |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 132 | TTM_PL_FLAG_TT; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 133 | } else { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 134 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 135 | rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | |
| 136 | TTM_PL_FLAG_TT; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 137 | } |
| 138 | } |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 139 | |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 140 | if (domain & RADEON_GEM_DOMAIN_CPU) { |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 141 | if (rbo->flags & RADEON_GEM_GTT_UC) { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 142 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 143 | rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | |
| 144 | TTM_PL_FLAG_SYSTEM; |
| 145 | |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 146 | } else if ((rbo->flags & RADEON_GEM_GTT_WC) || |
| 147 | rbo->rdev->flags & RADEON_IS_AGP) { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 148 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 149 | rbo->placements[c++].flags = TTM_PL_FLAG_WC | |
| 150 | TTM_PL_FLAG_UNCACHED | |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 151 | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 152 | } else { |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 153 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 154 | rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | |
| 155 | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 156 | } |
| 157 | } |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 158 | if (!c) { |
| 159 | rbo->placements[c].fpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 160 | rbo->placements[c++].flags = TTM_PL_MASK_CACHING | |
| 161 | TTM_PL_FLAG_SYSTEM; |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 162 | } |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 163 | |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 164 | rbo->placement.num_placement = c; |
| 165 | rbo->placement.num_busy_placement = c; |
Lauri Kasanen | deadcb3 | 2014-04-02 20:33:42 +0300 | [diff] [blame] | 166 | |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 167 | for (i = 0; i < c; ++i) { |
Michel Dänzer | c858403 | 2014-08-28 15:56:00 +0900 | [diff] [blame] | 168 | if ((rbo->flags & RADEON_GEM_CPU_ACCESS) && |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 169 | (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) && |
| 170 | !rbo->placements[i].fpfn) |
Michel Dänzer | c858403 | 2014-08-28 15:56:00 +0900 | [diff] [blame] | 171 | rbo->placements[i].lpfn = |
| 172 | rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 173 | else |
| 174 | rbo->placements[i].lpfn = 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 175 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 176 | } |
| 177 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 178 | int radeon_bo_create(struct radeon_device *rdev, |
Maarten Lankhorst | 831b696 | 2014-09-18 14:11:56 +0200 | [diff] [blame] | 179 | unsigned long size, int byte_align, bool kernel, |
| 180 | u32 domain, u32 flags, struct sg_table *sg, |
| 181 | struct reservation_object *resv, |
| 182 | struct radeon_bo **bo_ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 183 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 184 | struct radeon_bo *bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | enum ttm_bo_type type; |
Jerome Glisse | 93225b0 | 2010-12-03 16:38:19 -0500 | [diff] [blame] | 186 | unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 187 | size_t acc_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 188 | int r; |
| 189 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 190 | size = ALIGN(size, PAGE_SIZE); |
| 191 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 192 | if (kernel) { |
| 193 | type = ttm_bo_type_kernel; |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 194 | } else if (sg) { |
| 195 | type = ttm_bo_type_sg; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 196 | } else { |
| 197 | type = ttm_bo_type_device; |
| 198 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 199 | *bo_ptr = NULL; |
Michel Dänzer | 2b66b50 | 2010-11-09 11:50:05 +0100 | [diff] [blame] | 200 | |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 201 | acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size, |
| 202 | sizeof(struct radeon_bo)); |
| 203 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 204 | bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL); |
| 205 | if (bo == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 206 | return -ENOMEM; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 207 | r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size); |
| 208 | if (unlikely(r)) { |
| 209 | kfree(bo); |
| 210 | return r; |
| 211 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 212 | bo->rdev = rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 213 | bo->surface_reg = -1; |
| 214 | INIT_LIST_HEAD(&bo->list); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 215 | INIT_LIST_HEAD(&bo->va); |
Marek Olšák | bda72d5 | 2014-03-02 00:56:17 +0100 | [diff] [blame] | 216 | bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM | |
| 217 | RADEON_GEM_DOMAIN_GTT | |
| 218 | RADEON_GEM_DOMAIN_CPU); |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 219 | |
| 220 | bo->flags = flags; |
| 221 | /* PCI GART is always snooped */ |
| 222 | if (!(rdev->flags & RADEON_IS_PCIE)) |
| 223 | bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC); |
| 224 | |
Michel Dänzer | a08b588 | 2014-11-27 18:00:54 +0900 | [diff] [blame] | 225 | #ifdef CONFIG_X86_32 |
| 226 | /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit |
| 227 | * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 |
| 228 | */ |
| 229 | bo->flags &= ~RADEON_GEM_GTT_WC; |
Michel Dänzer | a53fa43 | 2015-02-04 10:19:51 +0900 | [diff] [blame] | 230 | #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) |
| 231 | /* Don't try to enable write-combining when it can't work, or things |
| 232 | * may be slow |
| 233 | * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 |
| 234 | */ |
| 235 | |
| 236 | #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ |
| 237 | thanks to write-combining |
| 238 | |
| 239 | DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " |
| 240 | "better performance thanks to write-combining\n"); |
| 241 | bo->flags &= ~RADEON_GEM_GTT_WC; |
Michel Dänzer | a08b588 | 2014-11-27 18:00:54 +0900 | [diff] [blame] | 242 | #endif |
| 243 | |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 244 | radeon_ttm_placement_from_domain(bo, domain); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 245 | /* Kernel allocation are uninterruptible */ |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 246 | down_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 247 | r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type, |
Marcin Slusarz | 0b91c4a | 2012-11-06 21:49:51 +0000 | [diff] [blame] | 248 | &bo->placement, page_align, !kernel, NULL, |
Maarten Lankhorst | 831b696 | 2014-09-18 14:11:56 +0200 | [diff] [blame] | 249 | acc_size, sg, resv, &radeon_ttm_bo_destroy); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 250 | up_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 251 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 252 | return r; |
| 253 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 254 | *bo_ptr = bo; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 255 | |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 256 | trace_radeon_bo_create(bo); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 257 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 258 | return 0; |
| 259 | } |
| 260 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 261 | int radeon_bo_kmap(struct radeon_bo *bo, void **ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 262 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 263 | bool is_iomem; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 264 | int r; |
| 265 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 266 | if (bo->kptr) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 267 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 268 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 269 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 270 | return 0; |
| 271 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 272 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 273 | if (r) { |
| 274 | return r; |
| 275 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 276 | bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 277 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 278 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 279 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 280 | radeon_bo_check_tiling(bo, 0, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 281 | return 0; |
| 282 | } |
| 283 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 284 | void radeon_bo_kunmap(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 285 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 286 | if (bo->kptr == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 287 | return; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 288 | bo->kptr = NULL; |
| 289 | radeon_bo_check_tiling(bo, 0, 0); |
| 290 | ttm_bo_kunmap(&bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 291 | } |
| 292 | |
Christian König | 512d8af | 2014-07-30 21:04:56 +0200 | [diff] [blame] | 293 | struct radeon_bo *radeon_bo_ref(struct radeon_bo *bo) |
| 294 | { |
| 295 | if (bo == NULL) |
| 296 | return NULL; |
| 297 | |
| 298 | ttm_bo_reference(&bo->tbo); |
| 299 | return bo; |
| 300 | } |
| 301 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 302 | void radeon_bo_unref(struct radeon_bo **bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 303 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 304 | struct ttm_buffer_object *tbo; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 305 | struct radeon_device *rdev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 306 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 307 | if ((*bo) == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 308 | return; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 309 | rdev = (*bo)->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 310 | tbo = &((*bo)->tbo); |
| 311 | ttm_bo_unref(&tbo); |
| 312 | if (tbo == NULL) |
| 313 | *bo = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 314 | } |
| 315 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 316 | int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset, |
| 317 | u64 *gpu_addr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 318 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 319 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 320 | |
Christian König | f72a113a | 2014-08-07 09:36:00 +0200 | [diff] [blame] | 321 | if (radeon_ttm_tt_has_userptr(bo->tbo.ttm)) |
| 322 | return -EPERM; |
| 323 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 324 | if (bo->pin_count) { |
| 325 | bo->pin_count++; |
| 326 | if (gpu_addr) |
| 327 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 328 | |
| 329 | if (max_offset != 0) { |
| 330 | u64 domain_start; |
| 331 | |
| 332 | if (domain == RADEON_GEM_DOMAIN_VRAM) |
| 333 | domain_start = bo->rdev->mc.vram_start; |
| 334 | else |
| 335 | domain_start = bo->rdev->mc.gtt_start; |
Michel Dänzer | e199fd4 | 2012-03-29 16:47:43 +0200 | [diff] [blame] | 336 | WARN_ON_ONCE(max_offset < |
| 337 | (radeon_bo_gpu_offset(bo) - domain_start)); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 338 | } |
| 339 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 340 | return 0; |
| 341 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 342 | radeon_ttm_placement_from_domain(bo, domain); |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 343 | for (i = 0; i < bo->placement.num_placement; i++) { |
Michel Dänzer | 3ca82da | 2010-03-26 19:18:55 +0000 | [diff] [blame] | 344 | /* force to pin into visible video ram */ |
Michel Dänzer | b76ee67 | 2014-09-09 10:09:23 +0900 | [diff] [blame] | 345 | if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) && |
Alex Deucher | f266f04 | 2014-08-28 10:59:05 -0400 | [diff] [blame] | 346 | !(bo->flags & RADEON_GEM_NO_CPU_ACCESS) && |
Michel Dänzer | b76ee67 | 2014-09-09 10:09:23 +0900 | [diff] [blame] | 347 | (!max_offset || max_offset > bo->rdev->mc.visible_vram_size)) |
| 348 | bo->placements[i].lpfn = |
| 349 | bo->rdev->mc.visible_vram_size >> PAGE_SHIFT; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 350 | else |
Michel Dänzer | b76ee67 | 2014-09-09 10:09:23 +0900 | [diff] [blame] | 351 | bo->placements[i].lpfn = max_offset >> PAGE_SHIFT; |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 352 | |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 353 | bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT; |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 354 | } |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 355 | |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 356 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 357 | if (likely(r == 0)) { |
| 358 | bo->pin_count = 1; |
| 359 | if (gpu_addr != NULL) |
| 360 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Alex Deucher | 71ecc97 | 2014-07-17 12:09:25 -0400 | [diff] [blame] | 361 | if (domain == RADEON_GEM_DOMAIN_VRAM) |
| 362 | bo->rdev->vram_pin_size += radeon_bo_size(bo); |
| 363 | else |
| 364 | bo->rdev->gart_pin_size += radeon_bo_size(bo); |
| 365 | } else { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 366 | dev_err(bo->rdev->dev, "%p pin failed\n", bo); |
Alex Deucher | 71ecc97 | 2014-07-17 12:09:25 -0400 | [diff] [blame] | 367 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 368 | return r; |
| 369 | } |
| 370 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 371 | int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr) |
| 372 | { |
| 373 | return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr); |
| 374 | } |
| 375 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 376 | int radeon_bo_unpin(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 377 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 378 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 379 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 380 | if (!bo->pin_count) { |
| 381 | dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo); |
| 382 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 383 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 384 | bo->pin_count--; |
| 385 | if (bo->pin_count) |
| 386 | return 0; |
Christian König | f1217ed | 2014-08-27 13:16:04 +0200 | [diff] [blame] | 387 | for (i = 0; i < bo->placement.num_placement; i++) { |
| 388 | bo->placements[i].lpfn = 0; |
| 389 | bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT; |
| 390 | } |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 391 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Alex Deucher | 71ecc97 | 2014-07-17 12:09:25 -0400 | [diff] [blame] | 392 | if (likely(r == 0)) { |
| 393 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) |
| 394 | bo->rdev->vram_pin_size -= radeon_bo_size(bo); |
| 395 | else |
| 396 | bo->rdev->gart_pin_size -= radeon_bo_size(bo); |
| 397 | } else { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 398 | dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo); |
Alex Deucher | 71ecc97 | 2014-07-17 12:09:25 -0400 | [diff] [blame] | 399 | } |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 400 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 401 | } |
| 402 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 403 | int radeon_bo_evict_vram(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 404 | { |
Dave Airlie | d796d84 | 2010-01-25 13:08:08 +1000 | [diff] [blame] | 405 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
| 406 | if (0 && (rdev->flags & RADEON_IS_IGP)) { |
Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 407 | if (rdev->mc.igp_sideport_enabled == false) |
| 408 | /* Useless to evict on IGP chips */ |
| 409 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 410 | } |
| 411 | return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM); |
| 412 | } |
| 413 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 414 | void radeon_bo_force_delete(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 415 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 416 | struct radeon_bo *bo, *n; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 417 | |
| 418 | if (list_empty(&rdev->gem.objects)) { |
| 419 | return; |
| 420 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 421 | dev_err(rdev->dev, "Userspace still has active objects !\n"); |
| 422 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 423 | mutex_lock(&rdev->ddev->struct_mutex); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 424 | dev_err(rdev->dev, "%p %p %lu %lu force free\n", |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 425 | &bo->gem_base, bo, (unsigned long)bo->gem_base.size, |
| 426 | *((unsigned long *)&bo->gem_base.refcount)); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 427 | mutex_lock(&bo->rdev->gem.mutex); |
| 428 | list_del_init(&bo->list); |
| 429 | mutex_unlock(&bo->rdev->gem.mutex); |
Dave Airlie | 91132d6 | 2011-03-01 13:40:06 +1000 | [diff] [blame] | 430 | /* this should unref the ttm bo */ |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 431 | drm_gem_object_unreference(&bo->gem_base); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 432 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 433 | } |
| 434 | } |
| 435 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 436 | int radeon_bo_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 437 | { |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 438 | /* Add an MTRR for the VRAM */ |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 439 | if (!rdev->fastfb_working) { |
Andy Lutomirski | 07ebea2 | 2013-05-13 23:58:45 +0000 | [diff] [blame] | 440 | rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base, |
| 441 | rdev->mc.aper_size); |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 442 | } |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 443 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 444 | rdev->mc.mc_vram_size >> 20, |
| 445 | (unsigned long long)rdev->mc.aper_size >> 20); |
| 446 | DRM_INFO("RAM width %dbits %cDR\n", |
| 447 | rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S'); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 448 | return radeon_ttm_init(rdev); |
| 449 | } |
| 450 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 451 | void radeon_bo_fini(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 452 | { |
| 453 | radeon_ttm_fini(rdev); |
Andy Lutomirski | 07ebea2 | 2013-05-13 23:58:45 +0000 | [diff] [blame] | 454 | arch_phys_wc_del(rdev->mc.vram_mtrr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 455 | } |
| 456 | |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 457 | /* Returns how many bytes TTM can move per IB. |
| 458 | */ |
| 459 | static u64 radeon_bo_get_threshold_for_moves(struct radeon_device *rdev) |
| 460 | { |
| 461 | u64 real_vram_size = rdev->mc.real_vram_size; |
| 462 | u64 vram_usage = atomic64_read(&rdev->vram_usage); |
| 463 | |
| 464 | /* This function is based on the current VRAM usage. |
| 465 | * |
| 466 | * - If all of VRAM is free, allow relocating the number of bytes that |
| 467 | * is equal to 1/4 of the size of VRAM for this IB. |
| 468 | |
| 469 | * - If more than one half of VRAM is occupied, only allow relocating |
| 470 | * 1 MB of data for this IB. |
| 471 | * |
| 472 | * - From 0 to one half of used VRAM, the threshold decreases |
| 473 | * linearly. |
| 474 | * __________________ |
| 475 | * 1/4 of -|\ | |
| 476 | * VRAM | \ | |
| 477 | * | \ | |
| 478 | * | \ | |
| 479 | * | \ | |
| 480 | * | \ | |
| 481 | * | \ | |
| 482 | * | \________|1 MB |
| 483 | * |----------------| |
| 484 | * VRAM 0 % 100 % |
| 485 | * used used |
| 486 | * |
| 487 | * Note: It's a threshold, not a limit. The threshold must be crossed |
| 488 | * for buffer relocations to stop, so any buffer of an arbitrary size |
| 489 | * can be moved as long as the threshold isn't crossed before |
| 490 | * the relocation takes place. We don't want to disable buffer |
| 491 | * relocations completely. |
| 492 | * |
| 493 | * The idea is that buffers should be placed in VRAM at creation time |
| 494 | * and TTM should only do a minimum number of relocations during |
| 495 | * command submission. In practice, you need to submit at least |
| 496 | * a dozen IBs to move all buffers to VRAM if they are in GTT. |
| 497 | * |
| 498 | * Also, things can get pretty crazy under memory pressure and actual |
| 499 | * VRAM usage can change a lot, so playing safe even at 50% does |
| 500 | * consistently increase performance. |
| 501 | */ |
| 502 | |
| 503 | u64 half_vram = real_vram_size >> 1; |
| 504 | u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage; |
| 505 | u64 bytes_moved_threshold = half_free_vram >> 1; |
| 506 | return max(bytes_moved_threshold, 1024*1024ull); |
| 507 | } |
| 508 | |
| 509 | int radeon_bo_list_validate(struct radeon_device *rdev, |
| 510 | struct ww_acquire_ctx *ticket, |
Maarten Lankhorst | ecff665 | 2013-06-27 13:48:17 +0200 | [diff] [blame] | 511 | struct list_head *head, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 512 | { |
Christian König | 1d0c094 | 2014-11-27 14:48:42 +0100 | [diff] [blame] | 513 | struct radeon_bo_list *lobj; |
Christian König | 466be33 | 2014-12-03 15:46:49 +0100 | [diff] [blame] | 514 | struct list_head duplicates; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 515 | int r; |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 516 | u64 bytes_moved = 0, initial_bytes_moved; |
| 517 | u64 bytes_moved_threshold = radeon_bo_get_threshold_for_moves(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 518 | |
Christian König | 466be33 | 2014-12-03 15:46:49 +0100 | [diff] [blame] | 519 | INIT_LIST_HEAD(&duplicates); |
| 520 | r = ttm_eu_reserve_buffers(ticket, head, true, &duplicates); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 521 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 522 | return r; |
| 523 | } |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 524 | |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 525 | list_for_each_entry(lobj, head, tv.head) { |
Christian König | 466be33 | 2014-12-03 15:46:49 +0100 | [diff] [blame] | 526 | struct radeon_bo *bo = lobj->robj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 527 | if (!bo->pin_count) { |
Christian König | ce6758c | 2014-06-02 17:33:07 +0200 | [diff] [blame] | 528 | u32 domain = lobj->prefered_domains; |
Christian König | 3852752 | 2014-08-21 12:18:12 +0200 | [diff] [blame] | 529 | u32 allowed = lobj->allowed_domains; |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 530 | u32 current_domain = |
| 531 | radeon_mem_type_to_domain(bo->tbo.mem.mem_type); |
| 532 | |
| 533 | /* Check if this buffer will be moved and don't move it |
| 534 | * if we have moved too many buffers for this IB already. |
| 535 | * |
| 536 | * Note that this allows moving at least one buffer of |
| 537 | * any size, because it doesn't take the current "bo" |
| 538 | * into account. We don't want to disallow buffer moves |
| 539 | * completely. |
| 540 | */ |
Christian König | 3852752 | 2014-08-21 12:18:12 +0200 | [diff] [blame] | 541 | if ((allowed & current_domain) != 0 && |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 542 | (domain & current_domain) == 0 && /* will be moved */ |
| 543 | bytes_moved > bytes_moved_threshold) { |
| 544 | /* don't move it */ |
| 545 | domain = current_domain; |
| 546 | } |
| 547 | |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 548 | retry: |
| 549 | radeon_ttm_placement_from_domain(bo, domain); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 550 | if (ring == R600_RING_TYPE_UVD_INDEX) |
Christian König | 3852752 | 2014-08-21 12:18:12 +0200 | [diff] [blame] | 551 | radeon_uvd_force_into_uvd_segment(bo, allowed); |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 552 | |
| 553 | initial_bytes_moved = atomic64_read(&rdev->num_bytes_moved); |
| 554 | r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false); |
| 555 | bytes_moved += atomic64_read(&rdev->num_bytes_moved) - |
| 556 | initial_bytes_moved; |
| 557 | |
Michel Dänzer | e376573 | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 558 | if (unlikely(r)) { |
Christian König | ce6758c | 2014-06-02 17:33:07 +0200 | [diff] [blame] | 559 | if (r != -ERESTARTSYS && |
| 560 | domain != lobj->allowed_domains) { |
| 561 | domain = lobj->allowed_domains; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 562 | goto retry; |
| 563 | } |
Maarten Lankhorst | 1b6e5fd | 2013-07-10 12:26:56 +0200 | [diff] [blame] | 564 | ttm_eu_backoff_reservation(ticket, head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 565 | return r; |
Michel Dänzer | e376573 | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 566 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 567 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 568 | lobj->gpu_offset = radeon_bo_gpu_offset(bo); |
| 569 | lobj->tiling_flags = bo->tiling_flags; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 570 | } |
Christian König | 466be33 | 2014-12-03 15:46:49 +0100 | [diff] [blame] | 571 | |
| 572 | list_for_each_entry(lobj, &duplicates, tv.head) { |
| 573 | lobj->gpu_offset = radeon_bo_gpu_offset(lobj->robj); |
| 574 | lobj->tiling_flags = lobj->robj->tiling_flags; |
| 575 | } |
| 576 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 577 | return 0; |
| 578 | } |
| 579 | |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 580 | int radeon_bo_get_surface_reg(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 581 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 582 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 583 | struct radeon_surface_reg *reg; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 584 | struct radeon_bo *old_object; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 585 | int steal; |
| 586 | int i; |
| 587 | |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 588 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 589 | |
| 590 | if (!bo->tiling_flags) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 591 | return 0; |
| 592 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 593 | if (bo->surface_reg >= 0) { |
| 594 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 595 | i = bo->surface_reg; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 596 | goto out; |
| 597 | } |
| 598 | |
| 599 | steal = -1; |
| 600 | for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { |
| 601 | |
| 602 | reg = &rdev->surface_regs[i]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 603 | if (!reg->bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 604 | break; |
| 605 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 606 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 607 | if (old_object->pin_count == 0) |
| 608 | steal = i; |
| 609 | } |
| 610 | |
| 611 | /* if we are all out */ |
| 612 | if (i == RADEON_GEM_MAX_SURFACES) { |
| 613 | if (steal == -1) |
| 614 | return -ENOMEM; |
| 615 | /* find someone with a surface reg and nuke their BO */ |
| 616 | reg = &rdev->surface_regs[steal]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 617 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 618 | /* blow away the mapping */ |
| 619 | DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 620 | ttm_bo_unmap_virtual(&old_object->tbo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 621 | old_object->surface_reg = -1; |
| 622 | i = steal; |
| 623 | } |
| 624 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 625 | bo->surface_reg = i; |
| 626 | reg->bo = bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 627 | |
| 628 | out: |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 629 | radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch, |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 630 | bo->tbo.mem.start << PAGE_SHIFT, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 631 | bo->tbo.num_pages << PAGE_SHIFT); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 632 | return 0; |
| 633 | } |
| 634 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 635 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 636 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 637 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 638 | struct radeon_surface_reg *reg; |
| 639 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 640 | if (bo->surface_reg == -1) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 641 | return; |
| 642 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 643 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 644 | radeon_clear_surface_reg(rdev, bo->surface_reg); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 645 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 646 | reg->bo = NULL; |
| 647 | bo->surface_reg = -1; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 648 | } |
| 649 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 650 | int radeon_bo_set_tiling_flags(struct radeon_bo *bo, |
| 651 | uint32_t tiling_flags, uint32_t pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 652 | { |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 653 | struct radeon_device *rdev = bo->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 654 | int r; |
| 655 | |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 656 | if (rdev->family >= CHIP_CEDAR) { |
| 657 | unsigned bankw, bankh, mtaspect, tilesplit, stilesplit; |
| 658 | |
| 659 | bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK; |
| 660 | bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; |
| 661 | mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK; |
| 662 | tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK; |
| 663 | stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK; |
| 664 | switch (bankw) { |
| 665 | case 0: |
| 666 | case 1: |
| 667 | case 2: |
| 668 | case 4: |
| 669 | case 8: |
| 670 | break; |
| 671 | default: |
| 672 | return -EINVAL; |
| 673 | } |
| 674 | switch (bankh) { |
| 675 | case 0: |
| 676 | case 1: |
| 677 | case 2: |
| 678 | case 4: |
| 679 | case 8: |
| 680 | break; |
| 681 | default: |
| 682 | return -EINVAL; |
| 683 | } |
| 684 | switch (mtaspect) { |
| 685 | case 0: |
| 686 | case 1: |
| 687 | case 2: |
| 688 | case 4: |
| 689 | case 8: |
| 690 | break; |
| 691 | default: |
| 692 | return -EINVAL; |
| 693 | } |
| 694 | if (tilesplit > 6) { |
| 695 | return -EINVAL; |
| 696 | } |
| 697 | if (stilesplit > 6) { |
| 698 | return -EINVAL; |
| 699 | } |
| 700 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 701 | r = radeon_bo_reserve(bo, false); |
| 702 | if (unlikely(r != 0)) |
| 703 | return r; |
| 704 | bo->tiling_flags = tiling_flags; |
| 705 | bo->pitch = pitch; |
| 706 | radeon_bo_unreserve(bo); |
| 707 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 708 | } |
| 709 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 710 | void radeon_bo_get_tiling_flags(struct radeon_bo *bo, |
| 711 | uint32_t *tiling_flags, |
| 712 | uint32_t *pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 713 | { |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 714 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
| 715 | |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 716 | if (tiling_flags) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 717 | *tiling_flags = bo->tiling_flags; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 718 | if (pitch) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 719 | *pitch = bo->pitch; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 720 | } |
| 721 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 722 | int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved, |
| 723 | bool force_drop) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 724 | { |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 725 | if (!force_drop) |
| 726 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 727 | |
| 728 | if (!(bo->tiling_flags & RADEON_TILING_SURFACE)) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 729 | return 0; |
| 730 | |
| 731 | if (force_drop) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 732 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 733 | return 0; |
| 734 | } |
| 735 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 736 | if (bo->tbo.mem.mem_type != TTM_PL_VRAM) { |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 737 | if (!has_moved) |
| 738 | return 0; |
| 739 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 740 | if (bo->surface_reg >= 0) |
| 741 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 742 | return 0; |
| 743 | } |
| 744 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 745 | if ((bo->surface_reg >= 0) && !has_moved) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 746 | return 0; |
| 747 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 748 | return radeon_bo_get_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 749 | } |
| 750 | |
| 751 | void radeon_bo_move_notify(struct ttm_buffer_object *bo, |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 752 | struct ttm_mem_reg *new_mem) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 753 | { |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 754 | struct radeon_bo *rbo; |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 755 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 756 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
| 757 | return; |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 758 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 759 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 760 | radeon_bo_check_tiling(rbo, 0, 1); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 761 | radeon_vm_bo_invalidate(rbo->rdev, rbo); |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 762 | |
| 763 | /* update statistics */ |
| 764 | if (!new_mem) |
| 765 | return; |
| 766 | |
| 767 | radeon_update_memory_usage(rbo, bo->mem.mem_type, -1); |
| 768 | radeon_update_memory_usage(rbo, new_mem->mem_type, 1); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 769 | } |
| 770 | |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 771 | int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 772 | { |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 773 | struct radeon_device *rdev; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 774 | struct radeon_bo *rbo; |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 775 | unsigned long offset, size, lpfn; |
| 776 | int i, r; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 777 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 778 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 779 | return 0; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 780 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 781 | radeon_bo_check_tiling(rbo, 0, 0); |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 782 | rdev = rbo->rdev; |
Christian König | 5440925 | 2014-05-05 18:40:12 +0200 | [diff] [blame] | 783 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 784 | return 0; |
| 785 | |
| 786 | size = bo->mem.num_pages << PAGE_SHIFT; |
| 787 | offset = bo->mem.start << PAGE_SHIFT; |
| 788 | if ((offset + size) <= rdev->mc.visible_vram_size) |
| 789 | return 0; |
| 790 | |
| 791 | /* hurrah the memory is not visible ! */ |
| 792 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM); |
Michel Dänzer | c9da4a4 | 2014-10-10 12:28:36 +0900 | [diff] [blame] | 793 | lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 794 | for (i = 0; i < rbo->placement.num_placement; i++) { |
| 795 | /* Force into visible VRAM */ |
| 796 | if ((rbo->placements[i].flags & TTM_PL_FLAG_VRAM) && |
| 797 | (!rbo->placements[i].lpfn || rbo->placements[i].lpfn > lpfn)) |
| 798 | rbo->placements[i].lpfn = lpfn; |
| 799 | } |
Christian König | 5440925 | 2014-05-05 18:40:12 +0200 | [diff] [blame] | 800 | r = ttm_bo_validate(bo, &rbo->placement, false, false); |
| 801 | if (unlikely(r == -ENOMEM)) { |
| 802 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT); |
| 803 | return ttm_bo_validate(bo, &rbo->placement, false, false); |
| 804 | } else if (unlikely(r != 0)) { |
| 805 | return r; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 806 | } |
Christian König | 5440925 | 2014-05-05 18:40:12 +0200 | [diff] [blame] | 807 | |
| 808 | offset = bo->mem.start << PAGE_SHIFT; |
| 809 | /* this should never happen */ |
| 810 | if ((offset + size) > rdev->mc.visible_vram_size) |
| 811 | return -EINVAL; |
| 812 | |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 813 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 814 | } |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 815 | |
Dave Airlie | 83f30d0 | 2011-10-27 18:15:10 +0200 | [diff] [blame] | 816 | int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait) |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 817 | { |
| 818 | int r; |
| 819 | |
Michele CURTI | 1243235 | 2014-05-19 11:18:52 -0400 | [diff] [blame] | 820 | r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, NULL); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 821 | if (unlikely(r != 0)) |
| 822 | return r; |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 823 | if (mem_type) |
| 824 | *mem_type = bo->tbo.mem.mem_type; |
Maarten Lankhorst | f2c24b8 | 2014-04-02 17:14:48 +0200 | [diff] [blame] | 825 | |
| 826 | r = ttm_bo_wait(&bo->tbo, true, true, no_wait); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 827 | ttm_bo_unreserve(&bo->tbo); |
| 828 | return r; |
| 829 | } |
Christian König | 587cdda | 2014-11-19 14:01:23 +0100 | [diff] [blame] | 830 | |
| 831 | /** |
| 832 | * radeon_bo_fence - add fence to buffer object |
| 833 | * |
| 834 | * @bo: buffer object in question |
| 835 | * @fence: fence to add |
| 836 | * @shared: true if fence should be added shared |
| 837 | * |
| 838 | */ |
| 839 | void radeon_bo_fence(struct radeon_bo *bo, struct radeon_fence *fence, |
| 840 | bool shared) |
| 841 | { |
| 842 | struct reservation_object *resv = bo->tbo.resv; |
| 843 | |
| 844 | if (shared) |
| 845 | reservation_object_add_shared_fence(resv, &fence->base); |
| 846 | else |
| 847 | reservation_object_add_excl_fence(resv, &fence->base); |
| 848 | } |