Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1 | #ifndef _INTEL_RINGBUFFER_H_ |
| 2 | #define _INTEL_RINGBUFFER_H_ |
| 3 | |
| 4 | struct intel_hw_status_page { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 5 | u32 *page_addr; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 6 | unsigned int gfx_addr; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 7 | struct drm_i915_gem_object *obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 8 | }; |
| 9 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 10 | #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base)) |
| 11 | #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 12 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 13 | #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base)) |
| 14 | #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 15 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 16 | #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base)) |
| 17 | #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 18 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 19 | #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base)) |
| 20 | #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 21 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 22 | #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base)) |
| 23 | #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val) |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 24 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 25 | #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base)) |
| 26 | #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base)) |
| 27 | #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 28 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 29 | struct intel_ring_buffer { |
| 30 | const char *name; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 31 | enum intel_ring_id { |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 32 | RCS = 0x0, |
| 33 | VCS, |
| 34 | BCS, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 35 | } id; |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 36 | #define I915_NUM_RINGS 3 |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 37 | u32 mmio_base; |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 38 | void __iomem *virtual_start; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 39 | struct drm_device *dev; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 40 | struct drm_i915_gem_object *obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 41 | |
Chris Wilson | 8c0a6bf | 2010-12-09 12:56:37 +0000 | [diff] [blame] | 42 | u32 head; |
| 43 | u32 tail; |
Chris Wilson | 780f0ca | 2010-09-23 17:45:39 +0100 | [diff] [blame] | 44 | int space; |
Chris Wilson | c2c347a9 | 2010-10-27 15:11:53 +0100 | [diff] [blame] | 45 | int size; |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 46 | int effective_size; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 47 | struct intel_hw_status_page status_page; |
| 48 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 49 | /** We track the position of the requests in the ring buffer, and |
| 50 | * when each is retired we increment last_retired_head as the GPU |
| 51 | * must have finished processing the request and so we know we |
| 52 | * can advance the ringbuffer up to that position. |
| 53 | * |
| 54 | * last_retired_head is set to -1 after the value is consumed so |
| 55 | * we can detect new retirements. |
| 56 | */ |
| 57 | u32 last_retired_head; |
| 58 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 59 | u32 irq_refcount; /* protected by dev_priv->irq_lock */ |
Daniel Vetter | 6a848cc | 2012-04-11 22:12:46 +0200 | [diff] [blame] | 60 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 61 | u32 trace_irq_seqno; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 62 | u32 sync_seqno[I915_NUM_RINGS-1]; |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 63 | bool __must_check (*irq_get)(struct intel_ring_buffer *ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 64 | void (*irq_put)(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 65 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 66 | int (*init)(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 67 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 68 | void (*write_tail)(struct intel_ring_buffer *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 69 | u32 value); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 70 | int __must_check (*flush)(struct intel_ring_buffer *ring, |
| 71 | u32 invalidate_domains, |
| 72 | u32 flush_domains); |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 73 | int (*add_request)(struct intel_ring_buffer *ring, |
| 74 | u32 *seqno); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 75 | /* Some chipsets are not quite as coherent as advertised and need |
| 76 | * an expensive kick to force a true read of the up-to-date seqno. |
| 77 | * However, the up-to-date seqno is not always required and the last |
| 78 | * seen value is good enough. Note that the seqno will always be |
| 79 | * monotonic, even if not coherent. |
| 80 | */ |
| 81 | u32 (*get_seqno)(struct intel_ring_buffer *ring, |
| 82 | bool lazy_coherency); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 83 | int (*dispatch_execbuffer)(struct intel_ring_buffer *ring, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 84 | u32 offset, u32 length, |
| 85 | unsigned flags); |
| 86 | #define I915_DISPATCH_SECURE 0x1 |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 87 | void (*cleanup)(struct intel_ring_buffer *ring); |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 88 | int (*sync_to)(struct intel_ring_buffer *ring, |
| 89 | struct intel_ring_buffer *to, |
| 90 | u32 seqno); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 91 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 92 | u32 semaphore_register[3]; /*our mbox written by others */ |
| 93 | u32 signal_mbox[2]; /* mboxes this ring signals to */ |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 94 | /** |
| 95 | * List of objects currently involved in rendering from the |
| 96 | * ringbuffer. |
| 97 | * |
| 98 | * Includes buffers having the contents of their GPU caches |
| 99 | * flushed, not necessarily primitives. last_rendering_seqno |
| 100 | * represents when the rendering involved will be completed. |
| 101 | * |
| 102 | * A reference is held on the buffer while on this list. |
| 103 | */ |
| 104 | struct list_head active_list; |
| 105 | |
| 106 | /** |
| 107 | * List of breadcrumbs associated with GPU requests currently |
| 108 | * outstanding. |
| 109 | */ |
| 110 | struct list_head request_list; |
| 111 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 112 | /** |
| 113 | * Do we have some not yet emitted requests outstanding? |
| 114 | */ |
Chris Wilson | 5d97eb6 | 2010-11-10 20:40:02 +0000 | [diff] [blame] | 115 | u32 outstanding_lazy_request; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 116 | bool gpu_caches_dirty; |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 117 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 118 | wait_queue_head_t irq_queue; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 119 | |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 120 | /** |
| 121 | * Do an explicit TLB flush before MI_SET_CONTEXT |
| 122 | */ |
| 123 | bool itlb_before_ctx_switch; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 124 | struct i915_hw_context *default_context; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 125 | struct drm_i915_gem_object *last_context_obj; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 126 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 127 | void *private; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 128 | }; |
| 129 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 130 | static inline bool |
| 131 | intel_ring_initialized(struct intel_ring_buffer *ring) |
| 132 | { |
| 133 | return ring->obj != NULL; |
| 134 | } |
| 135 | |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 136 | static inline unsigned |
| 137 | intel_ring_flag(struct intel_ring_buffer *ring) |
| 138 | { |
| 139 | return 1 << ring->id; |
| 140 | } |
| 141 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 142 | static inline u32 |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 143 | intel_ring_sync_index(struct intel_ring_buffer *ring, |
| 144 | struct intel_ring_buffer *other) |
| 145 | { |
| 146 | int idx; |
| 147 | |
| 148 | /* |
| 149 | * cs -> 0 = vcs, 1 = bcs |
| 150 | * vcs -> 0 = bcs, 1 = cs, |
| 151 | * bcs -> 0 = cs, 1 = vcs. |
| 152 | */ |
| 153 | |
| 154 | idx = (other - ring) - 1; |
| 155 | if (idx < 0) |
| 156 | idx += I915_NUM_RINGS; |
| 157 | |
| 158 | return idx; |
| 159 | } |
| 160 | |
| 161 | static inline u32 |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 162 | intel_read_status_page(struct intel_ring_buffer *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 163 | int reg) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 164 | { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 165 | /* Ensure that the compiler doesn't optimize away the load. */ |
| 166 | barrier(); |
| 167 | return ring->status_page.page_addr[reg]; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 168 | } |
| 169 | |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 170 | /** |
| 171 | * Reads a dword out of the status page, which is written to from the command |
| 172 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 173 | * MI_STORE_DATA_IMM. |
| 174 | * |
| 175 | * The following dwords have a reserved meaning: |
| 176 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 177 | * 0x04: ring 0 head pointer |
| 178 | * 0x05: ring 1 head pointer (915-class) |
| 179 | * 0x06: ring 2 head pointer (915-class) |
| 180 | * 0x10-0x1b: Context status DWords (GM45) |
| 181 | * 0x1f: Last written status offset. (GM45) |
| 182 | * |
| 183 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
| 184 | */ |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 185 | #define I915_GEM_HWS_INDEX 0x20 |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 186 | #define I915_GEM_HWS_SCRATCH_INDEX 0x30 |
| 187 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 188 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 189 | void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 190 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 191 | int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 192 | static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring) |
| 193 | { |
Chris Wilson | a94919e | 2011-07-12 18:03:29 +0100 | [diff] [blame] | 194 | return intel_wait_ring_buffer(ring, ring->size - 8); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 195 | } |
| 196 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 197 | int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n); |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 198 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 199 | static inline void intel_ring_emit(struct intel_ring_buffer *ring, |
| 200 | u32 data) |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 201 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 202 | iowrite32(data, ring->virtual_start + ring->tail); |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 203 | ring->tail += 4; |
| 204 | } |
| 205 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 206 | void intel_ring_advance(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 207 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 208 | u32 intel_ring_get_seqno(struct intel_ring_buffer *ring); |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 209 | int intel_ring_flush_all_caches(struct intel_ring_buffer *ring); |
| 210 | int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 211 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 212 | int intel_init_render_ring_buffer(struct drm_device *dev); |
| 213 | int intel_init_bsd_ring_buffer(struct drm_device *dev); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 214 | int intel_init_blt_ring_buffer(struct drm_device *dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 215 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 216 | u32 intel_ring_get_active_head(struct intel_ring_buffer *ring); |
| 217 | void intel_ring_setup_status_page(struct intel_ring_buffer *ring); |
Daniel Vetter | 79f321b | 2010-09-24 21:20:10 +0200 | [diff] [blame] | 218 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 219 | static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring) |
| 220 | { |
| 221 | return ring->tail; |
| 222 | } |
| 223 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 224 | static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno) |
| 225 | { |
| 226 | if (ring->trace_irq_seqno == 0 && ring->irq_get(ring)) |
| 227 | ring->trace_irq_seqno = seqno; |
| 228 | } |
| 229 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 230 | /* DRI warts */ |
| 231 | int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size); |
| 232 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 233 | #endif /* _INTEL_RINGBUFFER_H_ */ |