blob: 969aa1fe17e2395b9a8d4cef5052884a4ac11b32 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020045#include <linux/mempool.h>
Matan Barak94c68252016-04-17 17:08:40 +030046#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080047
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030050#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020061 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030062 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020087 MLX5_EQ_VEC_PFAULT = 3,
Eli Cohene126ba92013-07-07 17:25:49 +030088 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030092 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
106enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
Eli Cohene126ba92013-07-07 17:25:49 +0300111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300115 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300116 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300121 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300122 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300123 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300124 MLX5_REG_NODE_DESC = 0x6001,
125 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300126 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300127 MLX5_REG_MLCR = 0x902b,
Gal Pressman7f503162016-11-17 13:46:01 +0200128 MLX5_REG_MPCNT = 0x9051,
Eli Cohene126ba92013-07-07 17:25:49 +0300129};
130
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200131enum mlx5_dcbx_oper_mode {
132 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
133 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
134};
135
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200136enum {
137 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
138 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
139};
140
Haggai Erane420f0c2014-12-11 17:04:19 +0200141enum mlx5_page_fault_resume_flags {
142 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
143 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
144 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
145 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
146};
147
Eli Cohene126ba92013-07-07 17:25:49 +0300148enum dbg_rsc_type {
149 MLX5_DBG_RSC_QP,
150 MLX5_DBG_RSC_EQ,
151 MLX5_DBG_RSC_CQ,
152};
153
154struct mlx5_field_desc {
155 struct dentry *dent;
156 int i;
157};
158
159struct mlx5_rsc_debug {
160 struct mlx5_core_dev *dev;
161 void *object;
162 enum dbg_rsc_type type;
163 struct dentry *root;
164 struct mlx5_field_desc fields[0];
165};
166
167enum mlx5_dev_event {
168 MLX5_DEV_EVENT_SYS_ERROR,
169 MLX5_DEV_EVENT_PORT_UP,
170 MLX5_DEV_EVENT_PORT_DOWN,
171 MLX5_DEV_EVENT_PORT_INITIALIZED,
172 MLX5_DEV_EVENT_LID_CHANGE,
173 MLX5_DEV_EVENT_PKEY_CHANGE,
174 MLX5_DEV_EVENT_GUID_CHANGE,
175 MLX5_DEV_EVENT_CLIENT_REREG,
176};
177
Rana Shahout4c916a72015-05-28 22:28:43 +0300178enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300179 MLX5_PORT_UP = 1,
180 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300181};
182
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200183enum mlx5_eq_type {
184 MLX5_EQ_TYPE_COMP,
185 MLX5_EQ_TYPE_ASYNC,
186#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
187 MLX5_EQ_TYPE_PF,
188#endif
189};
190
Eli Cohen2f5ff262017-01-03 23:55:21 +0200191struct mlx5_bfreg_info {
Eli Cohene126ba92013-07-07 17:25:49 +0300192 struct mlx5_uar *uars;
193 int num_uars;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200194 int num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300195 unsigned long *bitmap;
196 unsigned int *count;
197 struct mlx5_bf *bfs;
198
199 /*
Eli Cohen2f5ff262017-01-03 23:55:21 +0200200 * protect bfreg allocation data structs
Eli Cohene126ba92013-07-07 17:25:49 +0300201 */
202 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200203 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300204};
205
206struct mlx5_bf {
207 void __iomem *reg;
208 void __iomem *regreg;
209 int buf_size;
210 struct mlx5_uar *uar;
211 unsigned long offset;
212 int need_lock;
213 /* protect blue flame buffer selection when needed
214 */
215 spinlock_t lock;
216
217 /* serialize 64 bit writes when done as two 32 bit accesses
218 */
219 spinlock_t lock32;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200220 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300221};
222
223struct mlx5_cmd_first {
224 __be32 data[4];
225};
226
227struct mlx5_cmd_msg {
228 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200229 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300230 u32 len;
231 struct mlx5_cmd_first first;
232 struct mlx5_cmd_mailbox *next;
233};
234
235struct mlx5_cmd_debug {
236 struct dentry *dbg_root;
237 struct dentry *dbg_in;
238 struct dentry *dbg_out;
239 struct dentry *dbg_outlen;
240 struct dentry *dbg_status;
241 struct dentry *dbg_run;
242 void *in_msg;
243 void *out_msg;
244 u8 status;
245 u16 inlen;
246 u16 outlen;
247};
248
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200249struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300250 /* protect block chain allocations
251 */
252 spinlock_t lock;
253 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200254 unsigned int max_inbox_size;
255 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300256};
257
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200258enum {
259 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300260};
261
262struct mlx5_cmd_stats {
263 u64 sum;
264 u64 n;
265 struct dentry *root;
266 struct dentry *avg;
267 struct dentry *count;
268 /* protect command average calculations */
269 spinlock_t lock;
270};
271
272struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300273 void *cmd_alloc_buf;
274 dma_addr_t alloc_dma;
275 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300276 void *cmd_buf;
277 dma_addr_t dma;
278 u16 cmdif_rev;
279 u8 log_sz;
280 u8 log_stride;
281 int max_reg_cmds;
282 int events;
283 u32 __iomem *vector;
284
285 /* protect command queue allocations
286 */
287 spinlock_t alloc_lock;
288
289 /* protect token allocations
290 */
291 spinlock_t token_lock;
292 u8 token;
293 unsigned long bitmask;
294 char wq_name[MLX5_CMD_WQ_MAX_NAME];
295 struct workqueue_struct *wq;
296 struct semaphore sem;
297 struct semaphore pages_sem;
298 int mode;
299 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
300 struct pci_pool *pool;
301 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200302 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300303 int checksum_disabled;
304 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
305};
306
307struct mlx5_port_caps {
308 int gid_table_len;
309 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300310 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300311};
312
313struct mlx5_cmd_mailbox {
314 void *buf;
315 dma_addr_t dma;
316 struct mlx5_cmd_mailbox *next;
317};
318
319struct mlx5_buf_list {
320 void *buf;
321 dma_addr_t map;
322};
323
324struct mlx5_buf {
325 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300326 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300327 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300328 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300329};
330
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200331struct mlx5_frag_buf {
332 struct mlx5_buf_list *frags;
333 int npages;
334 int size;
335 u8 page_shift;
336};
337
Matan Barak94c68252016-04-17 17:08:40 +0300338struct mlx5_eq_tasklet {
339 struct list_head list;
340 struct list_head process_list;
341 struct tasklet_struct task;
342 /* lock on completion tasklet list */
343 spinlock_t lock;
344};
345
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200346struct mlx5_eq_pagefault {
347 struct work_struct work;
348 /* Pagefaults lock */
349 spinlock_t lock;
350 struct workqueue_struct *wq;
351 mempool_t *pool;
352};
353
Eli Cohene126ba92013-07-07 17:25:49 +0300354struct mlx5_eq {
355 struct mlx5_core_dev *dev;
356 __be32 __iomem *doorbell;
357 u32 cons_index;
358 struct mlx5_buf buf;
359 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200360 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300361 u8 eqn;
362 int nent;
363 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300364 struct list_head list;
365 int index;
366 struct mlx5_rsc_debug *dbg;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200367 enum mlx5_eq_type type;
368 union {
369 struct mlx5_eq_tasklet tasklet_ctx;
370#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
371 struct mlx5_eq_pagefault pf_ctx;
372#endif
373 };
Eli Cohene126ba92013-07-07 17:25:49 +0300374};
375
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200376struct mlx5_core_psv {
377 u32 psv_idx;
378 struct psv_layout {
379 u32 pd;
380 u16 syndrome;
381 u16 reserved;
382 u16 bg;
383 u16 app_tag;
384 u32 ref_tag;
385 } psv;
386};
387
388struct mlx5_core_sig_ctx {
389 struct mlx5_core_psv psv_memory;
390 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200391 struct ib_sig_err err_item;
392 bool sig_status_checked;
393 bool sig_err_exists;
394 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200395};
Eli Cohene126ba92013-07-07 17:25:49 +0300396
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200397enum {
398 MLX5_MKEY_MR = 1,
399 MLX5_MKEY_MW,
400};
401
Matan Baraka606b0f2016-02-29 18:05:28 +0200402struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300403 u64 iova;
404 u64 size;
405 u32 key;
406 u32 pd;
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200407 u32 type;
Eli Cohene126ba92013-07-07 17:25:49 +0300408};
409
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200410#define MLX5_24BIT_MASK ((1 << 24) - 1)
411
Eli Cohen59033252014-10-02 12:19:45 +0300412enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200413 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
414 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
415 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
416 MLX5_RES_SRQ = 3,
417 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300418};
419
420struct mlx5_core_rsc_common {
421 enum mlx5_res_type res;
422 atomic_t refcount;
423 struct completion free;
424};
425
Eli Cohene126ba92013-07-07 17:25:49 +0300426struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300427 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300428 u32 srqn;
429 int max;
430 int max_gs;
431 int max_avail_gather;
432 int wqe_shift;
433 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
434
435 atomic_t refcount;
436 struct completion free;
437};
438
439struct mlx5_eq_table {
440 void __iomem *update_ci;
441 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300442 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300443 struct mlx5_eq pages_eq;
444 struct mlx5_eq async_eq;
445 struct mlx5_eq cmd_eq;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200446#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
447 struct mlx5_eq pfault_eq;
448#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300449 int num_comp_vectors;
450 /* protect EQs list
451 */
452 spinlock_t lock;
453};
454
Eli Cohena6d51b62017-01-03 23:55:23 +0200455struct mlx5_uars_page {
456 void __iomem *map;
457 bool wc;
458 u32 index;
459 struct list_head list;
460 unsigned int bfregs;
461 unsigned long *reg_bitmap; /* for non fast path bf regs */
462 unsigned long *fp_bitmap;
463 unsigned int reg_avail;
464 unsigned int fp_avail;
465 struct kref ref_count;
466 struct mlx5_core_dev *mdev;
467};
468
469struct mlx5_bfreg_head {
470 /* protect blue flame registers allocations */
471 struct mutex lock;
472 struct list_head list;
473};
474
475struct mlx5_bfreg_data {
476 struct mlx5_bfreg_head reg_head;
477 struct mlx5_bfreg_head wc_head;
478};
479
480struct mlx5_sq_bfreg {
481 void __iomem *map;
482 struct mlx5_uars_page *up;
483 bool wc;
484 u32 index;
485 unsigned int offset;
486};
487
Eli Cohene126ba92013-07-07 17:25:49 +0300488struct mlx5_uar {
489 u32 index;
490 struct list_head bf_list;
491 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300492 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300493 void __iomem *map;
494};
495
496
497struct mlx5_core_health {
498 struct health_buffer __iomem *health;
499 __be32 __iomem *health_counter;
500 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300501 u32 prev;
502 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300503 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300504 /* wq spinlock to synchronize draining */
505 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300506 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300507 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300508 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300509 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300510};
511
512struct mlx5_cq_table {
513 /* protect radix tree
514 */
515 spinlock_t lock;
516 struct radix_tree_root tree;
517};
518
519struct mlx5_qp_table {
520 /* protect radix tree
521 */
522 spinlock_t lock;
523 struct radix_tree_root tree;
524};
525
526struct mlx5_srq_table {
527 /* protect radix tree
528 */
529 spinlock_t lock;
530 struct radix_tree_root tree;
531};
532
Matan Baraka606b0f2016-02-29 18:05:28 +0200533struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200534 /* protect radix tree
535 */
536 rwlock_t lock;
537 struct radix_tree_root tree;
538};
539
Eli Cohenfc50db92015-12-01 18:03:09 +0200540struct mlx5_vf_context {
541 int enabled;
542};
543
544struct mlx5_core_sriov {
545 struct mlx5_vf_context *vfs_ctx;
546 int num_vfs;
547 int enabled_vfs;
548};
549
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300550struct mlx5_irq_info {
551 cpumask_var_t mask;
552 char name[MLX5_MAX_IRQ_NAME];
553};
554
Amir Vadai43a335e2016-05-13 12:55:41 +0000555struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300556 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000557 struct list_head addlist;
558 /* protect addlist add/splice operations */
559 spinlock_t addlist_lock;
560
561 struct workqueue_struct *wq;
562 struct delayed_work work;
563 unsigned long next_query;
564};
565
Saeed Mahameed073bb182015-12-01 18:03:18 +0200566struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300567struct mlx5_lag;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200568struct mlx5_pagefault;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200569
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300570struct mlx5_rl_entry {
571 u32 rate;
572 u16 index;
573 u16 refcount;
574};
575
576struct mlx5_rl_table {
577 /* protect rate limit table */
578 struct mutex rl_lock;
579 u16 max_size;
580 u32 max_rate;
581 u32 min_rate;
582 struct mlx5_rl_entry *rl_entry;
583};
584
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200585enum port_module_event_status_type {
586 MLX5_MODULE_STATUS_PLUGGED = 0x1,
587 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
588 MLX5_MODULE_STATUS_ERROR = 0x3,
589 MLX5_MODULE_STATUS_NUM = 0x3,
590};
591
592enum port_module_event_error_type {
593 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
594 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
595 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
596 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
597 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
598 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
599 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
600 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
601 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
602 MLX5_MODULE_EVENT_ERROR_NUM,
603};
604
605struct mlx5_port_module_event_stats {
606 u64 status_counters[MLX5_MODULE_STATUS_NUM];
607 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
608};
609
Eli Cohene126ba92013-07-07 17:25:49 +0300610struct mlx5_priv {
611 char name[MLX5_MAX_NAME_LEN];
612 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300613 struct msix_entry *msix_arr;
614 struct mlx5_irq_info *irq_info;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200615 struct mlx5_bfreg_info bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +0300616 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
617
618 /* pages stuff */
619 struct workqueue_struct *pg_wq;
620 struct rb_root page_root;
621 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200622 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300623 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200624 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300625
626 struct mlx5_core_health health;
627
628 struct mlx5_srq_table srq_table;
629
630 /* start: qp staff */
631 struct mlx5_qp_table qp_table;
632 struct dentry *qp_debugfs;
633 struct dentry *eq_debugfs;
634 struct dentry *cq_debugfs;
635 struct dentry *cmdif_debugfs;
636 /* end: qp staff */
637
638 /* start: cq staff */
639 struct mlx5_cq_table cq_table;
640 /* end: cq staff */
641
Matan Baraka606b0f2016-02-29 18:05:28 +0200642 /* start: mkey staff */
643 struct mlx5_mkey_table mkey_table;
644 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200645
Eli Cohene126ba92013-07-07 17:25:49 +0300646 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300647 /* protect buffer alocation according to numa node */
648 struct mutex alloc_mutex;
649 int numa_node;
650
Eli Cohene126ba92013-07-07 17:25:49 +0300651 struct mutex pgdir_mutex;
652 struct list_head pgdir_list;
653 /* end: alloc staff */
654 struct dentry *dbg_root;
655
656 /* protect mkey key part */
657 spinlock_t mkey_lock;
658 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300659
660 struct list_head dev_list;
661 struct list_head ctx_list;
662 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200663
Maor Gottliebfba53f72016-07-04 17:23:06 +0300664 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200665 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200666 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300667 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200668 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000669 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300670 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200671
672 struct mlx5_port_module_event_stats pme_stats;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200673
674#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
675 void (*pfault)(struct mlx5_core_dev *dev,
676 void *context,
677 struct mlx5_pagefault *pfault);
678 void *pfault_ctx;
679 struct srcu_struct pfault_srcu;
680#endif
Eli Cohena6d51b62017-01-03 23:55:23 +0200681 struct mlx5_bfreg_data bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300682};
683
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300684enum mlx5_device_state {
685 MLX5_DEVICE_STATE_UP,
686 MLX5_DEVICE_STATE_INTERNAL_ERROR,
687};
688
689enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300690 MLX5_INTERFACE_STATE_DOWN = BIT(0),
691 MLX5_INTERFACE_STATE_UP = BIT(1),
692 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300693};
694
695enum mlx5_pci_status {
696 MLX5_PCI_STATUS_DISABLED,
697 MLX5_PCI_STATUS_ENABLED,
698};
699
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200700enum mlx5_pagefault_type_flags {
701 MLX5_PFAULT_REQUESTOR = 1 << 0,
702 MLX5_PFAULT_WRITE = 1 << 1,
703 MLX5_PFAULT_RDMA = 1 << 2,
704};
705
706/* Contains the details of a pagefault. */
707struct mlx5_pagefault {
708 u32 bytes_committed;
709 u32 token;
710 u8 event_subtype;
711 u8 type;
712 union {
713 /* Initiator or send message responder pagefault details. */
714 struct {
715 /* Received packet size, only valid for responders. */
716 u32 packet_size;
717 /*
718 * Number of resource holding WQE, depends on type.
719 */
720 u32 wq_num;
721 /*
722 * WQE index. Refers to either the send queue or
723 * receive queue, according to event_subtype.
724 */
725 u16 wqe_index;
726 } wqe;
727 /* RDMA responder pagefault details */
728 struct {
729 u32 r_key;
730 /*
731 * Received packet size, minimal size page fault
732 * resolution required for forward progress.
733 */
734 u32 packet_size;
735 u32 rdma_op_len;
736 u64 rdma_va;
737 } rdma;
738 };
739
740 struct mlx5_eq *eq;
741 struct work_struct work;
742};
743
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300744struct mlx5_td {
745 struct list_head tirs_list;
746 u32 tdn;
747};
748
749struct mlx5e_resources {
750 struct mlx5_uar cq_uar;
751 u32 pdn;
752 struct mlx5_td td;
753 struct mlx5_core_mkey mkey;
754};
755
Eli Cohene126ba92013-07-07 17:25:49 +0300756struct mlx5_core_dev {
757 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300758 /* sync pci state */
759 struct mutex pci_status_mutex;
760 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300761 u8 rev_id;
762 char board_id[MLX5_BOARD_ID_LEN];
763 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300764 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
765 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
766 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300767 phys_addr_t iseg_base;
768 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300769 enum mlx5_device_state state;
770 /* sync interface state */
771 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300772 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300773 void (*event) (struct mlx5_core_dev *dev,
774 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300775 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300776 struct mlx5_priv priv;
777 struct mlx5_profile *profile;
778 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300779 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300780 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300781#ifdef CONFIG_RFS_ACCEL
782 struct cpu_rmap *rmap;
783#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300784};
785
786struct mlx5_db {
787 __be32 *db;
788 union {
789 struct mlx5_db_pgdir *pgdir;
790 struct mlx5_ib_user_db_page *user_page;
791 } u;
792 dma_addr_t dma;
793 int index;
794};
795
796enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300797 MLX5_COMP_EQ_SIZE = 1024,
798};
799
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300800enum {
801 MLX5_PTYS_IB = 1 << 0,
802 MLX5_PTYS_EN = 1 << 2,
803};
804
Eli Cohene126ba92013-07-07 17:25:49 +0300805typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
806
807struct mlx5_cmd_work_ent {
808 struct mlx5_cmd_msg *in;
809 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300810 void *uout;
811 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300812 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300813 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300814 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300815 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300816 struct completion done;
817 struct mlx5_cmd *cmd;
818 struct work_struct work;
819 struct mlx5_cmd_layout *lay;
820 int ret;
821 int page_queue;
822 u8 status;
823 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000824 u64 ts1;
825 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300826 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300827};
828
829struct mlx5_pas {
830 u64 pa;
831 u8 log_sz;
832};
833
Majd Dibbiny707c4602015-06-04 19:30:41 +0300834enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200835 MLX5_POLICY_DOWN = 0,
836 MLX5_POLICY_UP = 1,
837 MLX5_POLICY_FOLLOW = 2,
838 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300839};
840
841enum phy_port_state {
842 MLX5_AAA_111
843};
844
845struct mlx5_hca_vport_context {
846 u32 field_select;
847 bool sm_virt_aware;
848 bool has_smi;
849 bool has_raw;
850 enum port_state_policy policy;
851 enum phy_port_state phys_state;
852 enum ib_port_state vport_state;
853 u8 port_physical_state;
854 u64 sys_image_guid;
855 u64 port_guid;
856 u64 node_guid;
857 u32 cap_mask1;
858 u32 cap_mask1_perm;
859 u32 cap_mask2;
860 u32 cap_mask2_perm;
861 u16 lid;
862 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
863 u8 lmc;
864 u8 subnet_timeout;
865 u16 sm_lid;
866 u8 sm_sl;
867 u16 qkey_violation_counter;
868 u16 pkey_violation_counter;
869 bool grh_required;
870};
871
Eli Cohene126ba92013-07-07 17:25:49 +0300872static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
873{
Eli Cohene126ba92013-07-07 17:25:49 +0300874 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300875}
876
877extern struct workqueue_struct *mlx5_core_wq;
878
879#define STRUCT_FIELD(header, field) \
880 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
881 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
882
Eli Cohene126ba92013-07-07 17:25:49 +0300883static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
884{
885 return pci_get_drvdata(pdev);
886}
887
888extern struct dentry *mlx5_debugfs_root;
889
890static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
891{
892 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
893}
894
895static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
896{
897 return ioread32be(&dev->iseg->fw_rev) >> 16;
898}
899
900static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
901{
902 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
903}
904
905static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
906{
907 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
908}
909
910static inline void *mlx5_vzalloc(unsigned long size)
911{
912 void *rtn;
913
914 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
915 if (!rtn)
916 rtn = vzalloc(size);
917 return rtn;
918}
919
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200920static inline u32 mlx5_base_mkey(const u32 key)
921{
922 return key & 0xffffff00u;
923}
924
Eli Cohene126ba92013-07-07 17:25:49 +0300925int mlx5_cmd_init(struct mlx5_core_dev *dev);
926void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
927void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
928void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300929
Eli Cohene126ba92013-07-07 17:25:49 +0300930int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
931 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300932int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
933 void *out, int out_size, mlx5_cmd_cbk_t callback,
934 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300935void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
936
937int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300938int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
939int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200940int mlx5_alloc_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
941int mlx5_free_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200942int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
943 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300944void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300945void mlx5_health_cleanup(struct mlx5_core_dev *dev);
946int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300947void mlx5_start_health_poll(struct mlx5_core_dev *dev);
948void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300949void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300950int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
951 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300952int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300953void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200954int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
955 struct mlx5_frag_buf *buf, int node);
956void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300957struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
958 gfp_t flags, int npages);
959void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
960 struct mlx5_cmd_mailbox *head);
961int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300962 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300963int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
964int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300965 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300966int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
967 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200968void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
969void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300970int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
971 struct mlx5_core_mkey *mkey,
972 u32 *in, int inlen,
973 u32 *out, int outlen,
974 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200975int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
976 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300977 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200978int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
979 struct mlx5_core_mkey *mkey);
980int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300981 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200982int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300983 u32 *mkey);
984int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
985int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400986int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300987 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300988void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
989void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
990int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
991void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
992void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300993 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300994int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300995int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
996void mlx5_register_debugfs(void);
997void mlx5_unregister_debugfs(void);
998int mlx5_eq_init(struct mlx5_core_dev *dev);
999void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1000void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
Tariq Toukan1c1b5222016-11-30 17:59:37 +02001001void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Eli Cohene126ba92013-07-07 17:25:49 +03001002void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +03001003void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Eli Cohene126ba92013-07-07 17:25:49 +03001004void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1005struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +03001006void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +03001007void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1008int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001009 int nent, u64 mask, const char *name,
1010 struct mlx5_uar *uar, enum mlx5_eq_type type);
Eli Cohene126ba92013-07-07 17:25:49 +03001011int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1012int mlx5_start_eqs(struct mlx5_core_dev *dev);
1013int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +02001014int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1015 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001016int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1017int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1018
1019int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1020void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1021int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1022 int size_in, void *data_out, int size_out,
1023 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +03001024
Eli Cohene126ba92013-07-07 17:25:49 +03001025int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1026void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1027int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +03001028 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001029int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1030void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1031int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1032void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1033int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +03001034int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1035 int node);
Eli Cohene126ba92013-07-07 17:25:49 +03001036void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1037
Eli Cohene126ba92013-07-07 17:25:49 +03001038const char *mlx5_command_str(int command);
1039int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1040void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001041int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1042 int npsvs, u32 *sig_index);
1043int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +03001044void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +02001045int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1046 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +02001047int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1048 u8 port_num, void *out, size_t sz);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001049#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1050int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1051 u32 wq_num, u8 type, int error);
1052#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001053
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001054int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1055void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1056int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1057void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1058bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
Eli Cohena6d51b62017-01-03 23:55:23 +02001059int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1060 bool map_wc, bool fast_path);
1061void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001062
Eli Cohene3297242015-10-14 17:43:47 +03001063static inline int fw_initializing(struct mlx5_core_dev *dev)
1064{
1065 return ioread32be(&dev->iseg->initializing) >> 31;
1066}
1067
Eli Cohene126ba92013-07-07 17:25:49 +03001068static inline u32 mlx5_mkey_to_idx(u32 mkey)
1069{
1070 return mkey >> 8;
1071}
1072
1073static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1074{
1075 return mkey_idx << 8;
1076}
1077
Eli Cohen746b5582013-10-23 09:53:14 +03001078static inline u8 mlx5_mkey_variant(u32 mkey)
1079{
1080 return mkey & 0xff;
1081}
1082
Eli Cohene126ba92013-07-07 17:25:49 +03001083enum {
1084 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +03001085 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +03001086};
1087
1088enum {
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001089 MAX_MR_CACHE_ENTRIES = 21,
Eli Cohene126ba92013-07-07 17:25:49 +03001090};
1091
Saeed Mahameed64613d942015-04-02 17:07:34 +03001092enum {
1093 MLX5_INTERFACE_PROTOCOL_IB = 0,
1094 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1095};
1096
Jack Morgenstein9603b612014-07-28 23:30:22 +03001097struct mlx5_interface {
1098 void * (*add)(struct mlx5_core_dev *dev);
1099 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +03001100 int (*attach)(struct mlx5_core_dev *dev, void *context);
1101 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001102 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001103 enum mlx5_dev_event event, unsigned long param);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001104 void (*pfault)(struct mlx5_core_dev *dev,
1105 void *context,
1106 struct mlx5_pagefault *pfault);
Saeed Mahameed64613d942015-04-02 17:07:34 +03001107 void * (*get_dev)(void *context);
1108 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001109 struct list_head list;
1110};
1111
Saeed Mahameed64613d942015-04-02 17:07:34 +03001112void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001113int mlx5_register_interface(struct mlx5_interface *intf);
1114void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +03001115int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001116
Aviv Heller3bc34f3b2016-05-09 10:38:42 +00001117int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1118int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001119bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +00001120struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001121
Eli Cohene126ba92013-07-07 17:25:49 +03001122struct mlx5_profile {
1123 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001124 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001125 struct {
1126 int size;
1127 int limit;
1128 } mr_cache[MAX_MR_CACHE_ENTRIES];
1129};
1130
Eli Cohenfc50db92015-12-01 18:03:09 +02001131enum {
1132 MLX5_PCI_DEV_IS_VF = 1 << 0,
1133};
1134
1135static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1136{
1137 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1138}
1139
Majd Dibbiny707c4602015-06-04 19:30:41 +03001140static inline int mlx5_get_gid_table_len(u16 param)
1141{
1142 if (param > 4) {
1143 pr_warn("gid table length is zero\n");
1144 return 0;
1145 }
1146
1147 return 8 * (1 << param);
1148}
1149
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001150static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1151{
1152 return !!(dev->priv.rl_table.max_size);
1153}
1154
Eli Cohen020446e2015-10-08 17:13:58 +03001155enum {
1156 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1157};
1158
Eli Cohene126ba92013-07-07 17:25:49 +03001159#endif /* MLX5_DRIVER_H */