blob: 417368ccb686883ee31d078def5f663d5deef114 [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
Sakthivel Ke5742102013-04-17 16:26:36 +05302 * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
jack wangdbf9bfe2009-10-14 16:19:21 +08003 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080042#include "pm8001_sas.h"
43#include "pm8001_chips.h"
44
45static struct scsi_transport_template *pm8001_stt;
46
Sakthivel Ke5742102013-04-17 16:26:36 +053047/**
48 * chip info structure to identify chip key functionality as
49 * encryption available/not, no of ports, hw specific function ref
50 */
jack wangdbf9bfe2009-10-14 16:19:21 +080051static const struct pm8001_chip_info pm8001_chips[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +053052 [chip_8001] = {0, 8, &pm8001_8001_dispatch,},
Sakthivel Kf5860992013-04-17 16:37:02 +053053 [chip_8008] = {0, 8, &pm8001_80xx_dispatch,},
54 [chip_8009] = {1, 8, &pm8001_80xx_dispatch,},
55 [chip_8018] = {0, 16, &pm8001_80xx_dispatch,},
56 [chip_8019] = {1, 16, &pm8001_80xx_dispatch,},
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +053057 [chip_8074] = {0, 8, &pm8001_80xx_dispatch,},
58 [chip_8076] = {0, 16, &pm8001_80xx_dispatch,},
59 [chip_8077] = {0, 16, &pm8001_80xx_dispatch,},
Suresh Thiagarajand8571b12015-02-12 12:04:37 +053060 [chip_8006] = {0, 16, &pm8001_80xx_dispatch,},
Benjamin Rooddb9d4032015-10-30 10:53:25 -040061 [chip_8070] = {0, 8, &pm8001_80xx_dispatch,},
62 [chip_8072] = {0, 16, &pm8001_80xx_dispatch,},
jack wangdbf9bfe2009-10-14 16:19:21 +080063};
64static int pm8001_id;
65
66LIST_HEAD(hba_list);
67
Tejun Heo429305e2011-01-24 14:57:29 +010068struct workqueue_struct *pm8001_wq;
69
jack wangdbf9bfe2009-10-14 16:19:21 +080070/**
71 * The main structure which LLDD must register for scsi core.
72 */
73static struct scsi_host_template pm8001_sht = {
74 .module = THIS_MODULE,
75 .name = DRV_NAME,
76 .queuecommand = sas_queuecommand,
77 .target_alloc = sas_target_alloc,
Dan Williams11e16362011-09-20 15:11:03 -070078 .slave_configure = sas_slave_configure,
jack wangdbf9bfe2009-10-14 16:19:21 +080079 .scan_finished = pm8001_scan_finished,
80 .scan_start = pm8001_scan_start,
81 .change_queue_depth = sas_change_queue_depth,
jack wangdbf9bfe2009-10-14 16:19:21 +080082 .bios_param = sas_bios_param,
83 .can_queue = 1,
jack wangdbf9bfe2009-10-14 16:19:21 +080084 .this_id = -1,
85 .sg_tablesize = SG_ALL,
86 .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
87 .use_clustering = ENABLE_CLUSTERING,
88 .eh_device_reset_handler = sas_eh_device_reset_handler,
89 .eh_bus_reset_handler = sas_eh_bus_reset_handler,
jack wangdbf9bfe2009-10-14 16:19:21 +080090 .target_destroy = sas_target_destroy,
91 .ioctl = sas_ioctl,
92 .shost_attrs = pm8001_host_attrs,
Christoph Hellwigc40ecc12014-11-13 14:25:11 +010093 .track_queue_depth = 1,
jack wangdbf9bfe2009-10-14 16:19:21 +080094};
95
96/**
97 * Sas layer call this function to execute specific task.
98 */
99static struct sas_domain_function_template pm8001_transport_ops = {
100 .lldd_dev_found = pm8001_dev_found,
101 .lldd_dev_gone = pm8001_dev_gone,
102
103 .lldd_execute_task = pm8001_queue_command,
104 .lldd_control_phy = pm8001_phy_control,
105
106 .lldd_abort_task = pm8001_abort_task,
107 .lldd_abort_task_set = pm8001_abort_task_set,
108 .lldd_clear_aca = pm8001_clear_aca,
109 .lldd_clear_task_set = pm8001_clear_task_set,
110 .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
111 .lldd_lu_reset = pm8001_lu_reset,
112 .lldd_query_task = pm8001_query_task,
113};
114
115/**
116 *pm8001_phy_init - initiate our adapter phys
117 *@pm8001_ha: our hba structure.
118 *@phy_id: phy id.
119 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800120static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800121{
122 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
123 struct asd_sas_phy *sas_phy = &phy->sas_phy;
124 phy->phy_state = 0;
125 phy->pm8001_ha = pm8001_ha;
126 sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
127 sas_phy->class = SAS;
128 sas_phy->iproto = SAS_PROTOCOL_ALL;
129 sas_phy->tproto = 0;
130 sas_phy->type = PHY_TYPE_PHYSICAL;
131 sas_phy->role = PHY_ROLE_INITIATOR;
132 sas_phy->oob_mode = OOB_NOT_CONNECTED;
133 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
134 sas_phy->id = phy_id;
135 sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
136 sas_phy->frame_rcvd = &phy->frame_rcvd[0];
137 sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
138 sas_phy->lldd_phy = phy;
139}
140
141/**
142 *pm8001_free - free hba
143 *@pm8001_ha: our hba structure.
144 *
145 */
146static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
147{
148 int i;
jack wangdbf9bfe2009-10-14 16:19:21 +0800149
150 if (!pm8001_ha)
151 return;
152
153 for (i = 0; i < USI_MAX_MEMCNT; i++) {
154 if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
155 pci_free_consistent(pm8001_ha->pdev,
Sakthivel Kbfb48092013-02-04 12:10:02 +0530156 (pm8001_ha->memoryMap.region[i].total_len +
157 pm8001_ha->memoryMap.region[i].alignment),
jack wangdbf9bfe2009-10-14 16:19:21 +0800158 pm8001_ha->memoryMap.region[i].virt_ptr,
159 pm8001_ha->memoryMap.region[i].phys_addr);
160 }
161 }
162 PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
163 if (pm8001_ha->shost)
164 scsi_host_put(pm8001_ha->shost);
Tejun Heo429305e2011-01-24 14:57:29 +0100165 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +0800166 kfree(pm8001_ha->tags);
167 kfree(pm8001_ha);
168}
169
170#ifdef PM8001_USE_TASKLET
Sakthivel K1245ee52013-03-19 17:56:17 +0530171
172/**
173 * tasklet for 64 msi-x interrupt handler
174 * @opaque: the passed general host adapter struct
175 * Note: pm8001_tasklet is common for pm8001 & pm80xx
176 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800177static void pm8001_tasklet(unsigned long opaque)
178{
179 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530180 struct isr_param *irq_vector;
181
182 irq_vector = (struct isr_param *)opaque;
183 pm8001_ha = irq_vector->drv_inst;
jack wangdbf9bfe2009-10-14 16:19:21 +0800184 if (unlikely(!pm8001_ha))
185 BUG_ON(1);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530186 PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
jack wangdbf9bfe2009-10-14 16:19:21 +0800187}
188#endif
189
Sakthivel K1245ee52013-03-19 17:56:17 +0530190/**
191 * pm8001_interrupt_handler_msix - main MSIX interrupt handler.
192 * It obtains the vector number and calls the equivalent bottom
193 * half or services directly.
194 * @opaque: the passed outbound queue/vector. Host structure is
195 * retrieved from the same.
196 */
197static irqreturn_t pm8001_interrupt_handler_msix(int irq, void *opaque)
198{
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530199 struct isr_param *irq_vector;
200 struct pm8001_hba_info *pm8001_ha;
Sakthivel K1245ee52013-03-19 17:56:17 +0530201 irqreturn_t ret = IRQ_HANDLED;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530202 irq_vector = (struct isr_param *)opaque;
203 pm8001_ha = irq_vector->drv_inst;
204
Sakthivel K1245ee52013-03-19 17:56:17 +0530205 if (unlikely(!pm8001_ha))
206 return IRQ_NONE;
207 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
208 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530209#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530210 tasklet_schedule(&pm8001_ha->tasklet[irq_vector->irq_id]);
Sakthivel K1245ee52013-03-19 17:56:17 +0530211#else
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530212 ret = PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
Sakthivel K1245ee52013-03-19 17:56:17 +0530213#endif
214 return ret;
215}
216
217/**
218 * pm8001_interrupt_handler_intx - main INTx interrupt handler.
219 * @dev_id: sas_ha structure. The HBA is retrieved from sas_has structure.
220 */
221
222static irqreturn_t pm8001_interrupt_handler_intx(int irq, void *dev_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800223{
224 struct pm8001_hba_info *pm8001_ha;
225 irqreturn_t ret = IRQ_HANDLED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530226 struct sas_ha_struct *sha = dev_id;
jack wangdbf9bfe2009-10-14 16:19:21 +0800227 pm8001_ha = sha->lldd_ha;
228 if (unlikely(!pm8001_ha))
229 return IRQ_NONE;
230 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
231 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530232
jack wangdbf9bfe2009-10-14 16:19:21 +0800233#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530234 tasklet_schedule(&pm8001_ha->tasklet[0]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800235#else
Sakthivel Kf74cf272013-02-27 20:27:43 +0530236 ret = PM8001_CHIP_DISP->isr(pm8001_ha, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +0800237#endif
238 return ret;
239}
240
241/**
242 * pm8001_alloc - initiate our hba structure and 6 DMAs area.
243 * @pm8001_ha:our hba structure.
244 *
245 */
Sakthivel Ke590adf2013-02-27 20:25:25 +0530246static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
247 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800248{
249 int i;
250 spin_lock_init(&pm8001_ha->lock);
Tomas Henzl646cdf02014-07-09 17:21:01 +0530251 spin_lock_init(&pm8001_ha->bitmap_lock);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530252 PM8001_INIT_DBG(pm8001_ha,
253 pm8001_printk("pm8001_alloc: PHY:%x\n",
254 pm8001_ha->chip->n_phy));
jack wang1cc943a2009-12-07 17:22:42 +0800255 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800256 pm8001_phy_init(pm8001_ha, i);
jack wang1cc943a2009-12-07 17:22:42 +0800257 pm8001_ha->port[i].wide_port_phymap = 0;
258 pm8001_ha->port[i].port_attached = 0;
259 pm8001_ha->port[i].port_state = 0;
260 INIT_LIST_HEAD(&pm8001_ha->port[i].list);
261 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800262
jack_wang97ee2082009-11-05 22:33:51 +0800263 pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
264 if (!pm8001_ha->tags)
265 goto err_out;
jack wangdbf9bfe2009-10-14 16:19:21 +0800266 /* MPI Memory region 1 for AAP Event Log for fw */
267 pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
268 pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
269 pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
270 pm8001_ha->memoryMap.region[AAP1].alignment = 32;
271
272 /* MPI Memory region 2 for IOP Event Log for fw */
273 pm8001_ha->memoryMap.region[IOP].num_elements = 1;
274 pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
275 pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
276 pm8001_ha->memoryMap.region[IOP].alignment = 32;
277
Sakthivel Ke590adf2013-02-27 20:25:25 +0530278 for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
279 /* MPI Memory region 3 for consumer Index of inbound queues */
280 pm8001_ha->memoryMap.region[CI+i].num_elements = 1;
281 pm8001_ha->memoryMap.region[CI+i].element_size = 4;
282 pm8001_ha->memoryMap.region[CI+i].total_len = 4;
283 pm8001_ha->memoryMap.region[CI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800284
Sakthivel Ke590adf2013-02-27 20:25:25 +0530285 if ((ent->driver_data) != chip_8001) {
286 /* MPI Memory region 5 inbound queues */
287 pm8001_ha->memoryMap.region[IB+i].num_elements =
288 PM8001_MPI_QUEUE;
289 pm8001_ha->memoryMap.region[IB+i].element_size = 128;
290 pm8001_ha->memoryMap.region[IB+i].total_len =
291 PM8001_MPI_QUEUE * 128;
292 pm8001_ha->memoryMap.region[IB+i].alignment = 128;
293 } else {
294 pm8001_ha->memoryMap.region[IB+i].num_elements =
295 PM8001_MPI_QUEUE;
296 pm8001_ha->memoryMap.region[IB+i].element_size = 64;
297 pm8001_ha->memoryMap.region[IB+i].total_len =
298 PM8001_MPI_QUEUE * 64;
299 pm8001_ha->memoryMap.region[IB+i].alignment = 64;
300 }
301 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800302
Sakthivel Ke590adf2013-02-27 20:25:25 +0530303 for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
304 /* MPI Memory region 4 for producer Index of outbound queues */
305 pm8001_ha->memoryMap.region[PI+i].num_elements = 1;
306 pm8001_ha->memoryMap.region[PI+i].element_size = 4;
307 pm8001_ha->memoryMap.region[PI+i].total_len = 4;
308 pm8001_ha->memoryMap.region[PI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800309
Sakthivel Ke590adf2013-02-27 20:25:25 +0530310 if (ent->driver_data != chip_8001) {
311 /* MPI Memory region 6 Outbound queues */
312 pm8001_ha->memoryMap.region[OB+i].num_elements =
313 PM8001_MPI_QUEUE;
314 pm8001_ha->memoryMap.region[OB+i].element_size = 128;
315 pm8001_ha->memoryMap.region[OB+i].total_len =
316 PM8001_MPI_QUEUE * 128;
317 pm8001_ha->memoryMap.region[OB+i].alignment = 128;
318 } else {
319 /* MPI Memory region 6 Outbound queues */
320 pm8001_ha->memoryMap.region[OB+i].num_elements =
321 PM8001_MPI_QUEUE;
322 pm8001_ha->memoryMap.region[OB+i].element_size = 64;
323 pm8001_ha->memoryMap.region[OB+i].total_len =
324 PM8001_MPI_QUEUE * 64;
325 pm8001_ha->memoryMap.region[OB+i].alignment = 64;
326 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800327
Sakthivel Ke590adf2013-02-27 20:25:25 +0530328 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800329 /* Memory region write DMA*/
330 pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
331 pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
332 pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
333 /* Memory region for devices*/
334 pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
335 pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
336 sizeof(struct pm8001_device);
337 pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
338 sizeof(struct pm8001_device);
339
340 /* Memory region for ccb_info*/
341 pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
342 pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
343 sizeof(struct pm8001_ccb_info);
344 pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
345 sizeof(struct pm8001_ccb_info);
346
Sakthivel K1c75a672013-03-19 18:06:40 +0530347 /* Memory region for fw flash */
348 pm8001_ha->memoryMap.region[FW_FLASH].total_len = 4096;
349
Anand Kumar Santhanamd078b512013-09-04 12:57:00 +0530350 pm8001_ha->memoryMap.region[FORENSIC_MEM].num_elements = 1;
351 pm8001_ha->memoryMap.region[FORENSIC_MEM].total_len = 0x10000;
352 pm8001_ha->memoryMap.region[FORENSIC_MEM].element_size = 0x10000;
353 pm8001_ha->memoryMap.region[FORENSIC_MEM].alignment = 0x10000;
jack wangdbf9bfe2009-10-14 16:19:21 +0800354 for (i = 0; i < USI_MAX_MEMCNT; i++) {
355 if (pm8001_mem_alloc(pm8001_ha->pdev,
356 &pm8001_ha->memoryMap.region[i].virt_ptr,
357 &pm8001_ha->memoryMap.region[i].phys_addr,
358 &pm8001_ha->memoryMap.region[i].phys_addr_hi,
359 &pm8001_ha->memoryMap.region[i].phys_addr_lo,
360 pm8001_ha->memoryMap.region[i].total_len,
361 pm8001_ha->memoryMap.region[i].alignment) != 0) {
362 PM8001_FAIL_DBG(pm8001_ha,
363 pm8001_printk("Mem%d alloc failed\n",
364 i));
365 goto err_out;
366 }
367 }
368
369 pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
370 for (i = 0; i < PM8001_MAX_DEVICES; i++) {
James Bottomleyaa9f8322013-05-07 14:44:06 -0700371 pm8001_ha->devices[i].dev_type = SAS_PHY_UNUSED;
jack wangdbf9bfe2009-10-14 16:19:21 +0800372 pm8001_ha->devices[i].id = i;
373 pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
374 pm8001_ha->devices[i].running_req = 0;
375 }
376 pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
377 for (i = 0; i < PM8001_MAX_CCB; i++) {
378 pm8001_ha->ccb_info[i].ccb_dma_handle =
379 pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
380 i * sizeof(struct pm8001_ccb_info);
jack_wang97ee2082009-11-05 22:33:51 +0800381 pm8001_ha->ccb_info[i].task = NULL;
382 pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
383 pm8001_ha->ccb_info[i].device = NULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800384 ++pm8001_ha->tags_num;
385 }
386 pm8001_ha->flags = PM8001F_INIT_TIME;
387 /* Initialize tags */
388 pm8001_tag_init(pm8001_ha);
389 return 0;
390err_out:
391 return 1;
392}
393
394/**
395 * pm8001_ioremap - remap the pci high physical address to kernal virtual
396 * address so that we can access them.
397 * @pm8001_ha:our hba structure.
398 */
399static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
400{
401 u32 bar;
402 u32 logicalBar = 0;
403 struct pci_dev *pdev;
404
405 pdev = pm8001_ha->pdev;
406 /* map pci mem (PMC pci base 0-3)*/
407 for (bar = 0; bar < 6; bar++) {
408 /*
409 ** logical BARs for SPC:
410 ** bar 0 and 1 - logical BAR0
411 ** bar 2 and 3 - logical BAR1
412 ** bar4 - logical BAR2
413 ** bar5 - logical BAR3
414 ** Skip the appropriate assignments:
415 */
416 if ((bar == 1) || (bar == 3))
417 continue;
418 if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
419 pm8001_ha->io_mem[logicalBar].membase =
420 pci_resource_start(pdev, bar);
jack wangdbf9bfe2009-10-14 16:19:21 +0800421 pm8001_ha->io_mem[logicalBar].memsize =
422 pci_resource_len(pdev, bar);
423 pm8001_ha->io_mem[logicalBar].memvirtaddr =
424 ioremap(pm8001_ha->io_mem[logicalBar].membase,
425 pm8001_ha->io_mem[logicalBar].memsize);
426 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530427 pm8001_printk("PCI: bar %d, logicalBar %d ",
428 bar, logicalBar));
429 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
430 "base addr %llx virt_addr=%llx len=%d\n",
431 (u64)pm8001_ha->io_mem[logicalBar].membase,
Anand Kumar Santhanamda1dccc2013-08-05 14:16:52 +0530432 (u64)(unsigned long)
433 pm8001_ha->io_mem[logicalBar].memvirtaddr,
jack wangdbf9bfe2009-10-14 16:19:21 +0800434 pm8001_ha->io_mem[logicalBar].memsize));
435 } else {
436 pm8001_ha->io_mem[logicalBar].membase = 0;
437 pm8001_ha->io_mem[logicalBar].memsize = 0;
438 pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
439 }
440 logicalBar++;
441 }
442 return 0;
443}
444
445/**
446 * pm8001_pci_alloc - initialize our ha card structure
447 * @pdev: pci device.
448 * @ent: ent
449 * @shost: scsi host struct which has been initialized before.
450 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800451static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530452 const struct pci_device_id *ent,
453 struct Scsi_Host *shost)
454
jack wangdbf9bfe2009-10-14 16:19:21 +0800455{
456 struct pm8001_hba_info *pm8001_ha;
457 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530458 int j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800459
460 pm8001_ha = sha->lldd_ha;
461 if (!pm8001_ha)
462 return NULL;
463
464 pm8001_ha->pdev = pdev;
465 pm8001_ha->dev = &pdev->dev;
Sakthivel Ke590adf2013-02-27 20:25:25 +0530466 pm8001_ha->chip_id = ent->driver_data;
jack wangdbf9bfe2009-10-14 16:19:21 +0800467 pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
468 pm8001_ha->irq = pdev->irq;
469 pm8001_ha->sas = sha;
470 pm8001_ha->shost = shost;
471 pm8001_ha->id = pm8001_id++;
jack wangdbf9bfe2009-10-14 16:19:21 +0800472 pm8001_ha->logging_level = 0x01;
473 sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
Sakthivel Kf74cf272013-02-27 20:27:43 +0530474 /* IOMB size is 128 for 8088/89 controllers */
475 if (pm8001_ha->chip_id != chip_8001)
476 pm8001_ha->iomb_size = IOMB_SIZE_SPCV;
477 else
478 pm8001_ha->iomb_size = IOMB_SIZE_SPC;
479
jack wangdbf9bfe2009-10-14 16:19:21 +0800480#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530481 /* Tasklet for non msi-x interrupt handler */
Benjamin Roodc913df32015-10-30 10:53:31 -0400482 if ((!pdev->msix_cap || !pci_msi_enabled())
483 || (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530484 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
485 (unsigned long)&(pm8001_ha->irq_vector[0]));
486 else
487 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
488 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
489 (unsigned long)&(pm8001_ha->irq_vector[j]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800490#endif
491 pm8001_ioremap(pm8001_ha);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530492 if (!pm8001_alloc(pm8001_ha, ent))
jack wangdbf9bfe2009-10-14 16:19:21 +0800493 return pm8001_ha;
494 pm8001_free(pm8001_ha);
495 return NULL;
496}
497
498/**
499 * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
500 * @pdev: pci device.
501 */
502static int pci_go_44(struct pci_dev *pdev)
503{
504 int rc;
505
506 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
507 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
508 if (rc) {
509 rc = pci_set_consistent_dma_mask(pdev,
510 DMA_BIT_MASK(32));
511 if (rc) {
512 dev_printk(KERN_ERR, &pdev->dev,
513 "44-bit DMA enable failed\n");
514 return rc;
515 }
516 }
517 } else {
518 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
519 if (rc) {
520 dev_printk(KERN_ERR, &pdev->dev,
521 "32-bit DMA enable failed\n");
522 return rc;
523 }
524 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
525 if (rc) {
526 dev_printk(KERN_ERR, &pdev->dev,
527 "32-bit consistent DMA enable failed\n");
528 return rc;
529 }
530 }
531 return rc;
532}
533
534/**
535 * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
536 * @shost: scsi host which has been allocated outside.
537 * @chip_info: our ha struct.
538 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800539static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
540 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800541{
542 int phy_nr, port_nr;
543 struct asd_sas_phy **arr_phy;
544 struct asd_sas_port **arr_port;
545 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
546
547 phy_nr = chip_info->n_phy;
548 port_nr = phy_nr;
549 memset(sha, 0x00, sizeof(*sha));
550 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
551 if (!arr_phy)
552 goto exit;
553 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
554 if (!arr_port)
555 goto exit_free2;
556
557 sha->sas_phy = arr_phy;
558 sha->sas_port = arr_port;
559 sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
560 if (!sha->lldd_ha)
561 goto exit_free1;
562
563 shost->transportt = pm8001_stt;
564 shost->max_id = PM8001_MAX_DEVICES;
565 shost->max_lun = 8;
566 shost->max_channel = 0;
567 shost->unique_id = pm8001_id;
568 shost->max_cmd_len = 16;
569 shost->can_queue = PM8001_CAN_QUEUE;
570 shost->cmd_per_lun = 32;
571 return 0;
572exit_free1:
573 kfree(arr_port);
574exit_free2:
575 kfree(arr_phy);
576exit:
577 return -1;
578}
579
580/**
581 * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
582 * @shost: scsi host which has been allocated outside
583 * @chip_info: our ha struct.
584 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800585static void pm8001_post_sas_ha_init(struct Scsi_Host *shost,
586 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800587{
588 int i = 0;
589 struct pm8001_hba_info *pm8001_ha;
590 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
591
592 pm8001_ha = sha->lldd_ha;
593 for (i = 0; i < chip_info->n_phy; i++) {
594 sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
595 sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
596 }
597 sha->sas_ha_name = DRV_NAME;
598 sha->dev = pm8001_ha->dev;
599
600 sha->lldd_module = THIS_MODULE;
601 sha->sas_addr = &pm8001_ha->sas_addr[0];
602 sha->num_phys = chip_info->n_phy;
jack wangdbf9bfe2009-10-14 16:19:21 +0800603 sha->core.shost = shost;
604}
605
606/**
607 * pm8001_init_sas_add - initialize sas address
608 * @chip_info: our ha struct.
609 *
610 * Currently we just set the fixed SAS address to our HBA,for manufacture,
611 * it should read from the EEPROM
612 */
613static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
614{
Sakthivel Ka33a0152013-03-19 18:07:35 +0530615 u8 i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800616#ifdef PM8001_READ_VPD
Sakthivel Ka33a0152013-03-19 18:07:35 +0530617 /* For new SPC controllers WWN is stored in flash vpd
618 * For SPC/SPCve controllers WWN is stored in EEPROM
619 * For Older SPC WWN is stored in NVMD
620 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800621 DECLARE_COMPLETION_ONSTACK(completion);
jack wang7c8356d2009-12-07 17:23:08 +0800622 struct pm8001_ioctl_payload payload;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530623 u16 deviceid;
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530624 int rc;
625
Sakthivel Ka33a0152013-03-19 18:07:35 +0530626 pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
jack wangdbf9bfe2009-10-14 16:19:21 +0800627 pm8001_ha->nvmd_completion = &completion;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530628
629 if (pm8001_ha->chip_id == chip_8001) {
Bradley Grovef49d2132013-12-19 10:50:56 -0500630 if (deviceid == 0x8081 || deviceid == 0x0042) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530631 payload.minor_function = 4;
632 payload.length = 4096;
633 } else {
634 payload.minor_function = 0;
635 payload.length = 128;
636 }
Benjamin Rood10efa462015-11-02 15:39:23 -0500637 } else if ((pm8001_ha->chip_id == chip_8070 ||
638 pm8001_ha->chip_id == chip_8072) &&
639 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
640 payload.minor_function = 4;
641 payload.length = 4096;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530642 } else {
643 payload.minor_function = 1;
644 payload.length = 4096;
645 }
646 payload.offset = 0;
647 payload.func_specific = kzalloc(payload.length, GFP_KERNEL);
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530648 if (!payload.func_specific) {
649 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("mem alloc fail\n"));
650 return;
651 }
652 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
653 if (rc) {
654 kfree(payload.func_specific);
655 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
656 return;
657 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800658 wait_for_completion(&completion);
Sakthivel Ka33a0152013-03-19 18:07:35 +0530659
660 for (i = 0, j = 0; i <= 7; i++, j++) {
661 if (pm8001_ha->chip_id == chip_8001) {
662 if (deviceid == 0x8081)
663 pm8001_ha->sas_addr[j] =
664 payload.func_specific[0x704 + i];
Bradley Grovef49d2132013-12-19 10:50:56 -0500665 else if (deviceid == 0x0042)
666 pm8001_ha->sas_addr[j] =
667 payload.func_specific[0x010 + i];
Benjamin Rood10efa462015-11-02 15:39:23 -0500668 } else if ((pm8001_ha->chip_id == chip_8070 ||
669 pm8001_ha->chip_id == chip_8072) &&
670 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
671 pm8001_ha->sas_addr[j] =
672 payload.func_specific[0x010 + i];
Sakthivel Ka33a0152013-03-19 18:07:35 +0530673 } else
674 pm8001_ha->sas_addr[j] =
675 payload.func_specific[0x804 + i];
676 }
677
jack wangdbf9bfe2009-10-14 16:19:21 +0800678 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530679 memcpy(&pm8001_ha->phy[i].dev_sas_addr,
680 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +0800681 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ka33a0152013-03-19 18:07:35 +0530682 pm8001_printk("phy %d sas_addr = %016llx\n", i,
jack wang7c8356d2009-12-07 17:23:08 +0800683 pm8001_ha->phy[i].dev_sas_addr));
jack wangdbf9bfe2009-10-14 16:19:21 +0800684 }
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530685 kfree(payload.func_specific);
jack wangdbf9bfe2009-10-14 16:19:21 +0800686#else
687 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wang7c8356d2009-12-07 17:23:08 +0800688 pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800689 pm8001_ha->phy[i].dev_sas_addr =
690 cpu_to_be64((u64)
691 (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
692 }
693 memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
694 SAS_ADDR_SIZE);
695#endif
696}
697
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530698/*
699 * pm8001_get_phy_settings_info : Read phy setting values.
700 * @pm8001_ha : our hba.
701 */
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200702static int pm8001_get_phy_settings_info(struct pm8001_hba_info *pm8001_ha)
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530703{
704
705#ifdef PM8001_READ_VPD
706 /*OPTION ROM FLASH read for the SPC cards */
707 DECLARE_COMPLETION_ONSTACK(completion);
708 struct pm8001_ioctl_payload payload;
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530709 int rc;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530710
711 pm8001_ha->nvmd_completion = &completion;
712 /* SAS ADDRESS read from flash / EEPROM */
713 payload.minor_function = 6;
714 payload.offset = 0;
715 payload.length = 4096;
716 payload.func_specific = kzalloc(4096, GFP_KERNEL);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200717 if (!payload.func_specific)
718 return -ENOMEM;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530719 /* Read phy setting values from flash */
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530720 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
721 if (rc) {
722 kfree(payload.func_specific);
723 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
724 return -ENOMEM;
725 }
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530726 wait_for_completion(&completion);
727 pm8001_set_phy_profile(pm8001_ha, sizeof(u8), payload.func_specific);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200728 kfree(payload.func_specific);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530729#endif
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200730 return 0;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530731}
732
Benjamin Roodc5614df2015-10-30 10:53:28 -0400733struct pm8001_mpi3_phy_pg_trx_config {
734 u32 LaneLosCfg;
735 u32 LanePgaCfg1;
736 u32 LanePisoCfg1;
737 u32 LanePisoCfg2;
738 u32 LanePisoCfg3;
739 u32 LanePisoCfg4;
740 u32 LanePisoCfg5;
741 u32 LanePisoCfg6;
742 u32 LaneBctCtrl;
743};
744
745/**
746 * pm8001_get_internal_phy_settings : Retrieves the internal PHY settings
747 * @pm8001_ha : our adapter
748 * @phycfg : PHY config page to populate
749 */
750static
751void pm8001_get_internal_phy_settings(struct pm8001_hba_info *pm8001_ha,
752 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
753{
754 phycfg->LaneLosCfg = 0x00000132;
755 phycfg->LanePgaCfg1 = 0x00203949;
756 phycfg->LanePisoCfg1 = 0x000000FF;
757 phycfg->LanePisoCfg2 = 0xFF000001;
758 phycfg->LanePisoCfg3 = 0xE7011300;
759 phycfg->LanePisoCfg4 = 0x631C40C0;
760 phycfg->LanePisoCfg5 = 0xF8102036;
761 phycfg->LanePisoCfg6 = 0xF74A1000;
762 phycfg->LaneBctCtrl = 0x00FB33F8;
763}
764
765/**
766 * pm8001_get_external_phy_settings : Retrieves the external PHY settings
767 * @pm8001_ha : our adapter
768 * @phycfg : PHY config page to populate
769 */
770static
771void pm8001_get_external_phy_settings(struct pm8001_hba_info *pm8001_ha,
772 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
773{
774 phycfg->LaneLosCfg = 0x00000132;
775 phycfg->LanePgaCfg1 = 0x00203949;
776 phycfg->LanePisoCfg1 = 0x000000FF;
777 phycfg->LanePisoCfg2 = 0xFF000001;
778 phycfg->LanePisoCfg3 = 0xE7011300;
779 phycfg->LanePisoCfg4 = 0x63349140;
780 phycfg->LanePisoCfg5 = 0xF8102036;
781 phycfg->LanePisoCfg6 = 0xF80D9300;
782 phycfg->LaneBctCtrl = 0x00FB33F8;
783}
784
785/**
786 * pm8001_get_phy_mask : Retrieves the mask that denotes if a PHY is int/ext
787 * @pm8001_ha : our adapter
788 * @phymask : The PHY mask
789 */
790static
791void pm8001_get_phy_mask(struct pm8001_hba_info *pm8001_ha, int *phymask)
792{
793 switch (pm8001_ha->pdev->subsystem_device) {
794 case 0x0070: /* H1280 - 8 external 0 internal */
795 case 0x0072: /* H12F0 - 16 external 0 internal */
796 *phymask = 0x0000;
797 break;
798
799 case 0x0071: /* H1208 - 0 external 8 internal */
800 case 0x0073: /* H120F - 0 external 16 internal */
801 *phymask = 0xFFFF;
802 break;
803
804 case 0x0080: /* H1244 - 4 external 4 internal */
805 *phymask = 0x00F0;
806 break;
807
808 case 0x0081: /* H1248 - 4 external 8 internal */
809 *phymask = 0x0FF0;
810 break;
811
812 case 0x0082: /* H1288 - 8 external 8 internal */
813 *phymask = 0xFF00;
814 break;
815
816 default:
817 PM8001_INIT_DBG(pm8001_ha,
818 pm8001_printk("Unknown subsystem device=0x%.04x",
819 pm8001_ha->pdev->subsystem_device));
820 }
821}
822
823/**
824 * pm8001_set_phy_settings_ven_117c_12Gb : Configure ATTO 12Gb PHY settings
825 * @pm8001_ha : our adapter
826 */
827static
828int pm8001_set_phy_settings_ven_117c_12G(struct pm8001_hba_info *pm8001_ha)
829{
830 struct pm8001_mpi3_phy_pg_trx_config phycfg_int;
831 struct pm8001_mpi3_phy_pg_trx_config phycfg_ext;
832 int phymask = 0;
833 int i = 0;
834
835 memset(&phycfg_int, 0, sizeof(phycfg_int));
836 memset(&phycfg_ext, 0, sizeof(phycfg_ext));
837
838 pm8001_get_internal_phy_settings(pm8001_ha, &phycfg_int);
839 pm8001_get_external_phy_settings(pm8001_ha, &phycfg_ext);
840 pm8001_get_phy_mask(pm8001_ha, &phymask);
841
842 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
843 if (phymask & (1 << i)) {/* Internal PHY */
844 pm8001_set_phy_profile_single(pm8001_ha, i,
845 sizeof(phycfg_int) / sizeof(u32),
846 (u32 *)&phycfg_int);
847
848 } else { /* External PHY */
849 pm8001_set_phy_profile_single(pm8001_ha, i,
850 sizeof(phycfg_ext) / sizeof(u32),
851 (u32 *)&phycfg_ext);
852 }
853 }
854
855 return 0;
856}
857
Benjamin Roodda2dd612015-10-30 10:53:24 -0400858/**
859 * pm8001_configure_phy_settings : Configures PHY settings based on vendor ID.
860 * @pm8001_ha : our hba.
861 */
862static int pm8001_configure_phy_settings(struct pm8001_hba_info *pm8001_ha)
863{
864 switch (pm8001_ha->pdev->subsystem_vendor) {
865 case PCI_VENDOR_ID_ATTO:
Benjamin Roodc5614df2015-10-30 10:53:28 -0400866 if (pm8001_ha->pdev->device == 0x0042) /* 6Gb */
867 return 0;
868 else
869 return pm8001_set_phy_settings_ven_117c_12G(pm8001_ha);
870
Benjamin Roodda2dd612015-10-30 10:53:24 -0400871 case PCI_VENDOR_ID_ADAPTEC2:
872 case 0:
873 return 0;
874
875 default:
876 return pm8001_get_phy_settings_info(pm8001_ha);
877 }
878}
879
jack wangdbf9bfe2009-10-14 16:19:21 +0800880#ifdef PM8001_USE_MSIX
881/**
882 * pm8001_setup_msix - enable MSI-X interrupt
883 * @chip_info: our ha struct.
884 * @irq_handler: irq_handler
885 */
Sakthivel K1245ee52013-03-19 17:56:17 +0530886static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800887{
888 u32 i = 0, j = 0;
Sakthivel K1245ee52013-03-19 17:56:17 +0530889 u32 number_of_intr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800890 int flag = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800891 int rc;
Sakthivel K1245ee52013-03-19 17:56:17 +0530892 static char intr_drvname[PM8001_MAX_MSIX_VEC][sizeof(DRV_NAME)+3];
893
894 /* SPCv controllers supports 64 msi-x */
895 if (pm8001_ha->chip_id == chip_8001) {
896 number_of_intr = 1;
Sakthivel K1245ee52013-03-19 17:56:17 +0530897 } else {
898 number_of_intr = PM8001_MAX_MSIX_VEC;
899 flag &= ~IRQF_SHARED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530900 }
901
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100902 rc = pci_alloc_irq_vectors(pm8001_ha->pdev, number_of_intr,
903 number_of_intr, PCI_IRQ_MSIX);
904 if (rc < 0)
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200905 return rc;
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100906 pm8001_ha->number_of_intr = number_of_intr;
Sakthivel K1245ee52013-03-19 17:56:17 +0530907
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200908 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100909 "pci_alloc_irq_vectors request ret:%d no of intr %d\n",
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200910 rc, pm8001_ha->number_of_intr));
Sakthivel K1245ee52013-03-19 17:56:17 +0530911
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200912 for (i = 0; i < number_of_intr; i++) {
913 snprintf(intr_drvname[i], sizeof(intr_drvname[0]),
914 DRV_NAME"%d", i);
915 pm8001_ha->irq_vector[i].irq_id = i;
916 pm8001_ha->irq_vector[i].drv_inst = pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530917
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100918 rc = request_irq(pci_irq_vector(pm8001_ha->pdev, i),
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200919 pm8001_interrupt_handler_msix, flag,
920 intr_drvname[i], &(pm8001_ha->irq_vector[i]));
921 if (rc) {
922 for (j = 0; j < i; j++) {
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100923 free_irq(pci_irq_vector(pm8001_ha->pdev, i),
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530924 &(pm8001_ha->irq_vector[i]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800925 }
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100926 pci_free_irq_vectors(pm8001_ha->pdev);
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200927 break;
jack wangdbf9bfe2009-10-14 16:19:21 +0800928 }
929 }
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200930
jack wangdbf9bfe2009-10-14 16:19:21 +0800931 return rc;
932}
933#endif
934
935/**
936 * pm8001_request_irq - register interrupt
937 * @chip_info: our ha struct.
938 */
939static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
940{
941 struct pci_dev *pdev;
jack_wang97ee2082009-11-05 22:33:51 +0800942 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +0800943
944 pdev = pm8001_ha->pdev;
945
946#ifdef PM8001_USE_MSIX
Benjamin Roodc913df32015-10-30 10:53:31 -0400947 if (pdev->msix_cap && pci_msi_enabled())
Sakthivel K1245ee52013-03-19 17:56:17 +0530948 return pm8001_setup_msix(pm8001_ha);
949 else {
950 PM8001_INIT_DBG(pm8001_ha,
951 pm8001_printk("MSIX not supported!!!\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +0800952 goto intx;
Sakthivel K1245ee52013-03-19 17:56:17 +0530953 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800954#endif
955
956intx:
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400957 /* initialize the INT-X interrupt */
Benjamin Roodc913df32015-10-30 10:53:31 -0400958 pm8001_ha->irq_vector[0].irq_id = 0;
959 pm8001_ha->irq_vector[0].drv_inst = pm8001_ha;
Sakthivel K1245ee52013-03-19 17:56:17 +0530960 rc = request_irq(pdev->irq, pm8001_interrupt_handler_intx, IRQF_SHARED,
961 DRV_NAME, SHOST_TO_SAS_HA(pm8001_ha->shost));
jack wangdbf9bfe2009-10-14 16:19:21 +0800962 return rc;
963}
964
965/**
966 * pm8001_pci_probe - probe supported device
967 * @pdev: pci device which kernel has been prepared for.
968 * @ent: pci device id
969 *
970 * This function is the main initialization function, when register a new
971 * pci driver it is invoked, all struct an hardware initilization should be done
972 * here, also, register interrupt
973 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800974static int pm8001_pci_probe(struct pci_dev *pdev,
975 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800976{
977 unsigned int rc;
978 u32 pci_reg;
Sakthivel K1245ee52013-03-19 17:56:17 +0530979 u8 i = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800980 struct pm8001_hba_info *pm8001_ha;
981 struct Scsi_Host *shost = NULL;
982 const struct pm8001_chip_info *chip;
983
984 dev_printk(KERN_INFO, &pdev->dev,
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530985 "pm80xx: driver version %s\n", DRV_VERSION);
jack wangdbf9bfe2009-10-14 16:19:21 +0800986 rc = pci_enable_device(pdev);
987 if (rc)
988 goto err_out_enable;
989 pci_set_master(pdev);
990 /*
991 * Enable pci slot busmaster by setting pci command register.
992 * This is required by FW for Cyclone card.
993 */
994
995 pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
996 pci_reg |= 0x157;
997 pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
998 rc = pci_request_regions(pdev, DRV_NAME);
999 if (rc)
1000 goto err_out_disable;
1001 rc = pci_go_44(pdev);
1002 if (rc)
1003 goto err_out_regions;
1004
1005 shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
1006 if (!shost) {
1007 rc = -ENOMEM;
1008 goto err_out_regions;
1009 }
1010 chip = &pm8001_chips[ent->driver_data];
1011 SHOST_TO_SAS_HA(shost) =
Julia Lawall3dbf6c02009-12-19 08:17:27 +01001012 kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
jack wangdbf9bfe2009-10-14 16:19:21 +08001013 if (!SHOST_TO_SAS_HA(shost)) {
1014 rc = -ENOMEM;
1015 goto err_out_free_host;
1016 }
1017
1018 rc = pm8001_prep_sas_ha_init(shost, chip);
1019 if (rc) {
1020 rc = -ENOMEM;
1021 goto err_out_free;
1022 }
1023 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
Sakthivel Ke590adf2013-02-27 20:25:25 +05301024 /* ent->driver variable is used to differentiate between controllers */
1025 pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
jack wangdbf9bfe2009-10-14 16:19:21 +08001026 if (!pm8001_ha) {
1027 rc = -ENOMEM;
1028 goto err_out_free;
1029 }
1030 list_add_tail(&pm8001_ha->list, &hba_list);
Sakthivel Kf5860992013-04-17 16:37:02 +05301031 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001032 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301033 if (rc) {
1034 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1035 "chip_init failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08001036 goto err_out_ha_free;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301037 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001038
1039 rc = scsi_add_host(shost, &pdev->dev);
1040 if (rc)
1041 goto err_out_ha_free;
1042 rc = pm8001_request_irq(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301043 if (rc) {
1044 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1045 "pm8001_request_irq failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08001046 goto err_out_shost;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301047 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001048
Sakthivel Kf74cf272013-02-27 20:27:43 +05301049 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +05301050 if (pm8001_ha->chip_id != chip_8001) {
1051 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1052 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
Sakthivel Ka6cb3d02013-03-19 18:08:40 +05301053 /* setup thermal configuration. */
1054 pm80xx_set_thermal_config(pm8001_ha);
Sakthivel K1245ee52013-03-19 17:56:17 +05301055 }
1056
jack wangdbf9bfe2009-10-14 16:19:21 +08001057 pm8001_init_sas_add(pm8001_ha);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +05301058 /* phy setting support for motherboard controller */
Benjamin Roodda2dd612015-10-30 10:53:24 -04001059 if (pm8001_configure_phy_settings(pm8001_ha))
1060 goto err_out_shost;
1061
jack wangdbf9bfe2009-10-14 16:19:21 +08001062 pm8001_post_sas_ha_init(shost, chip);
1063 rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
1064 if (rc)
1065 goto err_out_shost;
1066 scsi_scan_host(pm8001_ha->shost);
1067 return 0;
1068
1069err_out_shost:
1070 scsi_remove_host(pm8001_ha->shost);
1071err_out_ha_free:
1072 pm8001_free(pm8001_ha);
1073err_out_free:
1074 kfree(SHOST_TO_SAS_HA(shost));
1075err_out_free_host:
1076 kfree(shost);
1077err_out_regions:
1078 pci_release_regions(pdev);
1079err_out_disable:
1080 pci_disable_device(pdev);
1081err_out_enable:
1082 return rc;
1083}
1084
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001085static void pm8001_pci_remove(struct pci_dev *pdev)
jack wangdbf9bfe2009-10-14 16:19:21 +08001086{
1087 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1088 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301089 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001090 pm8001_ha = sha->lldd_ha;
Benjamin Rood2a188cb2015-10-30 16:01:37 -04001091 scsi_remove_host(pm8001_ha->shost);
jack wangdbf9bfe2009-10-14 16:19:21 +08001092 sas_unregister_ha(sha);
1093 sas_remove_host(pm8001_ha->shost);
1094 list_del(&pm8001_ha->list);
Sakthivel K1245ee52013-03-19 17:56:17 +05301095 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +05301096 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001097
1098#ifdef PM8001_USE_MSIX
1099 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001100 synchronize_irq(pci_irq_vector(pdev, i));
jack wangdbf9bfe2009-10-14 16:19:21 +08001101 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001102 free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1103 pci_free_irq_vectors(pdev);
jack wangdbf9bfe2009-10-14 16:19:21 +08001104#else
1105 free_irq(pm8001_ha->irq, sha);
1106#endif
1107#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301108 /* For non-msix and msix interrupts */
Benjamin Roodc913df32015-10-30 10:53:31 -04001109 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1110 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301111 tasklet_kill(&pm8001_ha->tasklet[0]);
1112 else
1113 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1114 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +08001115#endif
1116 pm8001_free(pm8001_ha);
1117 kfree(sha->sas_phy);
1118 kfree(sha->sas_port);
1119 kfree(sha);
1120 pci_release_regions(pdev);
1121 pci_disable_device(pdev);
1122}
1123
1124/**
1125 * pm8001_pci_suspend - power management suspend main entry point
1126 * @pdev: PCI device struct
1127 * @state: PM state change to (usually PCI_D3)
1128 *
1129 * Returns 0 success, anything else error.
1130 */
1131static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1132{
1133 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1134 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301135 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001136 u32 device_state;
1137 pm8001_ha = sha->lldd_ha;
Bradley Grove9f176092014-07-09 17:20:23 +05301138 sas_suspend_ha(sha);
Tejun Heo429305e2011-01-24 14:57:29 +01001139 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +08001140 scsi_block_requests(pm8001_ha->shost);
Yijing Wangc8a2ba32013-06-27 15:02:49 +08001141 if (!pdev->pm_cap) {
1142 dev_err(&pdev->dev, " PCI PM not supported\n");
jack wangdbf9bfe2009-10-14 16:19:21 +08001143 return -ENODEV;
1144 }
Sakthivel K1245ee52013-03-19 17:56:17 +05301145 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +05301146 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001147#ifdef PM8001_USE_MSIX
1148 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001149 synchronize_irq(pci_irq_vector(pdev, i));
jack wangdbf9bfe2009-10-14 16:19:21 +08001150 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001151 free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1152 pci_free_irq_vectors(pdev);
jack wangdbf9bfe2009-10-14 16:19:21 +08001153#else
1154 free_irq(pm8001_ha->irq, sha);
1155#endif
1156#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301157 /* For non-msix and msix interrupts */
Benjamin Roodc913df32015-10-30 10:53:31 -04001158 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1159 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301160 tasklet_kill(&pm8001_ha->tasklet[0]);
1161 else
1162 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1163 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +08001164#endif
1165 device_state = pci_choose_state(pdev, state);
1166 pm8001_printk("pdev=0x%p, slot=%s, entering "
1167 "operating state [D%d]\n", pdev,
1168 pm8001_ha->name, device_state);
1169 pci_save_state(pdev);
1170 pci_disable_device(pdev);
1171 pci_set_power_state(pdev, device_state);
1172 return 0;
1173}
1174
1175/**
1176 * pm8001_pci_resume - power management resume main entry point
1177 * @pdev: PCI device struct
1178 *
1179 * Returns 0 success, anything else error.
1180 */
1181static int pm8001_pci_resume(struct pci_dev *pdev)
1182{
1183 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1184 struct pm8001_hba_info *pm8001_ha;
1185 int rc;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301186 u8 i = 0, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001187 u32 device_state;
Bradley Grove9f176092014-07-09 17:20:23 +05301188 DECLARE_COMPLETION_ONSTACK(completion);
jack wangdbf9bfe2009-10-14 16:19:21 +08001189 pm8001_ha = sha->lldd_ha;
1190 device_state = pdev->current_state;
1191
1192 pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
1193 "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
1194
1195 pci_set_power_state(pdev, PCI_D0);
1196 pci_enable_wake(pdev, PCI_D0, 0);
1197 pci_restore_state(pdev);
1198 rc = pci_enable_device(pdev);
1199 if (rc) {
1200 pm8001_printk("slot=%s Enable device failed during resume\n",
1201 pm8001_ha->name);
1202 goto err_out_enable;
1203 }
1204
1205 pci_set_master(pdev);
1206 rc = pci_go_44(pdev);
1207 if (rc)
1208 goto err_out_disable;
Bradley Grove9f176092014-07-09 17:20:23 +05301209 sas_prep_resume_ha(sha);
Sakthivel Kf5860992013-04-17 16:37:02 +05301210 /* chip soft rst only for spc */
1211 if (pm8001_ha->chip_id == chip_8001) {
1212 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1213 PM8001_INIT_DBG(pm8001_ha,
1214 pm8001_printk("chip soft reset successful\n"));
1215 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001216 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1217 if (rc)
1218 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301219
1220 /* disable all the interrupt bits */
1221 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1222
jack wangdbf9bfe2009-10-14 16:19:21 +08001223 rc = pm8001_request_irq(pm8001_ha);
1224 if (rc)
1225 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301226#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301227 /* Tasklet for non msi-x interrupt handler */
Benjamin Roodc913df32015-10-30 10:53:31 -04001228 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1229 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301230 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
1231 (unsigned long)&(pm8001_ha->irq_vector[0]));
1232 else
1233 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1234 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
1235 (unsigned long)&(pm8001_ha->irq_vector[j]));
Sakthivel K1245ee52013-03-19 17:56:17 +05301236#endif
Sakthivel Kf74cf272013-02-27 20:27:43 +05301237 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +05301238 if (pm8001_ha->chip_id != chip_8001) {
1239 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1240 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
1241 }
Benjamin Roodb650a882015-11-02 15:42:29 -05001242
1243 /* Chip documentation for the 8070 and 8072 SPCv */
1244 /* states that a 500ms minimum delay is required */
Julia Lawall014e8ba2016-05-17 16:38:44 +02001245 /* before issuing commands. Otherwise, the firmware */
Benjamin Roodb650a882015-11-02 15:42:29 -05001246 /* will enter an unrecoverable state. */
1247
1248 if (pm8001_ha->chip_id == chip_8070 ||
1249 pm8001_ha->chip_id == chip_8072) {
1250 mdelay(500);
1251 }
1252
1253 /* Spin up the PHYs */
1254
Bradley Grove9f176092014-07-09 17:20:23 +05301255 pm8001_ha->flags = PM8001F_RUN_TIME;
1256 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
1257 pm8001_ha->phy[i].enable_completion = &completion;
1258 PM8001_CHIP_DISP->phy_start_req(pm8001_ha, i);
1259 wait_for_completion(&completion);
1260 }
1261 sas_resume_ha(sha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001262 return 0;
1263
1264err_out_disable:
1265 scsi_remove_host(pm8001_ha->shost);
1266 pci_disable_device(pdev);
1267err_out_enable:
1268 return rc;
1269}
1270
Sakthivel Ke5742102013-04-17 16:26:36 +05301271/* update of pci device, vendor id and driver data with
1272 * unique value for each of the controller
1273 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001274static struct pci_device_id pm8001_pci_table[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +05301275 { PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
Suresh Thiagarajand8571b12015-02-12 12:04:37 +05301276 { PCI_VDEVICE(PMC_Sierra, 0x8006), chip_8006 },
1277 { PCI_VDEVICE(ADAPTEC2, 0x8006), chip_8006 },
Bradley Grovef49d2132013-12-19 10:50:56 -05001278 { PCI_VDEVICE(ATTO, 0x0042), chip_8001 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301279 /* Support for SPC/SPCv/SPCve controllers */
1280 { PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
1281 { PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
1282 { PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
1283 { PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
1284 { PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
1285 { PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
1286 { PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
1287 { PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
1288 { PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301289 { PCI_VDEVICE(PMC_Sierra, 0x8074), chip_8074 },
1290 { PCI_VDEVICE(ADAPTEC2, 0x8074), chip_8074 },
1291 { PCI_VDEVICE(PMC_Sierra, 0x8076), chip_8076 },
1292 { PCI_VDEVICE(ADAPTEC2, 0x8076), chip_8076 },
1293 { PCI_VDEVICE(PMC_Sierra, 0x8077), chip_8077 },
1294 { PCI_VDEVICE(ADAPTEC2, 0x8077), chip_8077 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301295 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1296 PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
1297 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1298 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
1299 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1300 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
1301 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1302 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
1303 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1304 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
1305 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1306 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
1307 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1308 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
1309 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1310 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
1311 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1312 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
1313 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1314 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301315 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1316 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8074 },
1317 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1318 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8076 },
1319 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1320 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8077 },
1321 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1322 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8074 },
1323 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1324 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8076 },
1325 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1326 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8077 },
1327 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1328 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8076 },
1329 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1330 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8077 },
1331 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1332 PCI_VENDOR_ID_ADAPTEC2, 0x0404, 0, 0, chip_8074 },
Benjamin Roodb2dece42015-10-30 10:53:26 -04001333 { PCI_VENDOR_ID_ATTO, 0x8070,
1334 PCI_VENDOR_ID_ATTO, 0x0070, 0, 0, chip_8070 },
1335 { PCI_VENDOR_ID_ATTO, 0x8070,
1336 PCI_VENDOR_ID_ATTO, 0x0071, 0, 0, chip_8070 },
1337 { PCI_VENDOR_ID_ATTO, 0x8072,
1338 PCI_VENDOR_ID_ATTO, 0x0072, 0, 0, chip_8072 },
1339 { PCI_VENDOR_ID_ATTO, 0x8072,
1340 PCI_VENDOR_ID_ATTO, 0x0073, 0, 0, chip_8072 },
1341 { PCI_VENDOR_ID_ATTO, 0x8070,
1342 PCI_VENDOR_ID_ATTO, 0x0080, 0, 0, chip_8070 },
1343 { PCI_VENDOR_ID_ATTO, 0x8072,
1344 PCI_VENDOR_ID_ATTO, 0x0081, 0, 0, chip_8072 },
1345 { PCI_VENDOR_ID_ATTO, 0x8072,
1346 PCI_VENDOR_ID_ATTO, 0x0082, 0, 0, chip_8072 },
jack wangdbf9bfe2009-10-14 16:19:21 +08001347 {} /* terminate list */
1348};
1349
1350static struct pci_driver pm8001_pci_driver = {
1351 .name = DRV_NAME,
1352 .id_table = pm8001_pci_table,
1353 .probe = pm8001_pci_probe,
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001354 .remove = pm8001_pci_remove,
jack wangdbf9bfe2009-10-14 16:19:21 +08001355 .suspend = pm8001_pci_suspend,
1356 .resume = pm8001_pci_resume,
1357};
1358
1359/**
1360 * pm8001_init - initialize scsi transport template
1361 */
1362static int __init pm8001_init(void)
1363{
Tejun Heo429305e2011-01-24 14:57:29 +01001364 int rc = -ENOMEM;
1365
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301366 pm8001_wq = alloc_workqueue("pm80xx", 0, 0);
Tejun Heo429305e2011-01-24 14:57:29 +01001367 if (!pm8001_wq)
1368 goto err;
1369
jack wangdbf9bfe2009-10-14 16:19:21 +08001370 pm8001_id = 0;
1371 pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
1372 if (!pm8001_stt)
Tejun Heo429305e2011-01-24 14:57:29 +01001373 goto err_wq;
jack wangdbf9bfe2009-10-14 16:19:21 +08001374 rc = pci_register_driver(&pm8001_pci_driver);
1375 if (rc)
Tejun Heo429305e2011-01-24 14:57:29 +01001376 goto err_tp;
jack wangdbf9bfe2009-10-14 16:19:21 +08001377 return 0;
Tejun Heo429305e2011-01-24 14:57:29 +01001378
1379err_tp:
jack wangdbf9bfe2009-10-14 16:19:21 +08001380 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001381err_wq:
1382 destroy_workqueue(pm8001_wq);
1383err:
jack wangdbf9bfe2009-10-14 16:19:21 +08001384 return rc;
1385}
1386
1387static void __exit pm8001_exit(void)
1388{
1389 pci_unregister_driver(&pm8001_pci_driver);
1390 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001391 destroy_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +08001392}
1393
1394module_init(pm8001_init);
1395module_exit(pm8001_exit);
1396
1397MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301398MODULE_AUTHOR("Anand Kumar Santhanam <AnandKumar.Santhanam@pmcs.com>");
1399MODULE_AUTHOR("Sangeetha Gnanasekaran <Sangeetha.Gnanasekaran@pmcs.com>");
Nikith Ganigarakoppal94f33c12013-11-13 15:35:23 +05301400MODULE_AUTHOR("Nikith Ganigarakoppal <Nikith.Ganigarakoppal@pmcs.com>");
Sakthivel Ke5742102013-04-17 16:26:36 +05301401MODULE_DESCRIPTION(
Benjamin Rooddb9d4032015-10-30 10:53:25 -04001402 "PMC-Sierra PM8001/8006/8081/8088/8089/8074/8076/8077/8070/8072 "
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301403 "SAS/SATA controller driver");
jack wangdbf9bfe2009-10-14 16:19:21 +08001404MODULE_VERSION(DRV_VERSION);
1405MODULE_LICENSE("GPL");
1406MODULE_DEVICE_TABLE(pci, pm8001_pci_table);
1407