blob: f757f68418b7f18adaf8941af0377c5685fc77cb [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
36#include <ttm/ttm_page_alloc.h>
Ken Wanga693e052016-07-27 19:18:01 +080037#include <ttm/ttm_memory.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038#include <drm/drmP.h>
39#include <drm/amdgpu_drm.h>
40#include <linux/seq_file.h>
41#include <linux/slab.h>
42#include <linux/swiotlb.h>
43#include <linux/swap.h>
44#include <linux/pagemap.h>
45#include <linux/debugfs.h>
46#include "amdgpu.h"
47#include "bif/bif_4_1_d.h"
48
49#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
50
51static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
52static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
53
54static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
55{
56 struct amdgpu_mman *mman;
57 struct amdgpu_device *adev;
58
59 mman = container_of(bdev, struct amdgpu_mman, bdev);
60 adev = container_of(mman, struct amdgpu_device, mman);
61 return adev;
62}
63
64
65/*
66 * Global memory.
67 */
68static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
69{
70 return ttm_mem_global_init(ref->object);
71}
72
73static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
74{
75 ttm_mem_global_release(ref->object);
76}
77
Ken Wanga693e052016-07-27 19:18:01 +080078int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079{
80 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010081 struct amdgpu_ring *ring;
82 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040083 int r;
84
85 adev->mman.mem_global_referenced = false;
86 global_ref = &adev->mman.mem_global_ref;
87 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
88 global_ref->size = sizeof(struct ttm_mem_global);
89 global_ref->init = &amdgpu_ttm_mem_global_init;
90 global_ref->release = &amdgpu_ttm_mem_global_release;
91 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080092 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 DRM_ERROR("Failed setting up TTM memory accounting "
94 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080095 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 }
97
98 adev->mman.bo_global_ref.mem_glob =
99 adev->mman.mem_global_ref.object;
100 global_ref = &adev->mman.bo_global_ref.ref;
101 global_ref->global_type = DRM_GLOBAL_TTM_BO;
102 global_ref->size = sizeof(struct ttm_bo_global);
103 global_ref->init = &ttm_bo_global_init;
104 global_ref->release = &ttm_bo_global_release;
105 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800106 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800108 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 }
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
112 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
113 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
114 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800115 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800117 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100118 }
119
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800123
124error_entity:
125 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
126error_bo:
127 drm_global_item_unref(&adev->mman.mem_global_ref);
128error_mem:
129 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130}
131
132static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
133{
134 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100135 amd_sched_entity_fini(adev->mman.entity.sched,
136 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
153 adev = amdgpu_get_adev(bdev);
154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 man->gpu_offset = adev->mc.gtt_start;
165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 man->gpu_offset = adev->mc.vram_start;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian König765e7fb2016-09-15 15:06:50 +0200198 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 static struct ttm_place placements = {
200 .fpfn = 0,
201 .lpfn = 0,
202 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
203 };
Christian König08291c52016-09-12 16:06:18 +0200204 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Christian König765e7fb2016-09-15 15:06:50 +0200213 abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Christian König765e7fb2016-09-15 15:06:50 +0200216 if (abo->adev->mman.buffer_funcs_ring->ready == false) {
217 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König08291c52016-09-12 16:06:18 +0200218 } else {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
220 for (i = 0; i < abo->placement.num_placement; ++i) {
221 if (!(abo->placements[i].flags &
Christian König08291c52016-09-12 16:06:18 +0200222 TTM_PL_FLAG_TT))
223 continue;
224
Christian König765e7fb2016-09-15 15:06:50 +0200225 if (abo->placements[i].lpfn)
Christian König08291c52016-09-12 16:06:18 +0200226 continue;
227
228 /* set an upper limit to force directly
229 * allocating address space for the BO.
230 */
Christian König765e7fb2016-09-15 15:06:50 +0200231 abo->placements[i].lpfn =
232 abo->adev->mc.gtt_size >> PAGE_SHIFT;
Christian König08291c52016-09-12 16:06:18 +0200233 }
234 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 break;
236 case TTM_PL_TT:
237 default:
Christian König765e7fb2016-09-15 15:06:50 +0200238 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 }
Christian König765e7fb2016-09-15 15:06:50 +0200240 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241}
242
243static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
244{
Christian König765e7fb2016-09-15 15:06:50 +0200245 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246
Jérôme Glisse054892e2016-04-19 09:07:51 -0400247 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
248 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000249 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200250 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251}
252
253static void amdgpu_move_null(struct ttm_buffer_object *bo,
254 struct ttm_mem_reg *new_mem)
255{
256 struct ttm_mem_reg *old_mem = &bo->mem;
257
258 BUG_ON(old_mem->mm_node != NULL);
259 *old_mem = *new_mem;
260 new_mem->mm_node = NULL;
261}
262
Christian König8892f152016-08-17 10:46:52 +0200263static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
264 struct drm_mm_node *mm_node,
265 struct ttm_mem_reg *mem,
266 uint64_t *addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268 int r;
269
Christian König8892f152016-08-17 10:46:52 +0200270 switch (mem->mem_type) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400271 case TTM_PL_TT:
Christian König8892f152016-08-17 10:46:52 +0200272 r = amdgpu_ttm_bind(bo, mem);
Christian Königc855e252016-09-05 17:00:57 +0200273 if (r)
274 return r;
275
276 case TTM_PL_VRAM:
Christian König8892f152016-08-17 10:46:52 +0200277 *addr = mm_node->start << PAGE_SHIFT;
278 *addr += bo->bdev->man[mem->mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279 break;
280 default:
Christian König8892f152016-08-17 10:46:52 +0200281 DRM_ERROR("Unknown placement %d\n", mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282 return -EINVAL;
283 }
Christian Königc855e252016-09-05 17:00:57 +0200284
Christian König8892f152016-08-17 10:46:52 +0200285 return 0;
286}
287
288static int amdgpu_move_blit(struct ttm_buffer_object *bo,
289 bool evict, bool no_wait_gpu,
290 struct ttm_mem_reg *new_mem,
291 struct ttm_mem_reg *old_mem)
292{
293 struct amdgpu_device *adev = amdgpu_get_adev(bo->bdev);
294 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
295
296 struct drm_mm_node *old_mm, *new_mm;
297 uint64_t old_start, old_size, new_start, new_size;
298 unsigned long num_pages;
299 struct fence *fence = NULL;
300 int r;
301
302 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
303
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400304 if (!ring->ready) {
305 DRM_ERROR("Trying to move memory with ring turned off.\n");
306 return -EINVAL;
307 }
308
Christian König8892f152016-08-17 10:46:52 +0200309 old_mm = old_mem->mm_node;
310 r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
Christian Königce64bc22016-06-15 13:44:05 +0200311 if (r)
312 return r;
Christian König8892f152016-08-17 10:46:52 +0200313 old_size = old_mm->size;
314
315
316 new_mm = new_mem->mm_node;
317 r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
318 if (r)
319 return r;
320 new_size = new_mm->size;
321
322 num_pages = new_mem->num_pages;
323 while (num_pages) {
324 unsigned long cur_pages = min(old_size, new_size);
325 struct fence *next;
326
327 r = amdgpu_copy_buffer(ring, old_start, new_start,
328 cur_pages * PAGE_SIZE,
329 bo->resv, &next, false);
330 if (r)
331 goto error;
332
333 fence_put(fence);
334 fence = next;
335
336 num_pages -= cur_pages;
337 if (!num_pages)
338 break;
339
340 old_size -= cur_pages;
341 if (!old_size) {
342 r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
343 &old_start);
344 if (r)
345 goto error;
346 old_size = old_mm->size;
347 } else {
348 old_start += cur_pages * PAGE_SIZE;
349 }
350
351 new_size -= cur_pages;
352 if (!new_size) {
353 r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
354 &new_start);
355 if (r)
356 goto error;
357
358 new_size = new_mm->size;
359 } else {
360 new_start += cur_pages * PAGE_SIZE;
361 }
362 }
Christian Königce64bc22016-06-15 13:44:05 +0200363
364 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800365 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400366 return r;
Christian König8892f152016-08-17 10:46:52 +0200367
368error:
369 if (fence)
370 fence_wait(fence, false);
371 fence_put(fence);
372 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373}
374
375static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
376 bool evict, bool interruptible,
377 bool no_wait_gpu,
378 struct ttm_mem_reg *new_mem)
379{
380 struct amdgpu_device *adev;
381 struct ttm_mem_reg *old_mem = &bo->mem;
382 struct ttm_mem_reg tmp_mem;
383 struct ttm_place placements;
384 struct ttm_placement placement;
385 int r;
386
387 adev = amdgpu_get_adev(bo->bdev);
388 tmp_mem = *new_mem;
389 tmp_mem.mm_node = NULL;
390 placement.num_placement = 1;
391 placement.placement = &placements;
392 placement.num_busy_placement = 1;
393 placement.busy_placement = &placements;
394 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200395 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
397 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
398 interruptible, no_wait_gpu);
399 if (unlikely(r)) {
400 return r;
401 }
402
403 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
404 if (unlikely(r)) {
405 goto out_cleanup;
406 }
407
408 r = ttm_tt_bind(bo->ttm, &tmp_mem);
409 if (unlikely(r)) {
410 goto out_cleanup;
411 }
412 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
413 if (unlikely(r)) {
414 goto out_cleanup;
415 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900416 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400417out_cleanup:
418 ttm_bo_mem_put(bo, &tmp_mem);
419 return r;
420}
421
422static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
423 bool evict, bool interruptible,
424 bool no_wait_gpu,
425 struct ttm_mem_reg *new_mem)
426{
427 struct amdgpu_device *adev;
428 struct ttm_mem_reg *old_mem = &bo->mem;
429 struct ttm_mem_reg tmp_mem;
430 struct ttm_placement placement;
431 struct ttm_place placements;
432 int r;
433
434 adev = amdgpu_get_adev(bo->bdev);
435 tmp_mem = *new_mem;
436 tmp_mem.mm_node = NULL;
437 placement.num_placement = 1;
438 placement.placement = &placements;
439 placement.num_busy_placement = 1;
440 placement.busy_placement = &placements;
441 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200442 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400443 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
444 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
445 interruptible, no_wait_gpu);
446 if (unlikely(r)) {
447 return r;
448 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900449 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400450 if (unlikely(r)) {
451 goto out_cleanup;
452 }
453 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
454 if (unlikely(r)) {
455 goto out_cleanup;
456 }
457out_cleanup:
458 ttm_bo_mem_put(bo, &tmp_mem);
459 return r;
460}
461
462static int amdgpu_bo_move(struct ttm_buffer_object *bo,
463 bool evict, bool interruptible,
464 bool no_wait_gpu,
465 struct ttm_mem_reg *new_mem)
466{
467 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900468 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 struct ttm_mem_reg *old_mem = &bo->mem;
470 int r;
471
Michel Dänzer104ece92016-03-28 12:53:02 +0900472 /* Can't move a pinned BO */
473 abo = container_of(bo, struct amdgpu_bo, tbo);
474 if (WARN_ON_ONCE(abo->pin_count > 0))
475 return -EINVAL;
476
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477 adev = amdgpu_get_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200478
479 /* remember the eviction */
480 if (evict)
481 atomic64_inc(&adev->num_evictions);
482
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
484 amdgpu_move_null(bo, new_mem);
485 return 0;
486 }
487 if ((old_mem->mem_type == TTM_PL_TT &&
488 new_mem->mem_type == TTM_PL_SYSTEM) ||
489 (old_mem->mem_type == TTM_PL_SYSTEM &&
490 new_mem->mem_type == TTM_PL_TT)) {
491 /* bind is enough */
492 amdgpu_move_null(bo, new_mem);
493 return 0;
494 }
495 if (adev->mman.buffer_funcs == NULL ||
496 adev->mman.buffer_funcs_ring == NULL ||
497 !adev->mman.buffer_funcs_ring->ready) {
498 /* use memcpy */
499 goto memcpy;
500 }
501
502 if (old_mem->mem_type == TTM_PL_VRAM &&
503 new_mem->mem_type == TTM_PL_SYSTEM) {
504 r = amdgpu_move_vram_ram(bo, evict, interruptible,
505 no_wait_gpu, new_mem);
506 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
507 new_mem->mem_type == TTM_PL_VRAM) {
508 r = amdgpu_move_ram_vram(bo, evict, interruptible,
509 no_wait_gpu, new_mem);
510 } else {
511 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
512 }
513
514 if (r) {
515memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900516 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517 if (r) {
518 return r;
519 }
520 }
521
522 /* update statistics */
523 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
524 return 0;
525}
526
527static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
528{
529 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
530 struct amdgpu_device *adev = amdgpu_get_adev(bdev);
531
532 mem->bus.addr = NULL;
533 mem->bus.offset = 0;
534 mem->bus.size = mem->num_pages << PAGE_SHIFT;
535 mem->bus.base = 0;
536 mem->bus.is_iomem = false;
537 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
538 return -EINVAL;
539 switch (mem->mem_type) {
540 case TTM_PL_SYSTEM:
541 /* system memory */
542 return 0;
543 case TTM_PL_TT:
544 break;
545 case TTM_PL_VRAM:
546 mem->bus.offset = mem->start << PAGE_SHIFT;
547 /* check if it's visible */
548 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
549 return -EINVAL;
550 mem->bus.base = adev->mc.aper_base;
551 mem->bus.is_iomem = true;
552#ifdef __alpha__
553 /*
554 * Alpha: use bus.addr to hold the ioremap() return,
555 * so we can modify bus.base below.
556 */
557 if (mem->placement & TTM_PL_FLAG_WC)
558 mem->bus.addr =
559 ioremap_wc(mem->bus.base + mem->bus.offset,
560 mem->bus.size);
561 else
562 mem->bus.addr =
563 ioremap_nocache(mem->bus.base + mem->bus.offset,
564 mem->bus.size);
565
566 /*
567 * Alpha: Use just the bus offset plus
568 * the hose/domain memory base for bus.base.
569 * It then can be used to build PTEs for VRAM
570 * access, as done in ttm_bo_vm_fault().
571 */
572 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
573 adev->ddev->hose->dense_mem_base;
574#endif
575 break;
576 default:
577 return -EINVAL;
578 }
579 return 0;
580}
581
582static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
583{
584}
585
586/*
587 * TTM backend functions.
588 */
Christian König637dd3b2016-03-03 14:24:57 +0100589struct amdgpu_ttm_gup_task_list {
590 struct list_head list;
591 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592};
593
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100595 struct ttm_dma_tt ttm;
596 struct amdgpu_device *adev;
597 u64 offset;
598 uint64_t userptr;
599 struct mm_struct *usermm;
600 uint32_t userflags;
601 spinlock_t guptasklock;
602 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100603 atomic_t mmu_invalidations;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800604 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605};
606
Christian König2f568db2016-02-23 12:36:59 +0100607int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100610 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100611 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400612 int r;
613
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100614 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
615 flags |= FOLL_WRITE;
616
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100618 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 to prevent problems with writeback */
620 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
621 struct vm_area_struct *vma;
622
623 vma = find_vma(gtt->usermm, gtt->userptr);
624 if (!vma || vma->vm_file || vma->vm_end < end)
625 return -EPERM;
626 }
627
628 do {
629 unsigned num_pages = ttm->num_pages - pinned;
630 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100631 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100632 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633
Christian König637dd3b2016-03-03 14:24:57 +0100634 guptask.task = current;
635 spin_lock(&gtt->guptasklock);
636 list_add(&guptask.list, &gtt->guptasks);
637 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100639 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100640
641 spin_lock(&gtt->guptasklock);
642 list_del(&guptask.list);
643 spin_unlock(&gtt->guptasklock);
644
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400645 if (r < 0)
646 goto release_pages;
647
648 pinned += r;
649
650 } while (pinned < ttm->num_pages);
651
Christian König2f568db2016-02-23 12:36:59 +0100652 return 0;
653
654release_pages:
655 release_pages(pages, pinned, 0);
656 return r;
657}
658
659/* prepare the sg table with the user pages */
660static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
661{
662 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
663 struct amdgpu_ttm_tt *gtt = (void *)ttm;
664 unsigned nents;
665 int r;
666
667 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
668 enum dma_data_direction direction = write ?
669 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
670
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
672 ttm->num_pages << PAGE_SHIFT,
673 GFP_KERNEL);
674 if (r)
675 goto release_sg;
676
677 r = -ENOMEM;
678 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
679 if (nents != ttm->sg->nents)
680 goto release_sg;
681
682 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
683 gtt->ttm.dma_address, ttm->num_pages);
684
685 return 0;
686
687release_sg:
688 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689 return r;
690}
691
692static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
693{
694 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
695 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400696 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697
698 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
699 enum dma_data_direction direction = write ?
700 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
701
702 /* double check that we don't free the table twice */
703 if (!ttm->sg->sgl)
704 return;
705
706 /* free the sg table and pages again */
707 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
708
monk.liudd08fae2015-05-07 14:19:18 -0400709 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
710 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
712 set_page_dirty(page);
713
714 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300715 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400716 }
717
718 sg_free_table(ttm->sg);
719}
720
721static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
722 struct ttm_mem_reg *bo_mem)
723{
724 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725 int r;
726
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800727 if (gtt->userptr) {
728 r = amdgpu_ttm_tt_pin_userptr(ttm);
729 if (r) {
730 DRM_ERROR("failed to pin userptr\n");
731 return r;
732 }
733 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 if (!ttm->num_pages) {
735 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
736 ttm->num_pages, bo_mem, ttm);
737 }
738
739 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
740 bo_mem->mem_type == AMDGPU_PL_GWS ||
741 bo_mem->mem_type == AMDGPU_PL_OA)
742 return -EINVAL;
743
Christian Königc855e252016-09-05 17:00:57 +0200744 return 0;
745}
746
747bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
748{
749 struct amdgpu_ttm_tt *gtt = (void *)ttm;
750
751 return gtt && !list_empty(&gtt->list);
752}
753
Christian Königbb990bb2016-09-09 16:32:33 +0200754int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200755{
Christian Königbb990bb2016-09-09 16:32:33 +0200756 struct ttm_tt *ttm = bo->ttm;
757 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
Christian Königc855e252016-09-05 17:00:57 +0200758 uint32_t flags;
759 int r;
760
761 if (!ttm || amdgpu_ttm_is_bound(ttm))
762 return 0;
763
Christian Königbb990bb2016-09-09 16:32:33 +0200764 r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
765 NULL, bo_mem);
766 if (r) {
767 DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
768 return r;
769 }
770
Christian Königc855e252016-09-05 17:00:57 +0200771 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
Christian Königbb990bb2016-09-09 16:32:33 +0200772 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
774 ttm->pages, gtt->ttm.dma_address, flags);
775
776 if (r) {
Christian König71c76a02016-09-03 16:18:26 +0200777 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
778 ttm->num_pages, gtt->offset);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400779 return r;
780 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800781 spin_lock(&gtt->adev->gtt_list_lock);
782 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
783 spin_unlock(&gtt->adev->gtt_list_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784 return 0;
785}
786
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800787int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
788{
789 struct amdgpu_ttm_tt *gtt, *tmp;
790 struct ttm_mem_reg bo_mem;
791 uint32_t flags;
792 int r;
793
794 bo_mem.mem_type = TTM_PL_TT;
795 spin_lock(&adev->gtt_list_lock);
796 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
797 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
798 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
799 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
800 flags);
801 if (r) {
802 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200803 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
804 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800805 return r;
806 }
807 }
808 spin_unlock(&adev->gtt_list_lock);
809 return 0;
810}
811
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
813{
814 struct amdgpu_ttm_tt *gtt = (void *)ttm;
815
Christian König85a4b572016-09-22 14:19:50 +0200816 if (gtt->userptr)
817 amdgpu_ttm_tt_unpin_userptr(ttm);
818
Christian König78ab0a32016-09-09 15:39:08 +0200819 if (!amdgpu_ttm_is_bound(ttm))
820 return 0;
821
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
823 if (gtt->adev->gart.ready)
824 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
825
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800826 spin_lock(&gtt->adev->gtt_list_lock);
827 list_del_init(&gtt->list);
828 spin_unlock(&gtt->adev->gtt_list_lock);
829
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400830 return 0;
831}
832
833static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
834{
835 struct amdgpu_ttm_tt *gtt = (void *)ttm;
836
837 ttm_dma_tt_fini(&gtt->ttm);
838 kfree(gtt);
839}
840
841static struct ttm_backend_func amdgpu_backend_func = {
842 .bind = &amdgpu_ttm_backend_bind,
843 .unbind = &amdgpu_ttm_backend_unbind,
844 .destroy = &amdgpu_ttm_backend_destroy,
845};
846
847static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
848 unsigned long size, uint32_t page_flags,
849 struct page *dummy_read_page)
850{
851 struct amdgpu_device *adev;
852 struct amdgpu_ttm_tt *gtt;
853
854 adev = amdgpu_get_adev(bdev);
855
856 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
857 if (gtt == NULL) {
858 return NULL;
859 }
860 gtt->ttm.ttm.func = &amdgpu_backend_func;
861 gtt->adev = adev;
862 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
863 kfree(gtt);
864 return NULL;
865 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800866 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400867 return &gtt->ttm.ttm;
868}
869
870static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
871{
872 struct amdgpu_device *adev;
873 struct amdgpu_ttm_tt *gtt = (void *)ttm;
874 unsigned i;
875 int r;
876 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
877
878 if (ttm->state != tt_unpopulated)
879 return 0;
880
881 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530882 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883 if (!ttm->sg)
884 return -ENOMEM;
885
886 ttm->page_flags |= TTM_PAGE_FLAG_SG;
887 ttm->state = tt_unbound;
888 return 0;
889 }
890
891 if (slave && ttm->sg) {
892 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
893 gtt->ttm.dma_address, ttm->num_pages);
894 ttm->state = tt_unbound;
895 return 0;
896 }
897
898 adev = amdgpu_get_adev(ttm->bdev);
899
900#ifdef CONFIG_SWIOTLB
901 if (swiotlb_nr_tbl()) {
902 return ttm_dma_populate(&gtt->ttm, adev->dev);
903 }
904#endif
905
906 r = ttm_pool_populate(ttm);
907 if (r) {
908 return r;
909 }
910
911 for (i = 0; i < ttm->num_pages; i++) {
912 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
913 0, PAGE_SIZE,
914 PCI_DMA_BIDIRECTIONAL);
915 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100916 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
918 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
919 gtt->ttm.dma_address[i] = 0;
920 }
921 ttm_pool_unpopulate(ttm);
922 return -EFAULT;
923 }
924 }
925 return 0;
926}
927
928static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
929{
930 struct amdgpu_device *adev;
931 struct amdgpu_ttm_tt *gtt = (void *)ttm;
932 unsigned i;
933 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
934
935 if (gtt && gtt->userptr) {
936 kfree(ttm->sg);
937 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
938 return;
939 }
940
941 if (slave)
942 return;
943
944 adev = amdgpu_get_adev(ttm->bdev);
945
946#ifdef CONFIG_SWIOTLB
947 if (swiotlb_nr_tbl()) {
948 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
949 return;
950 }
951#endif
952
953 for (i = 0; i < ttm->num_pages; i++) {
954 if (gtt->ttm.dma_address[i]) {
955 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
956 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
957 }
958 }
959
960 ttm_pool_unpopulate(ttm);
961}
962
963int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
964 uint32_t flags)
965{
966 struct amdgpu_ttm_tt *gtt = (void *)ttm;
967
968 if (gtt == NULL)
969 return -EINVAL;
970
971 gtt->userptr = addr;
972 gtt->usermm = current->mm;
973 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100974 spin_lock_init(&gtt->guptasklock);
975 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100976 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100977
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978 return 0;
979}
980
Christian Königcc325d12016-02-08 11:08:35 +0100981struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982{
983 struct amdgpu_ttm_tt *gtt = (void *)ttm;
984
985 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100986 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987
Christian Königcc325d12016-02-08 11:08:35 +0100988 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989}
990
Christian Königcc1de6e2016-02-08 10:57:22 +0100991bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
992 unsigned long end)
993{
994 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100995 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100996 unsigned long size;
997
Christian König637dd3b2016-03-03 14:24:57 +0100998 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +0100999 return false;
1000
1001 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1002 if (gtt->userptr > end || gtt->userptr + size <= start)
1003 return false;
1004
Christian König637dd3b2016-03-03 14:24:57 +01001005 spin_lock(&gtt->guptasklock);
1006 list_for_each_entry(entry, &gtt->guptasks, list) {
1007 if (entry->task == current) {
1008 spin_unlock(&gtt->guptasklock);
1009 return false;
1010 }
1011 }
1012 spin_unlock(&gtt->guptasklock);
1013
Christian König2f568db2016-02-23 12:36:59 +01001014 atomic_inc(&gtt->mmu_invalidations);
1015
Christian Königcc1de6e2016-02-08 10:57:22 +01001016 return true;
1017}
1018
Christian König2f568db2016-02-23 12:36:59 +01001019bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1020 int *last_invalidated)
1021{
1022 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1023 int prev_invalidated = *last_invalidated;
1024
1025 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1026 return prev_invalidated != *last_invalidated;
1027}
1028
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001029bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1030{
1031 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1032
1033 if (gtt == NULL)
1034 return false;
1035
1036 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1037}
1038
1039uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1040 struct ttm_mem_reg *mem)
1041{
1042 uint32_t flags = 0;
1043
1044 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1045 flags |= AMDGPU_PTE_VALID;
1046
Christian König6d999052015-12-04 13:32:55 +01001047 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048 flags |= AMDGPU_PTE_SYSTEM;
1049
Christian König6d999052015-12-04 13:32:55 +01001050 if (ttm->caching_state == tt_cached)
1051 flags |= AMDGPU_PTE_SNOOPED;
1052 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001053
Ken Wang8f3c1622016-02-03 19:17:53 +08001054 if (adev->asic_type >= CHIP_TONGA)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 flags |= AMDGPU_PTE_EXECUTABLE;
1056
1057 flags |= AMDGPU_PTE_READABLE;
1058
1059 if (!amdgpu_ttm_tt_is_readonly(ttm))
1060 flags |= AMDGPU_PTE_WRITEABLE;
1061
1062 return flags;
1063}
1064
Christian König29b32592016-04-15 17:19:16 +02001065static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
1066{
1067 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
1068 unsigned i, j;
1069
1070 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
1071 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
1072
1073 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1074 if (&tbo->lru == lru->lru[j])
1075 lru->lru[j] = tbo->lru.prev;
1076
1077 if (&tbo->swap == lru->swap_lru)
1078 lru->swap_lru = tbo->swap.prev;
1079 }
1080}
1081
1082static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
1083{
1084 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
1085 unsigned log2_size = min(ilog2(tbo->num_pages),
1086 AMDGPU_TTM_LRU_SIZE - 1);
1087
1088 return &adev->mman.log2_size[log2_size];
1089}
1090
1091static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
1092{
1093 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
1094 struct list_head *res = lru->lru[tbo->mem.mem_type];
1095
1096 lru->lru[tbo->mem.mem_type] = &tbo->lru;
Christian König1fdc0b72016-08-17 13:44:20 +02001097 while ((++lru)->lru[tbo->mem.mem_type] == res)
1098 lru->lru[tbo->mem.mem_type] = &tbo->lru;
Christian König29b32592016-04-15 17:19:16 +02001099
1100 return res;
1101}
1102
1103static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
1104{
1105 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
1106 struct list_head *res = lru->swap_lru;
1107
1108 lru->swap_lru = &tbo->swap;
Christian König1fdc0b72016-08-17 13:44:20 +02001109 while ((++lru)->swap_lru == res)
1110 lru->swap_lru = &tbo->swap;
Christian König29b32592016-04-15 17:19:16 +02001111
1112 return res;
1113}
1114
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001115static struct ttm_bo_driver amdgpu_bo_driver = {
1116 .ttm_tt_create = &amdgpu_ttm_tt_create,
1117 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1118 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1119 .invalidate_caches = &amdgpu_invalidate_caches,
1120 .init_mem_type = &amdgpu_init_mem_type,
1121 .evict_flags = &amdgpu_evict_flags,
1122 .move = &amdgpu_bo_move,
1123 .verify_access = &amdgpu_verify_access,
1124 .move_notify = &amdgpu_bo_move_notify,
1125 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1126 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1127 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König29b32592016-04-15 17:19:16 +02001128 .lru_removal = &amdgpu_ttm_lru_removal,
1129 .lru_tail = &amdgpu_ttm_lru_tail,
1130 .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001131};
1132
1133int amdgpu_ttm_init(struct amdgpu_device *adev)
1134{
Christian König29b32592016-04-15 17:19:16 +02001135 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001136 int r;
1137
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001138 /* No others user of address space so set it to 0 */
1139 r = ttm_bo_device_init(&adev->mman.bdev,
1140 adev->mman.bo_global_ref.ref.object,
1141 &amdgpu_bo_driver,
1142 adev->ddev->anon_inode->i_mapping,
1143 DRM_FILE_PAGE_OFFSET,
1144 adev->need_dma32);
1145 if (r) {
1146 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1147 return r;
1148 }
Christian König29b32592016-04-15 17:19:16 +02001149
1150 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
1151 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
1152
1153 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1154 lru->lru[j] = &adev->mman.bdev.man[j].lru;
1155 lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
1156 }
1157
Christian König1fdc0b72016-08-17 13:44:20 +02001158 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1159 adev->mman.guard.lru[j] = NULL;
1160 adev->mman.guard.swap_lru = NULL;
1161
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001162 adev->mman.initialized = true;
1163 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1164 adev->mc.real_vram_size >> PAGE_SHIFT);
1165 if (r) {
1166 DRM_ERROR("Failed initializing VRAM heap.\n");
1167 return r;
1168 }
1169 /* Change the size here instead of the init above so only lpfn is affected */
1170 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1171
1172 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001173 AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +02001174 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1175 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +02001176 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001177 if (r) {
1178 return r;
1179 }
1180 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1181 if (r)
1182 return r;
1183 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1184 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1185 if (r) {
1186 amdgpu_bo_unref(&adev->stollen_vga_memory);
1187 return r;
1188 }
1189 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1190 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1191 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1192 adev->mc.gtt_size >> PAGE_SHIFT);
1193 if (r) {
1194 DRM_ERROR("Failed initializing GTT heap.\n");
1195 return r;
1196 }
1197 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1198 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1199
1200 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1201 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1202 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1203 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1204 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1205 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1206 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1207 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1208 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1209 /* GDS Memory */
1210 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1211 adev->gds.mem.total_size >> PAGE_SHIFT);
1212 if (r) {
1213 DRM_ERROR("Failed initializing GDS heap.\n");
1214 return r;
1215 }
1216
1217 /* GWS */
1218 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1219 adev->gds.gws.total_size >> PAGE_SHIFT);
1220 if (r) {
1221 DRM_ERROR("Failed initializing gws heap.\n");
1222 return r;
1223 }
1224
1225 /* OA */
1226 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1227 adev->gds.oa.total_size >> PAGE_SHIFT);
1228 if (r) {
1229 DRM_ERROR("Failed initializing oa heap.\n");
1230 return r;
1231 }
1232
1233 r = amdgpu_ttm_debugfs_init(adev);
1234 if (r) {
1235 DRM_ERROR("Failed to init debugfs\n");
1236 return r;
1237 }
1238 return 0;
1239}
1240
1241void amdgpu_ttm_fini(struct amdgpu_device *adev)
1242{
1243 int r;
1244
1245 if (!adev->mman.initialized)
1246 return;
1247 amdgpu_ttm_debugfs_fini(adev);
1248 if (adev->stollen_vga_memory) {
1249 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1250 if (r == 0) {
1251 amdgpu_bo_unpin(adev->stollen_vga_memory);
1252 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1253 }
1254 amdgpu_bo_unref(&adev->stollen_vga_memory);
1255 }
1256 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1257 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1258 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1259 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1260 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1261 ttm_bo_device_release(&adev->mman.bdev);
1262 amdgpu_gart_fini(adev);
1263 amdgpu_ttm_global_fini(adev);
1264 adev->mman.initialized = false;
1265 DRM_INFO("amdgpu: ttm finalized\n");
1266}
1267
1268/* this should only be called at bootup or when userspace
1269 * isn't running */
1270void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1271{
1272 struct ttm_mem_type_manager *man;
1273
1274 if (!adev->mman.initialized)
1275 return;
1276
1277 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1278 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1279 man->size = size >> PAGE_SHIFT;
1280}
1281
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1283{
1284 struct drm_file *file_priv;
1285 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286
Christian Könige176fe172015-05-27 10:22:47 +02001287 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001288 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289
1290 file_priv = filp->private_data;
1291 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001292 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001293 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001294
1295 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001296}
1297
1298int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1299 uint64_t src_offset,
1300 uint64_t dst_offset,
1301 uint32_t byte_count,
1302 struct reservation_object *resv,
Chunming Zhoue24db982016-08-15 10:46:04 +08001303 struct fence **fence, bool direct_submit)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304{
1305 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001306 struct amdgpu_job *job;
1307
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001308 uint32_t max_bytes;
1309 unsigned num_loops, num_dw;
1310 unsigned i;
1311 int r;
1312
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001313 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1314 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1315 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1316
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001317 /* for IB padding */
1318 while (num_dw & 0x7)
1319 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001320
Christian Königd71518b2016-02-01 12:20:25 +01001321 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1322 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001323 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001324
1325 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001326 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001327 AMDGPU_FENCE_OWNER_UNDEFINED);
1328 if (r) {
1329 DRM_ERROR("sync failed (%d).\n", r);
1330 goto error_free;
1331 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001332 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001333
1334 for (i = 0; i < num_loops; i++) {
1335 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1336
Christian Königd71518b2016-02-01 12:20:25 +01001337 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1338 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339
1340 src_offset += cur_size_in_bytes;
1341 dst_offset += cur_size_in_bytes;
1342 byte_count -= cur_size_in_bytes;
1343 }
1344
Christian Königd71518b2016-02-01 12:20:25 +01001345 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1346 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001347 if (direct_submit) {
1348 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
1349 NULL, NULL, fence);
1350 job->fence = fence_get(*fence);
1351 if (r)
1352 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1353 amdgpu_job_free(job);
1354 } else {
1355 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1356 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1357 if (r)
1358 goto error_free;
1359 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001360
Chunming Zhoue24db982016-08-15 10:46:04 +08001361 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001362
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001363error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001364 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001365 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366}
1367
Flora Cui59b4a972016-07-19 16:48:22 +08001368int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1369 uint32_t src_data,
1370 struct reservation_object *resv,
1371 struct fence **fence)
1372{
1373 struct amdgpu_device *adev = bo->adev;
1374 struct amdgpu_job *job;
1375 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1376
1377 uint32_t max_bytes, byte_count;
1378 uint64_t dst_offset;
1379 unsigned int num_loops, num_dw;
1380 unsigned int i;
1381 int r;
1382
1383 byte_count = bo->tbo.num_pages << PAGE_SHIFT;
1384 max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1385 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1386 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1387
1388 /* for IB padding */
1389 while (num_dw & 0x7)
1390 num_dw++;
1391
1392 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1393 if (r)
1394 return r;
1395
1396 if (resv) {
1397 r = amdgpu_sync_resv(adev, &job->sync, resv,
1398 AMDGPU_FENCE_OWNER_UNDEFINED);
1399 if (r) {
1400 DRM_ERROR("sync failed (%d).\n", r);
1401 goto error_free;
1402 }
1403 }
1404
1405 dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
1406 for (i = 0; i < num_loops; i++) {
1407 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1408
1409 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1410 dst_offset, cur_size_in_bytes);
1411
1412 dst_offset += cur_size_in_bytes;
1413 byte_count -= cur_size_in_bytes;
1414 }
1415
1416 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1417 WARN_ON(job->ibs[0].length_dw > num_dw);
1418 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1419 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1420 if (r)
1421 goto error_free;
1422
1423 return 0;
1424
1425error_free:
1426 amdgpu_job_free(job);
1427 return r;
1428}
1429
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001430#if defined(CONFIG_DEBUG_FS)
1431
1432static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1433{
1434 struct drm_info_node *node = (struct drm_info_node *)m->private;
1435 unsigned ttm_pl = *(int *)node->info_ent->data;
1436 struct drm_device *dev = node->minor->dev;
1437 struct amdgpu_device *adev = dev->dev_private;
1438 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1439 int ret;
1440 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1441
1442 spin_lock(&glob->lru_lock);
1443 ret = drm_mm_dump_table(m, mm);
1444 spin_unlock(&glob->lru_lock);
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001445 if (ttm_pl == TTM_PL_VRAM)
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001446 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001447 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001448 (u64)atomic64_read(&adev->vram_usage) >> 20,
1449 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450 return ret;
1451}
1452
1453static int ttm_pl_vram = TTM_PL_VRAM;
1454static int ttm_pl_tt = TTM_PL_TT;
1455
Nils Wallménius06ab6832016-05-02 12:46:15 -04001456static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001457 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1458 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1459 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1460#ifdef CONFIG_SWIOTLB
1461 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1462#endif
1463};
1464
1465static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1466 size_t size, loff_t *pos)
1467{
1468 struct amdgpu_device *adev = f->f_inode->i_private;
1469 ssize_t result = 0;
1470 int r;
1471
1472 if (size & 0x3 || *pos & 0x3)
1473 return -EINVAL;
1474
1475 while (size) {
1476 unsigned long flags;
1477 uint32_t value;
1478
1479 if (*pos >= adev->mc.mc_vram_size)
1480 return result;
1481
1482 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1483 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1484 WREG32(mmMM_INDEX_HI, *pos >> 31);
1485 value = RREG32(mmMM_DATA);
1486 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1487
1488 r = put_user(value, (uint32_t *)buf);
1489 if (r)
1490 return r;
1491
1492 result += 4;
1493 buf += 4;
1494 *pos += 4;
1495 size -= 4;
1496 }
1497
1498 return result;
1499}
1500
1501static const struct file_operations amdgpu_ttm_vram_fops = {
1502 .owner = THIS_MODULE,
1503 .read = amdgpu_ttm_vram_read,
1504 .llseek = default_llseek
1505};
1506
Christian Königa1d29472016-03-30 14:42:57 +02001507#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1508
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001509static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1510 size_t size, loff_t *pos)
1511{
1512 struct amdgpu_device *adev = f->f_inode->i_private;
1513 ssize_t result = 0;
1514 int r;
1515
1516 while (size) {
1517 loff_t p = *pos / PAGE_SIZE;
1518 unsigned off = *pos & ~PAGE_MASK;
1519 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1520 struct page *page;
1521 void *ptr;
1522
1523 if (p >= adev->gart.num_cpu_pages)
1524 return result;
1525
1526 page = adev->gart.pages[p];
1527 if (page) {
1528 ptr = kmap(page);
1529 ptr += off;
1530
1531 r = copy_to_user(buf, ptr, cur_size);
1532 kunmap(adev->gart.pages[p]);
1533 } else
1534 r = clear_user(buf, cur_size);
1535
1536 if (r)
1537 return -EFAULT;
1538
1539 result += cur_size;
1540 buf += cur_size;
1541 *pos += cur_size;
1542 size -= cur_size;
1543 }
1544
1545 return result;
1546}
1547
1548static const struct file_operations amdgpu_ttm_gtt_fops = {
1549 .owner = THIS_MODULE,
1550 .read = amdgpu_ttm_gtt_read,
1551 .llseek = default_llseek
1552};
1553
1554#endif
1555
Christian Königa1d29472016-03-30 14:42:57 +02001556#endif
1557
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001558static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1559{
1560#if defined(CONFIG_DEBUG_FS)
1561 unsigned count;
1562
1563 struct drm_minor *minor = adev->ddev->primary;
1564 struct dentry *ent, *root = minor->debugfs_root;
1565
1566 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1567 adev, &amdgpu_ttm_vram_fops);
1568 if (IS_ERR(ent))
1569 return PTR_ERR(ent);
1570 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1571 adev->mman.vram = ent;
1572
Christian Königa1d29472016-03-30 14:42:57 +02001573#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001574 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1575 adev, &amdgpu_ttm_gtt_fops);
1576 if (IS_ERR(ent))
1577 return PTR_ERR(ent);
1578 i_size_write(ent->d_inode, adev->mc.gtt_size);
1579 adev->mman.gtt = ent;
1580
Christian Königa1d29472016-03-30 14:42:57 +02001581#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001582 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1583
1584#ifdef CONFIG_SWIOTLB
1585 if (!swiotlb_nr_tbl())
1586 --count;
1587#endif
1588
1589 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1590#else
1591
1592 return 0;
1593#endif
1594}
1595
1596static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1597{
1598#if defined(CONFIG_DEBUG_FS)
1599
1600 debugfs_remove(adev->mman.vram);
1601 adev->mman.vram = NULL;
1602
Christian Königa1d29472016-03-30 14:42:57 +02001603#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001604 debugfs_remove(adev->mman.gtt);
1605 adev->mman.gtt = NULL;
1606#endif
Christian Königa1d29472016-03-30 14:42:57 +02001607
1608#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001609}
Ken Wanga693e052016-07-27 19:18:01 +08001610
1611u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
1612{
1613 return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
1614}