blob: 54471228f7b8f5c3517b59ab9e7e46a54644442d [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_MMU_H_
2#define _ASM_POWERPC_MMU_H_
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Paul Mackerras047ea782005-11-19 20:17:32 +11004
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07005#include <linux/types.h>
6
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +00007#include <asm/asm-compat.h>
8#include <asm/feature-fixups.h>
9
10/*
11 * MMU features bit definitions
12 */
13
14/*
15 * First half is MMU families
16 */
17#define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
18#define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
19#define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
20#define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
21#define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
Michael Ellermancd680982014-07-08 17:10:45 +100022#define MMU_FTR_TYPE_47x ASM_CONST(0x00000020)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000023
24/*
25 * This is individual features
26 */
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +053027/*
28 * We need to clear top 16bits of va (from the remaining 64 bits )in
29 * tlbie* instructions
30 */
31#define MMU_FTR_TLBIE_CROP_VA ASM_CONST(0x00008000)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000032
33/* Enable use of high BAT registers */
34#define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
35
36/* Enable >32-bit physical addresses on 32-bit processor, only used
37 * by CONFIG_6xx currently as BookE supports that from day 1
38 */
39#define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
40
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000041/* Enable use of broadcast TLB invalidations. We don't always set it
42 * on processors that support it due to other constraints with the
43 * use of such invalidations
44 */
45#define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
46
Kumar Galac3071952009-02-10 22:26:06 -060047/* Enable use of tlbilx invalidate instructions.
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000048 */
Kumar Galac3071952009-02-10 22:26:06 -060049#define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000050
51/* This indicates that the processor cannot handle multiple outstanding
52 * broadcast tlbivax or tlbsync. This makes the code use a spinlock
53 * around such invalidate forms.
54 */
55#define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
56
Kumar Gala2319f122009-03-19 03:55:41 +000057/* This indicates that the processor doesn't handle way selection
58 * properly and needs SW to track and update the LRU state. This
59 * is specific to an errata on e300c2/c3/c4 class parts
60 */
61#define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
62
Kumar Galadf5d6ec2009-08-24 15:52:48 +000063/* Enable use of TLB reservation. Processor should support tlbsrx.
64 * instruction and MAS0[WQ].
65 */
66#define MMU_FTR_USE_TLBRSRV ASM_CONST(0x00800000)
67
68/* Use paired MAS registers (MAS7||MAS3, etc.)
69 */
70#define MMU_FTR_USE_PAIRED_MAS ASM_CONST(0x01000000)
71
Michael Ellerman13b3d132014-07-10 12:29:20 +100072/* Doesn't support the B bit (1T segment) in SLBIE
Matt Evans44ae3ab2011-04-06 19:48:50 +000073 */
Michael Ellerman13b3d132014-07-10 12:29:20 +100074#define MMU_FTR_NO_SLBIE_B ASM_CONST(0x02000000)
Matt Evans44ae3ab2011-04-06 19:48:50 +000075
76/* Support 16M large pages
77 */
78#define MMU_FTR_16M_PAGE ASM_CONST(0x04000000)
79
80/* Supports TLBIEL variant
81 */
82#define MMU_FTR_TLBIEL ASM_CONST(0x08000000)
83
84/* Supports tlbies w/o locking
85 */
86#define MMU_FTR_LOCKLESS_TLBIE ASM_CONST(0x10000000)
87
88/* Large pages can be marked CI
89 */
90#define MMU_FTR_CI_LARGE_PAGE ASM_CONST(0x20000000)
91
92/* 1T segments available
93 */
94#define MMU_FTR_1T_SEGMENT ASM_CONST(0x40000000)
95
Aneesh Kumar K.Va8ed87c2016-04-29 23:26:06 +100096/*
97 * Radix page table available
98 */
99#define MMU_FTR_RADIX ASM_CONST(0x80000000)
100
Matt Evans44ae3ab2011-04-06 19:48:50 +0000101/* MMU feature bit sets for various CPUs */
102#define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \
103 MMU_FTR_HPTE_TABLE | MMU_FTR_PPCAS_ARCH_V2
104#define MMU_FTRS_POWER4 MMU_FTRS_DEFAULT_HPTE_ARCH_V2
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +0530105#define MMU_FTRS_PPC970 MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA
Matt Evans44ae3ab2011-04-06 19:48:50 +0000106#define MMU_FTRS_POWER5 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
107#define MMU_FTRS_POWER6 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
Michael Neulinga32e2522011-04-06 18:23:29 +0000108#define MMU_FTRS_POWER7 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
Michael Neuling71e18492012-10-30 19:34:15 +0000109#define MMU_FTRS_POWER8 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
Michael Neulingc3ab3002016-02-19 11:16:24 +1100110#define MMU_FTRS_POWER9 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
Matt Evans44ae3ab2011-04-06 19:48:50 +0000111#define MMU_FTRS_CELL MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
112 MMU_FTR_CI_LARGE_PAGE
113#define MMU_FTRS_PA6T MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
114 MMU_FTR_CI_LARGE_PAGE | MMU_FTR_NO_SLBIE_B
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000115#ifndef __ASSEMBLY__
116#include <asm/cputable.h>
117
Becky Bruce3160b092011-06-28 14:54:47 -0500118#ifdef CONFIG_PPC_FSL_BOOK3E
119#include <asm/percpu.h>
120DECLARE_PER_CPU(int, next_tlbcam_idx);
121#endif
122
Michael Ellerman773edea2016-05-11 15:30:47 +1000123enum {
124 MMU_FTRS_POSSIBLE = MMU_FTR_HPTE_TABLE | MMU_FTR_TYPE_8xx |
125 MMU_FTR_TYPE_40x | MMU_FTR_TYPE_44x | MMU_FTR_TYPE_FSL_E |
126 MMU_FTR_TYPE_47x | MMU_FTR_USE_HIGH_BATS | MMU_FTR_BIG_PHYS |
127 MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_USE_TLBILX |
128 MMU_FTR_LOCK_BCAST_INVAL | MMU_FTR_NEED_DTLB_SW_LRU |
129 MMU_FTR_USE_TLBRSRV | MMU_FTR_USE_PAIRED_MAS |
130 MMU_FTR_NO_SLBIE_B | MMU_FTR_16M_PAGE | MMU_FTR_TLBIEL |
131 MMU_FTR_LOCKLESS_TLBIE | MMU_FTR_CI_LARGE_PAGE |
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +0530132 MMU_FTR_1T_SEGMENT | MMU_FTR_TLBIE_CROP_VA |
Aneesh Kumar K.Va8ed87c2016-04-29 23:26:06 +1000133#ifdef CONFIG_PPC_RADIX_MMU
134 MMU_FTR_RADIX |
135#endif
136 0,
Michael Ellerman773edea2016-05-11 15:30:47 +1000137};
138
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000139static inline int mmu_has_feature(unsigned long feature)
140{
Michael Ellerman773edea2016-05-11 15:30:47 +1000141 return (MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature);
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000142}
143
Dave Kleikamp91b191c2011-07-04 18:38:03 +0000144static inline void mmu_clear_feature(unsigned long feature)
145{
146 cur_cpu_spec->mmu_features &= ~feature;
147}
148
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000149extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
150
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700151#ifdef CONFIG_PPC64
152/* This is our real memory area size on ppc64 server, on embedded, we
153 * make it match the size our of bolted TLB area
154 */
155extern u64 ppc64_rma_size;
156#endif /* CONFIG_PPC64 */
157
Aneesh Kumar K.V78f1dbd2012-09-10 02:52:57 +0000158struct mm_struct;
159#ifdef CONFIG_DEBUG_VM
160extern void assert_pte_locked(struct mm_struct *mm, unsigned long addr);
161#else /* CONFIG_DEBUG_VM */
162static inline void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
163{
164}
165#endif /* !CONFIG_DEBUG_VM */
166
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000167#endif /* !__ASSEMBLY__ */
168
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000169/* The kernel use the constants below to index in the page sizes array.
170 * The use of fixed constants for this purpose is better for performances
171 * of the low level hash refill handlers.
172 *
173 * A non supported page size has a "shift" field set to 0
174 *
175 * Any new page size being implemented can get a new entry in here. Whether
176 * the kernel will use it or not is a different matter though. The actual page
177 * size used by hugetlbfs is not defined here and may be made variable
178 *
179 * Note: This array ended up being a false good idea as it's growing to the
180 * point where I wonder if we should replace it with something different,
181 * to think about, feedback welcome. --BenH.
182 */
183
Scott Wooda8b91e42012-06-14 13:40:55 +0000184/* These are #defines as they have to be used in assembly */
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000185#define MMU_PAGE_4K 0
186#define MMU_PAGE_16K 1
187#define MMU_PAGE_64K 2
188#define MMU_PAGE_64K_AP 3 /* "Admixed pages" (hash64 only) */
189#define MMU_PAGE_256K 4
190#define MMU_PAGE_1M 5
Scott Wood28efc352013-10-11 19:22:38 -0500191#define MMU_PAGE_2M 6
192#define MMU_PAGE_4M 7
193#define MMU_PAGE_8M 8
194#define MMU_PAGE_16M 9
195#define MMU_PAGE_64M 10
196#define MMU_PAGE_256M 11
197#define MMU_PAGE_1G 12
198#define MMU_PAGE_16G 13
199#define MMU_PAGE_64G 14
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000200
Scott Wood28efc352013-10-11 19:22:38 -0500201#define MMU_PAGE_COUNT 15
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000202
Aneesh Kumar K.V11a6f6a2016-04-29 23:25:41 +1000203#ifdef CONFIG_PPC_BOOK3S_64
204#include <asm/book3s/64/mmu.h>
205#else /* CONFIG_PPC_BOOK3S_64 */
206
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000207#ifndef __ASSEMBLY__
208/* MMU initialization */
209extern void early_init_mmu(void);
210extern void early_init_mmu_secondary(void);
211extern void setup_initial_memory_limit(phys_addr_t first_memblock_base,
212 phys_addr_t first_memblock_size);
213#endif /* __ASSEMBLY__ */
Aneesh Kumar K.V11a6f6a2016-04-29 23:25:41 +1000214#endif
215
216#if defined(CONFIG_PPC_STD_MMU_32)
David Gibson4db68bf2007-06-13 14:52:54 +1000217/* 32-bit classic hash table MMU */
Aneesh Kumar K.Vf64e8082016-03-01 12:59:20 +0530218#include <asm/book3s/32/mmu-hash.h>
Josh Boyer4d922c82007-08-20 07:28:48 -0500219#elif defined(CONFIG_40x)
220/* 40x-style software loaded TLB */
221# include <asm/mmu-40x.h>
David Gibson57d79092007-04-30 14:06:25 +1000222#elif defined(CONFIG_44x)
223/* 44x-style software loaded TLB */
224# include <asm/mmu-44x.h>
Kumar Gala70fe3af2009-02-12 16:12:40 -0600225#elif defined(CONFIG_PPC_BOOK3E_MMU)
226/* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
227# include <asm/mmu-book3e.h>
David Gibson31202342007-06-22 14:58:55 +1000228#elif defined (CONFIG_PPC_8xx)
229/* Motorola/Freescale 8xx software loaded TLB */
230# include <asm/mmu-8xx.h>
David Gibson1f8d4192005-05-05 16:15:13 -0700231#endif
David Gibson1f8d4192005-05-05 16:15:13 -0700232
Aneesh Kumar K.V566ca992016-04-29 23:25:53 +1000233#ifndef radix_enabled
234#define radix_enabled() (0)
235#endif
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000236
Arnd Bergmann88ced032005-12-16 22:43:46 +0100237#endif /* __KERNEL__ */
Paul Mackerras047ea782005-11-19 20:17:32 +1100238#endif /* _ASM_POWERPC_MMU_H_ */