blob: 8c88c8ad064bdc0ea43582d078c3742a6db7bb1d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Laura Abbottad21fc42017-02-06 16:31:57 -08007 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
8 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +00009 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010010 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080011 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040012 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080013 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
14 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020015 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010016 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010018 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010019 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010020 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010021 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010022 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020023 select EDAC_SUPPORT
24 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070025 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010026 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010027 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020028 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010029 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select GENERIC_IRQ_PROBE
31 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010032 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010033 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070034 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select GENERIC_SMP_IDLE_THREAD
36 select GENERIC_STRNCPY_FROM_USER
37 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010038 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010039 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090040 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010041 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070042 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010043 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
44 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080045 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010046 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010047 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010048 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020049 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010050 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010051 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010052 select HAVE_C_RECORDMCOUNT
53 select HAVE_DEBUG_KMEMLEAK
54 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010055 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010056 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010057 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070058 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
60 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
61 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020062 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010063 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
65 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010066 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070068 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_KERNEL_LZMA
70 select HAVE_KERNEL_LZO
71 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010072 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080073 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010075 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070076 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010077 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080078 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010079 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010080 select HAVE_PERF_REGS
81 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070082 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010083 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010084 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070085 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070086 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010087 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010088 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040089 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010090 select OF_EARLY_FLATTREE if OF
91 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010092 select OLD_SIGACTION
93 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010094 select PERF_USE_VMALLOC
95 select RTC_LIB
96 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010097 # Above selects are sorted alphabetically; please add new ones
98 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 help
100 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000101 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000103 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 Europe. There is an ARM Linux project with a web page at
105 <http://www.arm.linux.org.uk/>.
106
Russell King74facff2011-06-02 11:16:22 +0100107config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700108 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100109 bool
110
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200111config NEED_SG_DMA_LENGTH
112 bool
113
114config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200115 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100116 select ARM_HAS_SG_CHAIN
117 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200118
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900119if ARM_DMA_USE_IOMMU
120
121config ARM_DMA_IOMMU_ALIGNMENT
122 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
123 range 4 9
124 default 8
125 help
126 DMA mapping framework by default aligns all buffers to the smallest
127 PAGE_SIZE order which is greater than or equal to the requested buffer
128 size. This works well for buffers up to a few hundreds kilobytes, but
129 for larger buffers it just a waste of address space. Drivers which has
130 relatively small addressing window (like 64Mib) might run out of
131 virtual space with just a few allocations.
132
133 With this parameter you can specify the maximum PAGE_SIZE order for
134 DMA IOMMU buffers. Larger buffers will be aligned only to this
135 specified order. The order is expressed as a power of two multiplied
136 by the PAGE_SIZE.
137
138endif
139
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100140config MIGHT_HAVE_PCI
141 bool
142
Ralf Baechle75e71532007-02-09 17:08:58 +0000143config SYS_SUPPORTS_APM_EMULATION
144 bool
145
Linus Walleijbc581772009-09-15 17:30:37 +0100146config HAVE_TCM
147 bool
148 select GENERIC_ALLOCATOR
149
Russell Kinge119bff2010-01-10 17:23:29 +0000150config HAVE_PROC_CPU
151 bool
152
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700153config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000154 bool
Al Viro5ea81762007-02-11 15:41:31 +0000155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156config EISA
157 bool
158 ---help---
159 The Extended Industry Standard Architecture (EISA) bus was
160 developed as an open alternative to the IBM MicroChannel bus.
161
162 The EISA bus provided some of the features of the IBM MicroChannel
163 bus while maintaining backward compatibility with cards made for
164 the older ISA bus. The EISA bus saw limited use between 1988 and
165 1995 when it was made obsolete by the PCI bus.
166
167 Say Y here if you are building a kernel for an EISA-based machine.
168
169 Otherwise, say N.
170
171config SBUS
172 bool
173
Russell Kingf16fb1e2007-04-28 09:59:37 +0100174config STACKTRACE_SUPPORT
175 bool
176 default y
177
178config LOCKDEP_SUPPORT
179 bool
180 default y
181
Russell King7ad1bcb2006-08-27 12:07:02 +0100182config TRACE_IRQFLAGS_SUPPORT
183 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100184 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186config RWSEM_XCHGADD_ALGORITHM
187 bool
Will Deacon8a874112014-05-02 17:06:19 +0100188 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190config ARCH_HAS_ILOG2_U32
191 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800192
193config ARCH_HAS_ILOG2_U64
194 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800195
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100196config ARCH_HAS_BANDGAP
197 bool
198
Stefan Agnera5f4c562015-08-13 00:01:52 +0100199config FIX_EARLYCON_MEM
200 def_bool y if MMU
201
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800202config GENERIC_HWEIGHT
203 bool
204 default y
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206config GENERIC_CALIBRATE_DELAY
207 bool
208 default y
209
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100210config ARCH_MAY_HAVE_PC_FDC
211 bool
212
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800213config ZONE_DMA
214 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800215
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800216config NEED_DMA_MAP_STATE
217 def_bool y
218
David A. Longc7edc9e2014-03-07 11:23:04 -0500219config ARCH_SUPPORTS_UPROBES
220 def_bool y
221
Rob Herring58af4a22012-03-20 14:33:01 -0500222config ARCH_HAS_DMA_SET_COHERENT_MASK
223 bool
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225config GENERIC_ISA_DMA
226 bool
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228config FIQ
229 bool
230
Rob Herring13a50452012-02-07 09:28:22 -0600231config NEED_RET_TO_USER
232 bool
233
Al Viro034d2f52005-12-19 16:27:59 -0500234config ARCH_MTD_XIP
235 bool
236
Hyok S. Choic760fc12006-03-27 15:18:50 +0100237config VECTORS_BASE
238 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900239 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100240 default DRAM_BASE if REMAP_VECTORS_TO_RAM
241 default 0x00000000
242 help
Russell King19accfd2013-07-04 11:40:32 +0100243 The base address of exception vectors. This must be two pages
244 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100245
Russell Kingdc21af92011-01-04 19:09:43 +0000246config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100247 bool "Patch physical to virtual translations at runtime" if EMBEDDED
248 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100249 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000250 help
Russell King111e9a52011-05-12 10:02:42 +0100251 Patch phys-to-virt and virt-to-phys translation functions at
252 boot and module load time according to the position of the
253 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000254
Russell King111e9a52011-05-12 10:02:42 +0100255 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100256 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000257
Russell Kingc1beced2011-08-10 10:23:45 +0100258 Only disable this option if you know that you do not require
259 this feature (eg, building a kernel for a single machine) and
260 you need to shrink the kernel to the minimal size.
261
Rob Herringc334bc12012-03-04 22:03:33 -0600262config NEED_MACH_IO_H
263 bool
264 help
265 Select this when mach/io.h is required to provide special
266 definitions for this platform. The need for mach/io.h should
267 be avoided when possible.
268
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400269config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400270 bool
Russell King111e9a52011-05-12 10:02:42 +0100271 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400272 Select this when mach/memory.h is required to provide special
273 definitions for this platform. The need for mach/memory.h should
274 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400275
276config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100277 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100278 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100279 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100280 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100281 ARCH_FOOTBRIDGE || \
282 ARCH_INTEGRATOR || \
283 ARCH_IOP13XX || \
284 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200285 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100286 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
287 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700288 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400289 help
290 Please provide the physical address corresponding to the
291 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000292
Simon Glass87e040b2011-08-16 23:44:26 +0100293config GENERIC_BUG
294 def_bool y
295 depends on BUG
296
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700297config PGTABLE_LEVELS
298 int
299 default 3 if ARM_LPAE
300 default 2
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302source "init/Kconfig"
303
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700304source "kernel/Kconfig.freezer"
305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306menu "System Type"
307
Hyok S. Choi3c427972009-07-24 12:35:00 +0100308config MMU
309 bool "MMU-based Paged Memory Management Support"
310 default y
311 help
312 Select if you want MMU-based virtualised addressing space
313 support by paged memory management. If unsure, say 'Y'.
314
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800315config ARCH_MMAP_RND_BITS_MIN
316 default 8
317
318config ARCH_MMAP_RND_BITS_MAX
319 default 14 if PAGE_OFFSET=0x40000000
320 default 15 if PAGE_OFFSET=0x80000000
321 default 16
322
Russell Kingccf50e22010-03-15 19:03:06 +0000323#
324# The "ARM system type" choice list is ordered alphabetically by option
325# text. Please add new entries in the option alphabetic order.
326#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327choice
328 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100329 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100330 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Rob Herring387798b2012-09-06 13:41:12 -0500332config ARCH_MULTIPLATFORM
333 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100334 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700335 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500336 select ARM_PATCH_PHYS_VIRT
337 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500338 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600339 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600340 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100341 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500342 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530343 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600344 select SPARSE_IRQ
345 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600346
Stefan Agner9c77bc42015-05-20 00:03:51 +0200347config ARM_SINGLE_ARMV7M
348 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
349 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200350 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200351 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200352 select CLKSRC_OF
353 select COMMON_CLK
354 select CPU_V7M
355 select GENERIC_CLOCKEVENTS
356 select NO_IOPORT_MAP
357 select SPARSE_IRQ
358 select USE_OF
359
Russell King788c9702009-04-26 14:21:59 +0100360config ARCH_GEMINI
361 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200362 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100363 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200364 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200365 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100366 help
367 Support for the Cortina Systems Gemini family SoCs
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369config ARCH_EBSA110
370 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100371 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000372 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100373 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600374 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400375 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700376 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 help
378 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000379 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 Ethernet interface, two PCMCIA sockets, two serial ports and a
381 parallel port.
382
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000383config ARCH_EP93XX
384 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100385 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000386 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700387 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000388 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700389 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100390 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200391 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100392 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200393 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200394 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000395 help
396 This enables support for the Cirrus EP93xx series of CPUs.
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398config ARCH_FOOTBRIDGE
399 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000400 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000402 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200403 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600404 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400405 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000406 help
407 Support for systems based on the DC21285 companion chip
408 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100410config ARCH_NETX
411 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100412 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100413 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000414 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100415 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000416 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100417 This enables support for systems based on the Hilscher NetX Soc
418
Russell King3b938be2007-05-12 11:25:44 +0100419config ARCH_IOP13XX
420 bool "IOP13xx-based"
421 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100422 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400423 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600424 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100425 select PCI
426 select PLAT_IOP
427 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000428 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100429 help
430 Support for Intel's IOP13XX (XScale) family of processors.
431
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100432config ARCH_IOP32X
433 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100434 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000435 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200436 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200437 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600438 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100439 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100440 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000441 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100442 Support for Intel's 80219 and IOP32X (XScale) family of
443 processors.
444
445config ARCH_IOP33X
446 bool "IOP33x-based"
447 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000448 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200449 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200450 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600451 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100452 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100453 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100454 help
455 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Russell King3b938be2007-05-12 11:25:44 +0100457config ARCH_IXP4XX
458 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100459 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500460 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100461 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100462 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000463 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100464 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100465 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200466 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100467 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600468 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200469 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100470 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100471 help
Russell King3b938be2007-05-12 11:25:44 +0100472 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100473
Saeed Bisharaedabd382009-08-06 15:12:43 +0300474config ARCH_DOVE
475 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100476 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300477 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200478 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100479 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100480 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100481 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100482 select PINCTRL
483 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200484 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100485 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000486 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300487 help
488 Support for the Marvell Dove SoC 88AP510
489
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100490config ARCH_KS8695
491 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200492 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100493 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200494 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200495 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100496 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100497 help
498 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
499 System-on-Chip devices.
500
Russell King788c9702009-04-26 14:21:59 +0100501config ARCH_W90X900
502 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100503 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100504 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100505 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100506 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200507 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200508 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100509 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
510 At present, the w90x900 has been renamed nuc900, regarding
511 the ARM series product line, you can login the following
512 link address to know more.
513
514 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
515 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400516
Russell King93e22562012-10-12 14:20:52 +0100517config ARCH_LPC32XX
518 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100519 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000520 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200521 select CLKSRC_LPC32XX
522 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100523 select CPU_ARM926T
524 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200525 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300526 select MULTI_IRQ_HANDLER
527 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100528 select USE_OF
529 help
530 Support for the NXP LPC32XX family of processors
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700533 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100534 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100535 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100536 select ARM_CPU_SUSPEND if PM
537 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100538 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100539 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200540 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100541 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200542 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100543 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100544 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800545 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200546 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100547 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100548 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100549 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800550 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800551 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000552 help
eric miao2c8086a2007-09-11 19:13:17 -0700553 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555config ARCH_RPC
556 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100557 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100559 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100560 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000561 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100562 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100563 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200564 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100565 select HAVE_PATA_PLATFORM
566 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600567 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400568 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700569 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 help
571 On the Acorn Risc-PC, Linux can support the internal IDE disk and
572 CD-ROM interface, serial and parallel port, and the floppy drive.
573
574config ARCH_SA1100
575 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100576 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100577 select ARCH_SPARSEMEM_ENABLE
578 select CLKDEV_LOOKUP
579 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200580 select CLKSRC_PXA
581 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100582 select CPU_FREQ
583 select CPU_SA1100
584 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200585 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200586 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100587 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100588 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100589 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400590 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100591 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000592 help
593 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900595config ARCH_S3C24XX
596 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100597 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100598 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200599 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800600 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900601 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200602 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900603 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900604 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100605 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900606 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600607 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900608 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900610 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
611 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
612 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
613 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900614
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100615config ARCH_DAVINCI
616 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100617 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100618 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100619 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700620 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100621 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100622 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200623 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100624 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530625 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100626 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100627 help
628 Support for TI's DaVinci platform.
629
Tony Lindgrena0694862013-01-11 11:24:20 -0800630config ARCH_OMAP1
631 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600632 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100633 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800634 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200635 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100636 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100637 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800638 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200639 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800640 select HAVE_IDE
641 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700642 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800643 select NEED_MACH_IO_H if PCCARD
644 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700645 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100646 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800647 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649endchoice
650
Rob Herring387798b2012-09-06 13:41:12 -0500651menu "Multiple platform selection"
652 depends on ARCH_MULTIPLATFORM
653
654comment "CPU Core family selection"
655
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100656config ARCH_MULTI_V4
657 bool "ARMv4 based platforms (FA526)"
658 depends on !ARCH_MULTI_V6_V7
659 select ARCH_MULTI_V4_V5
660 select CPU_FA526
661
Rob Herring387798b2012-09-06 13:41:12 -0500662config ARCH_MULTI_V4T
663 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500664 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100665 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200666 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
667 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
668 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500669
670config ARCH_MULTI_V5
671 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500672 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100673 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100674 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200675 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
676 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500677
678config ARCH_MULTI_V4_V5
679 bool
680
681config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800682 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500683 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600684 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500685
686config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800687 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500688 default y
689 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100690 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600691 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500692
693config ARCH_MULTI_V6_V7
694 bool
Rob Herring9352b052014-01-31 15:36:10 -0600695 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500696
697config ARCH_MULTI_CPU_AUTO
698 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
699 select ARCH_MULTI_V5
700
701endmenu
702
Rob Herring05e2a3d2013-12-05 10:04:54 -0600703config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900704 bool "Dummy Virtual Machine"
705 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600706 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600707 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500708 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100709 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000710 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600711 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600712 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600713
Russell Kingccf50e22010-03-15 19:03:06 +0000714#
715# This is sorted alphabetically by mach-* pathname. However, plat-*
716# Kconfigs may be included either alphabetically (according to the
717# plat- suffix) or along side the corresponding mach-* source.
718#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200719source "arch/arm/mach-mvebu/Kconfig"
720
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200721source "arch/arm/mach-alpine/Kconfig"
722
Lars Persson590b4602016-02-11 17:06:19 +0100723source "arch/arm/mach-artpec/Kconfig"
724
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100725source "arch/arm/mach-asm9260/Kconfig"
726
Russell King95b8f202010-01-14 11:43:54 +0000727source "arch/arm/mach-at91/Kconfig"
728
Anders Berg1d22924e2014-05-23 11:08:35 +0200729source "arch/arm/mach-axxia/Kconfig"
730
Christian Daudt8ac49e02012-11-19 09:46:10 -0800731source "arch/arm/mach-bcm/Kconfig"
732
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200733source "arch/arm/mach-berlin/Kconfig"
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735source "arch/arm/mach-clps711x/Kconfig"
736
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300737source "arch/arm/mach-cns3xxx/Kconfig"
738
Russell King95b8f202010-01-14 11:43:54 +0000739source "arch/arm/mach-davinci/Kconfig"
740
Baruch Siachdf8d7422015-01-14 10:40:30 +0200741source "arch/arm/mach-digicolor/Kconfig"
742
Russell King95b8f202010-01-14 11:43:54 +0000743source "arch/arm/mach-dove/Kconfig"
744
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000745source "arch/arm/mach-ep93xx/Kconfig"
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747source "arch/arm/mach-footbridge/Kconfig"
748
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200749source "arch/arm/mach-gemini/Kconfig"
750
Rob Herring387798b2012-09-06 13:41:12 -0500751source "arch/arm/mach-highbank/Kconfig"
752
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800753source "arch/arm/mach-hisi/Kconfig"
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755source "arch/arm/mach-integrator/Kconfig"
756
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100757source "arch/arm/mach-iop32x/Kconfig"
758
759source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Dan Williams285f5fa2006-12-07 02:59:39 +0100761source "arch/arm/mach-iop13xx/Kconfig"
762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763source "arch/arm/mach-ixp4xx/Kconfig"
764
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400765source "arch/arm/mach-keystone/Kconfig"
766
Russell King95b8f202010-01-14 11:43:54 +0000767source "arch/arm/mach-ks8695/Kconfig"
768
Carlo Caione3b8f5032014-09-10 22:16:59 +0200769source "arch/arm/mach-meson/Kconfig"
770
Jonas Jensen17723fd32013-12-18 13:58:45 +0100771source "arch/arm/mach-moxart/Kconfig"
772
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030773source "arch/arm/mach-aspeed/Kconfig"
774
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200775source "arch/arm/mach-mv78xx0/Kconfig"
776
Shawn Guo3995eb82012-09-13 19:48:07 +0800777source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Matthias Bruggerf682a212014-05-13 01:06:13 +0200779source "arch/arm/mach-mediatek/Kconfig"
780
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800781source "arch/arm/mach-mxs/Kconfig"
782
Russell King95b8f202010-01-14 11:43:54 +0000783source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800784
Russell King95b8f202010-01-14 11:43:54 +0000785source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000786
Daniel Tang9851ca52013-06-11 18:40:17 +1000787source "arch/arm/mach-nspire/Kconfig"
788
Tony Lindgrend48af152005-07-10 19:58:17 +0100789source "arch/arm/plat-omap/Kconfig"
790
791source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Tony Lindgren1dbae812005-11-10 14:26:51 +0000793source "arch/arm/mach-omap2/Kconfig"
794
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400795source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400796
Rob Herring387798b2012-09-06 13:41:12 -0500797source "arch/arm/mach-picoxcell/Kconfig"
798
Russell King95b8f202010-01-14 11:43:54 +0000799source "arch/arm/mach-pxa/Kconfig"
800source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Russell King95b8f202010-01-14 11:43:54 +0000802source "arch/arm/mach-mmp/Kconfig"
803
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100804source "arch/arm/mach-oxnas/Kconfig"
805
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600806source "arch/arm/mach-qcom/Kconfig"
807
Russell King95b8f202010-01-14 11:43:54 +0000808source "arch/arm/mach-realview/Kconfig"
809
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200810source "arch/arm/mach-rockchip/Kconfig"
811
Russell King95b8f202010-01-14 11:43:54 +0000812source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300813
Rob Herring387798b2012-09-06 13:41:12 -0500814source "arch/arm/mach-socfpga/Kconfig"
815
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100816source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100817
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100818source "arch/arm/mach-sti/Kconfig"
819
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900820source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Ben Dooks431107e2010-01-26 10:11:04 +0900822source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100823
Kukjin Kim170f4e42010-02-24 16:40:44 +0900824source "arch/arm/mach-s5pv210/Kconfig"
825
Kukjin Kim83014572011-11-06 13:54:56 +0900826source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500827source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900828
Russell King882d01f2010-03-02 23:40:15 +0000829source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Maxime Ripard3b526342012-11-08 12:40:16 +0100831source "arch/arm/mach-sunxi/Kconfig"
832
Barry Song156a0992012-08-23 13:41:58 +0800833source "arch/arm/mach-prima2/Kconfig"
834
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100835source "arch/arm/mach-tango/Kconfig"
836
Erik Gillingc5f80062010-01-21 16:53:02 -0800837source "arch/arm/mach-tegra/Kconfig"
838
Russell King95b8f202010-01-14 11:43:54 +0000839source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900841source "arch/arm/mach-uniphier/Kconfig"
842
Russell King95b8f202010-01-14 11:43:54 +0000843source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
845source "arch/arm/mach-versatile/Kconfig"
846
Russell Kingceade892010-02-11 21:44:53 +0000847source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000848source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000849
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300850source "arch/arm/mach-vt8500/Kconfig"
851
wanzongshun7ec80dd2008-12-03 03:55:38 +0100852source "arch/arm/mach-w90x900/Kconfig"
853
Jun Nieacede512015-04-28 17:18:05 +0800854source "arch/arm/mach-zx/Kconfig"
855
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600856source "arch/arm/mach-zynq/Kconfig"
857
Stefan Agner499f1642015-05-21 00:35:44 +0200858# ARMv7-M architecture
859config ARCH_EFM32
860 bool "Energy Micro efm32"
861 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200862 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200863 help
864 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
865 processors.
866
867config ARCH_LPC18XX
868 bool "NXP LPC18xx/LPC43xx"
869 depends on ARM_SINGLE_ARMV7M
870 select ARCH_HAS_RESET_CONTROLLER
871 select ARM_AMBA
872 select CLKSRC_LPC32XX
873 select PINCTRL
874 help
875 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
876 high performance microcontrollers.
877
878config ARCH_STM32
879 bool "STMicrolectronics STM32"
880 depends on ARM_SINGLE_ARMV7M
881 select ARCH_HAS_RESET_CONTROLLER
882 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200883 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200884 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200885 select RESET_CONTROLLER
Alexandre TORGUE47f91512016-09-20 18:00:58 +0200886 select STM32_EXTI
Stefan Agner499f1642015-05-21 00:35:44 +0200887 help
888 Support for STMicroelectronics STM32 processors.
889
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200890config MACH_STM32F429
891 bool "STMicrolectronics STM32F429"
892 depends on ARCH_STM32
893 default y
894
Alexandre TORGUE6bc18b82016-11-15 12:02:59 +0100895config MACH_STM32F746
896 bool "STMicrolectronics STM32F746"
897 depends on ARCH_STM32
898 default y
899
Vladimir Murzin18471192016-04-25 09:49:13 +0100900config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300901 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100902 depends on ARM_SINGLE_ARMV7M
903 select ARM_AMBA
904 select CLKSRC_MPS2
905 help
906 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
907 with a range of available cores like Cortex-M3/M4/M7.
908
909 Please, note that depends which Application Note is used memory map
910 for the platform may vary, so adjustment of RAM base might be needed.
911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912# Definitions to make life easier
913config ARCH_ACORN
914 bool
915
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100916config PLAT_IOP
917 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700918 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100919
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400920config PLAT_ORION
921 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100922 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100923 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100924 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200925 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400926
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200927config PLAT_ORION_LEGACY
928 bool
929 select PLAT_ORION
930
Eric Miaobd5ce432009-01-20 12:06:01 +0800931config PLAT_PXA
932 bool
933
Russell Kingf4b8b312010-01-14 12:48:06 +0000934config PLAT_VERSATILE
935 bool
936
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900937source "arch/arm/firmware/Kconfig"
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939source arch/arm/mm/Kconfig
940
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100941config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100942 bool "Enable iWMMXt support"
943 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
944 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100945 help
946 Enable support for iWMMXt context switching at run time if
947 running on a CPU that supports it.
948
eric miao52108642010-12-13 09:42:34 +0100949config MULTI_IRQ_HANDLER
950 bool
951 help
952 Allow each machine to specify it's own IRQ handler at run time.
953
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100954if !MMU
955source "arch/arm/Kconfig-nommu"
956endif
957
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100958config PJ4B_ERRATA_4742
959 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
960 depends on CPU_PJ4B && MACH_ARMADA_370
961 default y
962 help
963 When coming out of either a Wait for Interrupt (WFI) or a Wait for
964 Event (WFE) IDLE states, a specific timing sensitivity exists between
965 the retiring WFI/WFE instructions and the newly issued subsequent
966 instructions. This sensitivity can result in a CPU hang scenario.
967 Workaround:
968 The software must insert either a Data Synchronization Barrier (DSB)
969 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
970 instruction
971
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100972config ARM_ERRATA_326103
973 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
974 depends on CPU_V6
975 help
976 Executing a SWP instruction to read-only memory does not set bit 11
977 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
978 treat the access as a read, preventing a COW from occurring and
979 causing the faulting task to livelock.
980
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100981config ARM_ERRATA_411920
982 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000983 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100984 help
985 Invalidation of the Instruction Cache operation can
986 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
987 It does not affect the MPCore. This option enables the ARM Ltd.
988 recommended workaround.
989
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100990config ARM_ERRATA_430973
991 bool "ARM errata: Stale prediction on replaced interworking branch"
992 depends on CPU_V7
993 help
994 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100995 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100996 interworking branch is replaced with another code sequence at the
997 same virtual address, whether due to self-modifying code or virtual
998 to physical address re-mapping, Cortex-A8 does not recover from the
999 stale interworking branch prediction. This results in Cortex-A8
1000 executing the new code sequence in the incorrect ARM or Thumb state.
1001 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1002 and also flushes the branch target cache at every context switch.
1003 Note that setting specific bits in the ACTLR register may not be
1004 available in non-secure mode.
1005
Catalin Marinas855c5512009-04-30 17:06:15 +01001006config ARM_ERRATA_458693
1007 bool "ARM errata: Processor deadlock when a false hazard is created"
1008 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001009 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +01001010 help
1011 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1012 erratum. For very specific sequences of memory operations, it is
1013 possible for a hazard condition intended for a cache line to instead
1014 be incorrectly associated with a different cache line. This false
1015 hazard might then cause a processor deadlock. The workaround enables
1016 the L1 caching of the NEON accesses and disables the PLD instruction
1017 in the ACTLR register. Note that setting specific bits in the ACTLR
1018 register may not be available in non-secure mode.
1019
Catalin Marinas0516e462009-04-30 17:06:20 +01001020config ARM_ERRATA_460075
1021 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1022 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001023 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001024 help
1025 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1026 erratum. Any asynchronous access to the L2 cache may encounter a
1027 situation in which recent store transactions to the L2 cache are lost
1028 and overwritten with stale memory contents from external memory. The
1029 workaround disables the write-allocate mode for the L2 cache via the
1030 ACTLR register. Note that setting specific bits in the ACTLR register
1031 may not be available in non-secure mode.
1032
Will Deacon9f050272010-09-14 09:51:43 +01001033config ARM_ERRATA_742230
1034 bool "ARM errata: DMB operation may be faulty"
1035 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001036 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001037 help
1038 This option enables the workaround for the 742230 Cortex-A9
1039 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1040 between two write operations may not ensure the correct visibility
1041 ordering of the two writes. This workaround sets a specific bit in
1042 the diagnostic register of the Cortex-A9 which causes the DMB
1043 instruction to behave as a DSB, ensuring the correct behaviour of
1044 the two writes.
1045
Will Deacona672e992010-09-14 09:53:02 +01001046config ARM_ERRATA_742231
1047 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1048 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001049 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001050 help
1051 This option enables the workaround for the 742231 Cortex-A9
1052 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1053 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1054 accessing some data located in the same cache line, may get corrupted
1055 data due to bad handling of the address hazard when the line gets
1056 replaced from one of the CPUs at the same time as another CPU is
1057 accessing it. This workaround sets specific bits in the diagnostic
1058 register of the Cortex-A9 which reduces the linefill issuing
1059 capabilities of the processor.
1060
Jon Medhurst69155792013-06-07 10:35:35 +01001061config ARM_ERRATA_643719
1062 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1063 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001064 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001065 help
1066 This option enables the workaround for the 643719 Cortex-A9 (prior to
1067 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1068 register returns zero when it should return one. The workaround
1069 corrects this value, ensuring cache maintenance operations which use
1070 it behave as intended and avoiding data corruption.
1071
Will Deaconcdf357f2010-08-05 11:20:51 +01001072config ARM_ERRATA_720789
1073 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001074 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001075 help
1076 This option enables the workaround for the 720789 Cortex-A9 (prior to
1077 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1078 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1079 As a consequence of this erratum, some TLB entries which should be
1080 invalidated are not, resulting in an incoherency in the system page
1081 tables. The workaround changes the TLB flushing routines to invalidate
1082 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001083
1084config ARM_ERRATA_743622
1085 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1086 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001087 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001088 help
1089 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001090 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001091 optimisation in the Cortex-A9 Store Buffer may lead to data
1092 corruption. This workaround sets a specific bit in the diagnostic
1093 register of the Cortex-A9 which disables the Store Buffer
1094 optimisation, preventing the defect from occurring. This has no
1095 visible impact on the overall performance or power consumption of the
1096 processor.
1097
Will Deacon9a27c272011-02-18 16:36:35 +01001098config ARM_ERRATA_751472
1099 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001100 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001101 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001102 help
1103 This option enables the workaround for the 751472 Cortex-A9 (prior
1104 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1105 completion of a following broadcasted operation if the second
1106 operation is received by a CPU before the ICIALLUIS has completed,
1107 potentially leading to corrupted entries in the cache or TLB.
1108
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001109config ARM_ERRATA_754322
1110 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1111 depends on CPU_V7
1112 help
1113 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1114 r3p*) erratum. A speculative memory access may cause a page table walk
1115 which starts prior to an ASID switch but completes afterwards. This
1116 can populate the micro-TLB with a stale entry which may be hit with
1117 the new ASID. This workaround places two dsb instructions in the mm
1118 switching code so that no page table walks can cross the ASID switch.
1119
Will Deacon5dab26a2011-03-04 12:38:54 +01001120config ARM_ERRATA_754327
1121 bool "ARM errata: no automatic Store Buffer drain"
1122 depends on CPU_V7 && SMP
1123 help
1124 This option enables the workaround for the 754327 Cortex-A9 (prior to
1125 r2p0) erratum. The Store Buffer does not have any automatic draining
1126 mechanism and therefore a livelock may occur if an external agent
1127 continuously polls a memory location waiting to observe an update.
1128 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1129 written polling loops from denying visibility of updates to memory.
1130
Catalin Marinas145e10e2011-08-15 11:04:41 +01001131config ARM_ERRATA_364296
1132 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001133 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001134 help
1135 This options enables the workaround for the 364296 ARM1136
1136 r0p2 erratum (possible cache data corruption with
1137 hit-under-miss enabled). It sets the undocumented bit 31 in
1138 the auxiliary control register and the FI bit in the control
1139 register, thus disabling hit-under-miss without putting the
1140 processor into full low interrupt latency mode. ARM11MPCore
1141 is not affected.
1142
Will Deaconf630c1b2011-09-15 11:45:15 +01001143config ARM_ERRATA_764369
1144 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1145 depends on CPU_V7 && SMP
1146 help
1147 This option enables the workaround for erratum 764369
1148 affecting Cortex-A9 MPCore with two or more processors (all
1149 current revisions). Under certain timing circumstances, a data
1150 cache line maintenance operation by MVA targeting an Inner
1151 Shareable memory region may fail to proceed up to either the
1152 Point of Coherency or to the Point of Unification of the
1153 system. This workaround adds a DSB instruction before the
1154 relevant cache maintenance functions and sets a specific bit
1155 in the diagnostic control register of the SCU.
1156
Simon Horman7253b852012-09-28 02:12:45 +01001157config ARM_ERRATA_775420
1158 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1159 depends on CPU_V7
1160 help
1161 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1162 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1163 operation aborts with MMU exception, it might cause the processor
1164 to deadlock. This workaround puts DSB before executing ISB if
1165 an abort may occur on cache maintenance.
1166
Catalin Marinas93dc6882013-03-26 23:35:04 +01001167config ARM_ERRATA_798181
1168 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1169 depends on CPU_V7 && SMP
1170 help
1171 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1172 adequately shooting down all use of the old entries. This
1173 option enables the Linux kernel workaround for this erratum
1174 which sends an IPI to the CPUs that are running the same ASID
1175 as the one being invalidated.
1176
Will Deacon84b65042013-08-20 17:29:55 +01001177config ARM_ERRATA_773022
1178 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1179 depends on CPU_V7
1180 help
1181 This option enables the workaround for the 773022 Cortex-A15
1182 (up to r0p4) erratum. In certain rare sequences of code, the
1183 loop buffer may deliver incorrect instructions. This
1184 workaround disables the loop buffer to avoid the erratum.
1185
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001186config ARM_ERRATA_818325_852422
1187 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1188 depends on CPU_V7
1189 help
1190 This option enables the workaround for:
1191 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1192 instruction might deadlock. Fixed in r0p1.
1193 - Cortex-A12 852422: Execution of a sequence of instructions might
1194 lead to either a data corruption or a CPU deadlock. Not fixed in
1195 any Cortex-A12 cores yet.
1196 This workaround for all both errata involves setting bit[12] of the
1197 Feature Register. This bit disables an optimisation applied to a
1198 sequence of 2 instructions that use opposing condition codes.
1199
Doug Anderson416bcf22016-04-07 00:26:05 +01001200config ARM_ERRATA_821420
1201 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1202 depends on CPU_V7
1203 help
1204 This option enables the workaround for the 821420 Cortex-A12
1205 (all revs) erratum. In very rare timing conditions, a sequence
1206 of VMOV to Core registers instructions, for which the second
1207 one is in the shadow of a branch or abort, can lead to a
1208 deadlock when the VMOV instructions are issued out-of-order.
1209
Doug Anderson9f6f9352016-04-07 00:27:26 +01001210config ARM_ERRATA_825619
1211 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for the 825619 Cortex-A12
1215 (all revs) erratum. Within rare timing constraints, executing a
1216 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1217 and Device/Strongly-Ordered loads and stores might cause deadlock
1218
1219config ARM_ERRATA_852421
1220 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1221 depends on CPU_V7
1222 help
1223 This option enables the workaround for the 852421 Cortex-A17
1224 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1225 execution of a DMB ST instruction might fail to properly order
1226 stores from GroupA and stores from GroupB.
1227
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001228config ARM_ERRATA_852423
1229 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1230 depends on CPU_V7
1231 help
1232 This option enables the workaround for:
1233 - Cortex-A17 852423: Execution of a sequence of instructions might
1234 lead to either a data corruption or a CPU deadlock. Not fixed in
1235 any Cortex-A17 cores yet.
1236 This is identical to Cortex-A12 erratum 852422. It is a separate
1237 config option from the A12 erratum due to the way errata are checked
1238 for and handled.
1239
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240endmenu
1241
1242source "arch/arm/common/Kconfig"
1243
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244menu "Bus support"
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246config ISA
1247 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 help
1249 Find out whether you have ISA slots on your motherboard. ISA is the
1250 name of a bus system, i.e. the way the CPU talks to the other stuff
1251 inside your box. Other bus systems are PCI, EISA, MicroChannel
1252 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1253 newer boards don't support it. If you have ISA, say Y, otherwise N.
1254
Russell King065909b2006-01-04 15:44:16 +00001255# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256config ISA_DMA
1257 bool
Russell King065909b2006-01-04 15:44:16 +00001258 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Russell King065909b2006-01-04 15:44:16 +00001260# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001261config ISA_DMA_API
1262 bool
Al Viro5cae8412005-05-04 05:39:22 +01001263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001265 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 help
1267 Find out whether you have a PCI motherboard. PCI is the name of a
1268 bus system, i.e. the way the CPU talks to the other stuff inside
1269 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1270 VESA. If you have PCI, say Y, otherwise N.
1271
Anton Vorontsov52882172010-04-19 13:20:49 +01001272config PCI_DOMAINS
1273 bool
1274 depends on PCI
1275
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001276config PCI_DOMAINS_GENERIC
1277 def_bool PCI_DOMAINS
1278
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001279config PCI_NANOENGINE
1280 bool "BSE nanoEngine PCI support"
1281 depends on SA1100_NANOENGINE
1282 help
1283 Enable PCI on the BSE nanoEngine board.
1284
Matthew Wilcox36e23592007-07-10 10:54:40 -06001285config PCI_SYSCALL
1286 def_bool PCI
1287
Mike Rapoporta0113a92007-11-25 08:55:34 +01001288config PCI_HOST_ITE8152
1289 bool
1290 depends on PCI && MACH_ARMCORE
1291 default y
1292 select DMABOUNCE
1293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294source "drivers/pci/Kconfig"
1295
1296source "drivers/pcmcia/Kconfig"
1297
1298endmenu
1299
1300menu "Kernel Features"
1301
Dave Martin3b556582011-12-07 15:38:04 +00001302config HAVE_SMP
1303 bool
1304 help
1305 This option should be selected by machines which have an SMP-
1306 capable CPU.
1307
1308 The only effect of this option is to make the SMP-related
1309 options available to the user for configuration.
1310
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001312 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001313 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001314 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001315 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001316 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001317 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 help
1319 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001320 a system with only one CPU, say N. If you have a system with more
1321 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Robert Graffham4a474152014-01-23 15:55:29 -08001323 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001325 you say Y here, the kernel will run on many, but not all,
1326 uniprocessor machines. On a uniprocessor machine, the kernel
1327 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Paul Bolle395cf962011-08-15 02:02:26 +02001329 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001331 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
1333 If you don't know what to do here, say N.
1334
Russell Kingf00ec482010-09-04 10:47:48 +01001335config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001336 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001337 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001338 default y
1339 help
1340 SMP kernels contain instructions which fail on non-SMP processors.
1341 Enabling this option allows the kernel to modify itself to make
1342 these instructions safe. Disabling it allows about 1K of space
1343 savings.
1344
1345 If you don't know what to do here, say Y.
1346
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001347config ARM_CPU_TOPOLOGY
1348 bool "Support cpu topology definition"
1349 depends on SMP && CPU_V7
1350 default y
1351 help
1352 Support ARM cpu topology definition. The MPIDR register defines
1353 affinity between processors which is then used to describe the cpu
1354 topology of an ARM System.
1355
1356config SCHED_MC
1357 bool "Multi-core scheduler support"
1358 depends on ARM_CPU_TOPOLOGY
1359 help
1360 Multi-core scheduler support improves the CPU scheduler's decision
1361 making when dealing with multi-core CPU chips at a cost of slightly
1362 increased overhead in some places. If unsure say N here.
1363
1364config SCHED_SMT
1365 bool "SMT scheduler support"
1366 depends on ARM_CPU_TOPOLOGY
1367 help
1368 Improves the CPU scheduler's decision making when dealing with
1369 MultiThreading at a cost of slightly increased overhead in some
1370 places. If unsure say N here.
1371
Russell Kinga8cbcd92009-05-16 11:51:14 +01001372config HAVE_ARM_SCU
1373 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001374 help
1375 This option enables support for the ARM system coherency unit
1376
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001377config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001378 bool "Architected timer support"
1379 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001380 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001381 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001382 help
1383 This option enables support for the ARM architected timer
1384
Russell Kingf32f4ce2009-05-16 12:14:21 +01001385config HAVE_ARM_TWD
1386 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001387 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001388 help
1389 This options enables support for the ARM timer and watchdog unit
1390
Nicolas Pitree8db2882012-04-12 02:45:22 -04001391config MCPM
1392 bool "Multi-Cluster Power Management"
1393 depends on CPU_V7 && SMP
1394 help
1395 This option provides the common power management infrastructure
1396 for (multi-)cluster based systems, such as big.LITTLE based
1397 systems.
1398
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001399config MCPM_QUAD_CLUSTER
1400 bool
1401 depends on MCPM
1402 help
1403 To avoid wasting resources unnecessarily, MCPM only supports up
1404 to 2 clusters by default.
1405 Platforms with 3 or 4 clusters that use MCPM must select this
1406 option to allow the additional clusters to be managed.
1407
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001408config BIG_LITTLE
1409 bool "big.LITTLE support (Experimental)"
1410 depends on CPU_V7 && SMP
1411 select MCPM
1412 help
1413 This option enables support selections for the big.LITTLE
1414 system architecture.
1415
1416config BL_SWITCHER
1417 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001418 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001419 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001420 help
1421 The big.LITTLE "switcher" provides the core functionality to
1422 transparently handle transition between a cluster of A15's
1423 and a cluster of A7's in a big.LITTLE system.
1424
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001425config BL_SWITCHER_DUMMY_IF
1426 tristate "Simple big.LITTLE switcher user interface"
1427 depends on BL_SWITCHER && DEBUG_KERNEL
1428 help
1429 This is a simple and dummy char dev interface to control
1430 the big.LITTLE switcher core code. It is meant for
1431 debugging purposes only.
1432
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001433choice
1434 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001435 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001436 default VMSPLIT_3G
1437 help
1438 Select the desired split between kernel and user memory.
1439
1440 If you are not absolutely sure what you are doing, leave this
1441 option alone!
1442
1443 config VMSPLIT_3G
1444 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001445 config VMSPLIT_3G_OPT
1446 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001447 config VMSPLIT_2G
1448 bool "2G/2G user/kernel split"
1449 config VMSPLIT_1G
1450 bool "1G/3G user/kernel split"
1451endchoice
1452
1453config PAGE_OFFSET
1454 hex
Russell King006fa252014-02-26 19:40:46 +00001455 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001456 default 0x40000000 if VMSPLIT_1G
1457 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001458 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001459 default 0xC0000000
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461config NR_CPUS
1462 int "Maximum number of CPUs (2-32)"
1463 range 2 32
1464 depends on SMP
1465 default "4"
1466
Russell Kinga054a812005-11-02 22:24:33 +00001467config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001468 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001469 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001470 help
1471 Say Y here to experiment with turning CPUs off and on. CPUs
1472 can be controlled through /sys/devices/system/cpu.
1473
Will Deacon2bdd4242012-12-12 19:20:52 +00001474config ARM_PSCI
1475 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001476 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001477 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001478 help
1479 Say Y here if you want Linux to communicate with system firmware
1480 implementing the PSCI specification for CPU-centric power
1481 management operations described in ARM document number ARM DEN
1482 0022A ("Power State Coordination Interface System Software on
1483 ARM processors").
1484
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001485# The GPIO number here must be sorted by descending number. In case of
1486# a multiplatform kernel, we just want the highest value required by the
1487# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001488config ARCH_NR_GPIO
1489 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001490 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1491 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001492 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1493 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001494 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001495 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001496 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001497 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001498 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001499 default 0
1500 help
1501 Maximum number of GPIOs in the system.
1502
1503 If unsure, leave the default value.
1504
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001505source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Russell Kingc9218b12013-04-27 23:31:10 +01001507config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001508 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001509 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001510 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001511 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001512 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001513
1514choice
Russell King47d84682013-09-10 23:47:55 +01001515 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001516 prompt "Timer frequency"
1517
1518config HZ_100
1519 bool "100 Hz"
1520
1521config HZ_200
1522 bool "200 Hz"
1523
1524config HZ_250
1525 bool "250 Hz"
1526
1527config HZ_300
1528 bool "300 Hz"
1529
1530config HZ_500
1531 bool "500 Hz"
1532
1533config HZ_1000
1534 bool "1000 Hz"
1535
1536endchoice
1537
1538config HZ
1539 int
Russell King47d84682013-09-10 23:47:55 +01001540 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001541 default 100 if HZ_100
1542 default 200 if HZ_200
1543 default 250 if HZ_250
1544 default 300 if HZ_300
1545 default 500 if HZ_500
1546 default 1000
1547
1548config SCHED_HRTICK
1549 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001550
Catalin Marinas16c79652009-07-24 12:33:02 +01001551config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001552 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001553 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001554 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001555 select AEABI
1556 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001557 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001558 help
1559 By enabling this option, the kernel will be compiled in
1560 Thumb-2 mode. A compiler/assembler that understand the unified
1561 ARM-Thumb syntax is needed.
1562
1563 If unsure, say N.
1564
Dave Martin6f685c52011-03-03 11:41:12 +01001565config THUMB2_AVOID_R_ARM_THM_JUMP11
1566 bool "Work around buggy Thumb-2 short branch relocations in gas"
1567 depends on THUMB2_KERNEL && MODULES
1568 default y
1569 help
1570 Various binutils versions can resolve Thumb-2 branches to
1571 locally-defined, preemptible global symbols as short-range "b.n"
1572 branch instructions.
1573
1574 This is a problem, because there's no guarantee the final
1575 destination of the symbol, or any candidate locations for a
1576 trampoline, are within range of the branch. For this reason, the
1577 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1578 relocation in modules at all, and it makes little sense to add
1579 support.
1580
1581 The symptom is that the kernel fails with an "unsupported
1582 relocation" error when loading some modules.
1583
1584 Until fixed tools are available, passing
1585 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1586 code which hits this problem, at the cost of a bit of extra runtime
1587 stack usage in some cases.
1588
1589 The problem is described in more detail at:
1590 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1591
1592 Only Thumb-2 kernels are affected.
1593
1594 Unless you are sure your tools don't have this problem, say Y.
1595
Catalin Marinas0becb082009-07-24 12:32:53 +01001596config ARM_ASM_UNIFIED
1597 bool
1598
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001599config ARM_PATCH_IDIV
1600 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1601 depends on CPU_32v7 && !XIP_KERNEL
1602 default y
1603 help
1604 The ARM compiler inserts calls to __aeabi_idiv() and
1605 __aeabi_uidiv() when it needs to perform division on signed
1606 and unsigned integers. Some v7 CPUs have support for the sdiv
1607 and udiv instructions that can be used to implement those
1608 functions.
1609
1610 Enabling this option allows the kernel to modify itself to
1611 replace the first two instructions of these library functions
1612 with the sdiv or udiv plus "bx lr" instructions when the CPU
1613 it is running on supports them. Typically this will be faster
1614 and less power intensive than running the original library
1615 code to do integer division.
1616
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001617config AEABI
1618 bool "Use the ARM EABI to compile the kernel"
1619 help
1620 This option allows for the kernel to be compiled using the latest
1621 ARM ABI (aka EABI). This is only useful if you are using a user
1622 space environment that is also compiled with EABI.
1623
1624 Since there are major incompatibilities between the legacy ABI and
1625 EABI, especially with regard to structure member alignment, this
1626 option also changes the kernel syscall calling convention to
1627 disambiguate both ABIs and allow for backward compatibility support
1628 (selected with CONFIG_OABI_COMPAT).
1629
1630 To use this you need GCC version 4.0.0 or later.
1631
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001632config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001633 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001634 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001635 help
1636 This option preserves the old syscall interface along with the
1637 new (ARM EABI) one. It also provides a compatibility layer to
1638 intercept syscalls that have structure arguments which layout
1639 in memory differs between the legacy ABI and the new ARM EABI
1640 (only for non "thumb" binaries). This option adds a tiny
1641 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001642
1643 The seccomp filter system will not be available when this is
1644 selected, since there is no way yet to sensibly distinguish
1645 between calling conventions during filtering.
1646
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001647 If you know you'll be using only pure EABI user space then you
1648 can say N here. If this option is not selected and you attempt
1649 to execute a legacy ABI binary then the result will be
1650 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001651 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001652
Mel Gormaneb335752009-05-13 17:34:48 +01001653config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001654 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001655
Russell King05944d72006-11-30 20:43:51 +00001656config ARCH_SPARSEMEM_ENABLE
1657 bool
1658
Russell King07a2f732008-10-01 21:39:58 +01001659config ARCH_SPARSEMEM_DEFAULT
1660 def_bool ARCH_SPARSEMEM_ENABLE
1661
Russell King05944d72006-11-30 20:43:51 +00001662config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001663 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001664
Will Deacon7b7bf492011-05-19 13:21:14 +01001665config HAVE_ARCH_PFN_VALID
1666 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1667
Steve Capperb8cd51a2014-10-09 15:29:20 -07001668config HAVE_GENERIC_RCU_GUP
1669 def_bool y
1670 depends on ARM_LPAE
1671
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001672config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001673 bool "High Memory Support"
1674 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001675 help
1676 The address space of ARM processors is only 4 Gigabytes large
1677 and it has to accommodate user address space, kernel address
1678 space as well as some memory mapped IO. That means that, if you
1679 have a large amount of physical memory and/or IO, not all of the
1680 memory can be "permanently mapped" by the kernel. The physical
1681 memory that is not permanently mapped is called "high memory".
1682
1683 Depending on the selected kernel/user memory split, minimum
1684 vmalloc space and actual amount of RAM, you may not need this
1685 option which should result in a slightly faster kernel.
1686
1687 If unsure, say n.
1688
Russell King65cec8e2009-08-17 20:02:06 +01001689config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001690 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001691 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001692 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001693 help
1694 The VM uses one page of physical memory for each page table.
1695 For systems with a lot of processes, this can use a lot of
1696 precious low memory, eventually leading to low memory being
1697 consumed by page tables. Setting this option will allow
1698 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001699
Russell Kinga5e090a2015-08-19 20:40:41 +01001700config CPU_SW_DOMAIN_PAN
1701 bool "Enable use of CPU domains to implement privileged no-access"
1702 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001703 default y
1704 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001705 Increase kernel security by ensuring that normal kernel accesses
1706 are unable to access userspace addresses. This can help prevent
1707 use-after-free bugs becoming an exploitable privilege escalation
1708 by ensuring that magic values (such as LIST_POISON) will always
1709 fault when dereferenced.
1710
1711 CPUs with low-vector mappings use a best-efforts implementation.
1712 Their lower 1MB needs to remain accessible for the vectors, but
1713 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
1715config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001716 def_bool y
1717 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001718
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001719config SYS_SUPPORTS_HUGETLBFS
1720 def_bool y
1721 depends on ARM_LPAE
1722
Catalin Marinas8d962502012-07-25 14:39:26 +01001723config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1724 def_bool y
1725 depends on ARM_LPAE
1726
Steven Capper4bfab202013-07-26 14:58:22 +01001727config ARCH_WANT_GENERAL_HUGETLB
1728 def_bool y
1729
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001730config ARM_MODULE_PLTS
1731 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1732 depends on MODULES
1733 help
1734 Allocate PLTs when loading modules so that jumps and calls whose
1735 targets are too far away for their relative offsets to be encoded
1736 in the instructions themselves can be bounced via veneers in the
1737 module's PLT. This allows modules to be allocated in the generic
1738 vmalloc area after the dedicated module memory area has been
1739 exhausted. The modules will use slightly more memory, but after
1740 rounding up to page size, the actual memory footprint is usually
1741 the same.
1742
1743 Say y if you are getting out of memory errors while loading modules
1744
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745source "mm/Kconfig"
1746
Magnus Dammc1b2d972010-07-05 10:00:11 +01001747config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001748 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001749 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001750 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001751 default "11"
1752 help
1753 The kernel memory allocator divides physically contiguous memory
1754 blocks into "zones", where each zone is a power of two number of
1755 pages. This option selects the largest power of two that the kernel
1756 keeps in the memory allocator. If you need to allocate very large
1757 blocks of physically contiguous memory, then you may need to
1758 increase this value.
1759
1760 This config option is actually maximum order plus one. For example,
1761 a value of 11 means that the largest free memory block is 2^10 pages.
1762
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763config ALIGNMENT_TRAP
1764 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001765 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001767 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001769 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1771 address divisible by 4. On 32-bit ARM processors, these non-aligned
1772 fetch/store instructions will be emulated in software if you say
1773 here, which has a severe performance impact. This is necessary for
1774 correct operation of some network protocols. With an IP-only
1775 configuration it is safe to say N, otherwise say Y.
1776
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001777config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001778 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1779 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001780 default y if CPU_FEROCEON
1781 help
1782 Implement faster copy_to_user and clear_user methods for CPU
1783 cores where a 8-word STM instruction give significantly higher
1784 memory write throughput than a sequence of individual 32bit stores.
1785
1786 A possible side effect is a slight increase in scheduling latency
1787 between threads sharing the same address space if they invoke
1788 such copy operations with large buffers.
1789
1790 However, if the CPU data cache is using a write-allocate mode,
1791 this option is unlikely to provide any performance gain.
1792
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001793config SECCOMP
1794 bool
1795 prompt "Enable seccomp to safely compute untrusted bytecode"
1796 ---help---
1797 This kernel feature is useful for number crunching applications
1798 that may need to compute untrusted bytecode during their
1799 execution. By using pipes or other transports made available to
1800 the process as file descriptors supporting the read/write
1801 syscalls, it's possible to isolate those applications in
1802 their own address space using seccomp. Once seccomp is
1803 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1804 and the task is only allowed to execute a few safe syscalls
1805 defined by each seccomp mode.
1806
Stefano Stabellini06e62952013-10-15 15:47:14 +00001807config SWIOTLB
1808 def_bool y
1809
1810config IOMMU_HELPER
1811 def_bool SWIOTLB
1812
Stefano Stabellini02c24332015-11-23 10:32:57 +00001813config PARAVIRT
1814 bool "Enable paravirtualization code"
1815 help
1816 This changes the kernel so it can modify itself when it is run
1817 under a hypervisor, potentially improving performance significantly
1818 over full virtualization.
1819
1820config PARAVIRT_TIME_ACCOUNTING
1821 bool "Paravirtual steal time accounting"
1822 select PARAVIRT
1823 default n
1824 help
1825 Select this option to enable fine granularity task steal time
1826 accounting. Time spent executing other tasks in parallel with
1827 the current vCPU is discounted from the vCPU power. To account for
1828 that, there can be a small performance impact.
1829
1830 If in doubt, say N here.
1831
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001832config XEN_DOM0
1833 def_bool y
1834 depends on XEN
1835
1836config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001837 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001838 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001839 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001840 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001841 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001842 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001843 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001844 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001845 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001846 help
1847 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1848
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849endmenu
1850
1851menu "Boot options"
1852
Grant Likely9eb8f672011-04-28 14:27:20 -06001853config USE_OF
1854 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001855 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001856 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001857 help
1858 Include support for flattened device tree machine descriptions.
1859
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001860config ATAGS
1861 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1862 default y
1863 help
1864 This is the traditional way of passing data to the kernel at boot
1865 time. If you are solely relying on the flattened device tree (or
1866 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1867 to remove ATAGS support from your kernel binary. If unsure,
1868 leave this to y.
1869
1870config DEPRECATED_PARAM_STRUCT
1871 bool "Provide old way to pass kernel parameters"
1872 depends on ATAGS
1873 help
1874 This was deprecated in 2001 and announced to live on for 5 years.
1875 Some old boot loaders still use this way.
1876
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877# Compressed boot loader in ROM. Yes, we really want to ask about
1878# TEXT and BSS so we preserve their values in the config files.
1879config ZBOOT_ROM_TEXT
1880 hex "Compressed ROM boot loader base address"
1881 default "0"
1882 help
1883 The physical address at which the ROM-able zImage is to be
1884 placed in the target. Platforms which normally make use of
1885 ROM-able zImage formats normally set this to a suitable
1886 value in their defconfig file.
1887
1888 If ZBOOT_ROM is not enabled, this has no effect.
1889
1890config ZBOOT_ROM_BSS
1891 hex "Compressed ROM boot loader BSS address"
1892 default "0"
1893 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001894 The base address of an area of read/write memory in the target
1895 for the ROM-able zImage which must be available while the
1896 decompressor is running. It must be large enough to hold the
1897 entire decompressed kernel plus an additional 128 KiB.
1898 Platforms which normally make use of ROM-able zImage formats
1899 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
1901 If ZBOOT_ROM is not enabled, this has no effect.
1902
1903config ZBOOT_ROM
1904 bool "Compressed boot loader in ROM/flash"
1905 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001906 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 help
1908 Say Y here if you intend to execute your compressed kernel image
1909 (zImage) directly from ROM or flash. If unsure, say N.
1910
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001911config ARM_APPENDED_DTB
1912 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001913 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001914 help
1915 With this option, the boot code will look for a device tree binary
1916 (DTB) appended to zImage
1917 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1918
1919 This is meant as a backward compatibility convenience for those
1920 systems with a bootloader that can't be upgraded to accommodate
1921 the documented boot protocol using a device tree.
1922
1923 Beware that there is very little in terms of protection against
1924 this option being confused by leftover garbage in memory that might
1925 look like a DTB header after a reboot if no actual DTB is appended
1926 to zImage. Do not leave this option active in a production kernel
1927 if you don't intend to always append a DTB. Proper passing of the
1928 location into r2 of a bootloader provided DTB is always preferable
1929 to this option.
1930
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001931config ARM_ATAG_DTB_COMPAT
1932 bool "Supplement the appended DTB with traditional ATAG information"
1933 depends on ARM_APPENDED_DTB
1934 help
1935 Some old bootloaders can't be updated to a DTB capable one, yet
1936 they provide ATAGs with memory configuration, the ramdisk address,
1937 the kernel cmdline string, etc. Such information is dynamically
1938 provided by the bootloader and can't always be stored in a static
1939 DTB. To allow a device tree enabled kernel to be used with such
1940 bootloaders, this option allows zImage to extract the information
1941 from the ATAG list and store it at run time into the appended DTB.
1942
Genoud Richardd0f34a12012-06-26 16:37:59 +01001943choice
1944 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1945 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1946
1947config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1948 bool "Use bootloader kernel arguments if available"
1949 help
1950 Uses the command-line options passed by the boot loader instead of
1951 the device tree bootargs property. If the boot loader doesn't provide
1952 any, the device tree bootargs property will be used.
1953
1954config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1955 bool "Extend with bootloader kernel arguments"
1956 help
1957 The command-line arguments provided by the boot loader will be
1958 appended to the the device tree bootargs property.
1959
1960endchoice
1961
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962config CMDLINE
1963 string "Default kernel command string"
1964 default ""
1965 help
1966 On some architectures (EBSA110 and CATS), there is currently no way
1967 for the boot loader to pass arguments to the kernel. For these
1968 architectures, you should supply some command-line options at build
1969 time by entering them here. As a minimum, you should specify the
1970 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1971
Victor Boivie4394c122011-05-04 17:07:55 +01001972choice
1973 prompt "Kernel command line type" if CMDLINE != ""
1974 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001975 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001976
1977config CMDLINE_FROM_BOOTLOADER
1978 bool "Use bootloader kernel arguments if available"
1979 help
1980 Uses the command-line options passed by the boot loader. If
1981 the boot loader doesn't provide any, the default kernel command
1982 string provided in CMDLINE will be used.
1983
1984config CMDLINE_EXTEND
1985 bool "Extend bootloader kernel arguments"
1986 help
1987 The command-line arguments provided by the boot loader will be
1988 appended to the default kernel command string.
1989
Alexander Holler92d20402010-02-16 19:04:53 +01001990config CMDLINE_FORCE
1991 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001992 help
1993 Always use the default kernel command string, even if the boot
1994 loader passes other arguments to the kernel.
1995 This is useful if you cannot or don't want to change the
1996 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001997endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999config XIP_KERNEL
2000 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00002001 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 help
2003 Execute-In-Place allows the kernel to run from non-volatile storage
2004 directly addressable by the CPU, such as NOR flash. This saves RAM
2005 space since the text section of the kernel is not loaded from flash
2006 to RAM. Read-write sections, such as the data section and stack,
2007 are still copied to RAM. The XIP kernel is not compressed since
2008 it has to run directly from flash, so it will take more space to
2009 store it. The flash address used to link the kernel object files,
2010 and for storing it, is configuration dependent. Therefore, if you
2011 say Y here, you must know the proper physical address where to
2012 store the kernel image depending on your own flash memory usage.
2013
2014 Also note that the make target becomes "make xipImage" rather than
2015 "make zImage" or "make Image". The final kernel binary to put in
2016 ROM memory will be arch/arm/boot/xipImage.
2017
2018 If unsure, say N.
2019
2020config XIP_PHYS_ADDR
2021 hex "XIP Kernel Physical Location"
2022 depends on XIP_KERNEL
2023 default "0x00080000"
2024 help
2025 This is the physical address in your flash memory the kernel will
2026 be linked for and stored to. This address is dependent on your
2027 own flash usage.
2028
Richard Purdiec587e4a2007-02-06 21:29:00 +01002029config KEXEC
2030 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002031 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002032 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002033 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002034 help
2035 kexec is a system call that implements the ability to shutdown your
2036 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002037 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002038 you can start any kernel with it, not just Linux.
2039
2040 It is an ongoing process to be certain the hardware in a machine
2041 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002042 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002043
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002044config ATAGS_PROC
2045 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002046 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002047 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002048 help
2049 Should the atags used to boot the kernel be exported in an "atags"
2050 file in procfs. Useful with kexec.
2051
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002052config CRASH_DUMP
2053 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002054 help
2055 Generate crash dump after being started by kexec. This should
2056 be normally only set in special crash dump kernels which are
2057 loaded in the main kernel with kexec-tools into a specially
2058 reserved region and then later executed after a crash by
2059 kdump/kexec. The crash dump kernel must be compiled to a
2060 memory address not used by the main kernel
2061
2062 For more details see Documentation/kdump/kdump.txt
2063
Eric Miaoe69edc792010-07-05 15:56:50 +02002064config AUTO_ZRELADDR
2065 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002066 help
2067 ZRELADDR is the physical address where the decompressed kernel
2068 image will be placed. If AUTO_ZRELADDR is selected, the address
2069 will be determined at run-time by masking the current IP with
2070 0xf8000000. This assumes the zImage being placed in the first 128MB
2071 from start of memory.
2072
Roy Franz81a0bc32015-09-23 20:17:54 -07002073config EFI_STUB
2074 bool
2075
2076config EFI
2077 bool "UEFI runtime support"
2078 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2079 select UCS2_STRING
2080 select EFI_PARAMS_FROM_FDT
2081 select EFI_STUB
2082 select EFI_ARMSTUB
2083 select EFI_RUNTIME_WRAPPERS
2084 ---help---
2085 This option provides support for runtime services provided
2086 by UEFI firmware (such as non-volatile variables, realtime
2087 clock, and platform reset). A UEFI stub is also provided to
2088 allow the kernel to be booted as an EFI application. This
2089 is only useful for kernels that may run on systems that have
2090 UEFI firmware.
2091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092endmenu
2093
Russell Kingac9d7ef2008-08-18 17:26:00 +01002094menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
Russell Kingac9d7ef2008-08-18 17:26:00 +01002098source "drivers/cpuidle/Kconfig"
2099
2100endmenu
2101
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102menu "Floating point emulation"
2103
2104comment "At least one emulation must be selected"
2105
2106config FPE_NWFPE
2107 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002108 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 ---help---
2110 Say Y to include the NWFPE floating point emulator in the kernel.
2111 This is necessary to run most binaries. Linux does not currently
2112 support floating point hardware so you need to say Y here even if
2113 your machine has an FPA or floating point co-processor podule.
2114
2115 You may say N here if you are going to load the Acorn FPEmulator
2116 early in the bootup.
2117
2118config FPE_NWFPE_XP
2119 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002120 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 help
2122 Say Y to include 80-bit support in the kernel floating-point
2123 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2124 Note that gcc does not generate 80-bit operations by default,
2125 so in most cases this option only enlarges the size of the
2126 floating point emulator without any good reason.
2127
2128 You almost surely want to say N here.
2129
2130config FPE_FASTFPE
2131 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002132 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 ---help---
2134 Say Y here to include the FAST floating point emulator in the kernel.
2135 This is an experimental much faster emulator which now also has full
2136 precision for the mantissa. It does not support any exceptions.
2137 It is very simple, and approximately 3-6 times faster than NWFPE.
2138
2139 It should be sufficient for most programs. It may be not suitable
2140 for scientific calculations, but you have to check this for yourself.
2141 If you do not feel you need a faster FP emulation you should better
2142 choose NWFPE.
2143
2144config VFP
2145 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002146 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 help
2148 Say Y to include VFP support code in the kernel. This is needed
2149 if your hardware includes a VFP unit.
2150
2151 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2152 release notes and additional status information.
2153
2154 Say N if your target does not have VFP hardware.
2155
Catalin Marinas25ebee02007-09-25 15:22:24 +01002156config VFPv3
2157 bool
2158 depends on VFP
2159 default y if CPU_V7
2160
Catalin Marinasb5872db2008-01-10 19:16:17 +01002161config NEON
2162 bool "Advanced SIMD (NEON) Extension support"
2163 depends on VFPv3 && CPU_V7
2164 help
2165 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2166 Extension.
2167
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002168config KERNEL_MODE_NEON
2169 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002170 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002171 help
2172 Say Y to include support for NEON in kernel mode.
2173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174endmenu
2175
2176menu "Userspace binary formats"
2177
2178source "fs/Kconfig.binfmt"
2179
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180endmenu
2181
2182menu "Power management options"
2183
Russell Kingeceab4a2005-11-15 11:31:41 +00002184source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185
Johannes Bergf4cb5702007-12-08 02:14:00 +01002186config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002187 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002188 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002189 def_bool y
2190
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002191config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002192 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002193 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002194
Sebastian Capella603fb422014-03-25 01:20:29 +01002195config ARCH_HIBERNATION_POSSIBLE
2196 bool
2197 depends on MMU
2198 default y if ARCH_SUSPEND_POSSIBLE
2199
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200endmenu
2201
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002202source "net/Kconfig"
2203
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002204source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205
Kumar Gala916f7432015-02-26 15:49:09 -06002206source "drivers/firmware/Kconfig"
2207
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208source "fs/Kconfig"
2209
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210source "arch/arm/Kconfig.debug"
2211
2212source "security/Kconfig"
2213
2214source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002215if CRYPTO
2216source "arch/arm/crypto/Kconfig"
2217endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
2219source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002220
2221source "arch/arm/kvm/Kconfig"