blob: a8ab3ecb202e494bd27e7d7077b082d5dfb4ab68 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090022#include <linux/component.h>
YoungJun Cho3854fab2014-07-17 18:01:21 +090023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Inki Dae1c248b72011-10-04 19:19:01 +090025
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053026#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020027#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090029#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090030
31#include "exynos_drm_drv.h"
32#include "exynos_drm_fbdev.h"
33#include "exynos_drm_crtc.h"
Inki Daebcc5cd1c2012-10-19 17:16:36 +090034#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090035
36/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053037 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090038 * as a display controller, it transfers contents drawn on memory
39 * to a LCD Panel through Display Interfaces such as RGB or
40 * CPU Interface.
41 */
42
Andrzej Hajda111e6052013-08-21 16:22:01 +020043#define FIMD_DEFAULT_FRAMERATE 60
Rahul Sharma66367462014-05-07 16:55:22 +053044#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
Andrzej Hajda111e6052013-08-21 16:22:01 +020045
Inki Dae1c248b72011-10-04 19:19:01 +090046/* position control register for hardware window 0, 2 ~ 4.*/
47#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
48#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050049/*
50 * size control register for hardware windows 0 and alpha control register
51 * for hardware windows 1 ~ 4
52 */
53#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
54/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090055#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
56
57#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
58#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
59#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
60
61/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050062#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090063/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050064#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090065
YoungJun Cho3854fab2014-07-17 18:01:21 +090066/* I80 / RGB trigger control register */
67#define TRIGCON 0x1A4
68#define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
69#define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
70
71/* display mode change control register except exynos4 */
72#define VIDOUT_CON 0x000
73#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
74
75/* I80 interface control for main LDI register */
76#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
77#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
78#define LCD_CS_SETUP(x) ((x) << 16)
79#define LCD_WR_SETUP(x) ((x) << 12)
80#define LCD_WR_ACTIVE(x) ((x) << 8)
81#define LCD_WR_HOLD(x) ((x) << 4)
82#define I80IFEN_ENABLE (1 << 0)
83
Inki Dae1c248b72011-10-04 19:19:01 +090084/* FIMD has totally five hardware windows. */
85#define WINDOWS_NR 5
86
Sean Paulbb7704d2014-01-30 16:19:06 -050087#define get_fimd_manager(mgr) platform_get_drvdata(to_platform_device(dev))
Inki Dae1c248b72011-10-04 19:19:01 +090088
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053089struct fimd_driver_data {
90 unsigned int timing_base;
YoungJun Cho3854fab2014-07-17 18:01:21 +090091 unsigned int lcdblk_offset;
92 unsigned int lcdblk_vt_shift;
93 unsigned int lcdblk_bypass_shift;
Tomasz Figade7af102013-05-01 21:02:27 +020094
95 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +020096 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +090097 unsigned int has_limited_fmt:1;
YoungJun Cho3854fab2014-07-17 18:01:21 +090098 unsigned int has_vidoutcon:1;
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +090099 unsigned int has_vtsel:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530100};
101
Tomasz Figa725ddea2013-05-01 21:02:29 +0200102static struct fimd_driver_data s3c64xx_fimd_driver_data = {
103 .timing_base = 0x0,
104 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +0900105 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +0200106};
107
Inki Daed6ce7b52014-08-18 16:53:19 +0900108static struct fimd_driver_data exynos3_fimd_driver_data = {
109 .timing_base = 0x20000,
110 .lcdblk_offset = 0x210,
111 .lcdblk_bypass_shift = 1,
112 .has_shadowcon = 1,
113 .has_vidoutcon = 1,
114};
115
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530116static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530117 .timing_base = 0x0,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900118 .lcdblk_offset = 0x210,
119 .lcdblk_vt_shift = 10,
120 .lcdblk_bypass_shift = 1,
Tomasz Figade7af102013-05-01 21:02:27 +0200121 .has_shadowcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900122 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530123};
124
YoungJun Chodcb622a2014-11-07 15:12:25 +0900125static struct fimd_driver_data exynos4415_fimd_driver_data = {
126 .timing_base = 0x20000,
127 .lcdblk_offset = 0x210,
128 .lcdblk_vt_shift = 10,
129 .lcdblk_bypass_shift = 1,
130 .has_shadowcon = 1,
131 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900132 .has_vtsel = 1,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900133};
134
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530135static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530136 .timing_base = 0x20000,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900137 .lcdblk_offset = 0x214,
138 .lcdblk_vt_shift = 24,
139 .lcdblk_bypass_shift = 15,
Tomasz Figade7af102013-05-01 21:02:27 +0200140 .has_shadowcon = 1,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900141 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900142 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530143};
144
Inki Dae1c248b72011-10-04 19:19:01 +0900145struct fimd_win_data {
146 unsigned int offset_x;
147 unsigned int offset_y;
Inki Dae19c8b832011-10-14 13:29:46 +0900148 unsigned int ovl_width;
149 unsigned int ovl_height;
150 unsigned int fb_width;
151 unsigned int fb_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900152 unsigned int bpp;
Inki Daea4f38a82013-08-20 13:51:02 +0900153 unsigned int pixel_format;
Inki Dae2c871122011-11-12 15:23:32 +0900154 dma_addr_t dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900155 unsigned int buf_offsize;
156 unsigned int line_size; /* bytes */
Inki Daeec05da92011-12-06 11:06:54 +0900157 bool enabled;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530158 bool resume;
Inki Dae1c248b72011-10-04 19:19:01 +0900159};
160
161struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500162 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500163 struct drm_device *drm_dev;
Inki Dae1c248b72011-10-04 19:19:01 +0900164 struct clk *bus_clk;
165 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900166 void __iomem *regs;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900167 struct regmap *sysreg;
Sean Paula968e722014-01-30 16:19:20 -0500168 struct drm_display_mode mode;
Inki Dae1c248b72011-10-04 19:19:01 +0900169 struct fimd_win_data win_data[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900170 unsigned int default_win;
171 unsigned long irq_flags;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900172 u32 vidcon0;
Inki Dae1c248b72011-10-04 19:19:01 +0900173 u32 vidcon1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900174 u32 vidout_con;
175 u32 i80ifcon;
176 bool i80_if;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900177 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900178 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530179 wait_queue_head_t wait_vsync_queue;
180 atomic_t wait_vsync_event;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900181 atomic_t win_updated;
182 atomic_t triggering;
Inki Dae1c248b72011-10-04 19:19:01 +0900183
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200184 struct exynos_drm_panel_info panel;
Tomasz Figa18873462013-05-01 21:02:26 +0200185 struct fimd_driver_data *driver_data;
Andrzej Hajda000cc922014-04-03 16:26:00 +0200186 struct exynos_drm_display *display;
Inki Dae1c248b72011-10-04 19:19:01 +0900187};
188
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900189static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200190 { .compatible = "samsung,s3c6400-fimd",
191 .data = &s3c64xx_fimd_driver_data },
Inki Daed6ce7b52014-08-18 16:53:19 +0900192 { .compatible = "samsung,exynos3250-fimd",
193 .data = &exynos3_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530194 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900195 .data = &exynos4_fimd_driver_data },
YoungJun Chodcb622a2014-11-07 15:12:25 +0900196 { .compatible = "samsung,exynos4415-fimd",
197 .data = &exynos4415_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530198 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900199 .data = &exynos5_fimd_driver_data },
200 {},
201};
Sjoerd Simons0262cee2014-07-30 11:28:31 +0900202MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900203
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530204static inline struct fimd_driver_data *drm_fimd_get_driver_data(
205 struct platform_device *pdev)
206{
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900207 const struct of_device_id *of_id =
208 of_match_device(fimd_driver_dt_match, &pdev->dev);
209
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530210 return (struct fimd_driver_data *)of_id->data;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530211}
212
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900213static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
214{
215 struct fimd_context *ctx = mgr->ctx;
216
217 if (ctx->suspended)
218 return;
219
220 atomic_set(&ctx->wait_vsync_event, 1);
221
222 /*
223 * wait for FIMD to signal VSYNC interrupt or return after
224 * timeout which is set to 50ms (refresh rate of 20).
225 */
226 if (!wait_event_timeout(ctx->wait_vsync_queue,
227 !atomic_read(&ctx->wait_vsync_event),
228 HZ/20))
229 DRM_DEBUG_KMS("vblank wait timed out.\n");
230}
231
YoungJun Chof181a542014-11-17 22:00:10 +0900232static void fimd_enable_video_output(struct fimd_context *ctx, int win,
233 bool enable)
234{
235 u32 val = readl(ctx->regs + WINCON(win));
236
237 if (enable)
238 val |= WINCONx_ENWIN;
239 else
240 val &= ~WINCONx_ENWIN;
241
242 writel(val, ctx->regs + WINCON(win));
243}
244
YoungJun Cho999d8b32014-11-17 22:00:11 +0900245static void fimd_enable_shadow_channel_path(struct fimd_context *ctx, int win,
246 bool enable)
247{
248 u32 val = readl(ctx->regs + SHADOWCON);
249
250 if (enable)
251 val |= SHADOWCON_CHx_ENABLE(win);
252 else
253 val &= ~SHADOWCON_CHx_ENABLE(win);
254
255 writel(val, ctx->regs + SHADOWCON);
256}
257
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900258static void fimd_clear_channel(struct exynos_drm_manager *mgr)
259{
260 struct fimd_context *ctx = mgr->ctx;
261 int win, ch_enabled = 0;
262
263 DRM_DEBUG_KMS("%s\n", __FILE__);
264
265 /* Check if any channel is enabled. */
266 for (win = 0; win < WINDOWS_NR; win++) {
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900267 u32 val = readl(ctx->regs + WINCON(win));
268
269 if (val & WINCONx_ENWIN) {
YoungJun Chof181a542014-11-17 22:00:10 +0900270 fimd_enable_video_output(ctx, win, false);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900271
YoungJun Cho999d8b32014-11-17 22:00:11 +0900272 if (ctx->driver_data->has_shadowcon)
273 fimd_enable_shadow_channel_path(ctx, win,
274 false);
275
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900276 ch_enabled = 1;
277 }
278 }
279
280 /* Wait for vsync, as disable channel takes effect at next vsync */
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900281 if (ch_enabled) {
282 unsigned int state = ctx->suspended;
283
284 ctx->suspended = 0;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900285 fimd_wait_for_vblank(mgr);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900286 ctx->suspended = state;
287 }
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900288}
289
Sean Paulbb7704d2014-01-30 16:19:06 -0500290static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
Inki Daef37cd5e2014-05-09 14:25:20 +0900291 struct drm_device *drm_dev)
Sean Paul40c8ab42014-01-30 16:19:04 -0500292{
Sean Paulbb7704d2014-01-30 16:19:06 -0500293 struct fimd_context *ctx = mgr->ctx;
Inki Daef37cd5e2014-05-09 14:25:20 +0900294 struct exynos_drm_private *priv;
295 priv = drm_dev->dev_private;
Sean Paul40c8ab42014-01-30 16:19:04 -0500296
Inki Daef37cd5e2014-05-09 14:25:20 +0900297 mgr->drm_dev = ctx->drm_dev = drm_dev;
298 mgr->pipe = ctx->pipe = priv->pipe++;
Sean Paul080be03d2014-02-19 21:02:55 +0900299
Sean Paul080be03d2014-02-19 21:02:55 +0900300 /* attach this sub driver to iommu mapping if supported. */
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900301 if (is_drm_iommu_supported(ctx->drm_dev)) {
302 /*
303 * If any channel is already active, iommu will throw
304 * a PAGE FAULT when enabled. So clear any channel if enabled.
305 */
306 fimd_clear_channel(mgr);
Sean Paul080be03d2014-02-19 21:02:55 +0900307 drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900308 }
Sean Paul40c8ab42014-01-30 16:19:04 -0500309
310 return 0;
311}
312
Sean Paul080be03d2014-02-19 21:02:55 +0900313static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
Inki Daeec05da92011-12-06 11:06:54 +0900314{
Sean Paulbb7704d2014-01-30 16:19:06 -0500315 struct fimd_context *ctx = mgr->ctx;
Inki Daec32b06e2011-12-16 21:49:03 +0900316
Sean Paul080be03d2014-02-19 21:02:55 +0900317 /* detach this sub driver from iommu mapping if supported. */
318 if (is_drm_iommu_supported(ctx->drm_dev))
319 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Inki Daeec05da92011-12-06 11:06:54 +0900320}
321
Sean Paula968e722014-01-30 16:19:20 -0500322static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
323 const struct drm_display_mode *mode)
324{
325 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
326 u32 clkdiv;
327
YoungJun Cho3854fab2014-07-17 18:01:21 +0900328 if (ctx->i80_if) {
329 /*
330 * The frame done interrupt should be occurred prior to the
331 * next TE signal.
332 */
333 ideal_clk *= 2;
334 }
335
Sean Paula968e722014-01-30 16:19:20 -0500336 /* Find the clock divider value that gets us closest to ideal_clk */
337 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
338
339 return (clkdiv < 0x100) ? clkdiv : 0xff;
340}
341
342static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
343 const struct drm_display_mode *mode,
344 struct drm_display_mode *adjusted_mode)
345{
346 if (adjusted_mode->vrefresh == 0)
347 adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
348
349 return true;
350}
351
352static void fimd_mode_set(struct exynos_drm_manager *mgr,
353 const struct drm_display_mode *in_mode)
354{
355 struct fimd_context *ctx = mgr->ctx;
356
357 drm_mode_copy(&ctx->mode, in_mode);
358}
359
Sean Paulbb7704d2014-01-30 16:19:06 -0500360static void fimd_commit(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900361{
Sean Paulbb7704d2014-01-30 16:19:06 -0500362 struct fimd_context *ctx = mgr->ctx;
Sean Paula968e722014-01-30 16:19:20 -0500363 struct drm_display_mode *mode = &ctx->mode;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900364 struct fimd_driver_data *driver_data = ctx->driver_data;
365 void *timing_base = ctx->regs + driver_data->timing_base;
366 u32 val, clkdiv;
Inki Dae1c248b72011-10-04 19:19:01 +0900367
Inki Daee30d4bc2011-12-12 16:35:20 +0900368 if (ctx->suspended)
369 return;
370
Sean Paula968e722014-01-30 16:19:20 -0500371 /* nothing to do if we haven't set the mode yet */
372 if (mode->htotal == 0 || mode->vtotal == 0)
373 return;
374
YoungJun Cho3854fab2014-07-17 18:01:21 +0900375 if (ctx->i80_if) {
376 val = ctx->i80ifcon | I80IFEN_ENABLE;
377 writel(val, timing_base + I80IFCONFAx(0));
Inki Dae1c248b72011-10-04 19:19:01 +0900378
YoungJun Cho3854fab2014-07-17 18:01:21 +0900379 /* disable auto frame rate */
380 writel(0, timing_base + I80IFCONFBx(0));
Sean Paula968e722014-01-30 16:19:20 -0500381
YoungJun Cho3854fab2014-07-17 18:01:21 +0900382 /* set video type selection to I80 interface */
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900383 if (driver_data->has_vtsel && ctx->sysreg &&
384 regmap_update_bits(ctx->sysreg,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900385 driver_data->lcdblk_offset,
386 0x3 << driver_data->lcdblk_vt_shift,
387 0x1 << driver_data->lcdblk_vt_shift)) {
388 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
389 return;
390 }
391 } else {
392 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
393 u32 vidcon1;
Inki Dae1c248b72011-10-04 19:19:01 +0900394
YoungJun Cho3854fab2014-07-17 18:01:21 +0900395 /* setup polarity values */
396 vidcon1 = ctx->vidcon1;
397 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
398 vidcon1 |= VIDCON1_INV_VSYNC;
399 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
400 vidcon1 |= VIDCON1_INV_HSYNC;
401 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Sean Paula968e722014-01-30 16:19:20 -0500402
YoungJun Cho3854fab2014-07-17 18:01:21 +0900403 /* setup vertical timing values. */
404 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
405 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
406 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
407
408 val = VIDTCON0_VBPD(vbpd - 1) |
409 VIDTCON0_VFPD(vfpd - 1) |
410 VIDTCON0_VSPW(vsync_len - 1);
411 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
412
413 /* setup horizontal timing values. */
414 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
415 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
416 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
417
418 val = VIDTCON1_HBPD(hbpd - 1) |
419 VIDTCON1_HFPD(hfpd - 1) |
420 VIDTCON1_HSPW(hsync_len - 1);
421 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
422 }
423
424 if (driver_data->has_vidoutcon)
425 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
426
427 /* set bypass selection */
428 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
429 driver_data->lcdblk_offset,
430 0x1 << driver_data->lcdblk_bypass_shift,
431 0x1 << driver_data->lcdblk_bypass_shift)) {
432 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
433 return;
434 }
Inki Dae1c248b72011-10-04 19:19:01 +0900435
436 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500437 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
438 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
439 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
440 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530441 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900442
Inki Dae1c248b72011-10-04 19:19:01 +0900443 /*
444 * fields of register with prefix '_F' would be updated
445 * at vsync(same as dma start)
446 */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900447 val = ctx->vidcon0;
448 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900449
450 if (ctx->driver_data->has_clksel)
451 val |= VIDCON0_CLKSEL_LCD;
452
453 clkdiv = fimd_calc_clkdiv(ctx, mode);
454 if (clkdiv > 1)
455 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
456
Inki Dae1c248b72011-10-04 19:19:01 +0900457 writel(val, ctx->regs + VIDCON0);
458}
459
Sean Paulbb7704d2014-01-30 16:19:06 -0500460static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900461{
Sean Paulbb7704d2014-01-30 16:19:06 -0500462 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900463 u32 val;
464
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900465 if (ctx->suspended)
466 return -EPERM;
467
Inki Dae1c248b72011-10-04 19:19:01 +0900468 if (!test_and_set_bit(0, &ctx->irq_flags)) {
469 val = readl(ctx->regs + VIDINTCON0);
470
471 val |= VIDINTCON0_INT_ENABLE;
Inki Dae1c248b72011-10-04 19:19:01 +0900472
YoungJun Cho1c905d92014-11-17 22:00:12 +0900473 if (ctx->i80_if) {
474 val |= VIDINTCON0_INT_I80IFDONE;
475 val |= VIDINTCON0_INT_SYSMAINCON;
476 val &= ~VIDINTCON0_INT_SYSSUBCON;
477 } else {
478 val |= VIDINTCON0_INT_FRAME;
479
480 val &= ~VIDINTCON0_FRAMESEL0_MASK;
481 val |= VIDINTCON0_FRAMESEL0_VSYNC;
482 val &= ~VIDINTCON0_FRAMESEL1_MASK;
483 val |= VIDINTCON0_FRAMESEL1_NONE;
484 }
Inki Dae1c248b72011-10-04 19:19:01 +0900485
486 writel(val, ctx->regs + VIDINTCON0);
487 }
488
489 return 0;
490}
491
Sean Paulbb7704d2014-01-30 16:19:06 -0500492static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900493{
Sean Paulbb7704d2014-01-30 16:19:06 -0500494 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900495 u32 val;
496
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900497 if (ctx->suspended)
498 return;
499
Inki Dae1c248b72011-10-04 19:19:01 +0900500 if (test_and_clear_bit(0, &ctx->irq_flags)) {
501 val = readl(ctx->regs + VIDINTCON0);
502
Inki Dae1c248b72011-10-04 19:19:01 +0900503 val &= ~VIDINTCON0_INT_ENABLE;
504
YoungJun Cho1c905d92014-11-17 22:00:12 +0900505 if (ctx->i80_if) {
506 val &= ~VIDINTCON0_INT_I80IFDONE;
507 val &= ~VIDINTCON0_INT_SYSMAINCON;
508 val &= ~VIDINTCON0_INT_SYSSUBCON;
509 } else
510 val &= ~VIDINTCON0_INT_FRAME;
511
Inki Dae1c248b72011-10-04 19:19:01 +0900512 writel(val, ctx->regs + VIDINTCON0);
513 }
514}
515
Sean Paulbb7704d2014-01-30 16:19:06 -0500516static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
517 struct exynos_drm_overlay *overlay)
Inki Dae1c248b72011-10-04 19:19:01 +0900518{
Sean Paulbb7704d2014-01-30 16:19:06 -0500519 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900520 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900521 int win;
Inki Dae19c8b832011-10-14 13:29:46 +0900522 unsigned long offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900523
Inki Dae1c248b72011-10-04 19:19:01 +0900524 if (!overlay) {
Sean Paulbb7704d2014-01-30 16:19:06 -0500525 DRM_ERROR("overlay is NULL\n");
Inki Dae1c248b72011-10-04 19:19:01 +0900526 return;
527 }
528
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900529 win = overlay->zpos;
530 if (win == DEFAULT_ZPOS)
531 win = ctx->default_win;
532
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200533 if (win < 0 || win >= WINDOWS_NR)
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900534 return;
535
Inki Dae19c8b832011-10-14 13:29:46 +0900536 offset = overlay->fb_x * (overlay->bpp >> 3);
537 offset += overlay->fb_y * overlay->pitch;
538
539 DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
540
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900541 win_data = &ctx->win_data[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900542
Inki Dae19c8b832011-10-14 13:29:46 +0900543 win_data->offset_x = overlay->crtc_x;
544 win_data->offset_y = overlay->crtc_y;
545 win_data->ovl_width = overlay->crtc_width;
546 win_data->ovl_height = overlay->crtc_height;
547 win_data->fb_width = overlay->fb_width;
548 win_data->fb_height = overlay->fb_height;
Seung-Woo Kim229d3532011-12-15 14:36:22 +0900549 win_data->dma_addr = overlay->dma_addr[0] + offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900550 win_data->bpp = overlay->bpp;
Inki Daea4f38a82013-08-20 13:51:02 +0900551 win_data->pixel_format = overlay->pixel_format;
Inki Dae19c8b832011-10-14 13:29:46 +0900552 win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
553 (overlay->bpp >> 3);
554 win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
555
556 DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
557 win_data->offset_x, win_data->offset_y);
558 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
559 win_data->ovl_width, win_data->ovl_height);
YoungJun Choddd8e952012-12-10 15:44:58 +0900560 DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
Inki Dae19c8b832011-10-14 13:29:46 +0900561 DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
562 overlay->fb_width, overlay->crtc_width);
Inki Dae1c248b72011-10-04 19:19:01 +0900563}
564
Sean Paulbb7704d2014-01-30 16:19:06 -0500565static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900566{
Inki Dae1c248b72011-10-04 19:19:01 +0900567 struct fimd_win_data *win_data = &ctx->win_data[win];
568 unsigned long val;
569
Inki Dae1c248b72011-10-04 19:19:01 +0900570 val = WINCONx_ENWIN;
571
Inki Dae5cc46212013-08-20 14:28:56 +0900572 /*
573 * In case of s3c64xx, window 0 doesn't support alpha channel.
574 * So the request format is ARGB8888 then change it to XRGB8888.
575 */
576 if (ctx->driver_data->has_limited_fmt && !win) {
577 if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
578 win_data->pixel_format = DRM_FORMAT_XRGB8888;
579 }
580
Inki Daea4f38a82013-08-20 13:51:02 +0900581 switch (win_data->pixel_format) {
582 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900583 val |= WINCON0_BPPMODE_8BPP_PALETTE;
584 val |= WINCONx_BURSTLEN_8WORD;
585 val |= WINCONx_BYTSWP;
586 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900587 case DRM_FORMAT_XRGB1555:
588 val |= WINCON0_BPPMODE_16BPP_1555;
589 val |= WINCONx_HAWSWP;
590 val |= WINCONx_BURSTLEN_16WORD;
591 break;
592 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900593 val |= WINCON0_BPPMODE_16BPP_565;
594 val |= WINCONx_HAWSWP;
595 val |= WINCONx_BURSTLEN_16WORD;
596 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900597 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900598 val |= WINCON0_BPPMODE_24BPP_888;
599 val |= WINCONx_WSWP;
600 val |= WINCONx_BURSTLEN_16WORD;
601 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900602 case DRM_FORMAT_ARGB8888:
603 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900604 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
605 val |= WINCONx_WSWP;
606 val |= WINCONx_BURSTLEN_16WORD;
607 break;
608 default:
609 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
610
611 val |= WINCON0_BPPMODE_24BPP_888;
612 val |= WINCONx_WSWP;
613 val |= WINCONx_BURSTLEN_16WORD;
614 break;
615 }
616
617 DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
618
Rahul Sharma66367462014-05-07 16:55:22 +0530619 /*
620 * In case of exynos, setting dma-burst to 16Word causes permanent
621 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
622 * switching which is based on overlay size is not recommended as
623 * overlay size varies alot towards the end of the screen and rapid
624 * movement causes unstable DMA which results into iommu crash/tear.
625 */
626
627 if (win_data->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
628 val &= ~WINCONx_BURSTLEN_MASK;
629 val |= WINCONx_BURSTLEN_4WORD;
630 }
631
Inki Dae1c248b72011-10-04 19:19:01 +0900632 writel(val, ctx->regs + WINCON(win));
633}
634
Sean Paulbb7704d2014-01-30 16:19:06 -0500635static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900636{
Inki Dae1c248b72011-10-04 19:19:01 +0900637 unsigned int keycon0 = 0, keycon1 = 0;
638
Inki Dae1c248b72011-10-04 19:19:01 +0900639 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
640 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
641
642 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
643
644 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
645 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
646}
647
Tomasz Figade7af102013-05-01 21:02:27 +0200648/**
649 * shadow_protect_win() - disable updating values from shadow registers at vsync
650 *
651 * @win: window to protect registers for
652 * @protect: 1 to protect (disable updates)
653 */
654static void fimd_shadow_protect_win(struct fimd_context *ctx,
655 int win, bool protect)
656{
657 u32 reg, bits, val;
658
659 if (ctx->driver_data->has_shadowcon) {
660 reg = SHADOWCON;
661 bits = SHADOWCON_WINx_PROTECT(win);
662 } else {
663 reg = PRTCON;
664 bits = PRTCON_PROTECT;
665 }
666
667 val = readl(ctx->regs + reg);
668 if (protect)
669 val |= bits;
670 else
671 val &= ~bits;
672 writel(val, ctx->regs + reg);
673}
674
Sean Paulbb7704d2014-01-30 16:19:06 -0500675static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900676{
Sean Paulbb7704d2014-01-30 16:19:06 -0500677 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900678 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900679 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900680 unsigned long val, alpha, size;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900681 unsigned int last_x;
682 unsigned int last_y;
Inki Dae1c248b72011-10-04 19:19:01 +0900683
Inki Daee30d4bc2011-12-12 16:35:20 +0900684 if (ctx->suspended)
685 return;
686
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900687 if (win == DEFAULT_ZPOS)
688 win = ctx->default_win;
689
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200690 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900691 return;
692
693 win_data = &ctx->win_data[win];
694
Sean Paula43b9332014-01-30 16:19:26 -0500695 /* If suspended, enable this on resume */
696 if (ctx->suspended) {
697 win_data->resume = true;
698 return;
699 }
700
Inki Dae1c248b72011-10-04 19:19:01 +0900701 /*
Tomasz Figade7af102013-05-01 21:02:27 +0200702 * SHADOWCON/PRTCON register is used for enabling timing.
Inki Dae1c248b72011-10-04 19:19:01 +0900703 *
704 * for example, once only width value of a register is set,
705 * if the dma is started then fimd hardware could malfunction so
706 * with protect window setting, the register fields with prefix '_F'
707 * wouldn't be updated at vsync also but updated once unprotect window
708 * is set.
709 */
710
711 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200712 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900713
714 /* buffer start address */
Inki Dae2c871122011-11-12 15:23:32 +0900715 val = (unsigned long)win_data->dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900716 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
717
718 /* buffer end address */
Inki Dae19c8b832011-10-14 13:29:46 +0900719 size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
Inki Dae2c871122011-11-12 15:23:32 +0900720 val = (unsigned long)(win_data->dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900721 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
722
723 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Inki Dae2c871122011-11-12 15:23:32 +0900724 (unsigned long)win_data->dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900725 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
726 win_data->ovl_width, win_data->ovl_height);
Inki Dae1c248b72011-10-04 19:19:01 +0900727
728 /* buffer size */
729 val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
Joonyoung Shimca555e52012-12-14 15:48:24 +0900730 VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
731 VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
732 VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900733 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
734
735 /* OSD position */
736 val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
Joonyoung Shimca555e52012-12-14 15:48:24 +0900737 VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
738 VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
739 VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900740 writel(val, ctx->regs + VIDOSD_A(win));
741
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900742 last_x = win_data->offset_x + win_data->ovl_width;
743 if (last_x)
744 last_x--;
745 last_y = win_data->offset_y + win_data->ovl_height;
746 if (last_y)
747 last_y--;
748
Joonyoung Shimca555e52012-12-14 15:48:24 +0900749 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
750 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
751
Inki Dae1c248b72011-10-04 19:19:01 +0900752 writel(val, ctx->regs + VIDOSD_B(win));
753
Inki Dae19c8b832011-10-14 13:29:46 +0900754 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900755 win_data->offset_x, win_data->offset_y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900756
757 /* hardware window 0 doesn't support alpha channel. */
758 if (win != 0) {
759 /* OSD alpha */
760 alpha = VIDISD14C_ALPHA1_R(0xf) |
761 VIDISD14C_ALPHA1_G(0xf) |
762 VIDISD14C_ALPHA1_B(0xf);
763
764 writel(alpha, ctx->regs + VIDOSD_C(win));
765 }
766
767 /* OSD size */
768 if (win != 3 && win != 4) {
769 u32 offset = VIDOSD_D(win);
770 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500771 offset = VIDOSD_C(win);
Inki Dae19c8b832011-10-14 13:29:46 +0900772 val = win_data->ovl_width * win_data->ovl_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900773 writel(val, ctx->regs + offset);
774
775 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
776 }
777
Sean Paulbb7704d2014-01-30 16:19:06 -0500778 fimd_win_set_pixfmt(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900779
780 /* hardware window 0 doesn't support color key. */
781 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500782 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900783
YoungJun Chof181a542014-11-17 22:00:10 +0900784 fimd_enable_video_output(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900785
YoungJun Cho999d8b32014-11-17 22:00:11 +0900786 if (ctx->driver_data->has_shadowcon)
787 fimd_enable_shadow_channel_path(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900788
YoungJun Cho74944a582014-11-17 22:00:09 +0900789 /* Enable DMA channel and unprotect windows */
790 fimd_shadow_protect_win(ctx, win, false);
791
Inki Daeec05da92011-12-06 11:06:54 +0900792 win_data->enabled = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900793
794 if (ctx->i80_if)
795 atomic_set(&ctx->win_updated, 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900796}
797
Sean Paulbb7704d2014-01-30 16:19:06 -0500798static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900799{
Sean Paulbb7704d2014-01-30 16:19:06 -0500800 struct fimd_context *ctx = mgr->ctx;
Inki Daeec05da92011-12-06 11:06:54 +0900801 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900802 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900803
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900804 if (win == DEFAULT_ZPOS)
805 win = ctx->default_win;
806
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200807 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900808 return;
809
Inki Daeec05da92011-12-06 11:06:54 +0900810 win_data = &ctx->win_data[win];
811
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530812 if (ctx->suspended) {
813 /* do not resume this window*/
814 win_data->resume = false;
815 return;
816 }
817
Inki Dae1c248b72011-10-04 19:19:01 +0900818 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200819 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900820
YoungJun Chof181a542014-11-17 22:00:10 +0900821 fimd_enable_video_output(ctx, win, false);
Inki Dae1c248b72011-10-04 19:19:01 +0900822
YoungJun Cho999d8b32014-11-17 22:00:11 +0900823 if (ctx->driver_data->has_shadowcon)
824 fimd_enable_shadow_channel_path(ctx, win, false);
Tomasz Figade7af102013-05-01 21:02:27 +0200825
YoungJun Cho999d8b32014-11-17 22:00:11 +0900826 /* unprotect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200827 fimd_shadow_protect_win(ctx, win, false);
Inki Daeec05da92011-12-06 11:06:54 +0900828
829 win_data->enabled = false;
Inki Dae1c248b72011-10-04 19:19:01 +0900830}
831
Sean Paula43b9332014-01-30 16:19:26 -0500832static void fimd_window_suspend(struct exynos_drm_manager *mgr)
833{
834 struct fimd_context *ctx = mgr->ctx;
835 struct fimd_win_data *win_data;
836 int i;
837
838 for (i = 0; i < WINDOWS_NR; i++) {
839 win_data = &ctx->win_data[i];
840 win_data->resume = win_data->enabled;
841 if (win_data->enabled)
842 fimd_win_disable(mgr, i);
843 }
Sean Paula43b9332014-01-30 16:19:26 -0500844}
845
846static void fimd_window_resume(struct exynos_drm_manager *mgr)
847{
848 struct fimd_context *ctx = mgr->ctx;
849 struct fimd_win_data *win_data;
850 int i;
851
852 for (i = 0; i < WINDOWS_NR; i++) {
853 win_data = &ctx->win_data[i];
854 win_data->enabled = win_data->resume;
855 win_data->resume = false;
856 }
857}
858
859static void fimd_apply(struct exynos_drm_manager *mgr)
860{
861 struct fimd_context *ctx = mgr->ctx;
862 struct fimd_win_data *win_data;
863 int i;
864
865 for (i = 0; i < WINDOWS_NR; i++) {
866 win_data = &ctx->win_data[i];
867 if (win_data->enabled)
868 fimd_win_commit(mgr, i);
Andrzej Hajdad9b68d82014-06-09 16:10:59 +0200869 else
870 fimd_win_disable(mgr, i);
Sean Paula43b9332014-01-30 16:19:26 -0500871 }
872
873 fimd_commit(mgr);
874}
875
876static int fimd_poweron(struct exynos_drm_manager *mgr)
877{
878 struct fimd_context *ctx = mgr->ctx;
879 int ret;
880
881 if (!ctx->suspended)
882 return 0;
883
884 ctx->suspended = false;
885
Sean Paulaf65c802014-01-30 16:19:27 -0500886 pm_runtime_get_sync(ctx->dev);
887
Sean Paula43b9332014-01-30 16:19:26 -0500888 ret = clk_prepare_enable(ctx->bus_clk);
889 if (ret < 0) {
890 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
891 goto bus_clk_err;
892 }
893
894 ret = clk_prepare_enable(ctx->lcd_clk);
895 if (ret < 0) {
896 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
897 goto lcd_clk_err;
898 }
899
900 /* if vblank was enabled status, enable it again. */
901 if (test_and_clear_bit(0, &ctx->irq_flags)) {
902 ret = fimd_enable_vblank(mgr);
903 if (ret) {
904 DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
905 goto enable_vblank_err;
906 }
907 }
908
909 fimd_window_resume(mgr);
910
911 fimd_apply(mgr);
912
913 return 0;
914
915enable_vblank_err:
916 clk_disable_unprepare(ctx->lcd_clk);
917lcd_clk_err:
918 clk_disable_unprepare(ctx->bus_clk);
919bus_clk_err:
920 ctx->suspended = true;
921 return ret;
922}
923
924static int fimd_poweroff(struct exynos_drm_manager *mgr)
925{
926 struct fimd_context *ctx = mgr->ctx;
927
928 if (ctx->suspended)
929 return 0;
930
931 /*
932 * We need to make sure that all windows are disabled before we
933 * suspend that connector. Otherwise we might try to scan from
934 * a destroyed buffer later.
935 */
936 fimd_window_suspend(mgr);
937
938 clk_disable_unprepare(ctx->lcd_clk);
939 clk_disable_unprepare(ctx->bus_clk);
940
Sean Paulaf65c802014-01-30 16:19:27 -0500941 pm_runtime_put_sync(ctx->dev);
942
Sean Paula43b9332014-01-30 16:19:26 -0500943 ctx->suspended = true;
944 return 0;
945}
946
Sean Paul080be03d2014-02-19 21:02:55 +0900947static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
948{
Sean Paulaf65c802014-01-30 16:19:27 -0500949 DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
Sean Paul080be03d2014-02-19 21:02:55 +0900950
Sean Paul080be03d2014-02-19 21:02:55 +0900951 switch (mode) {
952 case DRM_MODE_DPMS_ON:
Sean Paulaf65c802014-01-30 16:19:27 -0500953 fimd_poweron(mgr);
Sean Paul080be03d2014-02-19 21:02:55 +0900954 break;
955 case DRM_MODE_DPMS_STANDBY:
956 case DRM_MODE_DPMS_SUSPEND:
957 case DRM_MODE_DPMS_OFF:
Sean Paulaf65c802014-01-30 16:19:27 -0500958 fimd_poweroff(mgr);
Sean Paul080be03d2014-02-19 21:02:55 +0900959 break;
960 default:
961 DRM_DEBUG_KMS("unspecified mode %d\n", mode);
962 break;
963 }
Sean Paul080be03d2014-02-19 21:02:55 +0900964}
965
YoungJun Cho3854fab2014-07-17 18:01:21 +0900966static void fimd_trigger(struct device *dev)
967{
968 struct exynos_drm_manager *mgr = get_fimd_manager(dev);
969 struct fimd_context *ctx = mgr->ctx;
970 struct fimd_driver_data *driver_data = ctx->driver_data;
971 void *timing_base = ctx->regs + driver_data->timing_base;
972 u32 reg;
973
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900974 /*
YoungJun Cho1c905d92014-11-17 22:00:12 +0900975 * Skips triggering if in triggering state, because multiple triggering
976 * requests can cause panel reset.
977 */
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900978 if (atomic_read(&ctx->triggering))
979 return;
980
YoungJun Cho1c905d92014-11-17 22:00:12 +0900981 /* Enters triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900982 atomic_set(&ctx->triggering, 1);
983
YoungJun Cho3854fab2014-07-17 18:01:21 +0900984 reg = readl(timing_base + TRIGCON);
985 reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
986 writel(reg, timing_base + TRIGCON);
YoungJun Cho87ab85b2014-11-17 22:00:13 +0900987
988 /*
989 * Exits triggering mode if vblank is not enabled yet, because when the
990 * VIDINTCON0 register is not set, it can not exit from triggering mode.
991 */
992 if (!test_bit(0, &ctx->irq_flags))
993 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900994}
995
996static void fimd_te_handler(struct exynos_drm_manager *mgr)
997{
998 struct fimd_context *ctx = mgr->ctx;
999
1000 /* Checks the crtc is detached already from encoder */
1001 if (ctx->pipe < 0 || !ctx->drm_dev)
1002 return;
1003
YoungJun Cho3854fab2014-07-17 18:01:21 +09001004 /*
1005 * If there is a page flip request, triggers and handles the page flip
1006 * event so that current fb can be updated into panel GRAM.
1007 */
1008 if (atomic_add_unless(&ctx->win_updated, -1, 0))
1009 fimd_trigger(ctx->dev);
1010
1011 /* Wakes up vsync event queue */
1012 if (atomic_read(&ctx->wait_vsync_event)) {
1013 atomic_set(&ctx->wait_vsync_event, 0);
1014 wake_up(&ctx->wait_vsync_queue);
YoungJun Cho3854fab2014-07-17 18:01:21 +09001015 }
YoungJun Chob301ae22014-10-01 15:19:10 +09001016
Joonyoung Shimadf67ab2014-11-17 22:00:14 +09001017 if (test_bit(0, &ctx->irq_flags))
YoungJun Chob301ae22014-10-01 15:19:10 +09001018 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
YoungJun Cho3854fab2014-07-17 18:01:21 +09001019}
1020
Sean Paul1c6244c2014-01-30 16:19:02 -05001021static struct exynos_drm_manager_ops fimd_manager_ops = {
1022 .dpms = fimd_dpms,
Sean Paula968e722014-01-30 16:19:20 -05001023 .mode_fixup = fimd_mode_fixup,
1024 .mode_set = fimd_mode_set,
Sean Paul1c6244c2014-01-30 16:19:02 -05001025 .commit = fimd_commit,
1026 .enable_vblank = fimd_enable_vblank,
1027 .disable_vblank = fimd_disable_vblank,
1028 .wait_for_vblank = fimd_wait_for_vblank,
1029 .win_mode_set = fimd_win_mode_set,
1030 .win_commit = fimd_win_commit,
1031 .win_disable = fimd_win_disable,
YoungJun Cho3854fab2014-07-17 18:01:21 +09001032 .te_handler = fimd_te_handler,
Inki Dae1c248b72011-10-04 19:19:01 +09001033};
1034
Joonyoung Shim677e84c2012-04-05 20:49:27 +09001035static struct exynos_drm_manager fimd_manager = {
Sean Paul080be03d2014-02-19 21:02:55 +09001036 .type = EXYNOS_DISPLAY_TYPE_LCD,
1037 .ops = &fimd_manager_ops,
Joonyoung Shim677e84c2012-04-05 20:49:27 +09001038};
1039
Inki Dae1c248b72011-10-04 19:19:01 +09001040static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
1041{
1042 struct fimd_context *ctx = (struct fimd_context *)dev_id;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001043 u32 val, clear_bit;
Inki Dae1c248b72011-10-04 19:19:01 +09001044
1045 val = readl(ctx->regs + VIDINTCON1);
1046
YoungJun Cho3854fab2014-07-17 18:01:21 +09001047 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
1048 if (val & clear_bit)
1049 writel(clear_bit, ctx->regs + VIDINTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +09001050
Inki Daeec05da92011-12-06 11:06:54 +09001051 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +09001052 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +09001053 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +09001054
YoungJun Cho3854fab2014-07-17 18:01:21 +09001055 if (ctx->i80_if) {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +09001056 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
1057
YoungJun Cho1c905d92014-11-17 22:00:12 +09001058 /* Exits triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +09001059 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +09001060 } else {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +09001061 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
1062 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
1063
YoungJun Cho3854fab2014-07-17 18:01:21 +09001064 /* set wait vsync event to zero and wake up queue. */
1065 if (atomic_read(&ctx->wait_vsync_event)) {
1066 atomic_set(&ctx->wait_vsync_event, 0);
1067 wake_up(&ctx->wait_vsync_queue);
1068 }
Prathyush K01ce1132012-12-06 20:16:04 +05301069 }
YoungJun Cho3854fab2014-07-17 18:01:21 +09001070
Inki Daeec05da92011-12-06 11:06:54 +09001071out:
Inki Dae1c248b72011-10-04 19:19:01 +09001072 return IRQ_HANDLED;
1073}
1074
Inki Daef37cd5e2014-05-09 14:25:20 +09001075static int fimd_bind(struct device *dev, struct device *master, void *data)
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001076{
Andrzej Hajda000cc922014-04-03 16:26:00 +02001077 struct fimd_context *ctx = fimd_manager.ctx;
Inki Daef37cd5e2014-05-09 14:25:20 +09001078 struct drm_device *drm_dev = data;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001079
1080 fimd_mgr_initialize(&fimd_manager, drm_dev);
1081 exynos_drm_crtc_create(&fimd_manager);
1082 if (ctx->display)
1083 exynos_drm_create_enc_conn(drm_dev, ctx->display);
1084
Andrzej Hajda000cc922014-04-03 16:26:00 +02001085 return 0;
1086
1087}
1088
1089static void fimd_unbind(struct device *dev, struct device *master,
1090 void *data)
1091{
1092 struct exynos_drm_manager *mgr = dev_get_drvdata(dev);
1093 struct fimd_context *ctx = fimd_manager.ctx;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001094
1095 fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
1096
1097 if (ctx->display)
1098 exynos_dpi_remove(dev);
1099
1100 fimd_mgr_remove(mgr);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001101}
1102
1103static const struct component_ops fimd_component_ops = {
1104 .bind = fimd_bind,
1105 .unbind = fimd_unbind,
1106};
1107
1108static int fimd_probe(struct platform_device *pdev)
1109{
1110 struct device *dev = &pdev->dev;
1111 struct fimd_context *ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001112 struct device_node *i80_if_timings;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001113 struct resource *res;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001114 int ret = -EINVAL;
Inki Dae1c248b72011-10-04 19:19:01 +09001115
Inki Daedf5225b2014-05-29 18:28:02 +09001116 ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC,
1117 fimd_manager.type);
1118 if (ret)
1119 return ret;
1120
1121 if (!dev->of_node) {
1122 ret = -ENODEV;
1123 goto err_del_component;
1124 }
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301125
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001126 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Inki Daedf5225b2014-05-29 18:28:02 +09001127 if (!ctx) {
1128 ret = -ENOMEM;
1129 goto err_del_component;
1130 }
Inki Dae1c248b72011-10-04 19:19:01 +09001131
Sean Paulbb7704d2014-01-30 16:19:06 -05001132 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -05001133 ctx->suspended = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001134 ctx->driver_data = drm_fimd_get_driver_data(pdev);
Sean Paulbb7704d2014-01-30 16:19:06 -05001135
Sean Paul1417f102014-01-30 16:19:23 -05001136 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1137 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1138 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1139 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001140
YoungJun Cho3854fab2014-07-17 18:01:21 +09001141 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1142 if (i80_if_timings) {
1143 u32 val;
1144
1145 ctx->i80_if = true;
1146
1147 if (ctx->driver_data->has_vidoutcon)
1148 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1149 else
1150 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1151 /*
1152 * The user manual describes that this "DSI_EN" bit is required
1153 * to enable I80 24-bit data interface.
1154 */
1155 ctx->vidcon0 |= VIDCON0_DSI_EN;
1156
1157 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1158 val = 0;
1159 ctx->i80ifcon = LCD_CS_SETUP(val);
1160 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1161 val = 0;
1162 ctx->i80ifcon |= LCD_WR_SETUP(val);
1163 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1164 val = 1;
1165 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1166 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1167 val = 0;
1168 ctx->i80ifcon |= LCD_WR_HOLD(val);
1169 }
1170 of_node_put(i80_if_timings);
1171
1172 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1173 "samsung,sysreg");
1174 if (IS_ERR(ctx->sysreg)) {
1175 dev_warn(dev, "failed to get system register.\n");
1176 ctx->sysreg = NULL;
1177 }
1178
Sean Paula968e722014-01-30 16:19:20 -05001179 ctx->bus_clk = devm_clk_get(dev, "fimd");
1180 if (IS_ERR(ctx->bus_clk)) {
1181 dev_err(dev, "failed to get bus clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001182 ret = PTR_ERR(ctx->bus_clk);
1183 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001184 }
1185
1186 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1187 if (IS_ERR(ctx->lcd_clk)) {
1188 dev_err(dev, "failed to get lcd clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001189 ret = PTR_ERR(ctx->lcd_clk);
1190 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001191 }
Inki Dae1c248b72011-10-04 19:19:01 +09001192
Inki Dae1c248b72011-10-04 19:19:01 +09001193 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001194
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001195 ctx->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09001196 if (IS_ERR(ctx->regs)) {
1197 ret = PTR_ERR(ctx->regs);
1198 goto err_del_component;
1199 }
Inki Dae1c248b72011-10-04 19:19:01 +09001200
YoungJun Cho3854fab2014-07-17 18:01:21 +09001201 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1202 ctx->i80_if ? "lcd_sys" : "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +09001203 if (!res) {
1204 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001205 ret = -ENXIO;
1206 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001207 }
1208
Sean Paul055e0c02014-01-30 16:19:21 -05001209 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +05301210 0, "drm_fimd", ctx);
1211 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +09001212 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001213 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001214 }
1215
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001216 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +05301217 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001218
Sean Paulbb7704d2014-01-30 16:19:06 -05001219 platform_set_drvdata(pdev, &fimd_manager);
Inki Daec32b06e2011-12-16 21:49:03 +09001220
Sean Paul080be03d2014-02-19 21:02:55 +09001221 fimd_manager.ctx = ctx;
Sean Paul080be03d2014-02-19 21:02:55 +09001222
Andrzej Hajda000cc922014-04-03 16:26:00 +02001223 ctx->display = exynos_dpi_probe(dev);
1224 if (IS_ERR(ctx->display))
1225 return PTR_ERR(ctx->display);
Inki Daef37cd5e2014-05-09 14:25:20 +09001226
1227 pm_runtime_enable(&pdev->dev);
1228
Inki Daedf5225b2014-05-29 18:28:02 +09001229 ret = component_add(&pdev->dev, &fimd_component_ops);
1230 if (ret)
1231 goto err_disable_pm_runtime;
1232
1233 return ret;
1234
1235err_disable_pm_runtime:
1236 pm_runtime_disable(&pdev->dev);
1237
1238err_del_component:
1239 exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
1240 return ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001241}
1242
1243static int fimd_remove(struct platform_device *pdev)
1244{
Sean Paulaf65c802014-01-30 16:19:27 -05001245 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001246
Inki Daedf5225b2014-05-29 18:28:02 +09001247 component_del(&pdev->dev, &fimd_component_ops);
1248 exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
1249
Inki Dae1c248b72011-10-04 19:19:01 +09001250 return 0;
1251}
1252
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001253struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001254 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001255 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +09001256 .driver = {
1257 .name = "exynos4-fb",
1258 .owner = THIS_MODULE,
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301259 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +09001260 },
1261};