blob: aac5b156a5c5eeba621819f375b9a032dde1cfbb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Allen Kayae21ee62009-10-07 10:27:17 -070013#include <linux/iommu.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080023
24static int find_anything(struct device *dev, void *data)
25{
26 return 1;
27}
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070029/*
30 * Some device drivers need know if pci is initiated.
31 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080032 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070033 */
34int no_pci_devices(void)
35{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080036 struct device *dev;
37 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070038
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080039 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
40 no_devices = (dev == NULL);
41 put_device(dev);
42 return no_devices;
43}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070044EXPORT_SYMBOL(no_pci_devices);
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * PCI Bus Class Devices
48 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040049static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070050 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070052 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080055 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Mike Travis588235b2009-01-04 05:18:02 -080057 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070058 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080059 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
60 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070061 buf[ret++] = '\n';
62 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 return ret;
64}
Mike Travis39106dc2008-04-08 11:43:03 -070065
66static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
67 struct device_attribute *attr,
68 char *buf)
69{
70 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
71}
72
73static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
74 struct device_attribute *attr,
75 char *buf)
76{
77 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
78}
79
80DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
81DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/*
84 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
92 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122{
123 u64 size = mask & maxbase; /* Find the significant bits */
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800140{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
145
146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
147
Peter Chubbe3545972008-10-13 11:49:04 +1100148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149 return pci_bar_mem64;
150 return pci_bar_mem32;
151}
152
Yu Zhao0b400c72008-11-22 02:40:40 +0800153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 struct resource *res, unsigned int pos)
164{
165 u32 l, sz, mask;
166
167 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
168
169 res->name = pci_name(dev);
170
171 pci_read_config_dword(dev, pos, &l);
172 pci_write_config_dword(dev, pos, mask);
173 pci_read_config_dword(dev, pos, &sz);
174 pci_write_config_dword(dev, pos, l);
175
176 /*
177 * All bits set in sz means the device isn't working properly.
178 * If the BAR isn't implemented, all bits must be 0. If it's a
179 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
180 * 1 must be clear.
181 */
182 if (!sz || sz == 0xffffffff)
183 goto fail;
184
185 /*
186 * I don't know how l can have all bits set. Copied from old code.
187 * Maybe it fixes a bug on some ancient platform.
188 */
189 if (l == 0xffffffff)
190 l = 0;
191
192 if (type == pci_bar_unknown) {
193 type = decode_bar(res, l);
194 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
195 if (type == pci_bar_io) {
196 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700197 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 } else {
199 l &= PCI_BASE_ADDRESS_MEM_MASK;
200 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
201 }
202 } else {
203 res->flags |= (l & IORESOURCE_ROM_ENABLE);
204 l &= PCI_ROM_ADDRESS_MASK;
205 mask = (u32)PCI_ROM_ADDRESS_MASK;
206 }
207
208 if (type == pci_bar_mem64) {
209 u64 l64 = l;
210 u64 sz64 = sz;
211 u64 mask64 = mask | (u64)~0 << 32;
212
213 pci_read_config_dword(dev, pos + 4, &l);
214 pci_write_config_dword(dev, pos + 4, ~0);
215 pci_read_config_dword(dev, pos + 4, &sz);
216 pci_write_config_dword(dev, pos + 4, l);
217
218 l64 |= ((u64)l << 32);
219 sz64 |= ((u64)sz << 32);
220
221 sz64 = pci_size(l64, sz64, mask64);
222
223 if (!sz64)
224 goto fail;
225
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600226 res->flags |= IORESOURCE_MEM_64;
227
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400228 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
230 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400231 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400232 /* Address above 32-bit boundary; disable the BAR */
233 pci_write_config_dword(dev, pos, 0);
234 pci_write_config_dword(dev, pos + 4, 0);
235 res->start = 0;
236 res->end = sz64;
237 } else {
238 res->start = l64;
239 res->end = l64 + sz64;
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600240 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pRt\n",
241 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242 }
243 } else {
244 sz = pci_size(l, sz, mask);
245
246 if (!sz)
247 goto fail;
248
249 res->start = l;
250 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200251
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600252 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pRt\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253 }
254
255 out:
256 return (type == pci_bar_mem64) ? 1 : 0;
257 fail:
258 res->flags = 0;
259 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800260}
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
263{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 for (pos = 0; pos < howmany; pos++) {
267 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
276 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
277 IORESOURCE_SIZEALIGN;
278 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 }
280}
281
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100282void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 struct pci_dev *dev = child->self;
285 u8 io_base_lo, io_limit_lo;
286 u16 mem_base_lo, mem_limit_lo;
287 unsigned long base, limit;
288 struct resource *res;
289 int i;
290
Kenji Kaneshige9fc39252009-05-26 16:06:48 +0900291 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 return;
293
294 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600295 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400296 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
297 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 }
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 res = child->resource[0];
301 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
302 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
303 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
304 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
305
306 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
307 u16 io_base_hi, io_limit_hi;
308 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
309 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
310 base |= (io_base_hi << 16);
311 limit |= (io_limit_hi << 16);
312 }
313
314 if (base <= limit) {
315 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500316 if (!res->start)
317 res->start = base;
318 if (!res->end)
319 res->end = limit + 0xfff;
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600320 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 }
322
323 res = child->resource[1];
324 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
325 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
326 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
327 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
328 if (base <= limit) {
329 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
330 res->start = base;
331 res->end = limit + 0xfffff;
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600332 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 }
334
335 res = child->resource[2];
336 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
337 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
338 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
339 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
340
341 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
342 u32 mem_base_hi, mem_limit_hi;
343 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
344 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
345
346 /*
347 * Some bridges set the base > limit by default, and some
348 * (broken) BIOSes do not initialize them. If we find
349 * this, just assume they are not being used.
350 */
351 if (mem_base_hi <= mem_limit_hi) {
352#if BITS_PER_LONG == 64
353 base |= ((long) mem_base_hi) << 32;
354 limit |= ((long) mem_limit_hi) << 32;
355#else
356 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600357 dev_err(&dev->dev, "can't handle 64-bit "
358 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 return;
360 }
361#endif
362 }
363 }
364 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700365 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
366 IORESOURCE_MEM | IORESOURCE_PREFETCH;
367 if (res->flags & PCI_PREF_RANGE_TYPE_64)
368 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 res->start = base;
370 res->end = limit + 0xfffff;
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600371 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373}
374
Sam Ravnborg96bde062007-03-26 21:53:30 -0800375static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376{
377 struct pci_bus *b;
378
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100379 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 INIT_LIST_HEAD(&b->node);
382 INIT_LIST_HEAD(&b->children);
383 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600384 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 }
386 return b;
387}
388
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700389static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
390 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391{
392 struct pci_bus *child;
393 int i;
394
395 /*
396 * Allocate a new bus, and inherit stuff from the parent..
397 */
398 child = pci_alloc_bus();
399 if (!child)
400 return NULL;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 child->parent = parent;
403 child->ops = parent->ops;
404 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200405 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400407 /* initialize some portions of the bus device, but don't register it
408 * now as the parent is not properly set up yet. This device will get
409 * registered later in pci_bus_add_devices()
410 */
411 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100412 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /*
415 * Set up the primary, secondary and subordinate
416 * bus numbers.
417 */
418 child->number = child->secondary = busnr;
419 child->primary = parent->secondary;
420 child->subordinate = 0xff;
421
Yu Zhao3789fa82008-11-22 02:41:07 +0800422 if (!bridge)
423 return child;
424
425 child->self = bridge;
426 child->bridge = get_device(&bridge->dev);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800429 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
431 child->resource[i]->name = child->name;
432 }
433 bridge->subordinate = child;
434
435 return child;
436}
437
Sam Ravnborg451124a2008-02-02 22:33:43 +0100438struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
440 struct pci_bus *child;
441
442 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700443 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800444 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800446 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 return child;
449}
450
Sam Ravnborg96bde062007-03-26 21:53:30 -0800451static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700452{
453 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700454
455 /* Attempts to fix that up are really dangerous unless
456 we're going to re-assign all bus numbers. */
457 if (!pcibios_assign_all_busses())
458 return;
459
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700460 while (parent->parent && parent->subordinate < max) {
461 parent->subordinate = max;
462 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
463 parent = parent->parent;
464 }
465}
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467/*
468 * If it's a bridge, configure it and scan the bus behind it.
469 * For CardBus bridges, we don't scan behind as the devices will
470 * be handled by the bridge driver itself.
471 *
472 * We need to process bridges in two passes -- first we scan those
473 * already configured by the BIOS and after we are done with all of
474 * them, we proceed to assigning numbers to the remaining buses in
475 * order to avoid overlaps between old and new bus numbers.
476 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100477int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
479 struct pci_bus *child;
480 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100481 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100483 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
486
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600487 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
488 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100490 /* Check if setup is sensible at all */
491 if (!pass &&
492 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
493 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
494 broken = 1;
495 }
496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 /* Disable MasterAbortMode during probing to avoid reporting
498 of bus errors (in some architectures) */
499 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
500 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
501 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
502
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100503 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 unsigned int cmax, busnr;
505 /*
506 * Bus already configured by firmware, process it in the first
507 * pass and just note the configuration.
508 */
509 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000510 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 busnr = (buses >> 8) & 0xFF;
512
513 /*
514 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600515 * don't re-add it. This can happen with the i450NX chipset.
516 *
517 * However, we continue to descend down the hierarchy and
518 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 */
Alex Chiang74710de2009-03-20 14:56:10 -0600520 child = pci_find_bus(pci_domain_nr(bus), busnr);
521 if (!child) {
522 child = pci_add_new_bus(bus, dev, busnr);
523 if (!child)
524 goto out;
525 child->primary = buses & 0xFF;
526 child->subordinate = (buses >> 16) & 0xFF;
527 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 cmax = pci_scan_child_bus(child);
531 if (cmax > max)
532 max = cmax;
533 if (child->subordinate > max)
534 max = child->subordinate;
535 } else {
536 /*
537 * We need to assign a number to this bus which we always
538 * do in the second pass.
539 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700540 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100541 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700542 /* Temporarily disable forwarding of the
543 configuration cycles on all bridges in
544 this bus segment to avoid possible
545 conflicts in the second pass between two
546 bridges programmed with overlapping
547 bus ranges. */
548 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
549 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000550 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* Clear errors */
554 pci_write_config_word(dev, PCI_STATUS, 0xffff);
555
Rajesh Shahcc574502005-04-28 00:25:47 -0700556 /* Prevent assigning a bus number that already exists.
557 * This can happen when a bridge is hot-plugged */
558 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000559 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700560 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 buses = (buses & 0xff000000)
562 | ((unsigned int)(child->primary) << 0)
563 | ((unsigned int)(child->secondary) << 8)
564 | ((unsigned int)(child->subordinate) << 16);
565
566 /*
567 * yenta.c forces a secondary latency timer of 176.
568 * Copy that behaviour here.
569 */
570 if (is_cardbus) {
571 buses &= ~0xff000000;
572 buses |= CARDBUS_LATENCY_TIMER << 24;
573 }
574
575 /*
576 * We need to blast all three values with a single write.
577 */
578 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
579
580 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700581 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700582 /*
583 * Adjust subordinate busnr in parent buses.
584 * We do this before scanning for children because
585 * some devices may not be detected if the bios
586 * was lazy.
587 */
588 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 /* Now we can scan all subordinate buses... */
590 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800591 /*
592 * now fix it up again since we have found
593 * the real value of max.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 } else {
597 /*
598 * For CardBus bridges, we leave 4 bus numbers
599 * as cards with a PCI-to-PCI bridge can be
600 * inserted later.
601 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100602 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
603 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700604 if (pci_find_bus(pci_domain_nr(bus),
605 max+i+1))
606 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100607 while (parent->parent) {
608 if ((!pcibios_assign_all_busses()) &&
609 (parent->subordinate > max) &&
610 (parent->subordinate <= max+i)) {
611 j = 1;
612 }
613 parent = parent->parent;
614 }
615 if (j) {
616 /*
617 * Often, there are two cardbus bridges
618 * -- try to leave one valid bus number
619 * for each one.
620 */
621 i /= 2;
622 break;
623 }
624 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700625 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700626 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
628 /*
629 * Set the subordinate bus number to its real value.
630 */
631 child->subordinate = max;
632 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
633 }
634
Gary Hadecb3576f2008-02-08 14:00:52 -0800635 sprintf(child->name,
636 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
637 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200639 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100640 while (bus->parent) {
641 if ((child->subordinate > bus->subordinate) ||
642 (child->number > bus->subordinate) ||
643 (child->number < bus->number) ||
644 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800645 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200646 "hidden behind%s bridge #%02x (-#%02x)\n",
647 child->number, child->subordinate,
648 (bus->number > child->subordinate &&
649 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800650 "wholly" : "partially",
651 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200652 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100653 }
654 bus = bus->parent;
655 }
656
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000657out:
658 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 return max;
661}
662
663/*
664 * Read interrupt line and base address registers.
665 * The architecture-dependent code can tweak these, of course.
666 */
667static void pci_read_irq(struct pci_dev *dev)
668{
669 unsigned char irq;
670
671 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800672 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (irq)
674 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
675 dev->irq = irq;
676}
677
Yu Zhao480b93b2009-03-20 11:25:14 +0800678static void set_pcie_port_type(struct pci_dev *pdev)
679{
680 int pos;
681 u16 reg16;
682
683 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
684 if (!pos)
685 return;
686 pdev->is_pcie = 1;
687 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
688 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
689}
690
Eric W. Biederman28760482009-09-09 14:09:24 -0700691static void set_pcie_hotplug_bridge(struct pci_dev *pdev)
692{
693 int pos;
694 u16 reg16;
695 u32 reg32;
696
697 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
698 if (!pos)
699 return;
700 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
701 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
702 return;
703 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
704 if (reg32 & PCI_EXP_SLTCAP_HPC)
705 pdev->is_hotplug_bridge = 1;
706}
707
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200708#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710/**
711 * pci_setup_device - fill in class and map information of a device
712 * @dev: the device structure to fill
713 *
714 * Initialize the device structure with information about the device's
715 * vendor,class,memory and IO-space addresses,IRQ lines etc.
716 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800717 * Returns 0 on success and negative if unknown type of device (not normal,
718 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800720int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
722 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800723 u8 hdr_type;
724 struct pci_slot *slot;
725
726 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
727 return -EIO;
728
729 dev->sysdata = dev->bus->sysdata;
730 dev->dev.parent = dev->bus->bridge;
731 dev->dev.bus = &pci_bus_type;
732 dev->hdr_type = hdr_type & 0x7f;
733 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800734 dev->error_state = pci_channel_io_normal;
735 set_pcie_port_type(dev);
736
737 list_for_each_entry(slot, &dev->bus->slots, list)
738 if (PCI_SLOT(dev->devfn) == slot->number)
739 dev->slot = slot;
740
741 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
742 set this higher, assuming the system even supports it. */
743 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700745 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
746 dev->bus->number, PCI_SLOT(dev->devfn),
747 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
749 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700750 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 class >>= 8; /* upper 3 bytes */
752 dev->class = class;
753 class >>= 8;
754
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600755 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 dev->vendor, dev->device, class, dev->hdr_type);
757
Yu Zhao853346e2009-03-21 22:05:11 +0800758 /* need to have dev->class ready */
759 dev->cfg_size = pci_cfg_space_size(dev);
760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700762 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764 /* Early fixups, before probing the BARs */
765 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800766 /* device class may be changed after fixup */
767 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 switch (dev->hdr_type) { /* header type */
770 case PCI_HEADER_TYPE_NORMAL: /* standard header */
771 if (class == PCI_CLASS_BRIDGE_PCI)
772 goto bad;
773 pci_read_irq(dev);
774 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
775 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
776 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100777
778 /*
779 * Do the ugly legacy mode stuff here rather than broken chip
780 * quirk code. Legacy mode ATA controllers have fixed
781 * addresses. These are not always echoed in BAR0-3, and
782 * BAR0-3 in a few cases contain junk!
783 */
784 if (class == PCI_CLASS_STORAGE_IDE) {
785 u8 progif;
786 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
787 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800788 dev->resource[0].start = 0x1F0;
789 dev->resource[0].end = 0x1F7;
790 dev->resource[0].flags = LEGACY_IO_RESOURCE;
791 dev->resource[1].start = 0x3F6;
792 dev->resource[1].end = 0x3F6;
793 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100794 }
795 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800796 dev->resource[2].start = 0x170;
797 dev->resource[2].end = 0x177;
798 dev->resource[2].flags = LEGACY_IO_RESOURCE;
799 dev->resource[3].start = 0x376;
800 dev->resource[3].end = 0x376;
801 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100802 }
803 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 break;
805
806 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
807 if (class != PCI_CLASS_BRIDGE_PCI)
808 goto bad;
809 /* The PCI-to-PCI bridge spec requires that subtractive
810 decoding (i.e. transparent) bridge must have programming
811 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800812 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 dev->transparent = ((dev->class & 0xff) == 1);
814 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -0700815 set_pcie_hotplug_bridge(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 break;
817
818 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
819 if (class != PCI_CLASS_BRIDGE_CARDBUS)
820 goto bad;
821 pci_read_irq(dev);
822 pci_read_bases(dev, 1, 0);
823 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
824 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
825 break;
826
827 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600828 dev_err(&dev->dev, "unknown header type %02x, "
829 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +0800830 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600833 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
834 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 dev->class = PCI_CLASS_NOT_DEFINED;
836 }
837
838 /* We found a fine healthy device, go go go... */
839 return 0;
840}
841
Zhao, Yu201de562008-10-13 19:49:55 +0800842static void pci_release_capabilities(struct pci_dev *dev)
843{
844 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800845 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800846}
847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848/**
849 * pci_release_dev - free a pci device structure when all users of it are finished.
850 * @dev: device that's been disconnected
851 *
852 * Will be called only by the device core when all users of this pci device are
853 * done.
854 */
855static void pci_release_dev(struct device *dev)
856{
857 struct pci_dev *pci_dev;
858
859 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800860 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 kfree(pci_dev);
862}
863
864/**
865 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700866 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 *
868 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
869 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
870 * access it. Maybe we don't have a way to generate extended config space
871 * accesses, or the device is behind a reverse Express bridge. So we try
872 * reading the dword at 0x100 which must either be 0 or a valid extended
873 * capability header.
874 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700875int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800878 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Zhao, Yu557848c2008-10-13 19:18:07 +0800880 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 goto fail;
882 if (status == 0xffffffff)
883 goto fail;
884
885 return PCI_CFG_SPACE_EXP_SIZE;
886
887 fail:
888 return PCI_CFG_SPACE_SIZE;
889}
890
Yinghai Lu57741a72008-02-15 01:32:50 -0800891int pci_cfg_space_size(struct pci_dev *dev)
892{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700893 int pos;
894 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -0700895 u16 class;
896
897 class = dev->class >> 8;
898 if (class == PCI_CLASS_BRIDGE_HOST)
899 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700900
901 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
902 if (!pos) {
903 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
904 if (!pos)
905 goto fail;
906
907 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
908 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
909 goto fail;
910 }
911
912 return pci_cfg_space_size_ext(dev);
913
914 fail:
915 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800916}
917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918static void pci_release_bus_bridge_dev(struct device *dev)
919{
920 kfree(dev);
921}
922
Michael Ellerman65891212007-04-05 17:19:08 +1000923struct pci_dev *alloc_pci_dev(void)
924{
925 struct pci_dev *dev;
926
927 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
928 if (!dev)
929 return NULL;
930
Michael Ellerman65891212007-04-05 17:19:08 +1000931 INIT_LIST_HEAD(&dev->bus_list);
932
933 return dev;
934}
935EXPORT_SYMBOL(alloc_pci_dev);
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937/*
938 * Read the config data for a PCI device, sanity-check it
939 * and fill in the dev structure...
940 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700941static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942{
943 struct pci_dev *dev;
944 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 int delay = 1;
946
947 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
948 return NULL;
949
950 /* some broken boards return 0 or ~0 if a slot is empty: */
951 if (l == 0xffffffff || l == 0x00000000 ||
952 l == 0x0000ffff || l == 0xffff0000)
953 return NULL;
954
955 /* Configuration request Retry Status */
956 while (l == 0xffff0001) {
957 msleep(delay);
958 delay *= 2;
959 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
960 return NULL;
961 /* Card hasn't responded in 60 seconds? Must be stuck. */
962 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600963 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 "responding\n", pci_domain_nr(bus),
965 bus->number, PCI_SLOT(devfn),
966 PCI_FUNC(devfn));
967 return NULL;
968 }
969 }
970
Michael Ellermanbab41e92007-04-05 17:19:09 +1000971 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 if (!dev)
973 return NULL;
974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 dev->vendor = l & 0xffff;
978 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
Yu Zhao480b93b2009-03-20 11:25:14 +0800980 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 kfree(dev);
982 return NULL;
983 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000984
985 return dev;
986}
987
Zhao, Yu201de562008-10-13 19:49:55 +0800988static void pci_init_capabilities(struct pci_dev *dev)
989{
990 /* MSI/MSI-X list */
991 pci_msi_init_pci_dev(dev);
992
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100993 /* Buffers for saving PCIe and PCI-X capabilities */
994 pci_allocate_cap_save_buffers(dev);
995
Zhao, Yu201de562008-10-13 19:49:55 +0800996 /* Power Management */
997 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -0800998 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800999
1000 /* Vital Product Data */
1001 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001002
1003 /* Alternative Routing-ID Forwarding */
1004 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001005
1006 /* Single Root I/O Virtualization */
1007 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001008
1009 /* Enable ACS P2P upstream forwarding */
1010 if (iommu_found())
1011 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001012}
1013
Sam Ravnborg96bde062007-03-26 21:53:30 -08001014void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001015{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 device_initialize(&dev->dev);
1017 dev->dev.release = pci_release_dev;
1018 pci_dev_get(dev);
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001021 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 dev->dev.coherent_dma_mask = 0xffffffffull;
1023
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001024 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001025 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /* Fix up broken headers */
1028 pci_fixup_device(pci_fixup_header, dev);
1029
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001030 /* Clear the state_saved flag. */
1031 dev->state_saved = false;
1032
Zhao, Yu201de562008-10-13 19:49:55 +08001033 /* Initialize various capabilities */
1034 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 /*
1037 * Add the device to our list of discovered devices
1038 * and the bus list for fixup functions, etc.
1039 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001040 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001042 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001043}
1044
Sam Ravnborg451124a2008-02-02 22:33:43 +01001045struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001046{
1047 struct pci_dev *dev;
1048
Trent Piepho90bdb312009-03-20 14:56:00 -06001049 dev = pci_get_slot(bus, devfn);
1050 if (dev) {
1051 pci_dev_put(dev);
1052 return dev;
1053 }
1054
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001055 dev = pci_scan_device(bus, devfn);
1056 if (!dev)
1057 return NULL;
1058
1059 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
1061 return dev;
1062}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001063EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065/**
1066 * pci_scan_slot - scan a PCI slot on a bus for devices.
1067 * @bus: PCI bus to scan
1068 * @devfn: slot number to scan (must have zero function.)
1069 *
1070 * Scan a PCI slot on the specified PCI bus for devices, adding
1071 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001072 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001073 *
1074 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001076int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001078 int fn, nr = 0;
1079 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001081 dev = pci_scan_single_device(bus, devfn);
1082 if (dev && !dev->is_added) /* new device? */
1083 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Alex Chianga7db5042009-06-22 08:08:07 -06001085 if (dev && dev->multifunction) {
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001086 for (fn = 1; fn < 8; fn++) {
1087 dev = pci_scan_single_device(bus, devfn + fn);
1088 if (dev) {
1089 if (!dev->is_added)
1090 nr++;
1091 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 }
1094 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001095
Shaohua Li149e1632008-07-23 10:32:31 +08001096 /* only one slot has pcie device */
1097 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001098 pcie_aspm_init_link_state(bus->self);
1099
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 return nr;
1101}
1102
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001103unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104{
1105 unsigned int devfn, pass, max = bus->secondary;
1106 struct pci_dev *dev;
1107
1108 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1109
1110 /* Go find them, Rover! */
1111 for (devfn = 0; devfn < 0x100; devfn += 8)
1112 pci_scan_slot(bus, devfn);
1113
Yu Zhaoa28724b2009-03-20 11:25:13 +08001114 /* Reserve buses for SR-IOV capability. */
1115 max += pci_iov_bus_range(bus);
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 /*
1118 * After performing arch-dependent fixup of the bus, look behind
1119 * all PCI-to-PCI bridges on this bus.
1120 */
Alex Chiang74710de2009-03-20 14:56:10 -06001121 if (!bus->is_added) {
1122 pr_debug("PCI: Fixups for bus %04x:%02x\n",
1123 pci_domain_nr(bus), bus->number);
1124 pcibios_fixup_bus(bus);
1125 if (pci_is_root_bus(bus))
1126 bus->is_added = 1;
1127 }
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 for (pass=0; pass < 2; pass++)
1130 list_for_each_entry(dev, &bus->devices, bus_list) {
1131 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1132 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1133 max = pci_scan_bridge(bus, dev, max, pass);
1134 }
1135
1136 /*
1137 * We've scanned the bus and so we know all about what's on
1138 * the other side of any bridges that may be on this bus plus
1139 * any devices.
1140 *
1141 * Return how far we've got finding sub-buses.
1142 */
1143 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1144 pci_domain_nr(bus), bus->number, max);
1145 return max;
1146}
1147
Sam Ravnborg96bde062007-03-26 21:53:30 -08001148struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001149 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
1151 int error;
1152 struct pci_bus *b;
1153 struct device *dev;
1154
1155 b = pci_alloc_bus();
1156 if (!b)
1157 return NULL;
1158
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001159 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 if (!dev){
1161 kfree(b);
1162 return NULL;
1163 }
1164
1165 b->sysdata = sysdata;
1166 b->ops = ops;
1167
1168 if (pci_find_bus(pci_domain_nr(b), bus)) {
1169 /* If we already got to this bus through a different bridge, ignore it */
1170 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1171 goto err_out;
1172 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001173
1174 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001176 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 dev->parent = parent;
1179 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001180 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 error = device_register(dev);
1182 if (error)
1183 goto dev_reg_err;
1184 b->bridge = get_device(dev);
1185
Yinghai Lu0d358f22008-02-19 03:20:41 -08001186 if (!parent)
1187 set_dev_node(b->bridge, pcibus_to_node(b));
1188
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001189 b->dev.class = &pcibus_class;
1190 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001191 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001192 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 if (error)
1194 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001195 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001197 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
1199 /* Create legacy_io and legacy_mem files for this bus */
1200 pci_create_legacy_files(b);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 b->number = b->secondary = bus;
1203 b->resource[0] = &ioport_resource;
1204 b->resource[1] = &iomem_resource;
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 return b;
1207
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001208dev_create_file_err:
1209 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210class_dev_reg_err:
1211 device_unregister(dev);
1212dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001213 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001215 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216err_out:
1217 kfree(dev);
1218 kfree(b);
1219 return NULL;
1220}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001221
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001222struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001223 int bus, struct pci_ops *ops, void *sysdata)
1224{
1225 struct pci_bus *b;
1226
1227 b = pci_create_bus(parent, bus, ops, sysdata);
1228 if (b)
1229 b->subordinate = pci_scan_child_bus(b);
1230 return b;
1231}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232EXPORT_SYMBOL(pci_scan_bus_parented);
1233
1234#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001235/**
1236 * pci_rescan_bus - scan a PCI bus for devices.
1237 * @bus: PCI bus to scan
1238 *
1239 * Scan a PCI bus and child buses for new devices, adds them,
1240 * and enables them.
1241 *
1242 * Returns the max number of subordinate bus discovered.
1243 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001244unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001245{
1246 unsigned int max;
1247 struct pci_dev *dev;
1248
1249 max = pci_scan_child_bus(bus);
1250
Alex Chiang705b1aa2009-03-20 14:56:31 -06001251 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001252 list_for_each_entry(dev, &bus->devices, bus_list)
1253 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1254 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1255 if (dev->subordinate)
1256 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001257 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001258
1259 pci_bus_assign_resources(bus);
1260 pci_enable_bridges(bus);
1261 pci_bus_add_devices(bus);
1262
1263 return max;
1264}
1265EXPORT_SYMBOL_GPL(pci_rescan_bus);
1266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268EXPORT_SYMBOL(pci_scan_slot);
1269EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1271#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001272
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001273static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001274{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001275 const struct pci_dev *a = to_pci_dev(d_a);
1276 const struct pci_dev *b = to_pci_dev(d_b);
1277
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001278 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1279 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1280
1281 if (a->bus->number < b->bus->number) return -1;
1282 else if (a->bus->number > b->bus->number) return 1;
1283
1284 if (a->devfn < b->devfn) return -1;
1285 else if (a->devfn > b->devfn) return 1;
1286
1287 return 0;
1288}
1289
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001290void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001291{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001292 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001293}