blob: d1c6b92edae0708783b1c1c59e6623aa68f506a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
Egbert Eich1d843f92013-02-25 12:06:49 -0500110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
Chris Wilson2a2d5482012-12-03 11:49:06 +0000123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700129
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800131
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
Daniel Vettere7b903d2013-06-05 13:34:14 +0200136struct drm_i915_private;
137
Daniel Vettere2b78262013-06-07 23:10:03 +0200138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100144#define I915_NUM_PLLS 2
145
Daniel Vetter53589012013-06-05 13:34:16 +0200146struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200147 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200148 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200149 uint32_t fp0;
150 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200151};
152
Daniel Vetter46edb022013-06-05 13:34:12 +0200153struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200160 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* Interface history:
192 *
193 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100196 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000197 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 */
201#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000202#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define DRIVER_PATCHLEVEL 0
204
Chris Wilson23bc5982010-09-29 16:10:57 +0100205#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100206#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700207
Dave Airlie71acb5e2008-12-30 20:31:46 +1000208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000217 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000218};
219
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100225struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000233 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100234};
Chris Wilson44834a62010-08-19 16:09:23 +0100235#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100236
Chris Wilson6ef3d422010-08-04 20:26:07 +0100237struct intel_overlay;
238struct intel_overlay_error_state;
239
Dave Airlie7c1c2872008-11-28 14:22:24 +1000240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800244#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800248
249struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200250 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000251 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100252 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800253};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000254
yakui_zhao9b9d1722009-05-31 17:17:17 +0800255struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100256 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100260 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400261 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262};
263
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000264struct intel_display_error_state;
265
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700266struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200267 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700268 u32 eir;
269 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700270 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700271 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000272 u32 derrmr;
273 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700274 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000278 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100289 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700290 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100294 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000295 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100298 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200299 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700300 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800306 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000310 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000314 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000315 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000316 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100317 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100326 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100327 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100330 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000331 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700334};
335
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100336struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100337struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200338struct intel_limit;
339struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100340
Jesse Barnese70236a2009-09-21 10:42:27 -0700341struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400342 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300365 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300368 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300369 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200370 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700375 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700376 int x, int y,
377 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100380 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700383 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700384 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100391 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700397};
398
Chris Wilson907b28c2013-07-19 20:36:52 +0100399struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402};
403
Chris Wilson907b28c2013-07-19 20:36:52 +0100404struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100411
412 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100413};
414
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100415#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
416 func(is_mobile) sep \
417 func(is_i85x) sep \
418 func(is_i915g) sep \
419 func(is_i945gm) sep \
420 func(is_g33) sep \
421 func(need_gfx_hws) sep \
422 func(is_g4x) sep \
423 func(is_pineview) sep \
424 func(is_broadwater) sep \
425 func(is_crestline) sep \
426 func(is_ivybridge) sep \
427 func(is_valleyview) sep \
428 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700429 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100430 func(has_force_wake) sep \
431 func(has_fbc) sep \
432 func(has_pipe_cxsr) sep \
433 func(has_hotplug) sep \
434 func(cursor_needs_physical) sep \
435 func(has_overlay) sep \
436 func(overlay_needs_physical) sep \
437 func(supports_tv) sep \
438 func(has_bsd_ring) sep \
439 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700440 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100441 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100442 func(has_ddi) sep \
443 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200444
Damien Lespiaua587f772013-04-22 18:40:38 +0100445#define DEFINE_FLAG(name) u8 name:1
446#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200447
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500448struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200449 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700450 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000451 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100452 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500453};
454
Damien Lespiaua587f772013-04-22 18:40:38 +0100455#undef DEFINE_FLAG
456#undef SEP_SEMICOLON
457
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800458enum i915_cache_level {
459 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100460 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
461 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
462 caches, eg sampler/render caches, and the
463 large Last-Level-Cache. LLC is coherent with
464 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100465 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800466};
467
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700468typedef uint32_t gen6_gtt_pte_t;
469
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700470struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700471 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700472 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700473 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700474 unsigned long start; /* Start offset always 0 for dri2 */
475 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
476
477 struct {
478 dma_addr_t addr;
479 struct page *page;
480 } scratch;
481
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700482 /**
483 * List of objects currently involved in rendering.
484 *
485 * Includes buffers having the contents of their GPU caches
486 * flushed, not necessarily primitives. last_rendering_seqno
487 * represents when the rendering involved will be completed.
488 *
489 * A reference is held on the buffer while on this list.
490 */
491 struct list_head active_list;
492
493 /**
494 * LRU list of objects which are not in the ringbuffer and
495 * are ready to unbind, but are still in the GTT.
496 *
497 * last_rendering_seqno is 0 while an object is in this list.
498 *
499 * A reference is not held on the buffer while on this list,
500 * as merely being GTT-bound shouldn't prevent its being
501 * freed, and we'll pull it off the list in the free path.
502 */
503 struct list_head inactive_list;
504
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700505 /* FIXME: Need a more generic return type */
506 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
507 enum i915_cache_level level);
508 void (*clear_range)(struct i915_address_space *vm,
509 unsigned int first_entry,
510 unsigned int num_entries);
511 void (*insert_entries)(struct i915_address_space *vm,
512 struct sg_table *st,
513 unsigned int first_entry,
514 enum i915_cache_level cache_level);
515 void (*cleanup)(struct i915_address_space *vm);
516};
517
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800518/* The Graphics Translation Table is the way in which GEN hardware translates a
519 * Graphics Virtual Address into a Physical Address. In addition to the normal
520 * collateral associated with any va->pa translations GEN hardware also has a
521 * portion of the GTT which can be mapped by the CPU and remain both coherent
522 * and correct (in cases like swizzling). That region is referred to as GMADR in
523 * the spec.
524 */
525struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700526 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800527 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800528
529 unsigned long mappable_end; /* End offset that we can CPU map */
530 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
531 phys_addr_t mappable_base; /* PA of our GMADR */
532
533 /** "Graphics Stolen Memory" holds the global PTEs */
534 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800535
536 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800537
Ben Widawsky911bdf02013-06-27 16:30:23 -0700538 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800539
540 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800541 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800542 size_t *stolen, phys_addr_t *mappable_base,
543 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800544};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700545#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800546
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100547struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700548 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100549 unsigned num_pd_entries;
550 struct page **pt_pages;
551 uint32_t pd_offset;
552 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800553
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700554 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100555};
556
Ben Widawsky0b02e792013-07-31 17:00:08 -0700557/**
558 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
559 * VMA's presence cannot be guaranteed before binding, or after unbinding the
560 * object into/from the address space.
561 *
562 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700563 * will always be <= an objects lifetime. So object refcounting should cover us.
564 */
565struct i915_vma {
566 struct drm_mm_node node;
567 struct drm_i915_gem_object *obj;
568 struct i915_address_space *vm;
569
Ben Widawskyca191b12013-07-31 17:00:14 -0700570 /** This object's place on the active/inactive lists */
571 struct list_head mm_list;
572
Ben Widawsky2f633152013-07-17 12:19:03 -0700573 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200574
575 /** This vma's place in the batchbuffer or on the eviction list */
576 struct list_head exec_list;
577
Ben Widawsky27173f12013-08-14 11:38:36 +0200578 /**
579 * Used for performing relocations during execbuffer insertion.
580 */
581 struct hlist_node exec_node;
582 unsigned long exec_handle;
583 struct drm_i915_gem_exec_object2 *exec_entry;
584
Daniel Vetter02e792f2009-09-15 22:57:34 +0200585};
586
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300587struct i915_ctx_hang_stats {
588 /* This context had batch pending when hang was declared */
589 unsigned batch_pending;
590
591 /* This context had batch active when hang was declared */
592 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300593
594 /* Time when this context was last blamed for a GPU reset */
595 unsigned long guilty_ts;
596
597 /* This context is banned to submit more work */
598 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300599};
Ben Widawsky40521052012-06-04 14:42:43 -0700600
601/* This must match up with the value previously used for execbuf2.rsvd1. */
602#define DEFAULT_CONTEXT_ID 0
603struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300604 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700605 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700606 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700607 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700608 struct drm_i915_file_private *file_priv;
609 struct intel_ring_buffer *ring;
610 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700612
613 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700614};
615
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700616struct i915_fbc {
617 unsigned long size;
618 unsigned int fb_id;
619 enum plane plane;
620 int y;
621
622 struct drm_mm_node *compressed_fb;
623 struct drm_mm_node *compressed_llb;
624
625 struct intel_fbc_work {
626 struct delayed_work work;
627 struct drm_crtc *crtc;
628 struct drm_framebuffer *fb;
629 int interval;
630 } *fbc_work;
631
Chris Wilson29ebf902013-07-27 17:23:55 +0100632 enum no_fbc_reason {
633 FBC_OK, /* FBC is enabled */
634 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700635 FBC_NO_OUTPUT, /* no outputs enabled to compress */
636 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
637 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
638 FBC_MODE_TOO_LARGE, /* mode too large for compression */
639 FBC_BAD_PLANE, /* fbc not supported on plane */
640 FBC_NOT_TILED, /* buffer not tiled */
641 FBC_MULTIPLE_PIPES, /* more than one pipe active */
642 FBC_MODULE_PARAM,
643 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
644 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800645};
646
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300647enum no_psr_reason {
648 PSR_NO_SOURCE, /* Not supported on platform */
649 PSR_NO_SINK, /* Not supported by panel */
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300650 PSR_MODULE_PARAM,
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300651 PSR_CRTC_NOT_ACTIVE,
652 PSR_PWR_WELL_ENABLED,
653 PSR_NOT_TILED,
654 PSR_SPRITE_ENABLED,
655 PSR_S3D_ENABLED,
656 PSR_INTERLACED_ENABLED,
657 PSR_HSW_NOT_DDIA,
658};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700659
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800660enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300661 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800662 PCH_IBX, /* Ibexpeak PCH */
663 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300664 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700665 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800666};
667
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200668enum intel_sbi_destination {
669 SBI_ICLK,
670 SBI_MPHY,
671};
672
Jesse Barnesb690e962010-07-19 13:53:12 -0700673#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700674#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100675#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700676#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700677
Dave Airlie8be48d92010-03-30 05:34:14 +0000678struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100679struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000680
Daniel Vetterc2b91522012-02-14 22:37:19 +0100681struct intel_gmbus {
682 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000683 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100684 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100685 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100686 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100687 struct drm_i915_private *dev_priv;
688};
689
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100690struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000691 u8 saveLBB;
692 u32 saveDSPACNTR;
693 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000694 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000695 u32 savePIPEACONF;
696 u32 savePIPEBCONF;
697 u32 savePIPEASRC;
698 u32 savePIPEBSRC;
699 u32 saveFPA0;
700 u32 saveFPA1;
701 u32 saveDPLL_A;
702 u32 saveDPLL_A_MD;
703 u32 saveHTOTAL_A;
704 u32 saveHBLANK_A;
705 u32 saveHSYNC_A;
706 u32 saveVTOTAL_A;
707 u32 saveVBLANK_A;
708 u32 saveVSYNC_A;
709 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000710 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800711 u32 saveTRANS_HTOTAL_A;
712 u32 saveTRANS_HBLANK_A;
713 u32 saveTRANS_HSYNC_A;
714 u32 saveTRANS_VTOTAL_A;
715 u32 saveTRANS_VBLANK_A;
716 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000717 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000718 u32 saveDSPASTRIDE;
719 u32 saveDSPASIZE;
720 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700721 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000722 u32 saveDSPASURF;
723 u32 saveDSPATILEOFF;
724 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700725 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726 u32 saveBLC_PWM_CTL;
727 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800728 u32 saveBLC_CPU_PWM_CTL;
729 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000730 u32 saveFPB0;
731 u32 saveFPB1;
732 u32 saveDPLL_B;
733 u32 saveDPLL_B_MD;
734 u32 saveHTOTAL_B;
735 u32 saveHBLANK_B;
736 u32 saveHSYNC_B;
737 u32 saveVTOTAL_B;
738 u32 saveVBLANK_B;
739 u32 saveVSYNC_B;
740 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000741 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800742 u32 saveTRANS_HTOTAL_B;
743 u32 saveTRANS_HBLANK_B;
744 u32 saveTRANS_HSYNC_B;
745 u32 saveTRANS_VTOTAL_B;
746 u32 saveTRANS_VBLANK_B;
747 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000748 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000749 u32 saveDSPBSTRIDE;
750 u32 saveDSPBSIZE;
751 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700752 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000753 u32 saveDSPBSURF;
754 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700755 u32 saveVGA0;
756 u32 saveVGA1;
757 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000758 u32 saveVGACNTRL;
759 u32 saveADPA;
760 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700761 u32 savePP_ON_DELAYS;
762 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000763 u32 saveDVOA;
764 u32 saveDVOB;
765 u32 saveDVOC;
766 u32 savePP_ON;
767 u32 savePP_OFF;
768 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700769 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000770 u32 savePFIT_CONTROL;
771 u32 save_palette_a[256];
772 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700773 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 saveFBC_CFB_BASE;
775 u32 saveFBC_LL_BASE;
776 u32 saveFBC_CONTROL;
777 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000778 u32 saveIER;
779 u32 saveIIR;
780 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800781 u32 saveDEIER;
782 u32 saveDEIMR;
783 u32 saveGTIER;
784 u32 saveGTIMR;
785 u32 saveFDI_RXA_IMR;
786 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800787 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800788 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000789 u32 saveSWF0[16];
790 u32 saveSWF1[16];
791 u32 saveSWF2[3];
792 u8 saveMSR;
793 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800794 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000796 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000797 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000798 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200799 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000800 u32 saveCURACNTR;
801 u32 saveCURAPOS;
802 u32 saveCURABASE;
803 u32 saveCURBCNTR;
804 u32 saveCURBPOS;
805 u32 saveCURBBASE;
806 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 u32 saveDP_B;
808 u32 saveDP_C;
809 u32 saveDP_D;
810 u32 savePIPEA_GMCH_DATA_M;
811 u32 savePIPEB_GMCH_DATA_M;
812 u32 savePIPEA_GMCH_DATA_N;
813 u32 savePIPEB_GMCH_DATA_N;
814 u32 savePIPEA_DP_LINK_M;
815 u32 savePIPEB_DP_LINK_M;
816 u32 savePIPEA_DP_LINK_N;
817 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800818 u32 saveFDI_RXA_CTL;
819 u32 saveFDI_TXA_CTL;
820 u32 saveFDI_RXB_CTL;
821 u32 saveFDI_TXB_CTL;
822 u32 savePFA_CTL_1;
823 u32 savePFB_CTL_1;
824 u32 savePFA_WIN_SZ;
825 u32 savePFB_WIN_SZ;
826 u32 savePFA_WIN_POS;
827 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000828 u32 savePCH_DREF_CONTROL;
829 u32 saveDISP_ARB_CTL;
830 u32 savePIPEA_DATA_M1;
831 u32 savePIPEA_DATA_N1;
832 u32 savePIPEA_LINK_M1;
833 u32 savePIPEA_LINK_N1;
834 u32 savePIPEB_DATA_M1;
835 u32 savePIPEB_DATA_N1;
836 u32 savePIPEB_LINK_M1;
837 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000838 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400839 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100840};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100841
842struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200843 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100844 struct work_struct work;
845 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200846
Daniel Vetterc85aa882012-11-02 19:55:03 +0100847 /* The below variables an all the rps hw state are protected by
848 * dev->struct mutext. */
849 u8 cur_delay;
850 u8 min_delay;
851 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700852 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700853 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700854
855 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700856
857 /*
858 * Protects RPS/RC6 register access and PCU communication.
859 * Must be taken after struct_mutex if nested.
860 */
861 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100862};
863
Daniel Vetter1a240d42012-11-29 22:18:51 +0100864/* defined intel_pm.c */
865extern spinlock_t mchdev_lock;
866
Daniel Vetterc85aa882012-11-02 19:55:03 +0100867struct intel_ilk_power_mgmt {
868 u8 cur_delay;
869 u8 min_delay;
870 u8 max_delay;
871 u8 fmax;
872 u8 fstart;
873
874 u64 last_count1;
875 unsigned long last_time1;
876 unsigned long chipset_power;
877 u64 last_count2;
878 struct timespec last_time2;
879 unsigned long gfx_power;
880 u8 corr;
881
882 int c_m;
883 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100884
885 struct drm_i915_gem_object *pwrctx;
886 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100887};
888
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800889/* Power well structure for haswell */
890struct i915_power_well {
891 struct drm_device *device;
892 spinlock_t lock;
893 /* power well enable/disable usage count */
894 int count;
895 int i915_request;
896};
897
Daniel Vetter231f42a2012-11-02 19:55:05 +0100898struct i915_dri1_state {
899 unsigned allow_batchbuffer : 1;
900 u32 __iomem *gfx_hws_cpu_addr;
901
902 unsigned int cpp;
903 int back_offset;
904 int front_offset;
905 int current_page;
906 int page_flipping;
907
908 uint32_t counter;
909};
910
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200911struct i915_ums_state {
912 /**
913 * Flag if the X Server, and thus DRM, is not currently in
914 * control of the device.
915 *
916 * This is set between LeaveVT and EnterVT. It needs to be
917 * replaced with a semaphore. It also needs to be
918 * transitioned away from for kernel modesetting.
919 */
920 int mm_suspended;
921};
922
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700923#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100924struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700925 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100926 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700927 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100928};
929
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100930struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100931 /** Memory allocator for GTT stolen memory */
932 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100933 /** List of all objects in gtt_space. Used to restore gtt
934 * mappings on resume */
935 struct list_head bound_list;
936 /**
937 * List of objects which are not bound to the GTT (thus
938 * are idle and not used by the GPU) but still have
939 * (presumably uncached) pages still attached.
940 */
941 struct list_head unbound_list;
942
943 /** Usable portion of the GTT for GEM */
944 unsigned long stolen_base; /* limited to low memory (32-bit) */
945
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100946 /** PPGTT used for aliasing the PPGTT with the GTT */
947 struct i915_hw_ppgtt *aliasing_ppgtt;
948
949 struct shrinker inactive_shrinker;
950 bool shrinker_no_lock_stealing;
951
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100952 /** LRU list of objects with fence regs on them. */
953 struct list_head fence_list;
954
955 /**
956 * We leave the user IRQ off as much as possible,
957 * but this means that requests will finish and never
958 * be retired once the system goes idle. Set a timer to
959 * fire periodically while the ring is running. When it
960 * fires, go retire requests.
961 */
962 struct delayed_work retire_work;
963
964 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100965 * When we detect an idle GPU, we want to turn on
966 * powersaving features. So once we see that there
967 * are no more requests outstanding and no more
968 * arrive within a small period of time, we fire
969 * off the idle_work.
970 */
971 struct delayed_work idle_work;
972
973 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100974 * Are we in a non-interruptible section of code like
975 * modesetting?
976 */
977 bool interruptible;
978
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100979 /** Bit 6 swizzling required for X tiling */
980 uint32_t bit_6_swizzle_x;
981 /** Bit 6 swizzling required for Y tiling */
982 uint32_t bit_6_swizzle_y;
983
984 /* storage for physical objects */
985 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
986
987 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200988 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100989 size_t object_memory;
990 u32 object_count;
991};
992
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300993struct drm_i915_error_state_buf {
994 unsigned bytes;
995 unsigned size;
996 int err;
997 u8 *buf;
998 loff_t start;
999 loff_t pos;
1000};
1001
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001002struct i915_error_state_file_priv {
1003 struct drm_device *dev;
1004 struct drm_i915_error_state *error;
1005};
1006
Daniel Vetter99584db2012-11-14 17:14:04 +01001007struct i915_gpu_error {
1008 /* For hangcheck timer */
1009#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1010#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001011 /* Hang gpu twice in this window and your context gets banned */
1012#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1013
Daniel Vetter99584db2012-11-14 17:14:04 +01001014 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001015
1016 /* For reset and error_state handling. */
1017 spinlock_t lock;
1018 /* Protected by the above dev->gpu_error.lock. */
1019 struct drm_i915_error_state *first_error;
1020 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001021
Chris Wilson094f9a52013-09-25 17:34:55 +01001022
1023 unsigned long missed_irq_rings;
1024
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001025 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001026 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001027 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001028 * Upper bits are for the reset counter. This counter is used by the
1029 * wait_seqno code to race-free noticed that a reset event happened and
1030 * that it needs to restart the entire ioctl (since most likely the
1031 * seqno it waited for won't ever signal anytime soon).
1032 *
1033 * This is important for lock-free wait paths, where no contended lock
1034 * naturally enforces the correct ordering between the bail-out of the
1035 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001036 *
1037 * Lowest bit controls the reset state machine: Set means a reset is in
1038 * progress. This state will (presuming we don't have any bugs) decay
1039 * into either unset (successful reset) or the special WEDGED value (hw
1040 * terminally sour). All waiters on the reset_queue will be woken when
1041 * that happens.
1042 */
1043 atomic_t reset_counter;
1044
1045 /**
1046 * Special values/flags for reset_counter
1047 *
1048 * Note that the code relies on
1049 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1050 * being true.
1051 */
1052#define I915_RESET_IN_PROGRESS_FLAG 1
1053#define I915_WEDGED 0xffffffff
1054
1055 /**
1056 * Waitqueue to signal when the reset has completed. Used by clients
1057 * that wait for dev_priv->mm.wedged to settle.
1058 */
1059 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001060
Daniel Vetter99584db2012-11-14 17:14:04 +01001061 /* For gpu hang simulation. */
1062 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001063
1064 /* For missed irq/seqno simulation. */
1065 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001066};
1067
Zhang Ruib8efb172013-02-05 15:41:53 +08001068enum modeset_restore {
1069 MODESET_ON_LID_OPEN,
1070 MODESET_DONE,
1071 MODESET_SUSPENDED,
1072};
1073
Paulo Zanoni6acab152013-09-12 17:06:24 -03001074struct ddi_vbt_port_info {
1075 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001076
1077 uint8_t supports_dvi:1;
1078 uint8_t supports_hdmi:1;
1079 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001080};
1081
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001082struct intel_vbt_data {
1083 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1084 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1085
1086 /* Feature bits */
1087 unsigned int int_tv_support:1;
1088 unsigned int lvds_dither:1;
1089 unsigned int lvds_vbt:1;
1090 unsigned int int_crt_support:1;
1091 unsigned int lvds_use_ssc:1;
1092 unsigned int display_clock_mode:1;
1093 unsigned int fdi_rx_polarity_inverted:1;
1094 int lvds_ssc_freq;
1095 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1096
1097 /* eDP */
1098 int edp_rate;
1099 int edp_lanes;
1100 int edp_preemphasis;
1101 int edp_vswing;
1102 bool edp_initialized;
1103 bool edp_support;
1104 int edp_bpp;
1105 struct edp_power_seq edp_pps;
1106
Shobhit Kumard17c5442013-08-27 15:12:25 +03001107 /* MIPI DSI */
1108 struct {
1109 u16 panel_id;
1110 } dsi;
1111
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001112 int crt_ddc_pin;
1113
1114 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001115 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001116
1117 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001118};
1119
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001120enum intel_ddb_partitioning {
1121 INTEL_DDB_PART_1_2,
1122 INTEL_DDB_PART_5_6, /* IVB+ */
1123};
1124
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001125struct intel_wm_level {
1126 bool enable;
1127 uint32_t pri_val;
1128 uint32_t spr_val;
1129 uint32_t cur_val;
1130 uint32_t fbc_val;
1131};
1132
Paulo Zanonic67a4702013-08-19 13:18:09 -03001133/*
1134 * This struct tracks the state needed for the Package C8+ feature.
1135 *
1136 * Package states C8 and deeper are really deep PC states that can only be
1137 * reached when all the devices on the system allow it, so even if the graphics
1138 * device allows PC8+, it doesn't mean the system will actually get to these
1139 * states.
1140 *
1141 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1142 * is disabled and the GPU is idle. When these conditions are met, we manually
1143 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1144 * refclk to Fclk.
1145 *
1146 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1147 * the state of some registers, so when we come back from PC8+ we need to
1148 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1149 * need to take care of the registers kept by RC6.
1150 *
1151 * The interrupt disabling is part of the requirements. We can only leave the
1152 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1153 * can lock the machine.
1154 *
1155 * Ideally every piece of our code that needs PC8+ disabled would call
1156 * hsw_disable_package_c8, which would increment disable_count and prevent the
1157 * system from reaching PC8+. But we don't have a symmetric way to do this for
1158 * everything, so we have the requirements_met and gpu_idle variables. When we
1159 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1160 * increase it in the opposite case. The requirements_met variable is true when
1161 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1162 * variable is true when the GPU is idle.
1163 *
1164 * In addition to everything, we only actually enable PC8+ if disable_count
1165 * stays at zero for at least some seconds. This is implemented with the
1166 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1167 * consecutive times when all screens are disabled and some background app
1168 * queries the state of our connectors, or we have some application constantly
1169 * waking up to use the GPU. Only after the enable_work function actually
1170 * enables PC8+ the "enable" variable will become true, which means that it can
1171 * be false even if disable_count is 0.
1172 *
1173 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1174 * goes back to false exactly before we reenable the IRQs. We use this variable
1175 * to check if someone is trying to enable/disable IRQs while they're supposed
1176 * to be disabled. This shouldn't happen and we'll print some error messages in
1177 * case it happens, but if it actually happens we'll also update the variables
1178 * inside struct regsave so when we restore the IRQs they will contain the
1179 * latest expected values.
1180 *
1181 * For more, read "Display Sequences for Package C8" on our documentation.
1182 */
1183struct i915_package_c8 {
1184 bool requirements_met;
1185 bool gpu_idle;
1186 bool irqs_disabled;
1187 /* Only true after the delayed work task actually enables it. */
1188 bool enabled;
1189 int disable_count;
1190 struct mutex lock;
1191 struct delayed_work enable_work;
1192
1193 struct {
1194 uint32_t deimr;
1195 uint32_t sdeimr;
1196 uint32_t gtimr;
1197 uint32_t gtier;
1198 uint32_t gen6_pmimr;
1199 } regsave;
1200};
1201
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001202typedef struct drm_i915_private {
1203 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001204 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001205
1206 const struct intel_device_info *info;
1207
1208 int relative_constants_mode;
1209
1210 void __iomem *regs;
1211
Chris Wilson907b28c2013-07-19 20:36:52 +01001212 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001213
1214 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1215
Daniel Vetter28c70f12012-12-01 13:53:45 +01001216
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001217 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1218 * controller on different i2c buses. */
1219 struct mutex gmbus_mutex;
1220
1221 /**
1222 * Base address of the gmbus and gpio block.
1223 */
1224 uint32_t gpio_mmio_base;
1225
Daniel Vetter28c70f12012-12-01 13:53:45 +01001226 wait_queue_head_t gmbus_wait_queue;
1227
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001228 struct pci_dev *bridge_dev;
1229 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001230 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001231
1232 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001233 struct resource mch_res;
1234
1235 atomic_t irq_received;
1236
1237 /* protects the irq masks */
1238 spinlock_t irq_lock;
1239
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001240 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1241 struct pm_qos_request pm_qos;
1242
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001243 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001244 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001245
1246 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001247 u32 irq_mask;
1248 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001249 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001250
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001251 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001252 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001253 struct {
1254 unsigned long hpd_last_jiffies;
1255 int hpd_cnt;
1256 enum {
1257 HPD_ENABLED = 0,
1258 HPD_DISABLED = 1,
1259 HPD_MARK_DISABLED = 2
1260 } hpd_mark;
1261 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001262 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001263 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001264
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001265 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001266
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001267 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001268 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001269 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001270
1271 /* overlay */
1272 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001273 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001274
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001275 /* backlight */
1276 struct {
1277 int level;
1278 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001279 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001280 struct backlight_device *device;
1281 } backlight;
1282
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001283 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001284 bool no_aux_handshake;
1285
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001286 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1287 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1288 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1289
1290 unsigned int fsb_freq, mem_freq, is_ddr3;
1291
Daniel Vetter645416f2013-09-02 16:22:25 +02001292 /**
1293 * wq - Driver workqueue for GEM.
1294 *
1295 * NOTE: Work items scheduled here are not allowed to grab any modeset
1296 * locks, for otherwise the flushing done in the pageflip code will
1297 * result in deadlocks.
1298 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001299 struct workqueue_struct *wq;
1300
1301 /* Display functions */
1302 struct drm_i915_display_funcs display;
1303
1304 /* PCH chipset type */
1305 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001306 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001307
1308 unsigned long quirks;
1309
Zhang Ruib8efb172013-02-05 15:41:53 +08001310 enum modeset_restore modeset_restore;
1311 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001312
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001313 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001314 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001315
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001316 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001317
Daniel Vetter87813422012-05-02 11:49:32 +02001318 /* Kernel Modesetting */
1319
yakui_zhao9b9d1722009-05-31 17:17:17 +08001320 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001321
Jesse Barnes27f82272011-09-02 12:54:37 -07001322 struct drm_crtc *plane_to_crtc_mapping[3];
1323 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001324 wait_queue_head_t pending_flip_queue;
1325
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001326 int num_shared_dpll;
1327 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001328 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001329
Jesse Barnes652c3932009-08-17 13:31:43 -07001330 /* Reclocking support */
1331 bool render_reclock_avail;
1332 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001333 /* indicates the reduced downclock for LVDS*/
1334 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001335 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001336
Zhenyu Wangc48044112009-12-17 14:48:43 +08001337 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001338
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001339 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001340
Ben Widawsky59124502013-07-04 11:02:05 -07001341 /* Cannot be determined by PCIID. You must always read a register. */
1342 size_t ellc_size;
1343
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001344 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001345 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001346
Daniel Vetter20e4d402012-08-08 23:35:39 +02001347 /* ilk-only ips/rps state. Everything in here is protected by the global
1348 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001349 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001350
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001351 /* Haswell power well */
1352 struct i915_power_well power_well;
1353
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001354 enum no_psr_reason no_psr_reason;
1355
Daniel Vetter99584db2012-11-14 17:14:04 +01001356 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001357
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001358 struct drm_i915_gem_object *vlv_pctx;
1359
Dave Airlie8be48d92010-03-30 05:34:14 +00001360 /* list of fbdev register on this device */
1361 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001362
Jesse Barnes073f34d2012-11-02 11:13:59 -07001363 /*
1364 * The console may be contended at resume, but we don't
1365 * want it to block on it.
1366 */
1367 struct work_struct console_resume_work;
1368
Chris Wilsone953fd72011-02-21 22:23:52 +00001369 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001370 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001371
Ben Widawsky254f9652012-06-04 14:42:42 -07001372 bool hw_contexts_disabled;
1373 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001374 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375
Damien Lespiau3e683202012-12-11 18:48:29 +00001376 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001377
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001378 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001379
Ville Syrjälä53615a52013-08-01 16:18:50 +03001380 struct {
1381 /*
1382 * Raw watermark latency values:
1383 * in 0.1us units for WM0,
1384 * in 0.5us units for WM1+.
1385 */
1386 /* primary */
1387 uint16_t pri_latency[5];
1388 /* sprite */
1389 uint16_t spr_latency[5];
1390 /* cursor */
1391 uint16_t cur_latency[5];
1392 } wm;
1393
Paulo Zanonic67a4702013-08-19 13:18:09 -03001394 struct i915_package_c8 pc8;
1395
Daniel Vetter231f42a2012-11-02 19:55:05 +01001396 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1397 * here! */
1398 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001399 /* Old ums support infrastructure, same warning applies. */
1400 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401} drm_i915_private_t;
1402
Chris Wilson2c1792a2013-08-01 18:39:55 +01001403static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1404{
1405 return dev->dev_private;
1406}
1407
Chris Wilsonb4519512012-05-11 14:29:30 +01001408/* Iterate over initialised rings */
1409#define for_each_ring(ring__, dev_priv__, i__) \
1410 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1411 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1412
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001413enum hdmi_force_audio {
1414 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1415 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1416 HDMI_AUDIO_AUTO, /* trust EDID */
1417 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1418};
1419
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001420#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001421
Chris Wilson37e680a2012-06-07 15:38:42 +01001422struct drm_i915_gem_object_ops {
1423 /* Interface between the GEM object and its backing storage.
1424 * get_pages() is called once prior to the use of the associated set
1425 * of pages before to binding them into the GTT, and put_pages() is
1426 * called after we no longer need them. As we expect there to be
1427 * associated cost with migrating pages between the backing storage
1428 * and making them available for the GPU (e.g. clflush), we may hold
1429 * onto the pages after they are no longer referenced by the GPU
1430 * in case they may be used again shortly (for example migrating the
1431 * pages to a different memory domain within the GTT). put_pages()
1432 * will therefore most likely be called when the object itself is
1433 * being released or under memory pressure (where we attempt to
1434 * reap pages for the shrinker).
1435 */
1436 int (*get_pages)(struct drm_i915_gem_object *);
1437 void (*put_pages)(struct drm_i915_gem_object *);
1438};
1439
Eric Anholt673a3942008-07-30 12:06:12 -07001440struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001441 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001442
Chris Wilson37e680a2012-06-07 15:38:42 +01001443 const struct drm_i915_gem_object_ops *ops;
1444
Ben Widawsky2f633152013-07-17 12:19:03 -07001445 /** List of VMAs backed by this object */
1446 struct list_head vma_list;
1447
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001448 /** Stolen memory for this object, instead of being backed by shmem. */
1449 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001450 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001451
Chris Wilson69dc4982010-10-19 10:36:51 +01001452 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001453 /** Used in execbuf to temporarily hold a ref */
1454 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001455
1456 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001457 * This is set if the object is on the active lists (has pending
1458 * rendering and so a non-zero seqno), and is not set if it i s on
1459 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001460 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001461 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001462
1463 /**
1464 * This is set if the object has been written to since last bound
1465 * to the GTT
1466 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001467 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001468
1469 /**
1470 * Fence register bits (if any) for this object. Will be set
1471 * as needed when mapped into the GTT.
1472 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001473 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001474 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001475
1476 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001477 * Advice: are the backing pages purgeable?
1478 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001479 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001480
1481 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001482 * Current tiling mode for the object.
1483 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001484 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001485 /**
1486 * Whether the tiling parameters for the currently associated fence
1487 * register have changed. Note that for the purposes of tracking
1488 * tiling changes we also treat the unfenced register, the register
1489 * slot that the object occupies whilst it executes a fenced
1490 * command (such as BLT on gen2/3), as a "fence".
1491 */
1492 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001493
1494 /** How many users have pinned this object in GTT space. The following
1495 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1496 * (via user_pin_count), execbuffer (objects are not allowed multiple
1497 * times for the same batchbuffer), and the framebuffer code. When
1498 * switching/pageflipping, the framebuffer code has at most two buffers
1499 * pinned per crtc.
1500 *
1501 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1502 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001503 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001504#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001505
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001506 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001507 * Is the object at the current location in the gtt mappable and
1508 * fenceable? Used to avoid costly recalculations.
1509 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001510 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001511
1512 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001513 * Whether the current gtt mapping needs to be mappable (and isn't just
1514 * mappable by accident). Track pin and fault separate for a more
1515 * accurate mappable working set.
1516 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001517 unsigned int fault_mappable:1;
1518 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001519 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001520
Chris Wilsoncaea7472010-11-12 13:53:37 +00001521 /*
1522 * Is the GPU currently using a fence to access this buffer,
1523 */
1524 unsigned int pending_fenced_gpu_access:1;
1525 unsigned int fenced_gpu_access:1;
1526
Chris Wilson651d7942013-08-08 14:41:10 +01001527 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001528
Daniel Vetter7bddb012012-02-09 17:15:47 +01001529 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001530 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001531 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001532
Chris Wilson9da3da62012-06-01 15:20:22 +01001533 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001534 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001535
Daniel Vetter1286ff72012-05-10 15:25:09 +02001536 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001537 void *dma_buf_vmapping;
1538 int vmapping_count;
1539
Chris Wilsoncaea7472010-11-12 13:53:37 +00001540 struct intel_ring_buffer *ring;
1541
Chris Wilson1c293ea2012-04-17 15:31:27 +01001542 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001543 uint32_t last_read_seqno;
1544 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001545 /** Breadcrumb of last fenced GPU access to the buffer. */
1546 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001547
Daniel Vetter778c3542010-05-13 11:49:44 +02001548 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001549 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001550
Eric Anholt280b7132009-03-12 16:56:27 -07001551 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001552 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001553
Jesse Barnes79e53942008-11-07 14:24:08 -08001554 /** User space pin count and filp owning the pin */
1555 uint32_t user_pin_count;
1556 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001557
1558 /** for phy allocated objects */
1559 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001560};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001561#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001562
Daniel Vetter62b8b212010-04-09 19:05:08 +00001563#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001564
Eric Anholt673a3942008-07-30 12:06:12 -07001565/**
1566 * Request queue structure.
1567 *
1568 * The request queue allows us to note sequence numbers that have been emitted
1569 * and may be associated with active buffers to be retired.
1570 *
1571 * By keeping this list, we can avoid having to do questionable
1572 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1573 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1574 */
1575struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001576 /** On Which ring this request was generated */
1577 struct intel_ring_buffer *ring;
1578
Eric Anholt673a3942008-07-30 12:06:12 -07001579 /** GEM sequence number associated with this request. */
1580 uint32_t seqno;
1581
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001582 /** Position in the ringbuffer of the start of the request */
1583 u32 head;
1584
1585 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001586 u32 tail;
1587
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001588 /** Context related to this request */
1589 struct i915_hw_context *ctx;
1590
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001591 /** Batch buffer related to this request if any */
1592 struct drm_i915_gem_object *batch_obj;
1593
Eric Anholt673a3942008-07-30 12:06:12 -07001594 /** Time at which this request was emitted, in jiffies. */
1595 unsigned long emitted_jiffies;
1596
Eric Anholtb9624422009-06-03 07:27:35 +00001597 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001598 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001599
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001600 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001601 /** file_priv list entry for this request */
1602 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001603};
1604
1605struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001606 struct drm_i915_private *dev_priv;
1607
Eric Anholt673a3942008-07-30 12:06:12 -07001608 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001609 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001610 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001611 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001612 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001613 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001614
1615 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001616 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001617};
1618
Chris Wilson2c1792a2013-08-01 18:39:55 +01001619#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001620
1621#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1622#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1623#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1624#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1625#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1626#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1627#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1628#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1629#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1630#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1631#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1632#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1633#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1634#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1635#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1636#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Zou Nan haicae58522010-11-09 17:17:32 +08001637#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001638#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001639#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1640 (dev)->pci_device == 0x0152 || \
1641 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001642#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1643 (dev)->pci_device == 0x0106 || \
1644 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001645#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001646#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001647#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001648#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1649 ((dev)->pci_device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001650#define IS_ULT(dev) (IS_HASWELL(dev) && \
1651 ((dev)->pci_device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001652#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1653 ((dev)->pci_device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001654#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001655
Jesse Barnes85436692011-04-06 12:11:14 -07001656/*
1657 * The genX designation typically refers to the render engine, so render
1658 * capability related checks should use IS_GEN, while display and other checks
1659 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1660 * chips, etc.).
1661 */
Zou Nan haicae58522010-11-09 17:17:32 +08001662#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1663#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1664#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1665#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1666#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001667#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001668
1669#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1670#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001671#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001672#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001673#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001674#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1675
Ben Widawsky254f9652012-06-04 14:42:42 -07001676#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001677#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001678
Chris Wilson05394f32010-11-08 19:18:58 +00001679#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001680#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1681
Daniel Vetterb45305f2012-12-17 16:21:27 +01001682/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1683#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1684
Zou Nan haicae58522010-11-09 17:17:32 +08001685/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1686 * rows, which changed the alignment requirements and fence programming.
1687 */
1688#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1689 IS_I915GM(dev)))
1690#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1691#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1692#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001693#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1694#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001695
1696#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1697#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1698#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001699
Damien Lespiauf5adf942013-06-24 18:29:34 +01001700#define HAS_IPS(dev) (IS_ULT(dev))
1701
Damien Lespiaudd93be52013-04-22 18:40:39 +01001702#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001703#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001704#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawsky18b59922013-09-20 09:35:30 -07001705#define HAS_PSR(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001706
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001707#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1708#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1709#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1710#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1711#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1712#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1713
Chris Wilson2c1792a2013-08-01 18:39:55 +01001714#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001715#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001716#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1717#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001718#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001719#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001720
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001721#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1722
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001723/* DPF == dynamic parity feature */
1724#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1725#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001726
Ben Widawskyc8735b02012-09-07 19:43:39 -07001727#define GT_FREQUENCY_MULTIPLIER 50
1728
Chris Wilson05394f32010-11-08 19:18:58 +00001729#include "i915_trace.h"
1730
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001731/**
1732 * RC6 is a special power stage which allows the GPU to enter an very
1733 * low-voltage mode when idle, using down to 0V while at this stage. This
1734 * stage is entered automatically when the GPU is idle when RC6 support is
1735 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1736 *
1737 * There are different RC6 modes available in Intel GPU, which differentiate
1738 * among each other with the latency required to enter and leave RC6 and
1739 * voltage consumed by the GPU in different states.
1740 *
1741 * The combination of the following flags define which states GPU is allowed
1742 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1743 * RC6pp is deepest RC6. Their support by hardware varies according to the
1744 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1745 * which brings the most power savings; deeper states save more power, but
1746 * require higher latency to switch to and wake up.
1747 */
1748#define INTEL_RC6_ENABLE (1<<0)
1749#define INTEL_RC6p_ENABLE (1<<1)
1750#define INTEL_RC6pp_ENABLE (1<<2)
1751
Rob Clarkbaa70942013-08-02 13:27:49 -04001752extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001753extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001754extern unsigned int i915_fbpercrtc __always_unused;
1755extern int i915_panel_ignore_lid __read_mostly;
1756extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001757extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001758extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001759extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001760extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001761extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001762extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001763extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001764extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001765extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001766extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001767extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001768extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001769extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001770extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001771extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001772extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001773extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001774
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001775extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1776extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001777extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1778extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001781void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001782extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001783extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001784extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001785extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001786extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001787extern void i915_driver_preclose(struct drm_device *dev,
1788 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001789extern void i915_driver_postclose(struct drm_device *dev,
1790 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001791extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001792#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001793extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1794 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001795#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001796extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001797 struct drm_clip_rect *box,
1798 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001799extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001800extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001801extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1802extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1803extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1804extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1805
Jesse Barnes073f34d2012-11-02 11:13:59 -07001806extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001807
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001809void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001810void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001812extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001813extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001814extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001815extern void intel_pm_init(struct drm_device *dev);
1816
1817extern void intel_uncore_sanitize(struct drm_device *dev);
1818extern void intel_uncore_early_sanitize(struct drm_device *dev);
1819extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001820extern void intel_uncore_clear_errors(struct drm_device *dev);
1821extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001822extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001823
Keith Packard7c463582008-11-04 02:03:27 -08001824void
1825i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1826
1827void
1828i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1829
Eric Anholt673a3942008-07-30 12:06:12 -07001830/* i915_gem.c */
1831int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *file_priv);
1833int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file_priv);
1835int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file_priv);
1837int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *file_priv);
1839int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001841int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001843int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *file_priv);
1845int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *file_priv);
1847int i915_gem_execbuffer(struct drm_device *dev, void *data,
1848 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001849int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1850 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001851int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *file_priv);
1853int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *file_priv);
1855int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001857int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *file);
1859int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001861int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1862 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001863int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001865int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *file_priv);
1867int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1868 struct drm_file *file_priv);
1869int i915_gem_set_tiling(struct drm_device *dev, void *data,
1870 struct drm_file *file_priv);
1871int i915_gem_get_tiling(struct drm_device *dev, void *data,
1872 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001873int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001875int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001877void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001878void *i915_gem_object_alloc(struct drm_device *dev);
1879void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001880int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001881void i915_gem_object_init(struct drm_i915_gem_object *obj,
1882 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001883struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1884 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001885void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001886void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001887
Chris Wilson20217462010-11-23 15:26:33 +00001888int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001889 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001890 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001891 bool map_and_fenceable,
1892 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001893void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001894int __must_check i915_vma_unbind(struct i915_vma *vma);
1895int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001896int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001897void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001898void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001899
Chris Wilson37e680a2012-06-07 15:38:42 +01001900int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001901static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1902{
Imre Deak67d5a502013-02-18 19:28:02 +02001903 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001904
Imre Deak67d5a502013-02-18 19:28:02 +02001905 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001906 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001907
1908 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001909}
Chris Wilsona5570172012-09-04 21:02:54 +01001910static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1911{
1912 BUG_ON(obj->pages == NULL);
1913 obj->pages_pin_count++;
1914}
1915static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1916{
1917 BUG_ON(obj->pages_pin_count == 0);
1918 obj->pages_pin_count--;
1919}
1920
Chris Wilson54cf91d2010-11-25 18:00:26 +00001921int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001922int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1923 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07001924void i915_vma_move_to_active(struct i915_vma *vma,
1925 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10001926int i915_gem_dumb_create(struct drm_file *file_priv,
1927 struct drm_device *dev,
1928 struct drm_mode_create_dumb *args);
1929int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1930 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001931/**
1932 * Returns true if seq1 is later than seq2.
1933 */
1934static inline bool
1935i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1936{
1937 return (int32_t)(seq1 - seq2) >= 0;
1938}
1939
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001940int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1941int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001942int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001943int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001944
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001945static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001946i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1947{
1948 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1949 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1950 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001951 return true;
1952 } else
1953 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001954}
1955
1956static inline void
1957i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1958{
1959 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1960 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01001961 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001962 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1963 }
1964}
1965
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001966bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001967void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001968int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001969 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001970static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1971{
1972 return unlikely(atomic_read(&error->reset_counter)
1973 & I915_RESET_IN_PROGRESS_FLAG);
1974}
1975
1976static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1977{
1978 return atomic_read(&error->reset_counter) == I915_WEDGED;
1979}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001980
Chris Wilson069efc12010-09-30 16:53:18 +01001981void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01001982bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001983int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001984int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001985int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07001986int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001987void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001988void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001989int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001990int __must_check i915_gem_idle(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03001991int __i915_add_request(struct intel_ring_buffer *ring,
1992 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001993 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03001994 u32 *seqno);
1995#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03001996 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001997int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1998 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001999int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002000int __must_check
2001i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2002 bool write);
2003int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002004i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2005int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002006i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2007 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002008 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002009void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002010int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002011 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002012 int id,
2013 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002014void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002015 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002016void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002017int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002018void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002019
Chris Wilson467cffb2011-03-07 10:42:03 +00002020uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002021i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2022uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002023i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2024 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002025
Chris Wilsone4ffd172011-04-04 09:44:39 +01002026int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2027 enum i915_cache_level cache_level);
2028
Daniel Vetter1286ff72012-05-10 15:25:09 +02002029struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2030 struct dma_buf *dma_buf);
2031
2032struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2033 struct drm_gem_object *gem_obj, int flags);
2034
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002035void i915_gem_restore_fences(struct drm_device *dev);
2036
Ben Widawskya70a3142013-07-31 16:59:56 -07002037unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2038 struct i915_address_space *vm);
2039bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2040bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2041 struct i915_address_space *vm);
2042unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2043 struct i915_address_space *vm);
2044struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2045 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002046struct i915_vma *
2047i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2048 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002049
2050struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2051
Ben Widawskya70a3142013-07-31 16:59:56 -07002052/* Some GGTT VM helpers */
2053#define obj_to_ggtt(obj) \
2054 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2055static inline bool i915_is_ggtt(struct i915_address_space *vm)
2056{
2057 struct i915_address_space *ggtt =
2058 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2059 return vm == ggtt;
2060}
2061
2062static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2063{
2064 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2065}
2066
2067static inline unsigned long
2068i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2069{
2070 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2071}
2072
2073static inline unsigned long
2074i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2075{
2076 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2077}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002078
2079static inline int __must_check
2080i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2081 uint32_t alignment,
2082 bool map_and_fenceable,
2083 bool nonblocking)
2084{
2085 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2086 map_and_fenceable, nonblocking);
2087}
Ben Widawskya70a3142013-07-31 16:59:56 -07002088
Ben Widawsky254f9652012-06-04 14:42:42 -07002089/* i915_gem_context.c */
2090void i915_gem_context_init(struct drm_device *dev);
2091void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002092void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002093int i915_switch_context(struct intel_ring_buffer *ring,
2094 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002095void i915_gem_context_free(struct kref *ctx_ref);
2096static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2097{
2098 kref_get(&ctx->ref);
2099}
2100
2101static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2102{
2103 kref_put(&ctx->ref, i915_gem_context_free);
2104}
2105
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002106struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002107i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002108 struct drm_file *file,
2109 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002110int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2111 struct drm_file *file);
2112int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2113 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002114
Daniel Vetter76aaf222010-11-05 22:23:30 +01002115/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002116void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002117void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2118 struct drm_i915_gem_object *obj,
2119 enum i915_cache_level cache_level);
2120void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2121 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002122
Daniel Vetter76aaf222010-11-05 22:23:30 +01002123void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002124int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2125void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002126 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002127void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002128void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002129void i915_gem_init_global_gtt(struct drm_device *dev);
2130void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2131 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002132int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002133static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002134{
2135 if (INTEL_INFO(dev)->gen < 6)
2136 intel_gtt_chipset_flush();
2137}
2138
Daniel Vetter76aaf222010-11-05 22:23:30 +01002139
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002140/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002141int __must_check i915_gem_evict_something(struct drm_device *dev,
2142 struct i915_address_space *vm,
2143 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002144 unsigned alignment,
2145 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002146 bool mappable,
2147 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002148int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002149int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002150
Chris Wilson9797fbf2012-04-24 15:47:39 +01002151/* i915_gem_stolen.c */
2152int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002153int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2154void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002155void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002156struct drm_i915_gem_object *
2157i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002158struct drm_i915_gem_object *
2159i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2160 u32 stolen_offset,
2161 u32 gtt_offset,
2162 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002163void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002164
Eric Anholt673a3942008-07-30 12:06:12 -07002165/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002166static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002167{
2168 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2169
2170 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2171 obj->tiling_mode != I915_TILING_NONE;
2172}
2173
Eric Anholt673a3942008-07-30 12:06:12 -07002174void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002175void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2176void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002177
2178/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002179#if WATCH_LISTS
2180int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002181#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002182#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002183#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184
Ben Gamari20172632009-02-17 20:08:50 -05002185/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002186int i915_debugfs_init(struct drm_minor *minor);
2187void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002188
2189/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002190__printf(2, 3)
2191void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002192int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2193 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002194int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2195 size_t count, loff_t pos);
2196static inline void i915_error_state_buf_release(
2197 struct drm_i915_error_state_buf *eb)
2198{
2199 kfree(eb->buf);
2200}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002201void i915_capture_error_state(struct drm_device *dev);
2202void i915_error_state_get(struct drm_device *dev,
2203 struct i915_error_state_file_priv *error_priv);
2204void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2205void i915_destroy_error_state(struct drm_device *dev);
2206
2207void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2208const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002209
Jesse Barnes317c35d2008-08-25 15:11:06 -07002210/* i915_suspend.c */
2211extern int i915_save_state(struct drm_device *dev);
2212extern int i915_restore_state(struct drm_device *dev);
2213
Daniel Vetterd8157a32013-01-25 17:53:20 +01002214/* i915_ums.c */
2215void i915_save_display_reg(struct drm_device *dev);
2216void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002217
Ben Widawsky0136db52012-04-10 21:17:01 -07002218/* i915_sysfs.c */
2219void i915_setup_sysfs(struct drm_device *dev_priv);
2220void i915_teardown_sysfs(struct drm_device *dev_priv);
2221
Chris Wilsonf899fc62010-07-20 15:44:45 -07002222/* intel_i2c.c */
2223extern int intel_setup_gmbus(struct drm_device *dev);
2224extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002225static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002226{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002227 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002228}
2229
2230extern struct i2c_adapter *intel_gmbus_get_adapter(
2231 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002232extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2233extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002234static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002235{
2236 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2237}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002238extern void intel_i2c_reset(struct drm_device *dev);
2239
Chris Wilson3b617962010-08-24 09:02:58 +01002240/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002241struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002242extern int intel_opregion_setup(struct drm_device *dev);
2243#ifdef CONFIG_ACPI
2244extern void intel_opregion_init(struct drm_device *dev);
2245extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002246extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002247extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2248 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002249extern int intel_opregion_notify_adapter(struct drm_device *dev,
2250 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002251#else
Chris Wilson44834a62010-08-19 16:09:23 +01002252static inline void intel_opregion_init(struct drm_device *dev) { return; }
2253static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002254static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002255static inline int
2256intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2257{
2258 return 0;
2259}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002260static inline int
2261intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2262{
2263 return 0;
2264}
Len Brown65e082c2008-10-24 17:18:10 -04002265#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002266
Jesse Barnes723bfd72010-10-07 16:01:13 -07002267/* intel_acpi.c */
2268#ifdef CONFIG_ACPI
2269extern void intel_register_dsm_handler(void);
2270extern void intel_unregister_dsm_handler(void);
2271#else
2272static inline void intel_register_dsm_handler(void) { return; }
2273static inline void intel_unregister_dsm_handler(void) { return; }
2274#endif /* CONFIG_ACPI */
2275
Jesse Barnes79e53942008-11-07 14:24:08 -08002276/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002277extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002278extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002279extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002280extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002281extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002282extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002283extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2284 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002285extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002286extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002287extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002288extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002289extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002290extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002291extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2292extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2293extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002294extern void intel_detect_pch(struct drm_device *dev);
2295extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002296extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002297
Ben Widawsky2911a352012-04-05 14:47:36 -07002298extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002299int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2300 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002301
Chris Wilson6ef3d422010-08-04 20:26:07 +01002302/* overlay */
2303extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002304extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2305 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002306
2307extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002308extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002309 struct drm_device *dev,
2310 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002311
Ben Widawskyb7287d82011-04-25 11:22:22 -07002312/* On SNB platform, before reading ring registers forcewake bit
2313 * must be set to prevent GT core from power down and stale values being
2314 * returned.
2315 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002316void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2317void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002318
Ben Widawsky42c05262012-09-26 10:34:00 -07002319int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2320int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002321
2322/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002323u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2324void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2325u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002326u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2327void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2328u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2329void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2330u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2331void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2332u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2333void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002334u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2335void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002336u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2337 enum intel_sbi_destination destination);
2338void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2339 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002340
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002341int vlv_gpu_freq(int ddr_freq, int val);
2342int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002343
Chris Wilson6af5d922013-07-19 20:36:53 +01002344#define __i915_read(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002345 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002346__i915_read(8)
2347__i915_read(16)
2348__i915_read(32)
2349__i915_read(64)
Keith Packard5f753772010-11-22 09:24:22 +00002350#undef __i915_read
2351
Chris Wilson6af5d922013-07-19 20:36:53 +01002352#define __i915_write(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002353 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002354__i915_write(8)
2355__i915_write(16)
2356__i915_write(32)
2357__i915_write(64)
Keith Packard5f753772010-11-22 09:24:22 +00002358#undef __i915_write
2359
Chris Wilsondba8e412013-07-19 20:36:54 +01002360#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2361#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002362
Chris Wilsondba8e412013-07-19 20:36:54 +01002363#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2364#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2365#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2366#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002367
Chris Wilsondba8e412013-07-19 20:36:54 +01002368#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2369#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2370#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2371#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002372
Chris Wilsondba8e412013-07-19 20:36:54 +01002373#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2374#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002375
2376#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2377#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2378
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002379/* "Broadcast RGB" property */
2380#define INTEL_BROADCAST_RGB_AUTO 0
2381#define INTEL_BROADCAST_RGB_FULL 1
2382#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002383
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002384static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2385{
2386 if (HAS_PCH_SPLIT(dev))
2387 return CPU_VGACNTRL;
2388 else if (IS_VALLEYVIEW(dev))
2389 return VLV_VGACNTRL;
2390 else
2391 return VGACNTRL;
2392}
2393
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002394static inline void __user *to_user_ptr(u64 address)
2395{
2396 return (void __user *)(uintptr_t)address;
2397}
2398
Imre Deakdf977292013-05-21 20:03:17 +03002399static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2400{
2401 unsigned long j = msecs_to_jiffies(m);
2402
2403 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2404}
2405
2406static inline unsigned long
2407timespec_to_jiffies_timeout(const struct timespec *value)
2408{
2409 unsigned long j = timespec_to_jiffies(value);
2410
2411 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2412}
2413
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414#endif