blob: 2395478dde7518cb7e74049765888fbef1c64510 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Ben Dooks6ae53432016-06-08 19:31:10 +010057#ifdef CONFIG_BIG_ENDIAN
58#warning "revisit driver if we can enable big-endian ptes"
59#endif
60
Marek Szyprowski740a01e2016-02-18 15:12:58 +010061/*
62 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
63 * v5.0 introduced support for 36bit physical address space by shifting
64 * all page entry values by 4 bits.
65 * All SYSMMU controllers in the system support the address spaces of the same
66 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
67 * value (0 or 4).
68 */
69static short PG_ENT_SHIFT = -1;
70#define SYSMMU_PG_ENT_SHIFT 0
71#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090072
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +010073static const sysmmu_pte_t *LV1_PROT;
74static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
75 ((0 << 15) | (0 << 10)), /* no access */
76 ((1 << 15) | (1 << 10)), /* IOMMU_READ only */
77 ((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
78 ((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
79};
80static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
81 (0 << 4), /* no access */
82 (1 << 4), /* IOMMU_READ only */
83 (2 << 4), /* IOMMU_WRITE only */
84 (3 << 4), /* IOMMU_READ | IOMMU_WRITE */
85};
86
87static const sysmmu_pte_t *LV2_PROT;
88static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
89 ((0 << 9) | (0 << 4)), /* no access */
90 ((1 << 9) | (1 << 4)), /* IOMMU_READ only */
91 ((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
92 ((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
93};
94static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
95 (0 << 2), /* no access */
96 (1 << 2), /* IOMMU_READ only */
97 (2 << 2), /* IOMMU_WRITE only */
98 (3 << 2), /* IOMMU_READ | IOMMU_WRITE */
99};
100
101#define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
102
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100103#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
104#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
105#define section_offs(iova) (iova & (SECT_SIZE - 1))
106#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
107#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
108#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
109#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900110
111#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +0530112#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +0900113
Cho KyongHod09d78f2014-05-12 11:44:58 +0530114static u32 lv1ent_offset(sysmmu_iova_t iova)
115{
116 return iova >> SECT_ORDER;
117}
118
119static u32 lv2ent_offset(sysmmu_iova_t iova)
120{
121 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
122}
123
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100124#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +0530125#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +0900126
127#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100128#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +0900129
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100130#define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100131#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100132#define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
133#define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900134
135#define CTRL_ENABLE 0x5
136#define CTRL_BLOCK 0x7
137#define CTRL_DISABLE 0x0
138
Cho KyongHoeeb51842014-05-12 11:45:03 +0530139#define CFG_LRU 0x1
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100140#define CFG_EAP (1 << 2)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530141#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530142#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
143#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
144#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
145
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100146/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900147#define REG_MMU_CTRL 0x000
148#define REG_MMU_CFG 0x004
149#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100150#define REG_MMU_VERSION 0x034
151
152#define MMU_MAJ_VER(val) ((val) >> 7)
153#define MMU_MIN_VER(val) ((val) & 0x7F)
154#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155
156#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
157
158/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900159#define REG_MMU_FLUSH 0x00C
160#define REG_MMU_FLUSH_ENTRY 0x010
161#define REG_PT_BASE_ADDR 0x014
162#define REG_INT_STATUS 0x018
163#define REG_INT_CLEAR 0x01C
164
165#define REG_PAGE_FAULT_ADDR 0x024
166#define REG_AW_FAULT_ADDR 0x028
167#define REG_AR_FAULT_ADDR 0x02C
168#define REG_DEFAULT_SLAVE_ADDR 0x030
169
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100170/* v5.x registers */
171#define REG_V5_PT_BASE_PFN 0x00C
172#define REG_V5_MMU_FLUSH_ALL 0x010
173#define REG_V5_MMU_FLUSH_ENTRY 0x014
Marek Szyprowskid5bf7392017-03-24 10:19:01 +0100174#define REG_V5_MMU_FLUSH_RANGE 0x018
175#define REG_V5_MMU_FLUSH_START 0x020
176#define REG_V5_MMU_FLUSH_END 0x024
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100177#define REG_V5_INT_STATUS 0x060
178#define REG_V5_INT_CLEAR 0x064
179#define REG_V5_FAULT_AR_VA 0x070
180#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900181
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530182#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
183
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100184static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530185static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530186static sysmmu_pte_t *zero_lv2_table;
187#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530188
Cho KyongHod09d78f2014-05-12 11:44:58 +0530189static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900190{
191 return pgtable + lv1ent_offset(iova);
192}
193
Cho KyongHod09d78f2014-05-12 11:44:58 +0530194static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900195{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530196 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530197 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900198}
199
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100200/*
201 * IOMMU fault information register
202 */
203struct sysmmu_fault_info {
204 unsigned int bit; /* bit number in STATUS register */
205 unsigned short addr_reg; /* register to read VA fault address */
206 const char *name; /* human readable fault name */
207 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900208};
209
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100210static const struct sysmmu_fault_info sysmmu_faults[] = {
211 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
212 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
213 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
214 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
215 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
216 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
217 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
218 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900219};
220
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100221static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
222 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
223 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
224 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
225 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
226 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
227 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
228 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
229 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
230 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
231 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
232};
233
Marek Szyprowski2860af32015-05-19 15:20:31 +0200234/*
235 * This structure is attached to dev.archdata.iommu of the master device
236 * on device add, contains a list of SYSMMU controllers defined by device tree,
237 * which are bound to given master device. It is usually referenced by 'owner'
238 * pointer.
239*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530240struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200241 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100242 struct iommu_domain *domain; /* domain this device is attached */
Marek Szyprowski9b265532016-11-14 11:08:11 +0100243 struct mutex rpm_lock; /* for runtime pm of all sysmmus */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530244};
245
Marek Szyprowski2860af32015-05-19 15:20:31 +0200246/*
247 * This structure exynos specific generalization of struct iommu_domain.
248 * It contains list of SYSMMU controllers from all master devices, which has
249 * been attached to this domain and page tables of IO address space defined by
250 * it. It is usually referenced by 'domain' pointer.
251 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900252struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200253 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
254 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
255 short *lv2entcnt; /* free lv2 entry counter for each section */
256 spinlock_t lock; /* lock for modyfying list of clients */
257 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100258 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900259};
260
Marek Szyprowski2860af32015-05-19 15:20:31 +0200261/*
262 * This structure hold all data of a single SYSMMU controller, this includes
263 * hw resources like registers and clocks, pointers and list nodes to connect
264 * it to all other structures, internal state and parameters read from device
265 * tree. It is usually referenced by 'data' pointer.
266 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900267struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200268 struct device *sysmmu; /* SYSMMU controller device */
269 struct device *master; /* master device (owner) */
270 void __iomem *sfrbase; /* our registers */
271 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100272 struct clk *aclk; /* SYSMMU's aclk clock */
273 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200274 struct clk *clk_master; /* master's device clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200275 spinlock_t lock; /* lock for modyfying state */
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100276 bool active; /* current status */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200277 struct exynos_iommu_domain *domain; /* domain we belong to */
278 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200279 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200280 phys_addr_t pgtable; /* assigned page table structure */
281 unsigned int version; /* our version */
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100282
283 struct iommu_device iommu; /* IOMMU core handle */
KyongHo Cho2a965362012-05-12 05:56:09 +0900284};
285
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100286static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
287{
288 return container_of(dom, struct exynos_iommu_domain, domain);
289}
290
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100291static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900292{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100293 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900294}
295
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100296static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900297{
298 int i = 120;
299
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100300 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
301 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900302 --i;
303
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100304 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100305 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900306 return false;
307 }
308
309 return true;
310}
311
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100312static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900313{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100314 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100315 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100316 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100317 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900318}
319
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100320static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530321 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900322{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530323 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530324
Marek Szyprowskid5bf7392017-03-24 10:19:01 +0100325 if (MMU_MAJ_VER(data->version) < 5) {
326 for (i = 0; i < num_inv; i++) {
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100327 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100328 data->sfrbase + REG_MMU_FLUSH_ENTRY);
Marek Szyprowskid5bf7392017-03-24 10:19:01 +0100329 iova += SPAGE_SIZE;
330 }
331 } else {
332 if (num_inv == 1) {
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100333 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100334 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Marek Szyprowskid5bf7392017-03-24 10:19:01 +0100335 } else {
336 writel((iova & SPAGE_MASK),
337 data->sfrbase + REG_V5_MMU_FLUSH_START);
338 writel((iova & SPAGE_MASK) + (num_inv - 1) * SPAGE_SIZE,
339 data->sfrbase + REG_V5_MMU_FLUSH_END);
340 writel(1, data->sfrbase + REG_V5_MMU_FLUSH_RANGE);
341 }
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530342 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900343}
344
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100345static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900346{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100347 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100348 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100349 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100350 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100351 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900352
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100353 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900354}
355
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200356static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
357{
358 BUG_ON(clk_prepare_enable(data->clk_master));
359 BUG_ON(clk_prepare_enable(data->clk));
360 BUG_ON(clk_prepare_enable(data->pclk));
361 BUG_ON(clk_prepare_enable(data->aclk));
362}
363
364static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
365{
366 clk_disable_unprepare(data->aclk);
367 clk_disable_unprepare(data->pclk);
368 clk_disable_unprepare(data->clk);
369 clk_disable_unprepare(data->clk_master);
370}
371
Marek Szyprowski850d3132016-02-18 15:12:56 +0100372static void __sysmmu_get_version(struct sysmmu_drvdata *data)
373{
374 u32 ver;
375
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200376 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100377
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100378 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100379
380 /* controllers on some SoCs don't report proper version */
381 if (ver == 0x80000001u)
382 data->version = MAKE_MMU_VER(1, 0);
383 else
384 data->version = MMU_RAW_VER(ver);
385
386 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
387 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
388
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200389 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100390}
391
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100392static void show_fault_information(struct sysmmu_drvdata *data,
393 const struct sysmmu_fault_info *finfo,
394 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900395{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530396 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900397
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100398 dev_err(data->sysmmu, "%s: %s FAULT occurred at %#x\n",
399 dev_name(data->master), finfo->name, fault_addr);
400 dev_dbg(data->sysmmu, "Page table base: %pa\n", &data->pgtable);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100401 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100402 dev_dbg(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900403 if (lv1ent_page(ent)) {
404 ent = page_entry(ent, fault_addr);
Marek Szyprowskiec5d2412017-01-09 13:03:53 +0100405 dev_dbg(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900406 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900407}
408
409static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
410{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530411 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900412 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100413 const struct sysmmu_fault_info *finfo;
414 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100415 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100416 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530417 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900418
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100419 WARN_ON(!data->active);
KyongHo Cho2a965362012-05-12 05:56:09 +0900420
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100421 if (MMU_MAJ_VER(data->version) < 5) {
422 reg_status = REG_INT_STATUS;
423 reg_clear = REG_INT_CLEAR;
424 finfo = sysmmu_faults;
425 n = ARRAY_SIZE(sysmmu_faults);
426 } else {
427 reg_status = REG_V5_INT_STATUS;
428 reg_clear = REG_V5_INT_CLEAR;
429 finfo = sysmmu_v5_faults;
430 n = ARRAY_SIZE(sysmmu_v5_faults);
431 }
432
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530433 spin_lock(&data->lock);
434
Marek Szyprowskib398af22016-02-18 15:12:51 +0100435 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530436
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100437 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100438 for (i = 0; i < n; i++, finfo++)
439 if (finfo->bit == itype)
440 break;
441 /* unknown/unsupported fault */
442 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900443
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100444 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100445 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100446 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900447
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100448 if (data->domain)
449 ret = report_iommu_fault(&data->domain->domain,
450 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530451 /* fault is not recovered by fault handler */
452 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900453
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100454 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530455
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100456 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900457
Marek Szyprowskib398af22016-02-18 15:12:51 +0100458 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530459
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530460 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900461
462 return IRQ_HANDLED;
463}
464
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100465static void __sysmmu_disable(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900466{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530467 unsigned long flags;
468
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100469 clk_enable(data->clk_master);
470
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530471 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100472 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
473 writel(0, data->sfrbase + REG_MMU_CFG);
474 data->active = false;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530475 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900476
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100477 __sysmmu_disable_clocks(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900478}
479
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530480static void __sysmmu_init_config(struct sysmmu_drvdata *data)
481{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100482 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530483
Marek Szyprowski83addec2016-02-18 15:12:54 +0100484 if (data->version <= MAKE_MMU_VER(3, 1))
485 cfg = CFG_LRU | CFG_QOS(15);
486 else if (data->version <= MAKE_MMU_VER(3, 2))
487 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
488 else
489 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530490
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100491 cfg |= CFG_EAP; /* enable access protection bits check */
492
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100493 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530494}
495
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100496static void __sysmmu_enable(struct sysmmu_drvdata *data)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530497{
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100498 unsigned long flags;
499
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200500 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530501
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100502 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100503 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530504 __sysmmu_init_config(data);
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100505 __sysmmu_set_ptbase(data, data->pgtable);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100506 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100507 data->active = true;
508 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530509
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200510 /*
511 * SYSMMU driver keeps master's clock enabled only for the short
512 * time, while accessing the registers. For performing address
513 * translation during DMA transaction it relies on the client
514 * driver to enable it.
515 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100516 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530517}
518
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200519static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530520 sysmmu_iova_t iova)
521{
522 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530523
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530524 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100525 if (data->active && data->version >= MAKE_MMU_VER(3, 3)) {
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200526 clk_enable(data->clk_master);
Marek Szyprowski7d2aa6b2017-03-20 10:17:56 +0100527 if (sysmmu_block(data)) {
Marek Szyprowskicd37a292017-03-20 10:17:57 +0100528 if (data->version >= MAKE_MMU_VER(5, 0))
529 __sysmmu_tlb_invalidate(data);
530 else
531 __sysmmu_tlb_invalidate_entry(data, iova, 1);
Marek Szyprowski7d2aa6b2017-03-20 10:17:56 +0100532 sysmmu_unblock(data);
533 }
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200534 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100535 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530536 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530537}
538
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200539static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
540 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900541{
542 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900543
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530544 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100545 if (data->active) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530546 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530547
Marek Szyprowskib398af22016-02-18 15:12:51 +0100548 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530549
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530550 /*
551 * L2TLB invalidation required
552 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530553 * 64KB page: 16 invalidations
554 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530555 * because it is set-associative TLB
556 * with 8-way and 64 sets.
557 * 1MB page can be cached in one of all sets.
558 * 64KB page can be one of 16 consecutive sets.
559 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200560 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530561 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
562
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100563 if (sysmmu_block(data)) {
564 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
565 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900566 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100567 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900568 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530569 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900570}
571
Marek Szyprowski96f66552016-05-23 13:01:27 +0200572static struct iommu_ops exynos_iommu_ops;
573
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530574static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900575{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530576 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530577 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900578 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530579 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900580
Cho KyongHo46c16d12014-05-12 11:44:54 +0530581 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
582 if (!data)
583 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900584
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530585 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530586 data->sfrbase = devm_ioremap_resource(dev, res);
587 if (IS_ERR(data->sfrbase))
588 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530589
Cho KyongHo46c16d12014-05-12 11:44:54 +0530590 irq = platform_get_irq(pdev, 0);
591 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530592 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530593 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530594 }
595
Cho KyongHo46c16d12014-05-12 11:44:54 +0530596 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530597 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900598 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530599 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
600 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900601 }
602
Cho KyongHo46c16d12014-05-12 11:44:54 +0530603 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200604 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100605 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200606 else if (IS_ERR(data->clk))
607 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100608
609 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200610 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100611 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200612 else if (IS_ERR(data->aclk))
613 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100614
615 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200616 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100617 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200618 else if (IS_ERR(data->pclk))
619 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100620
621 if (!data->clk && (!data->aclk || !data->pclk)) {
622 dev_err(dev, "Failed to get device clock(s)!\n");
623 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900624 }
625
Cho KyongHo70605872014-05-12 11:44:55 +0530626 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200627 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100628 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200629 else if (IS_ERR(data->clk_master))
630 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530631
KyongHo Cho2a965362012-05-12 05:56:09 +0900632 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530633 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900634
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100635 ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
636 dev_name(data->sysmmu));
637 if (ret)
638 return ret;
639
640 iommu_device_set_ops(&data->iommu, &exynos_iommu_ops);
641 iommu_device_set_fwnode(&data->iommu, &dev->of_node->fwnode);
642
643 ret = iommu_device_register(&data->iommu);
644 if (ret)
645 return ret;
646
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530647 platform_set_drvdata(pdev, data);
648
Marek Szyprowski850d3132016-02-18 15:12:56 +0100649 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100650 if (PG_ENT_SHIFT < 0) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100651 if (MMU_MAJ_VER(data->version) < 5) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100652 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100653 LV1_PROT = SYSMMU_LV1_PROT;
654 LV2_PROT = SYSMMU_LV2_PROT;
655 } else {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100656 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100657 LV1_PROT = SYSMMU_V5_LV1_PROT;
658 LV2_PROT = SYSMMU_V5_LV2_PROT;
659 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100660 }
661
Cho KyongHof4723ec2014-05-12 11:44:52 +0530662 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900663
KyongHo Cho2a965362012-05-12 05:56:09 +0900664 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900665}
666
Marek Szyprowski9b265532016-11-14 11:08:11 +0100667static int __maybe_unused exynos_sysmmu_suspend(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200668{
669 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100670 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200671
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100672 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100673 struct exynos_iommu_owner *owner = master->archdata.iommu;
674
675 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100676 if (data->domain) {
677 dev_dbg(data->sysmmu, "saving state\n");
678 __sysmmu_disable(data);
679 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100680 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200681 }
682 return 0;
683}
684
Marek Szyprowski9b265532016-11-14 11:08:11 +0100685static int __maybe_unused exynos_sysmmu_resume(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200686{
687 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100688 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200689
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100690 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100691 struct exynos_iommu_owner *owner = master->archdata.iommu;
692
693 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100694 if (data->domain) {
695 dev_dbg(data->sysmmu, "restoring state\n");
696 __sysmmu_enable(data);
697 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100698 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200699 }
700 return 0;
701}
Marek Szyprowski622015e2015-05-19 15:20:35 +0200702
703static const struct dev_pm_ops sysmmu_pm_ops = {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100704 SET_RUNTIME_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume, NULL)
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +0100705 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
706 pm_runtime_force_resume)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200707};
708
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530709static const struct of_device_id sysmmu_of_match[] __initconst = {
710 { .compatible = "samsung,exynos-sysmmu", },
711 { },
712};
713
714static struct platform_driver exynos_sysmmu_driver __refdata = {
715 .probe = exynos_sysmmu_probe,
716 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900717 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530718 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200719 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200720 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900721 }
722};
723
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100724static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900725{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100726 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
727 DMA_TO_DEVICE);
Ben Dooks6ae53432016-06-08 19:31:10 +0100728 *ent = cpu_to_le32(val);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100729 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
730 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900731}
732
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100733static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900734{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200735 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100736 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530737 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900738
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100739 /* Check if correct PTE offsets are initialized */
740 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900741
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200742 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
743 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100744 return NULL;
745
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100746 if (type == IOMMU_DOMAIN_DMA) {
747 if (iommu_get_dma_cookie(&domain->domain) != 0)
748 goto err_pgtable;
749 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
750 goto err_pgtable;
751 }
752
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200753 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
754 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100755 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900756
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200757 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
758 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900759 goto err_counter;
760
Sachin Kamatf171aba2014-08-04 10:06:28 +0530761 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Marek Szyprowskie7527662017-03-24 10:18:44 +0100762 for (i = 0; i < NUM_LV1ENTRIES; i++)
763 domain->pgtable[i] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530764
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100765 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
766 DMA_TO_DEVICE);
767 /* For mapping page table entries we rely on dma == phys */
768 BUG_ON(handle != virt_to_phys(domain->pgtable));
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100769 if (dma_mapping_error(dma_dev, handle))
770 goto err_lv2ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900771
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200772 spin_lock_init(&domain->lock);
773 spin_lock_init(&domain->pgtablelock);
774 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900775
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200776 domain->domain.geometry.aperture_start = 0;
777 domain->domain.geometry.aperture_end = ~0UL;
778 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200779
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200780 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900781
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100782err_lv2ent:
783 free_pages((unsigned long)domain->lv2entcnt, 1);
KyongHo Cho2a965362012-05-12 05:56:09 +0900784err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200785 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100786err_dma_cookie:
787 if (type == IOMMU_DOMAIN_DMA)
788 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900789err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200790 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100791 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900792}
793
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200794static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900795{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200796 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200797 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900798 unsigned long flags;
799 int i;
800
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200801 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900802
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200803 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900804
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200805 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100806 spin_lock(&data->lock);
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100807 __sysmmu_disable(data);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100808 data->pgtable = 0;
809 data->domain = NULL;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200810 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100811 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900812 }
813
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200814 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900815
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100816 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
817 iommu_put_dma_cookie(iommu_domain);
818
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100819 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
820 DMA_TO_DEVICE);
821
KyongHo Cho2a965362012-05-12 05:56:09 +0900822 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100823 if (lv1ent_page(domain->pgtable + i)) {
824 phys_addr_t base = lv2table_base(domain->pgtable + i);
825
826 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
827 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530828 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100829 phys_to_virt(base));
830 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900831
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200832 free_pages((unsigned long)domain->pgtable, 2);
833 free_pages((unsigned long)domain->lv2entcnt, 1);
834 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900835}
836
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100837static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
838 struct device *dev)
839{
840 struct exynos_iommu_owner *owner = dev->archdata.iommu;
841 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
842 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
843 struct sysmmu_drvdata *data, *next;
844 unsigned long flags;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100845
846 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
847 return;
848
Marek Szyprowski9b265532016-11-14 11:08:11 +0100849 mutex_lock(&owner->rpm_lock);
850
851 list_for_each_entry(data, &owner->controllers, owner_node) {
852 pm_runtime_get_noresume(data->sysmmu);
853 if (pm_runtime_active(data->sysmmu))
854 __sysmmu_disable(data);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100855 pm_runtime_put(data->sysmmu);
856 }
857
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100858 spin_lock_irqsave(&domain->lock, flags);
859 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100860 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100861 data->pgtable = 0;
862 data->domain = NULL;
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100863 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100864 spin_unlock(&data->lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100865 }
Marek Szyprowskie1172302016-11-14 11:08:10 +0100866 owner->domain = NULL;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100867 spin_unlock_irqrestore(&domain->lock, flags);
868
Marek Szyprowski9b265532016-11-14 11:08:11 +0100869 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100870
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100871 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n", __func__,
872 &pagetable);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100873}
874
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200875static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900876 struct device *dev)
877{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530878 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200879 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200880 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200881 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900882 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900883
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200884 if (!has_sysmmu(dev))
885 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900886
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100887 if (owner->domain)
888 exynos_iommu_detach_device(owner->domain, dev);
889
Marek Szyprowski9b265532016-11-14 11:08:11 +0100890 mutex_lock(&owner->rpm_lock);
891
Marek Szyprowskie1172302016-11-14 11:08:10 +0100892 spin_lock_irqsave(&domain->lock, flags);
Marek Szyprowski1b092052015-05-19 15:20:33 +0200893 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100894 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100895 data->pgtable = pagetable;
896 data->domain = domain;
Marek Szyprowskie1172302016-11-14 11:08:10 +0100897 list_add_tail(&data->domain_node, &domain->clients);
898 spin_unlock(&data->lock);
899 }
900 owner->domain = iommu_domain;
901 spin_unlock_irqrestore(&domain->lock, flags);
902
903 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100904 pm_runtime_get_noresume(data->sysmmu);
905 if (pm_runtime_active(data->sysmmu))
906 __sysmmu_enable(data);
907 pm_runtime_put(data->sysmmu);
908 }
909
910 mutex_unlock(&owner->rpm_lock);
911
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100912 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
913 &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530914
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100915 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900916}
917
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200918static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530919 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900920{
Cho KyongHo61128f02014-05-12 11:44:47 +0530921 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530922 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530923 return ERR_PTR(-EADDRINUSE);
924 }
925
KyongHo Cho2a965362012-05-12 05:56:09 +0900926 if (lv1ent_fault(sent)) {
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100927 dma_addr_t handle;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530928 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530929 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900930
Cho KyongHo734c3c72014-05-12 11:44:48 +0530931 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100932 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900933 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530934 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900935
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100936 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700937 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900938 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski0d6d3da2017-01-09 13:03:54 +0100939 handle = dma_map_single(dma_dev, pent, LV2TABLE_SIZE,
940 DMA_TO_DEVICE);
941 if (dma_mapping_error(dma_dev, handle)) {
942 kmem_cache_free(lv2table_kmem_cache, pent);
943 return ERR_PTR(-EADDRINUSE);
944 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530945
946 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530947 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
948 * FLPD cache may cache the address of zero_l2_table. This
949 * function replaces the zero_l2_table with new L2 page table
950 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530951 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530952 * cache may still cache zero_l2_table for the valid area
953 * instead of new L2 page table that has the mapping
954 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530955 * Thus any replacement of zero_l2_table with other valid L2
956 * page table must involve FLPD cache invalidation for System
957 * MMU v3.3.
958 * FLPD cache invalidation is performed with TLB invalidation
959 * by VPN without blocking. It is safe to invalidate TLB without
960 * blocking because the target address of TLB invalidation is
961 * not currently mapped.
962 */
963 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200964 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530965
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200966 spin_lock(&domain->lock);
967 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200968 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200969 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530970 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900971 }
972
973 return page_entry(sent, iova);
974}
975
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200976static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530977 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100978 phys_addr_t paddr, int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900979{
Cho KyongHo61128f02014-05-12 11:44:47 +0530980 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530981 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530982 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900983 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530984 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900985
986 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530987 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530988 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530989 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900990 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530991 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900992
Cho KyongHo734c3c72014-05-12 11:44:48 +0530993 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900994 *pgcnt = 0;
995 }
996
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100997 update_pte(sent, mk_lv1ent_sect(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900998
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200999 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301000 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001001 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301002 /*
1003 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
1004 * entry by speculative prefetch of SLPD which has no mapping.
1005 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001006 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001007 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301008 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001009 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301010
KyongHo Cho2a965362012-05-12 05:56:09 +09001011 return 0;
1012}
1013
Cho KyongHod09d78f2014-05-12 11:44:58 +05301014static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001015 int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +09001016{
1017 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301018 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +09001019 return -EADDRINUSE;
1020
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001021 update_pte(pent, mk_lv2ent_spage(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +09001022 *pgcnt -= 1;
1023 } else { /* size == LPAGE_SIZE */
1024 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001025 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301026
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001027 dma_sync_single_for_cpu(dma_dev, pent_base,
1028 sizeof(*pent) * SPAGES_PER_LPAGE,
1029 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001030 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301031 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301032 if (i > 0)
1033 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001034 return -EADDRINUSE;
1035 }
1036
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001037 *pent = mk_lv2ent_lpage(paddr, prot);
KyongHo Cho2a965362012-05-12 05:56:09 +09001038 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001039 dma_sync_single_for_device(dma_dev, pent_base,
1040 sizeof(*pent) * SPAGES_PER_LPAGE,
1041 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001042 *pgcnt -= SPAGES_PER_LPAGE;
1043 }
1044
1045 return 0;
1046}
1047
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301048/*
1049 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1050 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301051 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301052 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301053 * However, the logic has a bug that while caching faulty page table entries,
1054 * System MMU reports page fault if the cached fault entry is hit even though
1055 * the fault entry is updated to a valid entry after the entry is cached.
1056 * To prevent caching faulty page table entries which may be updated to valid
1057 * entries later, the virtual memory manager should care about the workaround
1058 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301059 *
1060 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301061 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301062 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301063 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301064 * the following sizes for System MMU v3.1 and v3.2.
1065 * System MMU v3.1: 128KiB
1066 * System MMU v3.2: 256KiB
1067 *
1068 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301069 * more workarounds.
1070 * - Any two consecutive I/O virtual regions must have a hole of size larger
1071 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301072 * - Start address of an I/O virtual region must be aligned by 128KiB.
1073 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001074static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1075 unsigned long l_iova, phys_addr_t paddr, size_t size,
1076 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001077{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001078 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301079 sysmmu_pte_t *entry;
1080 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001081 unsigned long flags;
1082 int ret = -ENOMEM;
1083
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001084 BUG_ON(domain->pgtable == NULL);
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001085 prot &= SYSMMU_SUPPORTED_PROT_BITS;
KyongHo Cho2a965362012-05-12 05:56:09 +09001086
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001087 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001088
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001089 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001090
1091 if (size == SECT_SIZE) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001092 ret = lv1set_section(domain, entry, iova, paddr, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001093 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001094 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301095 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001096
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001097 pent = alloc_lv2entry(domain, entry, iova,
1098 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001099
Cho KyongHo61128f02014-05-12 11:44:47 +05301100 if (IS_ERR(pent))
1101 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001102 else
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001103 ret = lv2set_page(pent, paddr, size, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001104 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001105 }
1106
Cho KyongHo61128f02014-05-12 11:44:47 +05301107 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301108 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1109 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001110
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001111 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001112
1113 return ret;
1114}
1115
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001116static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1117 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301118{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001119 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301120 unsigned long flags;
1121
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001122 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301123
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001124 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001125 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301126
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001127 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301128}
1129
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001130static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1131 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001132{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001133 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301134 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1135 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301136 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301137 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001138
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001139 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001140
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001141 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001142
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001143 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001144
1145 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301146 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301147 err_pgsize = SECT_SIZE;
1148 goto err;
1149 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001150
Sachin Kamatf171aba2014-08-04 10:06:28 +05301151 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001152 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001153 size = SECT_SIZE;
1154 goto done;
1155 }
1156
1157 if (unlikely(lv1ent_fault(ent))) {
1158 if (size > SECT_SIZE)
1159 size = SECT_SIZE;
1160 goto done;
1161 }
1162
1163 /* lv1ent_page(sent) == true here */
1164
1165 ent = page_entry(ent, iova);
1166
1167 if (unlikely(lv2ent_fault(ent))) {
1168 size = SPAGE_SIZE;
1169 goto done;
1170 }
1171
1172 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001173 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001174 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001175 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001176 goto done;
1177 }
1178
1179 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301180 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301181 err_pgsize = LPAGE_SIZE;
1182 goto err;
1183 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001184
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001185 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1186 sizeof(*ent) * SPAGES_PER_LPAGE,
1187 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001188 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001189 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1190 sizeof(*ent) * SPAGES_PER_LPAGE,
1191 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001192 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001193 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001194done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001195 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001196
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001197 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001198
KyongHo Cho2a965362012-05-12 05:56:09 +09001199 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301200err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001201 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301202
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301203 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1204 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301205
1206 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001207}
1208
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001209static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301210 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001211{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001212 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301213 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001214 unsigned long flags;
1215 phys_addr_t phys = 0;
1216
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001217 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001218
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001219 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001220
1221 if (lv1ent_section(entry)) {
1222 phys = section_phys(entry) + section_offs(iova);
1223 } else if (lv1ent_page(entry)) {
1224 entry = page_entry(entry, iova);
1225
1226 if (lv2ent_large(entry))
1227 phys = lpage_phys(entry) + lpage_offs(iova);
1228 else if (lv2ent_small(entry))
1229 phys = spage_phys(entry) + spage_offs(iova);
1230 }
1231
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001232 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001233
1234 return phys;
1235}
1236
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001237static struct iommu_group *get_device_iommu_group(struct device *dev)
1238{
1239 struct iommu_group *group;
1240
1241 group = iommu_group_get(dev);
1242 if (!group)
1243 group = iommu_group_alloc();
1244
1245 return group;
1246}
1247
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301248static int exynos_iommu_add_device(struct device *dev)
1249{
1250 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301251
Marek Szyprowski06801db2015-05-19 15:20:32 +02001252 if (!has_sysmmu(dev))
1253 return -ENODEV;
1254
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001255 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301256
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001257 if (IS_ERR(group))
1258 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301259
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301260 iommu_group_put(group);
1261
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001262 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301263}
1264
1265static void exynos_iommu_remove_device(struct device *dev)
1266{
Marek Szyprowskifff2fd12017-01-09 13:03:56 +01001267 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1268
Marek Szyprowski06801db2015-05-19 15:20:32 +02001269 if (!has_sysmmu(dev))
1270 return;
1271
Marek Szyprowskifff2fd12017-01-09 13:03:56 +01001272 if (owner->domain) {
1273 struct iommu_group *group = iommu_group_get(dev);
1274
1275 if (group) {
1276 WARN_ON(owner->domain !=
1277 iommu_group_default_domain(group));
1278 exynos_iommu_detach_device(owner->domain, dev);
1279 iommu_group_put(group);
1280 }
1281 }
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301282 iommu_group_remove_device(dev);
1283}
1284
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001285static int exynos_iommu_of_xlate(struct device *dev,
1286 struct of_phandle_args *spec)
1287{
1288 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1289 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
Marek Szyprowski0bd5a0c2017-01-09 13:03:55 +01001290 struct sysmmu_drvdata *data, *entry;
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001291
1292 if (!sysmmu)
1293 return -ENODEV;
1294
1295 data = platform_get_drvdata(sysmmu);
1296 if (!data)
1297 return -ENODEV;
1298
1299 if (!owner) {
1300 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1301 if (!owner)
1302 return -ENOMEM;
1303
1304 INIT_LIST_HEAD(&owner->controllers);
Marek Szyprowski9b265532016-11-14 11:08:11 +01001305 mutex_init(&owner->rpm_lock);
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001306 dev->archdata.iommu = owner;
1307 }
1308
Marek Szyprowski0bd5a0c2017-01-09 13:03:55 +01001309 list_for_each_entry(entry, &owner->controllers, owner_node)
1310 if (entry == data)
1311 return 0;
1312
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001313 list_add_tail(&data->owner_node, &owner->controllers);
Marek Szyprowski92798b42016-11-14 11:08:09 +01001314 data->master = dev;
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +01001315
1316 /*
1317 * SYSMMU will be runtime activated via device link (dependency) to its
1318 * master device, so there are no direct calls to pm_runtime_get/put
1319 * in this driver.
1320 */
1321 device_link_add(dev, data->sysmmu, DL_FLAG_PM_RUNTIME);
1322
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001323 return 0;
1324}
1325
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001326static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001327 .domain_alloc = exynos_iommu_domain_alloc,
1328 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001329 .attach_dev = exynos_iommu_attach_device,
1330 .detach_dev = exynos_iommu_detach_device,
1331 .map = exynos_iommu_map,
1332 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001333 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001334 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001335 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001336 .add_device = exynos_iommu_add_device,
1337 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001338 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001339 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001340};
1341
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001342static bool init_done;
1343
KyongHo Cho2a965362012-05-12 05:56:09 +09001344static int __init exynos_iommu_init(void)
1345{
1346 int ret;
1347
Cho KyongHo734c3c72014-05-12 11:44:48 +05301348 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1349 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1350 if (!lv2table_kmem_cache) {
1351 pr_err("%s: Failed to create kmem cache\n", __func__);
1352 return -ENOMEM;
1353 }
1354
KyongHo Cho2a965362012-05-12 05:56:09 +09001355 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301356 if (ret) {
1357 pr_err("%s: Failed to register driver\n", __func__);
1358 goto err_reg_driver;
1359 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001360
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301361 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1362 if (zero_lv2_table == NULL) {
1363 pr_err("%s: Failed to allocate zero level2 page table\n",
1364 __func__);
1365 ret = -ENOMEM;
1366 goto err_zero_lv2;
1367 }
1368
Cho KyongHo734c3c72014-05-12 11:44:48 +05301369 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1370 if (ret) {
1371 pr_err("%s: Failed to register exynos-iommu driver.\n",
1372 __func__);
1373 goto err_set_iommu;
1374 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001375
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001376 init_done = true;
1377
Cho KyongHo734c3c72014-05-12 11:44:48 +05301378 return 0;
1379err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301380 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1381err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301382 platform_driver_unregister(&exynos_sysmmu_driver);
1383err_reg_driver:
1384 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001385 return ret;
1386}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001387
1388static int __init exynos_iommu_of_setup(struct device_node *np)
1389{
1390 struct platform_device *pdev;
1391
1392 if (!init_done)
1393 exynos_iommu_init();
1394
1395 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
Amitoj Kaur Chawla423595e2016-08-01 11:48:38 +05301396 if (!pdev)
1397 return -ENODEV;
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001398
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001399 /*
1400 * use the first registered sysmmu device for performing
1401 * dma mapping operations on iommu page tables (cpu cache flush)
1402 */
1403 if (!dma_dev)
1404 dma_dev = &pdev->dev;
1405
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001406 return 0;
1407}
1408
1409IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1410 exynos_iommu_of_setup);