Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Alex Deucher |
| 23 | */ |
| 24 | #ifndef EVERGREEND_H |
| 25 | #define EVERGREEND_H |
| 26 | |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 27 | #define EVERGREEN_MAX_SH_GPRS 256 |
| 28 | #define EVERGREEN_MAX_TEMP_GPRS 16 |
| 29 | #define EVERGREEN_MAX_SH_THREADS 256 |
| 30 | #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096 |
| 31 | #define EVERGREEN_MAX_FRC_EOV_CNT 16384 |
| 32 | #define EVERGREEN_MAX_BACKENDS 8 |
| 33 | #define EVERGREEN_MAX_BACKENDS_MASK 0xFF |
| 34 | #define EVERGREEN_MAX_SIMDS 16 |
| 35 | #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF |
| 36 | #define EVERGREEN_MAX_PIPES 8 |
| 37 | #define EVERGREEN_MAX_PIPES_MASK 0xFF |
| 38 | #define EVERGREEN_MAX_LDS_NUM 0xFFFF |
| 39 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 40 | /* Registers */ |
| 41 | |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 42 | #define RCU_IND_INDEX 0x100 |
| 43 | #define RCU_IND_DATA 0x104 |
| 44 | |
| 45 | #define GRBM_GFX_INDEX 0x802C |
| 46 | #define INSTANCE_INDEX(x) ((x) << 0) |
| 47 | #define SE_INDEX(x) ((x) << 16) |
| 48 | #define INSTANCE_BROADCAST_WRITES (1 << 30) |
| 49 | #define SE_BROADCAST_WRITES (1 << 31) |
| 50 | #define RLC_GFX_INDEX 0x3fC4 |
| 51 | #define CC_GC_SHADER_PIPE_CONFIG 0x8950 |
| 52 | #define WRITE_DIS (1 << 0) |
| 53 | #define CC_RB_BACKEND_DISABLE 0x98F4 |
| 54 | #define BACKEND_DISABLE(x) ((x) << 16) |
| 55 | #define GB_ADDR_CONFIG 0x98F8 |
| 56 | #define NUM_PIPES(x) ((x) << 0) |
| 57 | #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) |
| 58 | #define BANK_INTERLEAVE_SIZE(x) ((x) << 8) |
| 59 | #define NUM_SHADER_ENGINES(x) ((x) << 12) |
| 60 | #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) |
| 61 | #define NUM_GPUS(x) ((x) << 20) |
| 62 | #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) |
| 63 | #define ROW_SIZE(x) ((x) << 28) |
| 64 | #define GB_BACKEND_MAP 0x98FC |
| 65 | #define DMIF_ADDR_CONFIG 0xBD4 |
| 66 | #define HDP_ADDR_CONFIG 0x2F48 |
| 67 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 68 | #define CC_SYS_RB_BACKEND_DISABLE 0x3F88 |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 69 | #define GC_USER_RB_BACKEND_DISABLE 0x9B7C |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 70 | |
| 71 | #define CGTS_SYS_TCC_DISABLE 0x3F90 |
| 72 | #define CGTS_TCC_DISABLE 0x9148 |
| 73 | #define CGTS_USER_SYS_TCC_DISABLE 0x3F94 |
| 74 | #define CGTS_USER_TCC_DISABLE 0x914C |
| 75 | |
| 76 | #define CONFIG_MEMSIZE 0x5428 |
| 77 | |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 78 | #define CP_ME_CNTL 0x86D8 |
| 79 | #define CP_ME_HALT (1 << 28) |
| 80 | #define CP_PFP_HALT (1 << 26) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 81 | #define CP_ME_RAM_DATA 0xC160 |
| 82 | #define CP_ME_RAM_RADDR 0xC158 |
| 83 | #define CP_ME_RAM_WADDR 0xC15C |
| 84 | #define CP_MEQ_THRESHOLDS 0x8764 |
| 85 | #define STQ_SPLIT(x) ((x) << 0) |
| 86 | #define CP_PERFMON_CNTL 0x87FC |
| 87 | #define CP_PFP_UCODE_ADDR 0xC150 |
| 88 | #define CP_PFP_UCODE_DATA 0xC154 |
| 89 | #define CP_QUEUE_THRESHOLDS 0x8760 |
| 90 | #define ROQ_IB1_START(x) ((x) << 0) |
| 91 | #define ROQ_IB2_START(x) ((x) << 8) |
Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 92 | #define CP_RB_BASE 0xC100 |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 93 | #define CP_RB_CNTL 0xC104 |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 94 | #define RB_BUFSZ(x) ((x) << 0) |
| 95 | #define RB_BLKSZ(x) ((x) << 8) |
| 96 | #define RB_NO_UPDATE (1 << 27) |
| 97 | #define RB_RPTR_WR_ENA (1 << 31) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 98 | #define BUF_SWAP_32BIT (2 << 16) |
| 99 | #define CP_RB_RPTR 0x8700 |
| 100 | #define CP_RB_RPTR_ADDR 0xC10C |
| 101 | #define CP_RB_RPTR_ADDR_HI 0xC110 |
| 102 | #define CP_RB_RPTR_WR 0xC108 |
| 103 | #define CP_RB_WPTR 0xC114 |
| 104 | #define CP_RB_WPTR_ADDR 0xC118 |
| 105 | #define CP_RB_WPTR_ADDR_HI 0xC11C |
| 106 | #define CP_RB_WPTR_DELAY 0x8704 |
| 107 | #define CP_SEM_WAIT_TIMER 0x85BC |
Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 108 | #define CP_DEBUG 0xC1FC |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 109 | |
| 110 | |
| 111 | #define GC_USER_SHADER_PIPE_CONFIG 0x8954 |
| 112 | #define INACTIVE_QD_PIPES(x) ((x) << 8) |
| 113 | #define INACTIVE_QD_PIPES_MASK 0x0000FF00 |
| 114 | #define INACTIVE_SIMDS(x) ((x) << 16) |
| 115 | #define INACTIVE_SIMDS_MASK 0x00FF0000 |
| 116 | |
| 117 | #define GRBM_CNTL 0x8000 |
| 118 | #define GRBM_READ_TIMEOUT(x) ((x) << 0) |
| 119 | #define GRBM_SOFT_RESET 0x8020 |
Alex Deucher | 747943e | 2010-03-24 13:26:36 -0400 | [diff] [blame] | 120 | #define SOFT_RESET_CP (1 << 0) |
| 121 | #define SOFT_RESET_CB (1 << 1) |
| 122 | #define SOFT_RESET_DB (1 << 3) |
| 123 | #define SOFT_RESET_PA (1 << 5) |
| 124 | #define SOFT_RESET_SC (1 << 6) |
| 125 | #define SOFT_RESET_SPI (1 << 8) |
| 126 | #define SOFT_RESET_SH (1 << 9) |
| 127 | #define SOFT_RESET_SX (1 << 10) |
| 128 | #define SOFT_RESET_TC (1 << 11) |
| 129 | #define SOFT_RESET_TA (1 << 12) |
| 130 | #define SOFT_RESET_VC (1 << 13) |
| 131 | #define SOFT_RESET_VGT (1 << 14) |
| 132 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 133 | #define GRBM_STATUS 0x8010 |
| 134 | #define CMDFIFO_AVAIL_MASK 0x0000000F |
Alex Deucher | 747943e | 2010-03-24 13:26:36 -0400 | [diff] [blame] | 135 | #define SRBM_RQ_PENDING (1 << 5) |
| 136 | #define CF_RQ_PENDING (1 << 7) |
| 137 | #define PF_RQ_PENDING (1 << 8) |
| 138 | #define GRBM_EE_BUSY (1 << 10) |
| 139 | #define SX_CLEAN (1 << 11) |
| 140 | #define DB_CLEAN (1 << 12) |
| 141 | #define CB_CLEAN (1 << 13) |
| 142 | #define TA_BUSY (1 << 14) |
| 143 | #define VGT_BUSY_NO_DMA (1 << 16) |
| 144 | #define VGT_BUSY (1 << 17) |
| 145 | #define SX_BUSY (1 << 20) |
| 146 | #define SH_BUSY (1 << 21) |
| 147 | #define SPI_BUSY (1 << 22) |
| 148 | #define SC_BUSY (1 << 24) |
| 149 | #define PA_BUSY (1 << 25) |
| 150 | #define DB_BUSY (1 << 26) |
| 151 | #define CP_COHERENCY_BUSY (1 << 28) |
| 152 | #define CP_BUSY (1 << 29) |
| 153 | #define CB_BUSY (1 << 30) |
| 154 | #define GUI_ACTIVE (1 << 31) |
| 155 | #define GRBM_STATUS_SE0 0x8014 |
| 156 | #define GRBM_STATUS_SE1 0x8018 |
| 157 | #define SE_SX_CLEAN (1 << 0) |
| 158 | #define SE_DB_CLEAN (1 << 1) |
| 159 | #define SE_CB_CLEAN (1 << 2) |
| 160 | #define SE_TA_BUSY (1 << 25) |
| 161 | #define SE_SX_BUSY (1 << 26) |
| 162 | #define SE_SPI_BUSY (1 << 27) |
| 163 | #define SE_SH_BUSY (1 << 28) |
| 164 | #define SE_SC_BUSY (1 << 29) |
| 165 | #define SE_DB_BUSY (1 << 30) |
| 166 | #define SE_CB_BUSY (1 << 31) |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 167 | /* evergreen */ |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 168 | #define CG_MULT_THERMAL_STATUS 0x740 |
| 169 | #define ASIC_T(x) ((x) << 16) |
| 170 | #define ASIC_T_MASK 0x7FF0000 |
| 171 | #define ASIC_T_SHIFT 16 |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 172 | /* APU */ |
| 173 | #define CG_THERMAL_STATUS 0x678 |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 174 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 175 | #define HDP_HOST_PATH_CNTL 0x2C00 |
| 176 | #define HDP_NONSURFACE_BASE 0x2C04 |
| 177 | #define HDP_NONSURFACE_INFO 0x2C08 |
| 178 | #define HDP_NONSURFACE_SIZE 0x2C0C |
| 179 | #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 |
| 180 | #define HDP_TILING_CONFIG 0x2F3C |
| 181 | |
| 182 | #define MC_SHARED_CHMAP 0x2004 |
| 183 | #define NOOFCHAN_SHIFT 12 |
| 184 | #define NOOFCHAN_MASK 0x00003000 |
Alex Deucher | 9535ab7 | 2010-11-22 17:56:18 -0500 | [diff] [blame] | 185 | #define MC_SHARED_CHREMAP 0x2008 |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 186 | |
| 187 | #define MC_ARB_RAMCFG 0x2760 |
| 188 | #define NOOFBANK_SHIFT 0 |
| 189 | #define NOOFBANK_MASK 0x00000003 |
| 190 | #define NOOFRANK_SHIFT 2 |
| 191 | #define NOOFRANK_MASK 0x00000004 |
| 192 | #define NOOFROWS_SHIFT 3 |
| 193 | #define NOOFROWS_MASK 0x00000038 |
| 194 | #define NOOFCOLS_SHIFT 6 |
| 195 | #define NOOFCOLS_MASK 0x000000C0 |
| 196 | #define CHANSIZE_SHIFT 8 |
| 197 | #define CHANSIZE_MASK 0x00000100 |
| 198 | #define BURSTLENGTH_SHIFT 9 |
| 199 | #define BURSTLENGTH_MASK 0x00000200 |
| 200 | #define CHANSIZE_OVERRIDE (1 << 11) |
| 201 | #define MC_VM_AGP_TOP 0x2028 |
| 202 | #define MC_VM_AGP_BOT 0x202C |
| 203 | #define MC_VM_AGP_BASE 0x2030 |
| 204 | #define MC_VM_FB_LOCATION 0x2024 |
Alex Deucher | b4183e3 | 2010-12-15 11:04:10 -0500 | [diff] [blame^] | 205 | #define MC_FUS_VM_FB_OFFSET 0x2898 |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 206 | #define MC_VM_MB_L1_TLB0_CNTL 0x2234 |
| 207 | #define MC_VM_MB_L1_TLB1_CNTL 0x2238 |
| 208 | #define MC_VM_MB_L1_TLB2_CNTL 0x223C |
| 209 | #define MC_VM_MB_L1_TLB3_CNTL 0x2240 |
| 210 | #define ENABLE_L1_TLB (1 << 0) |
| 211 | #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) |
| 212 | #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) |
| 213 | #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) |
| 214 | #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) |
| 215 | #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) |
| 216 | #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) |
| 217 | #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15) |
| 218 | #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18) |
| 219 | #define MC_VM_MD_L1_TLB0_CNTL 0x2654 |
| 220 | #define MC_VM_MD_L1_TLB1_CNTL 0x2658 |
| 221 | #define MC_VM_MD_L1_TLB2_CNTL 0x265C |
| 222 | #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C |
| 223 | #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 |
| 224 | #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 |
| 225 | |
| 226 | #define PA_CL_ENHANCE 0x8A14 |
| 227 | #define CLIP_VTX_REORDER_ENA (1 << 0) |
| 228 | #define NUM_CLIP_SEQ(x) ((x) << 1) |
| 229 | #define PA_SC_AA_CONFIG 0x28C04 |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 230 | #define MSAA_NUM_SAMPLES_SHIFT 0 |
| 231 | #define MSAA_NUM_SAMPLES_MASK 0x3 |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 232 | #define PA_SC_CLIPRECT_RULE 0x2820C |
| 233 | #define PA_SC_EDGERULE 0x28230 |
| 234 | #define PA_SC_FIFO_SIZE 0x8BCC |
| 235 | #define SC_PRIM_FIFO_SIZE(x) ((x) << 0) |
| 236 | #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 237 | #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 238 | #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 239 | #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) |
| 240 | #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 241 | #define PA_SC_LINE_STIPPLE 0x28A0C |
| 242 | #define PA_SC_LINE_STIPPLE_STATE 0x8B10 |
| 243 | |
| 244 | #define SCRATCH_REG0 0x8500 |
| 245 | #define SCRATCH_REG1 0x8504 |
| 246 | #define SCRATCH_REG2 0x8508 |
| 247 | #define SCRATCH_REG3 0x850C |
| 248 | #define SCRATCH_REG4 0x8510 |
| 249 | #define SCRATCH_REG5 0x8514 |
| 250 | #define SCRATCH_REG6 0x8518 |
| 251 | #define SCRATCH_REG7 0x851C |
| 252 | #define SCRATCH_UMSK 0x8540 |
| 253 | #define SCRATCH_ADDR 0x8544 |
| 254 | |
| 255 | #define SMX_DC_CTL0 0xA020 |
| 256 | #define USE_HASH_FUNCTION (1 << 0) |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 257 | #define NUMBER_OF_SETS(x) ((x) << 1) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 258 | #define FLUSH_ALL_ON_EVENT (1 << 10) |
| 259 | #define STALL_ON_EVENT (1 << 11) |
| 260 | #define SMX_EVENT_CTL 0xA02C |
| 261 | #define ES_FLUSH_CTL(x) ((x) << 0) |
| 262 | #define GS_FLUSH_CTL(x) ((x) << 3) |
| 263 | #define ACK_FLUSH_CTL(x) ((x) << 6) |
| 264 | #define SYNC_FLUSH_CTL (1 << 8) |
| 265 | |
| 266 | #define SPI_CONFIG_CNTL 0x9100 |
| 267 | #define GPR_WRITE_PRIORITY(x) ((x) << 0) |
| 268 | #define SPI_CONFIG_CNTL_1 0x913C |
| 269 | #define VTX_DONE_DELAY(x) ((x) << 0) |
| 270 | #define INTERP_ONE_PRIM_PER_ROW (1 << 4) |
| 271 | #define SPI_INPUT_Z 0x286D8 |
| 272 | #define SPI_PS_IN_CONTROL_0 0x286CC |
| 273 | #define NUM_INTERP(x) ((x)<<0) |
| 274 | #define POSITION_ENA (1<<8) |
| 275 | #define POSITION_CENTROID (1<<9) |
| 276 | #define POSITION_ADDR(x) ((x)<<10) |
| 277 | #define PARAM_GEN(x) ((x)<<15) |
| 278 | #define PARAM_GEN_ADDR(x) ((x)<<19) |
| 279 | #define BARYC_SAMPLE_CNTL(x) ((x)<<26) |
| 280 | #define PERSP_GRADIENT_ENA (1<<28) |
| 281 | #define LINEAR_GRADIENT_ENA (1<<29) |
| 282 | #define POSITION_SAMPLE (1<<30) |
| 283 | #define BARYC_AT_SAMPLE_ENA (1<<31) |
| 284 | |
| 285 | #define SQ_CONFIG 0x8C00 |
| 286 | #define VC_ENABLE (1 << 0) |
| 287 | #define EXPORT_SRC_C (1 << 1) |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 288 | #define CS_PRIO(x) ((x) << 18) |
| 289 | #define LS_PRIO(x) ((x) << 20) |
| 290 | #define HS_PRIO(x) ((x) << 22) |
| 291 | #define PS_PRIO(x) ((x) << 24) |
| 292 | #define VS_PRIO(x) ((x) << 26) |
| 293 | #define GS_PRIO(x) ((x) << 28) |
| 294 | #define ES_PRIO(x) ((x) << 30) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 295 | #define SQ_GPR_RESOURCE_MGMT_1 0x8C04 |
| 296 | #define NUM_PS_GPRS(x) ((x) << 0) |
| 297 | #define NUM_VS_GPRS(x) ((x) << 16) |
| 298 | #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) |
| 299 | #define SQ_GPR_RESOURCE_MGMT_2 0x8C08 |
| 300 | #define NUM_GS_GPRS(x) ((x) << 0) |
| 301 | #define NUM_ES_GPRS(x) ((x) << 16) |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 302 | #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C |
| 303 | #define NUM_HS_GPRS(x) ((x) << 0) |
| 304 | #define NUM_LS_GPRS(x) ((x) << 16) |
| 305 | #define SQ_THREAD_RESOURCE_MGMT 0x8C18 |
| 306 | #define NUM_PS_THREADS(x) ((x) << 0) |
| 307 | #define NUM_VS_THREADS(x) ((x) << 8) |
| 308 | #define NUM_GS_THREADS(x) ((x) << 16) |
| 309 | #define NUM_ES_THREADS(x) ((x) << 24) |
| 310 | #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C |
| 311 | #define NUM_HS_THREADS(x) ((x) << 0) |
| 312 | #define NUM_LS_THREADS(x) ((x) << 8) |
| 313 | #define SQ_STACK_RESOURCE_MGMT_1 0x8C20 |
| 314 | #define NUM_PS_STACK_ENTRIES(x) ((x) << 0) |
| 315 | #define NUM_VS_STACK_ENTRIES(x) ((x) << 16) |
| 316 | #define SQ_STACK_RESOURCE_MGMT_2 0x8C24 |
| 317 | #define NUM_GS_STACK_ENTRIES(x) ((x) << 0) |
| 318 | #define NUM_ES_STACK_ENTRIES(x) ((x) << 16) |
| 319 | #define SQ_STACK_RESOURCE_MGMT_3 0x8C28 |
| 320 | #define NUM_HS_STACK_ENTRIES(x) ((x) << 0) |
| 321 | #define NUM_LS_STACK_ENTRIES(x) ((x) << 16) |
| 322 | #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C |
| 323 | #define SQ_LDS_RESOURCE_MGMT 0x8E2C |
| 324 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 325 | #define SQ_MS_FIFO_SIZES 0x8CF0 |
| 326 | #define CACHE_FIFO_SIZE(x) ((x) << 0) |
| 327 | #define FETCH_FIFO_HIWATER(x) ((x) << 8) |
| 328 | #define DONE_FIFO_HIWATER(x) ((x) << 16) |
| 329 | #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) |
| 330 | |
| 331 | #define SX_DEBUG_1 0x9058 |
| 332 | #define ENABLE_NEW_SMX_ADDRESS (1 << 16) |
| 333 | #define SX_EXPORT_BUFFER_SIZES 0x900C |
| 334 | #define COLOR_BUFFER_SIZE(x) ((x) << 0) |
| 335 | #define POSITION_BUFFER_SIZE(x) ((x) << 8) |
| 336 | #define SMX_BUFFER_SIZE(x) ((x) << 16) |
| 337 | #define SX_MISC 0x28350 |
| 338 | |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 339 | #define CB_PERF_CTR0_SEL_0 0x9A20 |
| 340 | #define CB_PERF_CTR0_SEL_1 0x9A24 |
| 341 | #define CB_PERF_CTR1_SEL_0 0x9A28 |
| 342 | #define CB_PERF_CTR1_SEL_1 0x9A2C |
| 343 | #define CB_PERF_CTR2_SEL_0 0x9A30 |
| 344 | #define CB_PERF_CTR2_SEL_1 0x9A34 |
| 345 | #define CB_PERF_CTR3_SEL_0 0x9A38 |
| 346 | #define CB_PERF_CTR3_SEL_1 0x9A3C |
| 347 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 348 | #define TA_CNTL_AUX 0x9508 |
| 349 | #define DISABLE_CUBE_WRAP (1 << 0) |
| 350 | #define DISABLE_CUBE_ANISO (1 << 1) |
| 351 | #define SYNC_GRADIENT (1 << 24) |
| 352 | #define SYNC_WALKER (1 << 25) |
| 353 | #define SYNC_ALIGNER (1 << 26) |
| 354 | |
Alex Deucher | 9535ab7 | 2010-11-22 17:56:18 -0500 | [diff] [blame] | 355 | #define TCP_CHAN_STEER_LO 0x960c |
| 356 | #define TCP_CHAN_STEER_HI 0x9610 |
| 357 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 358 | #define VGT_CACHE_INVALIDATION 0x88C4 |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 359 | #define CACHE_INVALIDATION(x) ((x) << 0) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 360 | #define VC_ONLY 0 |
| 361 | #define TC_ONLY 1 |
| 362 | #define VC_AND_TC 2 |
| 363 | #define AUTO_INVLD_EN(x) ((x) << 6) |
| 364 | #define NO_AUTO 0 |
| 365 | #define ES_AUTO 1 |
| 366 | #define GS_AUTO 2 |
| 367 | #define ES_AND_GS_AUTO 3 |
| 368 | #define VGT_GS_VERTEX_REUSE 0x88D4 |
| 369 | #define VGT_NUM_INSTANCES 0x8974 |
| 370 | #define VGT_OUT_DEALLOC_CNTL 0x28C5C |
| 371 | #define DEALLOC_DIST_MASK 0x0000007F |
| 372 | #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 |
| 373 | #define VTX_REUSE_DEPTH_MASK 0x000000FF |
| 374 | |
| 375 | #define VM_CONTEXT0_CNTL 0x1410 |
| 376 | #define ENABLE_CONTEXT (1 << 0) |
| 377 | #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) |
| 378 | #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) |
| 379 | #define VM_CONTEXT1_CNTL 0x1414 |
| 380 | #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C |
| 381 | #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C |
| 382 | #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C |
| 383 | #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 |
| 384 | #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 |
| 385 | #define REQUEST_TYPE(x) (((x) & 0xf) << 0) |
| 386 | #define RESPONSE_TYPE_MASK 0x000000F0 |
| 387 | #define RESPONSE_TYPE_SHIFT 4 |
| 388 | #define VM_L2_CNTL 0x1400 |
| 389 | #define ENABLE_L2_CACHE (1 << 0) |
| 390 | #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) |
| 391 | #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) |
| 392 | #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) |
| 393 | #define VM_L2_CNTL2 0x1404 |
| 394 | #define INVALIDATE_ALL_L1_TLBS (1 << 0) |
| 395 | #define INVALIDATE_L2_CACHE (1 << 1) |
| 396 | #define VM_L2_CNTL3 0x1408 |
| 397 | #define BANK_SELECT(x) ((x) << 0) |
| 398 | #define CACHE_UPDATE_MODE(x) ((x) << 6) |
| 399 | #define VM_L2_STATUS 0x140C |
| 400 | #define L2_BUSY (1 << 0) |
| 401 | |
| 402 | #define WAIT_UNTIL 0x8040 |
| 403 | |
| 404 | #define SRBM_STATUS 0x0E50 |
Alex Deucher | 747943e | 2010-03-24 13:26:36 -0400 | [diff] [blame] | 405 | #define SRBM_SOFT_RESET 0x0E60 |
| 406 | #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6 |
| 407 | #define SOFT_RESET_BIF (1 << 1) |
| 408 | #define SOFT_RESET_CG (1 << 2) |
| 409 | #define SOFT_RESET_DC (1 << 5) |
| 410 | #define SOFT_RESET_GRBM (1 << 8) |
| 411 | #define SOFT_RESET_HDP (1 << 9) |
| 412 | #define SOFT_RESET_IH (1 << 10) |
| 413 | #define SOFT_RESET_MC (1 << 11) |
| 414 | #define SOFT_RESET_RLC (1 << 13) |
| 415 | #define SOFT_RESET_ROM (1 << 14) |
| 416 | #define SOFT_RESET_SEM (1 << 15) |
| 417 | #define SOFT_RESET_VMC (1 << 17) |
| 418 | #define SOFT_RESET_TST (1 << 21) |
| 419 | #define SOFT_RESET_REGBB (1 << 22) |
| 420 | #define SOFT_RESET_ORB (1 << 23) |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 421 | |
Alex Deucher | f9d9c36 | 2010-10-22 02:51:05 -0400 | [diff] [blame] | 422 | /* display watermarks */ |
| 423 | #define DC_LB_MEMORY_SPLIT 0x6b0c |
| 424 | #define PRIORITY_A_CNT 0x6b18 |
| 425 | #define PRIORITY_MARK_MASK 0x7fff |
| 426 | #define PRIORITY_OFF (1 << 16) |
| 427 | #define PRIORITY_ALWAYS_ON (1 << 20) |
| 428 | #define PRIORITY_B_CNT 0x6b1c |
| 429 | #define PIPE0_ARBITRATION_CONTROL3 0x0bf0 |
| 430 | # define LATENCY_WATERMARK_MASK(x) ((x) << 16) |
| 431 | #define PIPE0_LATENCY_CONTROL 0x0bf4 |
| 432 | # define LATENCY_LOW_WATERMARK(x) ((x) << 0) |
| 433 | # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) |
| 434 | |
Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 435 | #define IH_RB_CNTL 0x3e00 |
| 436 | # define IH_RB_ENABLE (1 << 0) |
| 437 | # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ |
| 438 | # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) |
| 439 | # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) |
| 440 | # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ |
| 441 | # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) |
| 442 | # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) |
| 443 | #define IH_RB_BASE 0x3e04 |
| 444 | #define IH_RB_RPTR 0x3e08 |
| 445 | #define IH_RB_WPTR 0x3e0c |
| 446 | # define RB_OVERFLOW (1 << 0) |
| 447 | # define WPTR_OFFSET_MASK 0x3fffc |
| 448 | #define IH_RB_WPTR_ADDR_HI 0x3e10 |
| 449 | #define IH_RB_WPTR_ADDR_LO 0x3e14 |
| 450 | #define IH_CNTL 0x3e18 |
| 451 | # define ENABLE_INTR (1 << 0) |
| 452 | # define IH_MC_SWAP(x) ((x) << 2) |
| 453 | # define IH_MC_SWAP_NONE 0 |
| 454 | # define IH_MC_SWAP_16BIT 1 |
| 455 | # define IH_MC_SWAP_32BIT 2 |
| 456 | # define IH_MC_SWAP_64BIT 3 |
| 457 | # define RPTR_REARM (1 << 4) |
| 458 | # define MC_WRREQ_CREDIT(x) ((x) << 15) |
| 459 | # define MC_WR_CLEAN_CNT(x) ((x) << 20) |
| 460 | |
| 461 | #define CP_INT_CNTL 0xc124 |
| 462 | # define CNTX_BUSY_INT_ENABLE (1 << 19) |
| 463 | # define CNTX_EMPTY_INT_ENABLE (1 << 20) |
| 464 | # define SCRATCH_INT_ENABLE (1 << 25) |
| 465 | # define TIME_STAMP_INT_ENABLE (1 << 26) |
| 466 | # define IB2_INT_ENABLE (1 << 29) |
| 467 | # define IB1_INT_ENABLE (1 << 30) |
| 468 | # define RB_INT_ENABLE (1 << 31) |
| 469 | #define CP_INT_STATUS 0xc128 |
| 470 | # define SCRATCH_INT_STAT (1 << 25) |
| 471 | # define TIME_STAMP_INT_STAT (1 << 26) |
| 472 | # define IB2_INT_STAT (1 << 29) |
| 473 | # define IB1_INT_STAT (1 << 30) |
| 474 | # define RB_INT_STAT (1 << 31) |
| 475 | |
| 476 | #define GRBM_INT_CNTL 0x8060 |
| 477 | # define RDERR_INT_ENABLE (1 << 0) |
| 478 | # define GUI_IDLE_INT_ENABLE (1 << 19) |
| 479 | |
| 480 | /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ |
| 481 | #define CRTC_STATUS_FRAME_COUNT 0x6e98 |
| 482 | |
| 483 | /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ |
| 484 | #define VLINE_STATUS 0x6bb8 |
| 485 | # define VLINE_OCCURRED (1 << 0) |
| 486 | # define VLINE_ACK (1 << 4) |
| 487 | # define VLINE_STAT (1 << 12) |
| 488 | # define VLINE_INTERRUPT (1 << 16) |
| 489 | # define VLINE_INTERRUPT_TYPE (1 << 17) |
| 490 | /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ |
| 491 | #define VBLANK_STATUS 0x6bbc |
| 492 | # define VBLANK_OCCURRED (1 << 0) |
| 493 | # define VBLANK_ACK (1 << 4) |
| 494 | # define VBLANK_STAT (1 << 12) |
| 495 | # define VBLANK_INTERRUPT (1 << 16) |
| 496 | # define VBLANK_INTERRUPT_TYPE (1 << 17) |
| 497 | |
| 498 | /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ |
| 499 | #define INT_MASK 0x6b40 |
| 500 | # define VBLANK_INT_MASK (1 << 0) |
| 501 | # define VLINE_INT_MASK (1 << 4) |
| 502 | |
| 503 | #define DISP_INTERRUPT_STATUS 0x60f4 |
| 504 | # define LB_D1_VLINE_INTERRUPT (1 << 2) |
| 505 | # define LB_D1_VBLANK_INTERRUPT (1 << 3) |
| 506 | # define DC_HPD1_INTERRUPT (1 << 17) |
| 507 | # define DC_HPD1_RX_INTERRUPT (1 << 18) |
| 508 | # define DACA_AUTODETECT_INTERRUPT (1 << 22) |
| 509 | # define DACB_AUTODETECT_INTERRUPT (1 << 23) |
| 510 | # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) |
| 511 | # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) |
| 512 | #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 |
| 513 | # define LB_D2_VLINE_INTERRUPT (1 << 2) |
| 514 | # define LB_D2_VBLANK_INTERRUPT (1 << 3) |
| 515 | # define DC_HPD2_INTERRUPT (1 << 17) |
| 516 | # define DC_HPD2_RX_INTERRUPT (1 << 18) |
| 517 | # define DISP_TIMER_INTERRUPT (1 << 24) |
| 518 | #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc |
| 519 | # define LB_D3_VLINE_INTERRUPT (1 << 2) |
| 520 | # define LB_D3_VBLANK_INTERRUPT (1 << 3) |
| 521 | # define DC_HPD3_INTERRUPT (1 << 17) |
| 522 | # define DC_HPD3_RX_INTERRUPT (1 << 18) |
| 523 | #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 |
| 524 | # define LB_D4_VLINE_INTERRUPT (1 << 2) |
| 525 | # define LB_D4_VBLANK_INTERRUPT (1 << 3) |
| 526 | # define DC_HPD4_INTERRUPT (1 << 17) |
| 527 | # define DC_HPD4_RX_INTERRUPT (1 << 18) |
| 528 | #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c |
| 529 | # define LB_D5_VLINE_INTERRUPT (1 << 2) |
| 530 | # define LB_D5_VBLANK_INTERRUPT (1 << 3) |
| 531 | # define DC_HPD5_INTERRUPT (1 << 17) |
| 532 | # define DC_HPD5_RX_INTERRUPT (1 << 18) |
| 533 | #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6050 |
| 534 | # define LB_D6_VLINE_INTERRUPT (1 << 2) |
| 535 | # define LB_D6_VBLANK_INTERRUPT (1 << 3) |
| 536 | # define DC_HPD6_INTERRUPT (1 << 17) |
| 537 | # define DC_HPD6_RX_INTERRUPT (1 << 18) |
| 538 | |
| 539 | /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ |
| 540 | #define GRPH_INT_STATUS 0x6858 |
| 541 | # define GRPH_PFLIP_INT_OCCURRED (1 << 0) |
| 542 | # define GRPH_PFLIP_INT_CLEAR (1 << 8) |
| 543 | /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ |
| 544 | #define GRPH_INT_CONTROL 0x685c |
| 545 | # define GRPH_PFLIP_INT_MASK (1 << 0) |
| 546 | # define GRPH_PFLIP_INT_TYPE (1 << 8) |
| 547 | |
| 548 | #define DACA_AUTODETECT_INT_CONTROL 0x66c8 |
| 549 | #define DACB_AUTODETECT_INT_CONTROL 0x67c8 |
| 550 | |
| 551 | #define DC_HPD1_INT_STATUS 0x601c |
| 552 | #define DC_HPD2_INT_STATUS 0x6028 |
| 553 | #define DC_HPD3_INT_STATUS 0x6034 |
| 554 | #define DC_HPD4_INT_STATUS 0x6040 |
| 555 | #define DC_HPD5_INT_STATUS 0x604c |
| 556 | #define DC_HPD6_INT_STATUS 0x6058 |
| 557 | # define DC_HPDx_INT_STATUS (1 << 0) |
| 558 | # define DC_HPDx_SENSE (1 << 1) |
| 559 | # define DC_HPDx_RX_INT_STATUS (1 << 8) |
| 560 | |
| 561 | #define DC_HPD1_INT_CONTROL 0x6020 |
| 562 | #define DC_HPD2_INT_CONTROL 0x602c |
| 563 | #define DC_HPD3_INT_CONTROL 0x6038 |
| 564 | #define DC_HPD4_INT_CONTROL 0x6044 |
| 565 | #define DC_HPD5_INT_CONTROL 0x6050 |
| 566 | #define DC_HPD6_INT_CONTROL 0x605c |
| 567 | # define DC_HPDx_INT_ACK (1 << 0) |
| 568 | # define DC_HPDx_INT_POLARITY (1 << 8) |
| 569 | # define DC_HPDx_INT_EN (1 << 16) |
| 570 | # define DC_HPDx_RX_INT_ACK (1 << 20) |
| 571 | # define DC_HPDx_RX_INT_EN (1 << 24) |
| 572 | |
| 573 | #define DC_HPD1_CONTROL 0x6024 |
| 574 | #define DC_HPD2_CONTROL 0x6030 |
| 575 | #define DC_HPD3_CONTROL 0x603c |
| 576 | #define DC_HPD4_CONTROL 0x6048 |
| 577 | #define DC_HPD5_CONTROL 0x6054 |
| 578 | #define DC_HPD6_CONTROL 0x6060 |
| 579 | # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) |
| 580 | # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) |
| 581 | # define DC_HPDx_EN (1 << 28) |
| 582 | |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 583 | /* |
| 584 | * PM4 |
| 585 | */ |
| 586 | #define PACKET_TYPE0 0 |
| 587 | #define PACKET_TYPE1 1 |
| 588 | #define PACKET_TYPE2 2 |
| 589 | #define PACKET_TYPE3 3 |
| 590 | |
| 591 | #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) |
| 592 | #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) |
| 593 | #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2) |
| 594 | #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) |
| 595 | #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ |
| 596 | (((reg) >> 2) & 0xFFFF) | \ |
| 597 | ((n) & 0x3FFF) << 16) |
| 598 | #define CP_PACKET2 0x80000000 |
| 599 | #define PACKET2_PAD_SHIFT 0 |
| 600 | #define PACKET2_PAD_MASK (0x3fffffff << 0) |
| 601 | |
| 602 | #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) |
| 603 | |
| 604 | #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ |
| 605 | (((op) & 0xFF) << 8) | \ |
| 606 | ((n) & 0x3FFF) << 16) |
| 607 | |
| 608 | /* Packet 3 types */ |
| 609 | #define PACKET3_NOP 0x10 |
| 610 | #define PACKET3_SET_BASE 0x11 |
| 611 | #define PACKET3_CLEAR_STATE 0x12 |
| 612 | #define PACKET3_INDIRECT_BUFFER_SIZE 0x13 |
| 613 | #define PACKET3_DISPATCH_DIRECT 0x15 |
| 614 | #define PACKET3_DISPATCH_INDIRECT 0x16 |
| 615 | #define PACKET3_INDIRECT_BUFFER_END 0x17 |
| 616 | #define PACKET3_SET_PREDICATION 0x20 |
| 617 | #define PACKET3_REG_RMW 0x21 |
| 618 | #define PACKET3_COND_EXEC 0x22 |
| 619 | #define PACKET3_PRED_EXEC 0x23 |
| 620 | #define PACKET3_DRAW_INDIRECT 0x24 |
| 621 | #define PACKET3_DRAW_INDEX_INDIRECT 0x25 |
| 622 | #define PACKET3_INDEX_BASE 0x26 |
| 623 | #define PACKET3_DRAW_INDEX_2 0x27 |
| 624 | #define PACKET3_CONTEXT_CONTROL 0x28 |
| 625 | #define PACKET3_DRAW_INDEX_OFFSET 0x29 |
| 626 | #define PACKET3_INDEX_TYPE 0x2A |
| 627 | #define PACKET3_DRAW_INDEX 0x2B |
| 628 | #define PACKET3_DRAW_INDEX_AUTO 0x2D |
| 629 | #define PACKET3_DRAW_INDEX_IMMD 0x2E |
| 630 | #define PACKET3_NUM_INSTANCES 0x2F |
| 631 | #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 |
| 632 | #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 |
| 633 | #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 |
| 634 | #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 |
| 635 | #define PACKET3_MEM_SEMAPHORE 0x39 |
| 636 | #define PACKET3_MPEG_INDEX 0x3A |
| 637 | #define PACKET3_WAIT_REG_MEM 0x3C |
| 638 | #define PACKET3_MEM_WRITE 0x3D |
| 639 | #define PACKET3_INDIRECT_BUFFER 0x32 |
| 640 | #define PACKET3_SURFACE_SYNC 0x43 |
| 641 | # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) |
| 642 | # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) |
| 643 | # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) |
| 644 | # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) |
| 645 | # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) |
| 646 | # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) |
| 647 | # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) |
| 648 | # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) |
| 649 | # define PACKET3_DB_DEST_BASE_ENA (1 << 14) |
| 650 | # define PACKET3_CB8_DEST_BASE_ENA (1 << 15) |
| 651 | # define PACKET3_CB9_DEST_BASE_ENA (1 << 16) |
| 652 | # define PACKET3_CB10_DEST_BASE_ENA (1 << 17) |
| 653 | # define PACKET3_CB11_DEST_BASE_ENA (1 << 17) |
| 654 | # define PACKET3_FULL_CACHE_ENA (1 << 20) |
| 655 | # define PACKET3_TC_ACTION_ENA (1 << 23) |
| 656 | # define PACKET3_VC_ACTION_ENA (1 << 24) |
| 657 | # define PACKET3_CB_ACTION_ENA (1 << 25) |
| 658 | # define PACKET3_DB_ACTION_ENA (1 << 26) |
| 659 | # define PACKET3_SH_ACTION_ENA (1 << 27) |
| 660 | # define PACKET3_SMX_ACTION_ENA (1 << 28) |
| 661 | #define PACKET3_ME_INITIALIZE 0x44 |
| 662 | #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) |
| 663 | #define PACKET3_COND_WRITE 0x45 |
| 664 | #define PACKET3_EVENT_WRITE 0x46 |
| 665 | #define PACKET3_EVENT_WRITE_EOP 0x47 |
| 666 | #define PACKET3_EVENT_WRITE_EOS 0x48 |
| 667 | #define PACKET3_PREAMBLE_CNTL 0x4A |
Alex Deucher | 2281a37 | 2010-10-21 13:31:38 -0400 | [diff] [blame] | 668 | # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) |
| 669 | # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 670 | #define PACKET3_RB_OFFSET 0x4B |
| 671 | #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C |
| 672 | #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D |
| 673 | #define PACKET3_ALU_PS_CONST_UPDATE 0x4E |
| 674 | #define PACKET3_ALU_VS_CONST_UPDATE 0x4F |
| 675 | #define PACKET3_ONE_REG_WRITE 0x57 |
| 676 | #define PACKET3_SET_CONFIG_REG 0x68 |
| 677 | #define PACKET3_SET_CONFIG_REG_START 0x00008000 |
| 678 | #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 |
| 679 | #define PACKET3_SET_CONTEXT_REG 0x69 |
| 680 | #define PACKET3_SET_CONTEXT_REG_START 0x00028000 |
| 681 | #define PACKET3_SET_CONTEXT_REG_END 0x00029000 |
| 682 | #define PACKET3_SET_ALU_CONST 0x6A |
| 683 | /* alu const buffers only; no reg file */ |
| 684 | #define PACKET3_SET_BOOL_CONST 0x6B |
| 685 | #define PACKET3_SET_BOOL_CONST_START 0x0003a500 |
| 686 | #define PACKET3_SET_BOOL_CONST_END 0x0003a518 |
| 687 | #define PACKET3_SET_LOOP_CONST 0x6C |
| 688 | #define PACKET3_SET_LOOP_CONST_START 0x0003a200 |
| 689 | #define PACKET3_SET_LOOP_CONST_END 0x0003a500 |
| 690 | #define PACKET3_SET_RESOURCE 0x6D |
| 691 | #define PACKET3_SET_RESOURCE_START 0x00030000 |
| 692 | #define PACKET3_SET_RESOURCE_END 0x00038000 |
| 693 | #define PACKET3_SET_SAMPLER 0x6E |
| 694 | #define PACKET3_SET_SAMPLER_START 0x0003c000 |
| 695 | #define PACKET3_SET_SAMPLER_END 0x0003c600 |
| 696 | #define PACKET3_SET_CTL_CONST 0x6F |
| 697 | #define PACKET3_SET_CTL_CONST_START 0x0003cff0 |
| 698 | #define PACKET3_SET_CTL_CONST_END 0x0003ff0c |
| 699 | #define PACKET3_SET_RESOURCE_OFFSET 0x70 |
| 700 | #define PACKET3_SET_ALU_CONST_VS 0x71 |
| 701 | #define PACKET3_SET_ALU_CONST_DI 0x72 |
| 702 | #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 |
| 703 | #define PACKET3_SET_RESOURCE_INDIRECT 0x74 |
| 704 | #define PACKET3_SET_APPEND_CNT 0x75 |
| 705 | |
| 706 | #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c |
| 707 | #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30) |
| 708 | #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3) |
| 709 | #define SQ_TEX_VTX_INVALID_TEXTURE 0x0 |
| 710 | #define SQ_TEX_VTX_INVALID_BUFFER 0x1 |
| 711 | #define SQ_TEX_VTX_VALID_TEXTURE 0x2 |
| 712 | #define SQ_TEX_VTX_VALID_BUFFER 0x3 |
| 713 | |
| 714 | #define SQ_CONST_MEM_BASE 0x8df8 |
| 715 | |
| 716 | #define SQ_ESGS_RING_SIZE 0x8c44 |
| 717 | #define SQ_GSVS_RING_SIZE 0x8c4c |
| 718 | #define SQ_ESTMP_RING_SIZE 0x8c54 |
| 719 | #define SQ_GSTMP_RING_SIZE 0x8c5c |
| 720 | #define SQ_VSTMP_RING_SIZE 0x8c64 |
| 721 | #define SQ_PSTMP_RING_SIZE 0x8c6c |
| 722 | #define SQ_LSTMP_RING_SIZE 0x8e14 |
| 723 | #define SQ_HSTMP_RING_SIZE 0x8e1c |
| 724 | #define VGT_TF_RING_SIZE 0x8988 |
| 725 | |
| 726 | #define SQ_ESGS_RING_ITEMSIZE 0x28900 |
| 727 | #define SQ_GSVS_RING_ITEMSIZE 0x28904 |
| 728 | #define SQ_ESTMP_RING_ITEMSIZE 0x28908 |
| 729 | #define SQ_GSTMP_RING_ITEMSIZE 0x2890c |
| 730 | #define SQ_VSTMP_RING_ITEMSIZE 0x28910 |
| 731 | #define SQ_PSTMP_RING_ITEMSIZE 0x28914 |
| 732 | #define SQ_LSTMP_RING_ITEMSIZE 0x28830 |
| 733 | #define SQ_HSTMP_RING_ITEMSIZE 0x28834 |
| 734 | |
| 735 | #define SQ_GS_VERT_ITEMSIZE 0x2891c |
| 736 | #define SQ_GS_VERT_ITEMSIZE_1 0x28920 |
| 737 | #define SQ_GS_VERT_ITEMSIZE_2 0x28924 |
| 738 | #define SQ_GS_VERT_ITEMSIZE_3 0x28928 |
| 739 | #define SQ_GSVS_RING_OFFSET_1 0x2892c |
| 740 | #define SQ_GSVS_RING_OFFSET_2 0x28930 |
| 741 | #define SQ_GSVS_RING_OFFSET_3 0x28934 |
| 742 | |
Alex Deucher | 60a4a3e | 2010-06-29 17:03:35 -0400 | [diff] [blame] | 743 | #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140 |
| 744 | #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80 |
| 745 | |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 746 | #define SQ_ALU_CONST_CACHE_PS_0 0x28940 |
| 747 | #define SQ_ALU_CONST_CACHE_PS_1 0x28944 |
| 748 | #define SQ_ALU_CONST_CACHE_PS_2 0x28948 |
| 749 | #define SQ_ALU_CONST_CACHE_PS_3 0x2894c |
| 750 | #define SQ_ALU_CONST_CACHE_PS_4 0x28950 |
| 751 | #define SQ_ALU_CONST_CACHE_PS_5 0x28954 |
| 752 | #define SQ_ALU_CONST_CACHE_PS_6 0x28958 |
| 753 | #define SQ_ALU_CONST_CACHE_PS_7 0x2895c |
| 754 | #define SQ_ALU_CONST_CACHE_PS_8 0x28960 |
| 755 | #define SQ_ALU_CONST_CACHE_PS_9 0x28964 |
| 756 | #define SQ_ALU_CONST_CACHE_PS_10 0x28968 |
| 757 | #define SQ_ALU_CONST_CACHE_PS_11 0x2896c |
| 758 | #define SQ_ALU_CONST_CACHE_PS_12 0x28970 |
| 759 | #define SQ_ALU_CONST_CACHE_PS_13 0x28974 |
| 760 | #define SQ_ALU_CONST_CACHE_PS_14 0x28978 |
| 761 | #define SQ_ALU_CONST_CACHE_PS_15 0x2897c |
| 762 | #define SQ_ALU_CONST_CACHE_VS_0 0x28980 |
| 763 | #define SQ_ALU_CONST_CACHE_VS_1 0x28984 |
| 764 | #define SQ_ALU_CONST_CACHE_VS_2 0x28988 |
| 765 | #define SQ_ALU_CONST_CACHE_VS_3 0x2898c |
| 766 | #define SQ_ALU_CONST_CACHE_VS_4 0x28990 |
| 767 | #define SQ_ALU_CONST_CACHE_VS_5 0x28994 |
| 768 | #define SQ_ALU_CONST_CACHE_VS_6 0x28998 |
| 769 | #define SQ_ALU_CONST_CACHE_VS_7 0x2899c |
| 770 | #define SQ_ALU_CONST_CACHE_VS_8 0x289a0 |
| 771 | #define SQ_ALU_CONST_CACHE_VS_9 0x289a4 |
| 772 | #define SQ_ALU_CONST_CACHE_VS_10 0x289a8 |
| 773 | #define SQ_ALU_CONST_CACHE_VS_11 0x289ac |
| 774 | #define SQ_ALU_CONST_CACHE_VS_12 0x289b0 |
| 775 | #define SQ_ALU_CONST_CACHE_VS_13 0x289b4 |
| 776 | #define SQ_ALU_CONST_CACHE_VS_14 0x289b8 |
| 777 | #define SQ_ALU_CONST_CACHE_VS_15 0x289bc |
| 778 | #define SQ_ALU_CONST_CACHE_GS_0 0x289c0 |
| 779 | #define SQ_ALU_CONST_CACHE_GS_1 0x289c4 |
| 780 | #define SQ_ALU_CONST_CACHE_GS_2 0x289c8 |
| 781 | #define SQ_ALU_CONST_CACHE_GS_3 0x289cc |
| 782 | #define SQ_ALU_CONST_CACHE_GS_4 0x289d0 |
| 783 | #define SQ_ALU_CONST_CACHE_GS_5 0x289d4 |
| 784 | #define SQ_ALU_CONST_CACHE_GS_6 0x289d8 |
| 785 | #define SQ_ALU_CONST_CACHE_GS_7 0x289dc |
| 786 | #define SQ_ALU_CONST_CACHE_GS_8 0x289e0 |
| 787 | #define SQ_ALU_CONST_CACHE_GS_9 0x289e4 |
| 788 | #define SQ_ALU_CONST_CACHE_GS_10 0x289e8 |
| 789 | #define SQ_ALU_CONST_CACHE_GS_11 0x289ec |
| 790 | #define SQ_ALU_CONST_CACHE_GS_12 0x289f0 |
| 791 | #define SQ_ALU_CONST_CACHE_GS_13 0x289f4 |
| 792 | #define SQ_ALU_CONST_CACHE_GS_14 0x289f8 |
| 793 | #define SQ_ALU_CONST_CACHE_GS_15 0x289fc |
| 794 | #define SQ_ALU_CONST_CACHE_HS_0 0x28f00 |
| 795 | #define SQ_ALU_CONST_CACHE_HS_1 0x28f04 |
| 796 | #define SQ_ALU_CONST_CACHE_HS_2 0x28f08 |
| 797 | #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c |
| 798 | #define SQ_ALU_CONST_CACHE_HS_4 0x28f10 |
| 799 | #define SQ_ALU_CONST_CACHE_HS_5 0x28f14 |
| 800 | #define SQ_ALU_CONST_CACHE_HS_6 0x28f18 |
| 801 | #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c |
| 802 | #define SQ_ALU_CONST_CACHE_HS_8 0x28f20 |
| 803 | #define SQ_ALU_CONST_CACHE_HS_9 0x28f24 |
| 804 | #define SQ_ALU_CONST_CACHE_HS_10 0x28f28 |
| 805 | #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c |
| 806 | #define SQ_ALU_CONST_CACHE_HS_12 0x28f30 |
| 807 | #define SQ_ALU_CONST_CACHE_HS_13 0x28f34 |
| 808 | #define SQ_ALU_CONST_CACHE_HS_14 0x28f38 |
| 809 | #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c |
| 810 | #define SQ_ALU_CONST_CACHE_LS_0 0x28f40 |
| 811 | #define SQ_ALU_CONST_CACHE_LS_1 0x28f44 |
| 812 | #define SQ_ALU_CONST_CACHE_LS_2 0x28f48 |
| 813 | #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c |
| 814 | #define SQ_ALU_CONST_CACHE_LS_4 0x28f50 |
| 815 | #define SQ_ALU_CONST_CACHE_LS_5 0x28f54 |
| 816 | #define SQ_ALU_CONST_CACHE_LS_6 0x28f58 |
| 817 | #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c |
| 818 | #define SQ_ALU_CONST_CACHE_LS_8 0x28f60 |
| 819 | #define SQ_ALU_CONST_CACHE_LS_9 0x28f64 |
| 820 | #define SQ_ALU_CONST_CACHE_LS_10 0x28f68 |
| 821 | #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c |
| 822 | #define SQ_ALU_CONST_CACHE_LS_12 0x28f70 |
| 823 | #define SQ_ALU_CONST_CACHE_LS_13 0x28f74 |
| 824 | #define SQ_ALU_CONST_CACHE_LS_14 0x28f78 |
| 825 | #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c |
| 826 | |
Alex Deucher | d7ccd8f | 2010-09-09 11:33:36 -0400 | [diff] [blame] | 827 | #define PA_SC_SCREEN_SCISSOR_TL 0x28030 |
| 828 | #define PA_SC_GENERIC_SCISSOR_TL 0x28240 |
| 829 | #define PA_SC_WINDOW_SCISSOR_TL 0x28204 |
| 830 | #define VGT_PRIMITIVE_TYPE 0x8958 |
| 831 | |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 832 | #define DB_DEPTH_CONTROL 0x28800 |
| 833 | #define DB_DEPTH_VIEW 0x28008 |
| 834 | #define DB_HTILE_DATA_BASE 0x28014 |
| 835 | #define DB_Z_INFO 0x28040 |
| 836 | # define Z_ARRAY_MODE(x) ((x) << 4) |
| 837 | #define DB_STENCIL_INFO 0x28044 |
| 838 | #define DB_Z_READ_BASE 0x28048 |
| 839 | #define DB_STENCIL_READ_BASE 0x2804c |
| 840 | #define DB_Z_WRITE_BASE 0x28050 |
| 841 | #define DB_STENCIL_WRITE_BASE 0x28054 |
| 842 | #define DB_DEPTH_SIZE 0x28058 |
| 843 | |
| 844 | #define SQ_PGM_START_PS 0x28840 |
| 845 | #define SQ_PGM_START_VS 0x2885c |
| 846 | #define SQ_PGM_START_GS 0x28874 |
| 847 | #define SQ_PGM_START_ES 0x2888c |
| 848 | #define SQ_PGM_START_FS 0x288a4 |
| 849 | #define SQ_PGM_START_HS 0x288b8 |
| 850 | #define SQ_PGM_START_LS 0x288d0 |
| 851 | |
| 852 | #define VGT_STRMOUT_CONFIG 0x28b94 |
| 853 | #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98 |
| 854 | |
| 855 | #define CB_TARGET_MASK 0x28238 |
| 856 | #define CB_SHADER_MASK 0x2823c |
| 857 | |
| 858 | #define GDS_ADDR_BASE 0x28720 |
| 859 | |
| 860 | #define CB_IMMED0_BASE 0x28b9c |
| 861 | #define CB_IMMED1_BASE 0x28ba0 |
| 862 | #define CB_IMMED2_BASE 0x28ba4 |
| 863 | #define CB_IMMED3_BASE 0x28ba8 |
| 864 | #define CB_IMMED4_BASE 0x28bac |
| 865 | #define CB_IMMED5_BASE 0x28bb0 |
| 866 | #define CB_IMMED6_BASE 0x28bb4 |
| 867 | #define CB_IMMED7_BASE 0x28bb8 |
| 868 | #define CB_IMMED8_BASE 0x28bbc |
| 869 | #define CB_IMMED9_BASE 0x28bc0 |
| 870 | #define CB_IMMED10_BASE 0x28bc4 |
| 871 | #define CB_IMMED11_BASE 0x28bc8 |
| 872 | |
| 873 | /* all 12 CB blocks have these regs */ |
| 874 | #define CB_COLOR0_BASE 0x28c60 |
| 875 | #define CB_COLOR0_PITCH 0x28c64 |
| 876 | #define CB_COLOR0_SLICE 0x28c68 |
| 877 | #define CB_COLOR0_VIEW 0x28c6c |
| 878 | #define CB_COLOR0_INFO 0x28c70 |
| 879 | # define CB_ARRAY_MODE(x) ((x) << 8) |
| 880 | # define ARRAY_LINEAR_GENERAL 0 |
| 881 | # define ARRAY_LINEAR_ALIGNED 1 |
| 882 | # define ARRAY_1D_TILED_THIN1 2 |
| 883 | # define ARRAY_2D_TILED_THIN1 4 |
| 884 | #define CB_COLOR0_ATTRIB 0x28c74 |
| 885 | #define CB_COLOR0_DIM 0x28c78 |
| 886 | /* only CB0-7 blocks have these regs */ |
| 887 | #define CB_COLOR0_CMASK 0x28c7c |
| 888 | #define CB_COLOR0_CMASK_SLICE 0x28c80 |
| 889 | #define CB_COLOR0_FMASK 0x28c84 |
| 890 | #define CB_COLOR0_FMASK_SLICE 0x28c88 |
| 891 | #define CB_COLOR0_CLEAR_WORD0 0x28c8c |
| 892 | #define CB_COLOR0_CLEAR_WORD1 0x28c90 |
| 893 | #define CB_COLOR0_CLEAR_WORD2 0x28c94 |
| 894 | #define CB_COLOR0_CLEAR_WORD3 0x28c98 |
| 895 | |
| 896 | #define CB_COLOR1_BASE 0x28c9c |
| 897 | #define CB_COLOR2_BASE 0x28cd8 |
| 898 | #define CB_COLOR3_BASE 0x28d14 |
| 899 | #define CB_COLOR4_BASE 0x28d50 |
| 900 | #define CB_COLOR5_BASE 0x28d8c |
| 901 | #define CB_COLOR6_BASE 0x28dc8 |
| 902 | #define CB_COLOR7_BASE 0x28e04 |
| 903 | #define CB_COLOR8_BASE 0x28e40 |
| 904 | #define CB_COLOR9_BASE 0x28e5c |
| 905 | #define CB_COLOR10_BASE 0x28e78 |
| 906 | #define CB_COLOR11_BASE 0x28e94 |
| 907 | |
| 908 | #define CB_COLOR1_PITCH 0x28ca0 |
| 909 | #define CB_COLOR2_PITCH 0x28cdc |
| 910 | #define CB_COLOR3_PITCH 0x28d18 |
| 911 | #define CB_COLOR4_PITCH 0x28d54 |
| 912 | #define CB_COLOR5_PITCH 0x28d90 |
| 913 | #define CB_COLOR6_PITCH 0x28dcc |
| 914 | #define CB_COLOR7_PITCH 0x28e08 |
| 915 | #define CB_COLOR8_PITCH 0x28e44 |
| 916 | #define CB_COLOR9_PITCH 0x28e60 |
| 917 | #define CB_COLOR10_PITCH 0x28e7c |
| 918 | #define CB_COLOR11_PITCH 0x28e98 |
| 919 | |
| 920 | #define CB_COLOR1_SLICE 0x28ca4 |
| 921 | #define CB_COLOR2_SLICE 0x28ce0 |
| 922 | #define CB_COLOR3_SLICE 0x28d1c |
| 923 | #define CB_COLOR4_SLICE 0x28d58 |
| 924 | #define CB_COLOR5_SLICE 0x28d94 |
| 925 | #define CB_COLOR6_SLICE 0x28dd0 |
| 926 | #define CB_COLOR7_SLICE 0x28e0c |
| 927 | #define CB_COLOR8_SLICE 0x28e48 |
| 928 | #define CB_COLOR9_SLICE 0x28e64 |
| 929 | #define CB_COLOR10_SLICE 0x28e80 |
| 930 | #define CB_COLOR11_SLICE 0x28e9c |
| 931 | |
| 932 | #define CB_COLOR1_VIEW 0x28ca8 |
| 933 | #define CB_COLOR2_VIEW 0x28ce4 |
| 934 | #define CB_COLOR3_VIEW 0x28d20 |
| 935 | #define CB_COLOR4_VIEW 0x28d5c |
| 936 | #define CB_COLOR5_VIEW 0x28d98 |
| 937 | #define CB_COLOR6_VIEW 0x28dd4 |
| 938 | #define CB_COLOR7_VIEW 0x28e10 |
| 939 | #define CB_COLOR8_VIEW 0x28e4c |
| 940 | #define CB_COLOR9_VIEW 0x28e68 |
| 941 | #define CB_COLOR10_VIEW 0x28e84 |
| 942 | #define CB_COLOR11_VIEW 0x28ea0 |
| 943 | |
| 944 | #define CB_COLOR1_INFO 0x28cac |
| 945 | #define CB_COLOR2_INFO 0x28ce8 |
| 946 | #define CB_COLOR3_INFO 0x28d24 |
| 947 | #define CB_COLOR4_INFO 0x28d60 |
| 948 | #define CB_COLOR5_INFO 0x28d9c |
| 949 | #define CB_COLOR6_INFO 0x28dd8 |
| 950 | #define CB_COLOR7_INFO 0x28e14 |
| 951 | #define CB_COLOR8_INFO 0x28e50 |
| 952 | #define CB_COLOR9_INFO 0x28e6c |
| 953 | #define CB_COLOR10_INFO 0x28e88 |
| 954 | #define CB_COLOR11_INFO 0x28ea4 |
| 955 | |
| 956 | #define CB_COLOR1_ATTRIB 0x28cb0 |
| 957 | #define CB_COLOR2_ATTRIB 0x28cec |
| 958 | #define CB_COLOR3_ATTRIB 0x28d28 |
| 959 | #define CB_COLOR4_ATTRIB 0x28d64 |
| 960 | #define CB_COLOR5_ATTRIB 0x28da0 |
| 961 | #define CB_COLOR6_ATTRIB 0x28ddc |
| 962 | #define CB_COLOR7_ATTRIB 0x28e18 |
| 963 | #define CB_COLOR8_ATTRIB 0x28e54 |
| 964 | #define CB_COLOR9_ATTRIB 0x28e70 |
| 965 | #define CB_COLOR10_ATTRIB 0x28e8c |
| 966 | #define CB_COLOR11_ATTRIB 0x28ea8 |
| 967 | |
| 968 | #define CB_COLOR1_DIM 0x28cb4 |
| 969 | #define CB_COLOR2_DIM 0x28cf0 |
| 970 | #define CB_COLOR3_DIM 0x28d2c |
| 971 | #define CB_COLOR4_DIM 0x28d68 |
| 972 | #define CB_COLOR5_DIM 0x28da4 |
| 973 | #define CB_COLOR6_DIM 0x28de0 |
| 974 | #define CB_COLOR7_DIM 0x28e1c |
| 975 | #define CB_COLOR8_DIM 0x28e58 |
| 976 | #define CB_COLOR9_DIM 0x28e74 |
| 977 | #define CB_COLOR10_DIM 0x28e90 |
| 978 | #define CB_COLOR11_DIM 0x28eac |
| 979 | |
| 980 | #define CB_COLOR1_CMASK 0x28cb8 |
| 981 | #define CB_COLOR2_CMASK 0x28cf4 |
| 982 | #define CB_COLOR3_CMASK 0x28d30 |
| 983 | #define CB_COLOR4_CMASK 0x28d6c |
| 984 | #define CB_COLOR5_CMASK 0x28da8 |
| 985 | #define CB_COLOR6_CMASK 0x28de4 |
| 986 | #define CB_COLOR7_CMASK 0x28e20 |
| 987 | |
| 988 | #define CB_COLOR1_CMASK_SLICE 0x28cbc |
| 989 | #define CB_COLOR2_CMASK_SLICE 0x28cf8 |
| 990 | #define CB_COLOR3_CMASK_SLICE 0x28d34 |
| 991 | #define CB_COLOR4_CMASK_SLICE 0x28d70 |
| 992 | #define CB_COLOR5_CMASK_SLICE 0x28dac |
| 993 | #define CB_COLOR6_CMASK_SLICE 0x28de8 |
| 994 | #define CB_COLOR7_CMASK_SLICE 0x28e24 |
| 995 | |
| 996 | #define CB_COLOR1_FMASK 0x28cc0 |
| 997 | #define CB_COLOR2_FMASK 0x28cfc |
| 998 | #define CB_COLOR3_FMASK 0x28d38 |
| 999 | #define CB_COLOR4_FMASK 0x28d74 |
| 1000 | #define CB_COLOR5_FMASK 0x28db0 |
| 1001 | #define CB_COLOR6_FMASK 0x28dec |
| 1002 | #define CB_COLOR7_FMASK 0x28e28 |
| 1003 | |
| 1004 | #define CB_COLOR1_FMASK_SLICE 0x28cc4 |
| 1005 | #define CB_COLOR2_FMASK_SLICE 0x28d00 |
| 1006 | #define CB_COLOR3_FMASK_SLICE 0x28d3c |
| 1007 | #define CB_COLOR4_FMASK_SLICE 0x28d78 |
| 1008 | #define CB_COLOR5_FMASK_SLICE 0x28db4 |
| 1009 | #define CB_COLOR6_FMASK_SLICE 0x28df0 |
| 1010 | #define CB_COLOR7_FMASK_SLICE 0x28e2c |
| 1011 | |
| 1012 | #define CB_COLOR1_CLEAR_WORD0 0x28cc8 |
| 1013 | #define CB_COLOR2_CLEAR_WORD0 0x28d04 |
| 1014 | #define CB_COLOR3_CLEAR_WORD0 0x28d40 |
| 1015 | #define CB_COLOR4_CLEAR_WORD0 0x28d7c |
| 1016 | #define CB_COLOR5_CLEAR_WORD0 0x28db8 |
| 1017 | #define CB_COLOR6_CLEAR_WORD0 0x28df4 |
| 1018 | #define CB_COLOR7_CLEAR_WORD0 0x28e30 |
| 1019 | |
| 1020 | #define CB_COLOR1_CLEAR_WORD1 0x28ccc |
| 1021 | #define CB_COLOR2_CLEAR_WORD1 0x28d08 |
| 1022 | #define CB_COLOR3_CLEAR_WORD1 0x28d44 |
| 1023 | #define CB_COLOR4_CLEAR_WORD1 0x28d80 |
| 1024 | #define CB_COLOR5_CLEAR_WORD1 0x28dbc |
| 1025 | #define CB_COLOR6_CLEAR_WORD1 0x28df8 |
| 1026 | #define CB_COLOR7_CLEAR_WORD1 0x28e34 |
| 1027 | |
| 1028 | #define CB_COLOR1_CLEAR_WORD2 0x28cd0 |
| 1029 | #define CB_COLOR2_CLEAR_WORD2 0x28d0c |
| 1030 | #define CB_COLOR3_CLEAR_WORD2 0x28d48 |
| 1031 | #define CB_COLOR4_CLEAR_WORD2 0x28d84 |
| 1032 | #define CB_COLOR5_CLEAR_WORD2 0x28dc0 |
| 1033 | #define CB_COLOR6_CLEAR_WORD2 0x28dfc |
| 1034 | #define CB_COLOR7_CLEAR_WORD2 0x28e38 |
| 1035 | |
| 1036 | #define CB_COLOR1_CLEAR_WORD3 0x28cd4 |
| 1037 | #define CB_COLOR2_CLEAR_WORD3 0x28d10 |
| 1038 | #define CB_COLOR3_CLEAR_WORD3 0x28d4c |
| 1039 | #define CB_COLOR4_CLEAR_WORD3 0x28d88 |
| 1040 | #define CB_COLOR5_CLEAR_WORD3 0x28dc4 |
| 1041 | #define CB_COLOR6_CLEAR_WORD3 0x28e00 |
| 1042 | #define CB_COLOR7_CLEAR_WORD3 0x28e3c |
| 1043 | |
| 1044 | #define SQ_TEX_RESOURCE_WORD0_0 0x30000 |
| 1045 | #define SQ_TEX_RESOURCE_WORD1_0 0x30004 |
| 1046 | # define TEX_ARRAY_MODE(x) ((x) << 28) |
| 1047 | #define SQ_TEX_RESOURCE_WORD2_0 0x30008 |
| 1048 | #define SQ_TEX_RESOURCE_WORD3_0 0x3000C |
| 1049 | #define SQ_TEX_RESOURCE_WORD4_0 0x30010 |
| 1050 | #define SQ_TEX_RESOURCE_WORD5_0 0x30014 |
| 1051 | #define SQ_TEX_RESOURCE_WORD6_0 0x30018 |
| 1052 | #define SQ_TEX_RESOURCE_WORD7_0 0x3001c |
| 1053 | |
| 1054 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 1055 | #endif |