blob: 803b72098ed3bc2d7b904fceef293e00c9a6b48f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(enable, bool, NULL, 0444);
70MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
71module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020074MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020075 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020076module_param_array(bdl_pos_adj, int, NULL, 0644);
77MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010079MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010080module_param_array(probe_only, bool, NULL, 0444);
81MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010082module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020083MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
84 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010086MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010089static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
90module_param(power_save, int, 0644);
91MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
92 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Takashi Iwaidee1b662007-08-13 16:10:30 +020094/* reset the HD-audio controller in power save mode.
95 * this may give more power-saving, but will take longer time to
96 * wake up.
97 */
98static int power_save_controller = 1;
99module_param(power_save_controller, bool, 0644);
100MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
101#endif
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103MODULE_LICENSE("GPL");
104MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
105 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700106 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200107 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100108 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100109 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100110 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700111 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100112 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200114 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200115 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200116 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200117 "{ATI, RS780},"
118 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100119 "{ATI, RV630},"
120 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100121 "{ATI, RV670},"
122 "{ATI, RV635},"
123 "{ATI, RV620},"
124 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200125 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200126 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200127 "{SiS, SIS966},"
128 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129MODULE_DESCRIPTION("Intel HDA driver");
130
131#define SFX "hda-intel: "
132
Takashi Iwaicb53c622007-08-10 17:21:45 +0200133
134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * registers
136 */
137#define ICH6_REG_GCAP 0x00
138#define ICH6_REG_VMIN 0x02
139#define ICH6_REG_VMAJ 0x03
140#define ICH6_REG_OUTPAY 0x04
141#define ICH6_REG_INPAY 0x06
142#define ICH6_REG_GCTL 0x08
143#define ICH6_REG_WAKEEN 0x0c
144#define ICH6_REG_STATESTS 0x0e
145#define ICH6_REG_GSTS 0x10
146#define ICH6_REG_INTCTL 0x20
147#define ICH6_REG_INTSTS 0x24
148#define ICH6_REG_WALCLK 0x30
149#define ICH6_REG_SYNC 0x34
150#define ICH6_REG_CORBLBASE 0x40
151#define ICH6_REG_CORBUBASE 0x44
152#define ICH6_REG_CORBWP 0x48
153#define ICH6_REG_CORBRP 0x4A
154#define ICH6_REG_CORBCTL 0x4c
155#define ICH6_REG_CORBSTS 0x4d
156#define ICH6_REG_CORBSIZE 0x4e
157
158#define ICH6_REG_RIRBLBASE 0x50
159#define ICH6_REG_RIRBUBASE 0x54
160#define ICH6_REG_RIRBWP 0x58
161#define ICH6_REG_RINTCNT 0x5a
162#define ICH6_REG_RIRBCTL 0x5c
163#define ICH6_REG_RIRBSTS 0x5d
164#define ICH6_REG_RIRBSIZE 0x5e
165
166#define ICH6_REG_IC 0x60
167#define ICH6_REG_IR 0x64
168#define ICH6_REG_IRS 0x68
169#define ICH6_IRS_VALID (1<<1)
170#define ICH6_IRS_BUSY (1<<0)
171
172#define ICH6_REG_DPLBASE 0x70
173#define ICH6_REG_DPUBASE 0x74
174#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
175
176/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
177enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
178
179/* stream register offsets from stream base */
180#define ICH6_REG_SD_CTL 0x00
181#define ICH6_REG_SD_STS 0x03
182#define ICH6_REG_SD_LPIB 0x04
183#define ICH6_REG_SD_CBL 0x08
184#define ICH6_REG_SD_LVI 0x0c
185#define ICH6_REG_SD_FIFOW 0x0e
186#define ICH6_REG_SD_FIFOSIZE 0x10
187#define ICH6_REG_SD_FORMAT 0x12
188#define ICH6_REG_SD_BDLPL 0x18
189#define ICH6_REG_SD_BDLPU 0x1c
190
191/* PCI space */
192#define ICH6_PCIREG_TCSEL 0x44
193
194/*
195 * other constants
196 */
197
198/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200199/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200200#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200201#define ICH6_NUM_PLAYBACK 4
202
203/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200204#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205#define ULI_NUM_PLAYBACK 6
206
Felix Kuehling778b6e12006-05-17 11:22:21 +0200207/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200208#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200209#define ATIHDMI_NUM_PLAYBACK 1
210
Kailang Yangf2690022008-05-27 11:44:55 +0200211/* TERA has 4 playback and 3 capture */
212#define TERA_NUM_CAPTURE 3
213#define TERA_NUM_PLAYBACK 4
214
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200215/* this number is statically defined for simplicity */
216#define MAX_AZX_DEV 16
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100219#define BDL_SIZE 4096
220#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
221#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222/* max buffer size - no h/w limit, you can increase as you like */
223#define AZX_MAX_BUF_SIZE (1024*1024*1024)
224/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100225#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/* RIRB int mask: overrun[2], response[0] */
228#define RIRB_INT_RESPONSE 0x01
229#define RIRB_INT_OVERRUN 0x04
230#define RIRB_INT_MASK 0x05
231
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200232/* STATESTS int mask: S3,SD2,SD1,SD0 */
233#define AZX_MAX_CODECS 4
234#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236/* SD_CTL bits */
237#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
238#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100239#define SD_CTL_STRIPE (3 << 16) /* stripe control */
240#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
241#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
243#define SD_CTL_STREAM_TAG_SHIFT 20
244
245/* SD_CTL and SD_STS */
246#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
247#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
248#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200249#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
250 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252/* SD_STS */
253#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
254
255/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200256#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
257#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
258#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Matt41e2fce2005-07-04 17:49:55 +0200260/* GCTL unsolicited response enable bit */
261#define ICH6_GCTL_UREN (1<<8)
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263/* GCTL reset bit */
264#define ICH6_GCTL_RESET (1<<0)
265
266/* CORB/RIRB control, read/write pointer */
267#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
268#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
269#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
270/* below are so far hardcoded - should read registers in future */
271#define ICH6_MAX_CORB_ENTRIES 256
272#define ICH6_MAX_RIRB_ENTRIES 256
273
Takashi Iwaic74db862005-05-12 14:26:27 +0200274/* position fix mode */
275enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200276 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200277 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200278 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200279};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Frederick Lif5d40b32005-05-12 14:55:20 +0200281/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200282#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
283#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
284
Vinod Gda3fca22005-09-13 18:49:12 +0200285/* Defines for Nvidia HDA support */
286#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
287#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700288#define NVIDIA_HDA_ISTRM_COH 0x4d
289#define NVIDIA_HDA_OSTRM_COH 0x4c
290#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200291
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100292/* Defines for Intel SCH HDA snoop control */
293#define INTEL_SCH_HDA_DEVC 0x78
294#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
295
Joseph Chan0e153472008-08-26 14:38:03 +0200296/* Define IN stream 0 FIFO size offset in VIA controller */
297#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
298/* Define VIA HD Audio Device ID*/
299#define VIA_HDAC_DEVICE_ID 0x3288
300
Yang, Libinc4da29c2008-11-13 11:07:07 +0100301/* HD Audio class code */
302#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 */
306
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100307struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100308 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200309 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200312 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200313 unsigned int frags; /* number for period in the play buffer */
314 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Takashi Iwaid01ce992007-07-27 16:52:19 +0200316 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321 struct snd_pcm_substream *substream; /* assigned substream,
322 * set in PCM open
323 */
324 unsigned int format_val; /* format value to be set in the
325 * controller and the codec
326 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 unsigned char stream_tag; /* assigned stream */
328 unsigned char index; /* stream index */
329
Pavel Machek927fc862006-08-31 17:03:43 +0200330 unsigned int opened :1;
331 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200332 unsigned int irq_pending :1;
333 unsigned int irq_ignore :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200334 /*
335 * For VIA:
336 * A flag to ensure DMA position is 0
337 * when link position is not greater than FIFO size
338 */
339 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340};
341
342/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100343struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 u32 *buf; /* CORB/RIRB buffer
345 * Each CORB entry is 4byte, RIRB is 8byte
346 */
347 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
348 /* for RIRB */
349 unsigned short rp, wp; /* read/write pointers */
350 int cmds; /* number of pending requests */
351 u32 res; /* last read value */
352};
353
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100354struct azx {
355 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200357 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200359 /* chip type specific */
360 int driver_type;
361 int playback_streams;
362 int playback_index_offset;
363 int capture_streams;
364 int capture_index_offset;
365 int num_streams;
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 /* pci resources */
368 unsigned long addr;
369 void __iomem *remap_addr;
370 int irq;
371
372 /* locks */
373 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100374 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100377 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
379 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100380 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 /* HD codec */
383 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100384 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 struct hda_bus *bus;
386
387 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100388 struct azx_rb corb;
389 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100391 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 struct snd_dma_buffer rb;
393 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200394
395 /* flags */
396 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200397 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200398 unsigned int initialized :1;
399 unsigned int single_cmd :1;
400 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200401 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200402 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200403 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100404 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200405
406 /* for debugging */
407 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200408
409 /* for pending irqs */
410 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100411
412 /* reboot notifier (for mysterious hangup problem at power-down) */
413 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414};
415
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200416/* driver types */
417enum {
418 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100419 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200420 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200421 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200422 AZX_DRIVER_VIA,
423 AZX_DRIVER_SIS,
424 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200425 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200426 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100427 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200428 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200429};
430
431static char *driver_short_names[] __devinitdata = {
432 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100433 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200435 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200436 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
437 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200438 [AZX_DRIVER_ULI] = "HDA ULI M5461",
439 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200440 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100441 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200442};
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444/*
445 * macros for easy use
446 */
447#define azx_writel(chip,reg,value) \
448 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
449#define azx_readl(chip,reg) \
450 readl((chip)->remap_addr + ICH6_REG_##reg)
451#define azx_writew(chip,reg,value) \
452 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
453#define azx_readw(chip,reg) \
454 readw((chip)->remap_addr + ICH6_REG_##reg)
455#define azx_writeb(chip,reg,value) \
456 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
457#define azx_readb(chip,reg) \
458 readb((chip)->remap_addr + ICH6_REG_##reg)
459
460#define azx_sd_writel(dev,reg,value) \
461 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
462#define azx_sd_readl(dev,reg) \
463 readl((dev)->sd_addr + ICH6_REG_##reg)
464#define azx_sd_writew(dev,reg,value) \
465 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
466#define azx_sd_readw(dev,reg) \
467 readw((dev)->sd_addr + ICH6_REG_##reg)
468#define azx_sd_writeb(dev,reg,value) \
469 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
470#define azx_sd_readb(dev,reg) \
471 readb((dev)->sd_addr + ICH6_REG_##reg)
472
473/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100474#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200476static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478/*
479 * Interface for HD codec
480 */
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482/*
483 * CORB / RIRB interface
484 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100485static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
487 int err;
488
489 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200490 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
491 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 PAGE_SIZE, &chip->rb);
493 if (err < 0) {
494 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
495 return err;
496 }
497 return 0;
498}
499
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100500static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 /* CORB set up */
503 chip->corb.addr = chip->rb.addr;
504 chip->corb.buf = (u32 *)chip->rb.area;
505 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200506 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200508 /* set the corb size to 256 entries (ULI requires explicitly) */
509 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 /* set the corb write pointer to 0 */
511 azx_writew(chip, CORBWP, 0);
512 /* reset the corb hw read pointer */
513 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
514 /* enable corb dma */
515 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
516
517 /* RIRB set up */
518 chip->rirb.addr = chip->rb.addr + 2048;
519 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
520 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200521 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200523 /* set the rirb size to 256 entries (ULI requires explicitly) */
524 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 /* reset the rirb hw write pointer */
526 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
527 /* set N=1, get RIRB response interrupt for new entry */
528 azx_writew(chip, RINTCNT, 1);
529 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 chip->rirb.rp = chip->rirb.cmds = 0;
532}
533
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100534static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
536 /* disable ringbuffer DMAs */
537 azx_writeb(chip, RIRBCTL, 0);
538 azx_writeb(chip, CORBCTL, 0);
539}
540
541/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100542static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100544 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
547 /* add command to corb */
548 wp = azx_readb(chip, CORBWP);
549 wp++;
550 wp %= ICH6_MAX_CORB_ENTRIES;
551
552 spin_lock_irq(&chip->reg_lock);
553 chip->rirb.cmds++;
554 chip->corb.buf[wp] = cpu_to_le32(val);
555 azx_writel(chip, CORBWP, wp);
556 spin_unlock_irq(&chip->reg_lock);
557
558 return 0;
559}
560
561#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
562
563/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100564static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
566 unsigned int rp, wp;
567 u32 res, res_ex;
568
569 wp = azx_readb(chip, RIRBWP);
570 if (wp == chip->rirb.wp)
571 return;
572 chip->rirb.wp = wp;
573
574 while (chip->rirb.rp != wp) {
575 chip->rirb.rp++;
576 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
577
578 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
579 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
580 res = le32_to_cpu(chip->rirb.buf[rp]);
581 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
582 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
583 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100585 smp_wmb();
586 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
588 }
589}
590
591/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100592static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100594 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200595 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200597 again:
598 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100599 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200600 if (chip->polling_mode) {
601 spin_lock_irq(&chip->reg_lock);
602 azx_update_rirb(chip);
603 spin_unlock_irq(&chip->reg_lock);
604 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100605 if (!chip->rirb.cmds) {
606 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100607 bus->rirb_error = 0;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200608 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100609 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100610 if (time_after(jiffies, timeout))
611 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100612 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100613 msleep(2); /* temporary workaround */
614 else {
615 udelay(10);
616 cond_resched();
617 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100618 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200619
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200620 if (chip->msi) {
621 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200622 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200623 free_irq(chip->irq, chip);
624 chip->irq = -1;
625 pci_disable_msi(chip->pci);
626 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100627 if (azx_acquire_irq(chip, 1) < 0) {
628 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200629 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100630 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200631 goto again;
632 }
633
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200634 if (!chip->polling_mode) {
635 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200636 "switching to polling mode: last cmd=0x%08x\n",
637 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200638 chip->polling_mode = 1;
639 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200641
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100642 if (chip->probing) {
643 /* If this critical timeout happens during the codec probing
644 * phase, this is likely an access to a non-existing codec
645 * slot. Better to return an error and reset the system.
646 */
647 return -1;
648 }
649
Takashi Iwaib6132912009-03-24 07:36:09 +0100650 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout (ERROR): "
651 "last cmd=0x%08x\n", chip->last_cmd);
652 spin_lock_irq(&chip->reg_lock);
653 chip->rirb.cmds = 0; /* reset the index */
654 bus->rirb_error = 1;
655 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200656 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657}
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * Use the single immediate command instead of CORB/RIRB for simplicity
661 *
662 * Note: according to Intel, this is not preferred use. The command was
663 * intended for the BIOS only, and may get confused with unsolicited
664 * responses. So, we shouldn't use it for normal operation from the
665 * driver.
666 * I left the codes, however, for debugging/testing purposes.
667 */
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100670static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100672 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 int timeout = 50;
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 while (timeout--) {
676 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200677 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200679 azx_writew(chip, IRS, azx_readw(chip, IRS) |
680 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200682 azx_writew(chip, IRS, azx_readw(chip, IRS) |
683 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return 0;
685 }
686 udelay(1);
687 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100688 if (printk_ratelimit())
689 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
690 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 return -EIO;
692}
693
694/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100695static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100697 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 int timeout = 50;
699
700 while (timeout--) {
701 /* check IRV busy bit */
702 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
703 return azx_readl(chip, IR);
704 udelay(1);
705 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100706 if (printk_ratelimit())
707 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
708 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 return (unsigned int)-1;
710}
711
Takashi Iwai111d3af2006-02-16 18:17:58 +0100712/*
713 * The below are the main callbacks from hda_codec.
714 *
715 * They are just the skeleton to call sub-callbacks according to the
716 * current setting of chip->single_cmd.
717 */
718
719/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100720static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100721{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100722 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200723
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200724 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100725 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100726 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100727 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100728 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100729}
730
731/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100732static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100733{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100734 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100735 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100736 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100737 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100738 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100739}
740
Takashi Iwaicb53c622007-08-10 17:21:45 +0200741#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100742static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200743#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100746static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
748 int count;
749
Danny Tholene8a7f132007-09-11 21:41:56 +0200750 /* clear STATESTS */
751 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* reset controller */
754 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
755
756 count = 50;
757 while (azx_readb(chip, GCTL) && --count)
758 msleep(1);
759
760 /* delay for >= 100us for codec PLL to settle per spec
761 * Rev 0.9 section 5.5.1
762 */
763 msleep(1);
764
765 /* Bring controller out of reset */
766 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
767
768 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200769 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 msleep(1);
771
Pavel Machek927fc862006-08-31 17:03:43 +0200772 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 msleep(1);
774
775 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200776 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 snd_printd("azx_reset: controller not ready!\n");
778 return -EBUSY;
779 }
780
Matt41e2fce2005-07-04 17:49:55 +0200781 /* Accept unsolicited responses */
782 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200785 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 chip->codec_mask = azx_readw(chip, STATESTS);
787 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
788 }
789
790 return 0;
791}
792
793
794/*
795 * Lowlevel interface
796 */
797
798/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 /* enable controller CIE and GIE */
802 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
803 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
804}
805
806/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100807static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
809 int i;
810
811 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200812 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100813 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 azx_sd_writeb(azx_dev, SD_CTL,
815 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
816 }
817
818 /* disable SIE for all streams */
819 azx_writeb(chip, INTCTL, 0);
820
821 /* disable controller CIE and GIE */
822 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
823 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
824}
825
826/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100827static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
829 int i;
830
831 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200832 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100833 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
835 }
836
837 /* clear STATESTS */
838 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
839
840 /* clear rirb status */
841 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
842
843 /* clear int status */
844 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
845}
846
847/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100848static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
Joseph Chan0e153472008-08-26 14:38:03 +0200850 /*
851 * Before stream start, initialize parameter
852 */
853 azx_dev->insufficient = 1;
854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 /* enable SIE */
856 azx_writeb(chip, INTCTL,
857 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
858 /* set DMA start and interrupt mask */
859 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
860 SD_CTL_DMA_START | SD_INT_MASK);
861}
862
Takashi Iwai1dddab42009-03-18 15:15:37 +0100863/* stop DMA */
864static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
867 ~(SD_CTL_DMA_START | SD_INT_MASK));
868 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100869}
870
871/* stop a stream */
872static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
873{
874 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 /* disable SIE */
876 azx_writeb(chip, INTCTL,
877 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
878}
879
880
881/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200882 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100884static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200886 if (chip->initialized)
887 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 /* reset controller */
890 azx_reset(chip);
891
892 /* initialize interrupts */
893 azx_int_clear(chip);
894 azx_int_enable(chip);
895
896 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200897 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100898 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200900 /* program the position buffer */
901 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200902 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200903
Takashi Iwaicb53c622007-08-10 17:21:45 +0200904 chip->initialized = 1;
905}
906
907/*
908 * initialize the PCI registers
909 */
910/* update bits in a PCI register byte */
911static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
912 unsigned char mask, unsigned char val)
913{
914 unsigned char data;
915
916 pci_read_config_byte(pci, reg, &data);
917 data &= ~mask;
918 data |= (val & mask);
919 pci_write_config_byte(pci, reg, data);
920}
921
922static void azx_init_pci(struct azx *chip)
923{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100924 unsigned short snoop;
925
Takashi Iwaicb53c622007-08-10 17:21:45 +0200926 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
927 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
928 * Ensuring these bits are 0 clears playback static on some HD Audio
929 * codecs
930 */
931 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
932
Vinod Gda3fca22005-09-13 18:49:12 +0200933 switch (chip->driver_type) {
934 case AZX_DRIVER_ATI:
935 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200936 update_pci_byte(chip->pci,
937 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
938 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200939 break;
940 case AZX_DRIVER_NVIDIA:
941 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200942 update_pci_byte(chip->pci,
943 NVIDIA_HDA_TRANSREG_ADDR,
944 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700945 update_pci_byte(chip->pci,
946 NVIDIA_HDA_ISTRM_COH,
947 0x01, NVIDIA_HDA_ENABLE_COHBIT);
948 update_pci_byte(chip->pci,
949 NVIDIA_HDA_OSTRM_COH,
950 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200951 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100952 case AZX_DRIVER_SCH:
953 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
954 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
955 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
956 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
957 pci_read_config_word(chip->pci,
958 INTEL_SCH_HDA_DEVC, &snoop);
959 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
960 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
961 ? "Failed" : "OK");
962 }
963 break;
964
Vinod Gda3fca22005-09-13 18:49:12 +0200965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966}
967
968
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200969static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/*
972 * interrupt handler
973 */
David Howells7d12e782006-10-05 14:55:46 +0100974static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100976 struct azx *chip = dev_id;
977 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 u32 status;
979 int i;
980
981 spin_lock(&chip->reg_lock);
982
983 status = azx_readl(chip, INTSTS);
984 if (status == 0) {
985 spin_unlock(&chip->reg_lock);
986 return IRQ_NONE;
987 }
988
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200989 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 azx_dev = &chip->azx_dev[i];
991 if (status & azx_dev->sd_int_sta_mask) {
992 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200993 if (!azx_dev->substream || !azx_dev->running)
994 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200995 /* ignore the first dummy IRQ (due to pos_adj) */
996 if (azx_dev->irq_ignore) {
997 azx_dev->irq_ignore = 0;
998 continue;
999 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001000 /* check whether this IRQ is really acceptable */
1001 if (azx_position_ok(chip, azx_dev)) {
1002 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 spin_unlock(&chip->reg_lock);
1004 snd_pcm_period_elapsed(azx_dev->substream);
1005 spin_lock(&chip->reg_lock);
Takashi Iwai6acaed32009-01-12 10:09:24 +01001006 } else if (chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001007 /* bogus IRQ, process it later */
1008 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001009 queue_work(chip->bus->workq,
1010 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 }
1012 }
1013 }
1014
1015 /* clear rirb int */
1016 status = azx_readb(chip, RIRBSTS);
1017 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001018 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 azx_update_rirb(chip);
1020 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1021 }
1022
1023#if 0
1024 /* clear state status int */
1025 if (azx_readb(chip, STATESTS) & 0x04)
1026 azx_writeb(chip, STATESTS, 0x04);
1027#endif
1028 spin_unlock(&chip->reg_lock);
1029
1030 return IRQ_HANDLED;
1031}
1032
1033
1034/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001035 * set up a BDL entry
1036 */
1037static int setup_bdle(struct snd_pcm_substream *substream,
1038 struct azx_dev *azx_dev, u32 **bdlp,
1039 int ofs, int size, int with_ioc)
1040{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001041 u32 *bdl = *bdlp;
1042
1043 while (size > 0) {
1044 dma_addr_t addr;
1045 int chunk;
1046
1047 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1048 return -EINVAL;
1049
Takashi Iwai77a23f22008-08-21 13:00:13 +02001050 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001051 /* program the address field of the BDL entry */
1052 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001053 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001054 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001055 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001056 bdl[2] = cpu_to_le32(chunk);
1057 /* program the IOC to enable interrupt
1058 * only when the whole fragment is processed
1059 */
1060 size -= chunk;
1061 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1062 bdl += 4;
1063 azx_dev->frags++;
1064 ofs += chunk;
1065 }
1066 *bdlp = bdl;
1067 return ofs;
1068}
1069
1070/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 * set up BDL entries
1072 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001073static int azx_setup_periods(struct azx *chip,
1074 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001075 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001077 u32 *bdl;
1078 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001079 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 /* reset BDL address */
1082 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1083 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1084
Takashi Iwai97b71c92009-03-18 15:09:13 +01001085 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001086 periods = azx_dev->bufsize / period_bytes;
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001089 bdl = (u32 *)azx_dev->bdl.area;
1090 ofs = 0;
1091 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001092 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001093 pos_adj = bdl_pos_adj[chip->dev_index];
1094 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001095 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001096 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001097 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001098 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001099 pos_adj = pos_align;
1100 else
1101 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1102 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001103 pos_adj = frames_to_bytes(runtime, pos_adj);
1104 if (pos_adj >= period_bytes) {
1105 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001106 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001107 pos_adj = 0;
1108 } else {
1109 ofs = setup_bdle(substream, azx_dev,
1110 &bdl, ofs, pos_adj, 1);
1111 if (ofs < 0)
1112 goto error;
1113 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001114 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001115 } else
1116 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001117 for (i = 0; i < periods; i++) {
1118 if (i == periods - 1 && pos_adj)
1119 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1120 period_bytes - pos_adj, 0);
1121 else
1122 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1123 period_bytes, 1);
1124 if (ofs < 0)
1125 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001127 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001128
1129 error:
1130 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1131 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001132 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133}
1134
Takashi Iwai1dddab42009-03-18 15:15:37 +01001135/* reset stream */
1136static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137{
1138 unsigned char val;
1139 int timeout;
1140
Takashi Iwai1dddab42009-03-18 15:15:37 +01001141 azx_stream_clear(chip, azx_dev);
1142
Takashi Iwaid01ce992007-07-27 16:52:19 +02001143 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1144 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 udelay(3);
1146 timeout = 300;
1147 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1148 --timeout)
1149 ;
1150 val &= ~SD_CTL_STREAM_RESET;
1151 azx_sd_writeb(azx_dev, SD_CTL, val);
1152 udelay(3);
1153
1154 timeout = 300;
1155 /* waiting for hardware to report that the stream is out of reset */
1156 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1157 --timeout)
1158 ;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001159}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Takashi Iwai1dddab42009-03-18 15:15:37 +01001161/*
1162 * set up the SD for streaming
1163 */
1164static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1165{
1166 /* make sure the run bit is zero for SD */
1167 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 /* program the stream_tag */
1169 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001170 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1172
1173 /* program the length of samples in cyclic buffer */
1174 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1175
1176 /* program the stream format */
1177 /* this value needs to be the same as the one programmed */
1178 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1179
1180 /* program the stream LVI (last valid index) of the BDL */
1181 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1182
1183 /* program the BDL address */
1184 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001185 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001187 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001189 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001190 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001191 chip->position_fix == POS_FIX_AUTO ||
1192 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001193 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1194 azx_writel(chip, DPLBASE,
1195 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1196 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001199 azx_sd_writel(azx_dev, SD_CTL,
1200 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202 return 0;
1203}
1204
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001205/*
1206 * Probe the given codec address
1207 */
1208static int probe_codec(struct azx *chip, int addr)
1209{
1210 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1211 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1212 unsigned int res;
1213
1214 chip->probing = 1;
1215 azx_send_cmd(chip->bus, cmd);
1216 res = azx_get_response(chip->bus);
1217 chip->probing = 0;
1218 if (res == -1)
1219 return -EIO;
1220 snd_printdd("hda_intel: codec #%d probed OK\n", addr);
1221 return 0;
1222}
1223
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001224static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1225 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001226static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
1228/*
1229 * Codec initialization
1230 */
1231
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001232/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1233static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001234 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001235};
1236
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001237static int __devinit azx_codec_create(struct azx *chip, const char *model,
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001238 int no_init)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
1240 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001241 int c, codecs, err;
1242 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 memset(&bus_temp, 0, sizeof(bus_temp));
1245 bus_temp.private_data = chip;
1246 bus_temp.modelname = model;
1247 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001248 bus_temp.ops.command = azx_send_cmd;
1249 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001250 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001251#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001252 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001253 bus_temp.ops.pm_notify = azx_power_notify;
1254#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
Takashi Iwaid01ce992007-07-27 16:52:19 +02001256 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1257 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 return err;
1259
Wei Nidc9c8e22008-09-26 13:55:56 +08001260 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1261 chip->bus->needs_damn_long_delay = 1;
1262
Takashi Iwai34c25352008-10-28 11:38:58 +01001263 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001264 max_slots = azx_max_codecs[chip->driver_type];
1265 if (!max_slots)
1266 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001267
1268 /* First try to probe all given codec slots */
1269 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001270 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001271 if (probe_codec(chip, c) < 0) {
1272 /* Some BIOSen give you wrong codec addresses
1273 * that don't exist
1274 */
1275 snd_printk(KERN_WARNING
1276 "hda_intel: Codec #%d probe error; "
1277 "disabling it...\n", c);
1278 chip->codec_mask &= ~(1 << c);
1279 /* More badly, accessing to a non-existing
1280 * codec often screws up the controller chip,
1281 * and distrubs the further communications.
1282 * Thus if an error occurs during probing,
1283 * better to reset the controller chip to
1284 * get back to the sanity state.
1285 */
1286 azx_stop_chip(chip);
1287 azx_init_chip(chip);
1288 }
1289 }
1290 }
1291
1292 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001293 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001294 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001295 struct hda_codec *codec;
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001296 err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 if (err < 0)
1298 continue;
1299 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001300 }
1301 }
1302 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1304 return -ENXIO;
1305 }
1306
1307 return 0;
1308}
1309
1310
1311/*
1312 * PCM support
1313 */
1314
1315/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001316static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001318 int dev, i, nums;
1319 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1320 dev = chip->playback_index_offset;
1321 nums = chip->playback_streams;
1322 } else {
1323 dev = chip->capture_index_offset;
1324 nums = chip->capture_streams;
1325 }
1326 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001327 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 chip->azx_dev[dev].opened = 1;
1329 return &chip->azx_dev[dev];
1330 }
1331 return NULL;
1332}
1333
1334/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001335static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
1337 azx_dev->opened = 0;
1338}
1339
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001340static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001341 .info = (SNDRV_PCM_INFO_MMAP |
1342 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1344 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001345 /* No full-resume yet implemented */
1346 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001347 SNDRV_PCM_INFO_PAUSE |
1348 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1350 .rates = SNDRV_PCM_RATE_48000,
1351 .rate_min = 48000,
1352 .rate_max = 48000,
1353 .channels_min = 2,
1354 .channels_max = 2,
1355 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1356 .period_bytes_min = 128,
1357 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1358 .periods_min = 2,
1359 .periods_max = AZX_MAX_FRAG,
1360 .fifo_size = 0,
1361};
1362
1363struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001364 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 struct hda_codec *codec;
1366 struct hda_pcm_stream *hinfo[2];
1367};
1368
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001369static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370{
1371 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1372 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001373 struct azx *chip = apcm->chip;
1374 struct azx_dev *azx_dev;
1375 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 unsigned long flags;
1377 int err;
1378
Ingo Molnar62932df2006-01-16 16:34:20 +01001379 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 azx_dev = azx_assign_device(chip, substream->stream);
1381 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001382 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 return -EBUSY;
1384 }
1385 runtime->hw = azx_pcm_hw;
1386 runtime->hw.channels_min = hinfo->channels_min;
1387 runtime->hw.channels_max = hinfo->channels_max;
1388 runtime->hw.formats = hinfo->formats;
1389 runtime->hw.rates = hinfo->rates;
1390 snd_pcm_limit_hw_rates(runtime);
1391 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001392 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1393 128);
1394 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1395 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001396 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001397 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1398 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001400 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001401 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 return err;
1403 }
1404 spin_lock_irqsave(&chip->reg_lock, flags);
1405 azx_dev->substream = substream;
1406 azx_dev->running = 0;
1407 spin_unlock_irqrestore(&chip->reg_lock, flags);
1408
1409 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001410 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001411 mutex_unlock(&chip->open_mutex);
Takashi Iwai1dddab42009-03-18 15:15:37 +01001412
1413 azx_stream_reset(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 return 0;
1415}
1416
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001417static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
1419 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1420 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001421 struct azx *chip = apcm->chip;
1422 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 unsigned long flags;
1424
Ingo Molnar62932df2006-01-16 16:34:20 +01001425 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 spin_lock_irqsave(&chip->reg_lock, flags);
1427 azx_dev->substream = NULL;
1428 azx_dev->running = 0;
1429 spin_unlock_irqrestore(&chip->reg_lock, flags);
1430 azx_release_device(azx_dev);
1431 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001432 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001433 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 return 0;
1435}
1436
Takashi Iwaid01ce992007-07-27 16:52:19 +02001437static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1438 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001440 struct azx_dev *azx_dev = get_azx_dev(substream);
1441
1442 azx_dev->bufsize = 0;
1443 azx_dev->period_bytes = 0;
1444 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001445 return snd_pcm_lib_malloc_pages(substream,
1446 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447}
1448
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001449static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450{
1451 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001452 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1454
1455 /* reset BDL address */
1456 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1457 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1458 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001459 azx_dev->bufsize = 0;
1460 azx_dev->period_bytes = 0;
1461 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1464
1465 return snd_pcm_lib_free_pages(substream);
1466}
1467
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001468static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469{
1470 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001471 struct azx *chip = apcm->chip;
1472 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001474 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001475 unsigned int bufsize, period_bytes, format_val;
1476 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477
Takashi Iwai97b71c92009-03-18 15:09:13 +01001478 format_val = snd_hda_calc_stream_format(runtime->rate,
1479 runtime->channels,
1480 runtime->format,
1481 hinfo->maxbps);
1482 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001483 snd_printk(KERN_ERR SFX
1484 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 runtime->rate, runtime->channels, runtime->format);
1486 return -EINVAL;
1487 }
1488
Takashi Iwai97b71c92009-03-18 15:09:13 +01001489 bufsize = snd_pcm_lib_buffer_bytes(substream);
1490 period_bytes = snd_pcm_lib_period_bytes(substream);
1491
Takashi Iwai21c7b082008-02-07 12:06:32 +01001492 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001493 bufsize, format_val);
1494
1495 if (bufsize != azx_dev->bufsize ||
1496 period_bytes != azx_dev->period_bytes ||
1497 format_val != azx_dev->format_val) {
1498 azx_dev->bufsize = bufsize;
1499 azx_dev->period_bytes = period_bytes;
1500 azx_dev->format_val = format_val;
1501 err = azx_setup_periods(chip, substream, azx_dev);
1502 if (err < 0)
1503 return err;
1504 }
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 azx_setup_controller(chip, azx_dev);
1507 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1508 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1509 else
1510 azx_dev->fifo_size = 0;
1511
1512 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1513 azx_dev->format_val, substream);
1514}
1515
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001516static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
1518 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001519 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001520 struct azx_dev *azx_dev;
1521 struct snd_pcm_substream *s;
1522 int start, nsync = 0, sbits = 0;
1523 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 switch (cmd) {
1526 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1527 case SNDRV_PCM_TRIGGER_RESUME:
1528 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001529 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 break;
1531 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001532 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001534 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 break;
1536 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001537 return -EINVAL;
1538 }
1539
1540 snd_pcm_group_for_each_entry(s, substream) {
1541 if (s->pcm->card != substream->pcm->card)
1542 continue;
1543 azx_dev = get_azx_dev(s);
1544 sbits |= 1 << azx_dev->index;
1545 nsync++;
1546 snd_pcm_trigger_done(s, substream);
1547 }
1548
1549 spin_lock(&chip->reg_lock);
1550 if (nsync > 1) {
1551 /* first, set SYNC bits of corresponding streams */
1552 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1553 }
1554 snd_pcm_group_for_each_entry(s, substream) {
1555 if (s->pcm->card != substream->pcm->card)
1556 continue;
1557 azx_dev = get_azx_dev(s);
1558 if (start)
1559 azx_stream_start(chip, azx_dev);
1560 else
1561 azx_stream_stop(chip, azx_dev);
1562 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 }
1564 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001565 if (start) {
1566 if (nsync == 1)
1567 return 0;
1568 /* wait until all FIFOs get ready */
1569 for (timeout = 5000; timeout; timeout--) {
1570 nwait = 0;
1571 snd_pcm_group_for_each_entry(s, substream) {
1572 if (s->pcm->card != substream->pcm->card)
1573 continue;
1574 azx_dev = get_azx_dev(s);
1575 if (!(azx_sd_readb(azx_dev, SD_STS) &
1576 SD_STS_FIFO_READY))
1577 nwait++;
1578 }
1579 if (!nwait)
1580 break;
1581 cpu_relax();
1582 }
1583 } else {
1584 /* wait until all RUN bits are cleared */
1585 for (timeout = 5000; timeout; timeout--) {
1586 nwait = 0;
1587 snd_pcm_group_for_each_entry(s, substream) {
1588 if (s->pcm->card != substream->pcm->card)
1589 continue;
1590 azx_dev = get_azx_dev(s);
1591 if (azx_sd_readb(azx_dev, SD_CTL) &
1592 SD_CTL_DMA_START)
1593 nwait++;
1594 }
1595 if (!nwait)
1596 break;
1597 cpu_relax();
1598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001600 if (nsync > 1) {
1601 spin_lock(&chip->reg_lock);
1602 /* reset SYNC bits */
1603 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1604 spin_unlock(&chip->reg_lock);
1605 }
1606 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607}
1608
Joseph Chan0e153472008-08-26 14:38:03 +02001609/* get the current DMA position with correction on VIA chips */
1610static unsigned int azx_via_get_position(struct azx *chip,
1611 struct azx_dev *azx_dev)
1612{
1613 unsigned int link_pos, mini_pos, bound_pos;
1614 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1615 unsigned int fifo_size;
1616
1617 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1618 if (azx_dev->index >= 4) {
1619 /* Playback, no problem using link position */
1620 return link_pos;
1621 }
1622
1623 /* Capture */
1624 /* For new chipset,
1625 * use mod to get the DMA position just like old chipset
1626 */
1627 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1628 mod_dma_pos %= azx_dev->period_bytes;
1629
1630 /* azx_dev->fifo_size can't get FIFO size of in stream.
1631 * Get from base address + offset.
1632 */
1633 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1634
1635 if (azx_dev->insufficient) {
1636 /* Link position never gather than FIFO size */
1637 if (link_pos <= fifo_size)
1638 return 0;
1639
1640 azx_dev->insufficient = 0;
1641 }
1642
1643 if (link_pos <= fifo_size)
1644 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1645 else
1646 mini_pos = link_pos - fifo_size;
1647
1648 /* Find nearest previous boudary */
1649 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1650 mod_link_pos = link_pos % azx_dev->period_bytes;
1651 if (mod_link_pos >= fifo_size)
1652 bound_pos = link_pos - mod_link_pos;
1653 else if (mod_dma_pos >= mod_mini_pos)
1654 bound_pos = mini_pos - mod_mini_pos;
1655 else {
1656 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1657 if (bound_pos >= azx_dev->bufsize)
1658 bound_pos = 0;
1659 }
1660
1661 /* Calculate real DMA position we want */
1662 return bound_pos + mod_dma_pos;
1663}
1664
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001665static unsigned int azx_get_position(struct azx *chip,
1666 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 unsigned int pos;
1669
Joseph Chan0e153472008-08-26 14:38:03 +02001670 if (chip->via_dmapos_patch)
1671 pos = azx_via_get_position(chip, azx_dev);
1672 else if (chip->position_fix == POS_FIX_POSBUF ||
1673 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001674 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001675 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001676 } else {
1677 /* read LPIB */
1678 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 if (pos >= azx_dev->bufsize)
1681 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001682 return pos;
1683}
1684
1685static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1686{
1687 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1688 struct azx *chip = apcm->chip;
1689 struct azx_dev *azx_dev = get_azx_dev(substream);
1690 return bytes_to_frames(substream->runtime,
1691 azx_get_position(chip, azx_dev));
1692}
1693
1694/*
1695 * Check whether the current DMA position is acceptable for updating
1696 * periods. Returns non-zero if it's OK.
1697 *
1698 * Many HD-audio controllers appear pretty inaccurate about
1699 * the update-IRQ timing. The IRQ is issued before actually the
1700 * data is processed. So, we need to process it afterwords in a
1701 * workqueue.
1702 */
1703static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1704{
1705 unsigned int pos;
1706
1707 pos = azx_get_position(chip, azx_dev);
1708 if (chip->position_fix == POS_FIX_AUTO) {
1709 if (!pos) {
1710 printk(KERN_WARNING
1711 "hda-intel: Invalid position buffer, "
1712 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001713 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001714 pos = azx_get_position(chip, azx_dev);
1715 } else
1716 chip->position_fix = POS_FIX_POSBUF;
1717 }
1718
Takashi Iwaia62741c2008-08-18 17:11:09 +02001719 if (!bdl_pos_adj[chip->dev_index])
1720 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001721 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1722 return 0; /* NG - it's below the period boundary */
1723 return 1; /* OK, it's fine */
1724}
1725
1726/*
1727 * The work for pending PCM period updates.
1728 */
1729static void azx_irq_pending_work(struct work_struct *work)
1730{
1731 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1732 int i, pending;
1733
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001734 if (!chip->irq_pending_warned) {
1735 printk(KERN_WARNING
1736 "hda-intel: IRQ timing workaround is activated "
1737 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1738 chip->card->number);
1739 chip->irq_pending_warned = 1;
1740 }
1741
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001742 for (;;) {
1743 pending = 0;
1744 spin_lock_irq(&chip->reg_lock);
1745 for (i = 0; i < chip->num_streams; i++) {
1746 struct azx_dev *azx_dev = &chip->azx_dev[i];
1747 if (!azx_dev->irq_pending ||
1748 !azx_dev->substream ||
1749 !azx_dev->running)
1750 continue;
1751 if (azx_position_ok(chip, azx_dev)) {
1752 azx_dev->irq_pending = 0;
1753 spin_unlock(&chip->reg_lock);
1754 snd_pcm_period_elapsed(azx_dev->substream);
1755 spin_lock(&chip->reg_lock);
1756 } else
1757 pending++;
1758 }
1759 spin_unlock_irq(&chip->reg_lock);
1760 if (!pending)
1761 return;
1762 cond_resched();
1763 }
1764}
1765
1766/* clear irq_pending flags and assure no on-going workq */
1767static void azx_clear_irq_pending(struct azx *chip)
1768{
1769 int i;
1770
1771 spin_lock_irq(&chip->reg_lock);
1772 for (i = 0; i < chip->num_streams; i++)
1773 chip->azx_dev[i].irq_pending = 0;
1774 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775}
1776
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001777static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 .open = azx_pcm_open,
1779 .close = azx_pcm_close,
1780 .ioctl = snd_pcm_lib_ioctl,
1781 .hw_params = azx_pcm_hw_params,
1782 .hw_free = azx_pcm_hw_free,
1783 .prepare = azx_pcm_prepare,
1784 .trigger = azx_pcm_trigger,
1785 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001786 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787};
1788
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001789static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790{
Takashi Iwai176d5332008-07-30 15:01:44 +02001791 struct azx_pcm *apcm = pcm->private_data;
1792 if (apcm) {
1793 apcm->chip->pcm[pcm->device] = NULL;
1794 kfree(apcm);
1795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
Takashi Iwai176d5332008-07-30 15:01:44 +02001798static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001799azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1800 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001802 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001803 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001805 int pcm_dev = cpcm->device;
1806 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Takashi Iwai176d5332008-07-30 15:01:44 +02001808 if (pcm_dev >= AZX_MAX_PCMS) {
1809 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1810 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001811 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001812 }
1813 if (chip->pcm[pcm_dev]) {
1814 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1815 return -EBUSY;
1816 }
1817 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1818 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1819 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 &pcm);
1821 if (err < 0)
1822 return err;
1823 strcpy(pcm->name, cpcm->name);
Takashi Iwai176d5332008-07-30 15:01:44 +02001824 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 if (apcm == NULL)
1826 return -ENOMEM;
1827 apcm->chip = chip;
1828 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 pcm->private_data = apcm;
1830 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001831 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1832 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1833 chip->pcm[pcm_dev] = pcm;
1834 cpcm->pcm = pcm;
1835 for (s = 0; s < 2; s++) {
1836 apcm->hinfo[s] = &cpcm->stream[s];
1837 if (cpcm->stream[s].substreams)
1838 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1839 }
1840 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001841 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001843 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 return 0;
1845}
1846
1847/*
1848 * mixer creation - all stuff is implemented in hda module
1849 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001850static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
1852 return snd_hda_build_controls(chip->bus);
1853}
1854
1855
1856/*
1857 * initialize SD streams
1858 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001859static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860{
1861 int i;
1862
1863 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001864 * assign the starting bdl address to each stream (device)
1865 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001867 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001868 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001869 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1871 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1872 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1873 azx_dev->sd_int_sta_mask = 1 << i;
1874 /* stream tag: must be non-zero and unique */
1875 azx_dev->index = i;
1876 azx_dev->stream_tag = i + 1;
1877 }
1878
1879 return 0;
1880}
1881
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001882static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1883{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001884 if (request_irq(chip->pci->irq, azx_interrupt,
1885 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001886 "HDA Intel", chip)) {
1887 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1888 "disabling device\n", chip->pci->irq);
1889 if (do_disconnect)
1890 snd_card_disconnect(chip->card);
1891 return -1;
1892 }
1893 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001894 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001895 return 0;
1896}
1897
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Takashi Iwaicb53c622007-08-10 17:21:45 +02001899static void azx_stop_chip(struct azx *chip)
1900{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001901 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001902 return;
1903
1904 /* disable interrupts */
1905 azx_int_disable(chip);
1906 azx_int_clear(chip);
1907
1908 /* disable CORB/RIRB */
1909 azx_free_cmd_io(chip);
1910
1911 /* disable position buffer */
1912 azx_writel(chip, DPLBASE, 0);
1913 azx_writel(chip, DPUBASE, 0);
1914
1915 chip->initialized = 0;
1916}
1917
1918#ifdef CONFIG_SND_HDA_POWER_SAVE
1919/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001920static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001921{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001922 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001923 struct hda_codec *c;
1924 int power_on = 0;
1925
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001926 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02001927 if (c->power_on) {
1928 power_on = 1;
1929 break;
1930 }
1931 }
1932 if (power_on)
1933 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001934 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001935 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001936}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01001937#endif /* CONFIG_SND_HDA_POWER_SAVE */
1938
1939#ifdef CONFIG_PM
1940/*
1941 * power management
1942 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01001943
1944static int snd_hda_codecs_inuse(struct hda_bus *bus)
1945{
1946 struct hda_codec *codec;
1947
1948 list_for_each_entry(codec, &bus->codec_list, list) {
1949 if (snd_hda_codec_needs_resume(codec))
1950 return 1;
1951 }
1952 return 0;
1953}
Takashi Iwaicb53c622007-08-10 17:21:45 +02001954
Takashi Iwai421a1252005-11-17 16:11:09 +01001955static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956{
Takashi Iwai421a1252005-11-17 16:11:09 +01001957 struct snd_card *card = pci_get_drvdata(pci);
1958 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 int i;
1960
Takashi Iwai421a1252005-11-17 16:11:09 +01001961 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001962 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001963 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001964 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001965 if (chip->initialized)
1966 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001967 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001968 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001969 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001970 chip->irq = -1;
1971 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001972 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001973 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001974 pci_disable_device(pci);
1975 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001976 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 return 0;
1978}
1979
Takashi Iwai421a1252005-11-17 16:11:09 +01001980static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981{
Takashi Iwai421a1252005-11-17 16:11:09 +01001982 struct snd_card *card = pci_get_drvdata(pci);
1983 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Takashi Iwaid14a7e02009-02-16 10:13:03 +01001985 pci_set_power_state(pci, PCI_D0);
1986 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001987 if (pci_enable_device(pci) < 0) {
1988 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1989 "disabling device\n");
1990 snd_card_disconnect(card);
1991 return -EIO;
1992 }
1993 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001994 if (chip->msi)
1995 if (pci_enable_msi(pci) < 0)
1996 chip->msi = 0;
1997 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001998 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001999 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002000
2001 if (snd_hda_codecs_inuse(chip->bus))
2002 azx_init_chip(chip);
2003
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002005 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 return 0;
2007}
2008#endif /* CONFIG_PM */
2009
2010
2011/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002012 * reboot notifier for hang-up problem at power-down
2013 */
2014static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2015{
2016 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2017 azx_stop_chip(chip);
2018 return NOTIFY_OK;
2019}
2020
2021static void azx_notifier_register(struct azx *chip)
2022{
2023 chip->reboot_notifier.notifier_call = azx_halt;
2024 register_reboot_notifier(&chip->reboot_notifier);
2025}
2026
2027static void azx_notifier_unregister(struct azx *chip)
2028{
2029 if (chip->reboot_notifier.notifier_call)
2030 unregister_reboot_notifier(&chip->reboot_notifier);
2031}
2032
2033/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 * destructor
2035 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002036static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002038 int i;
2039
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002040 azx_notifier_unregister(chip);
2041
Takashi Iwaice43fba2005-05-30 20:33:44 +02002042 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002043 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002044 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002046 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 }
2048
Jeff Garzikf000fd82008-04-22 13:50:34 +02002049 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002051 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002052 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002053 if (chip->remap_addr)
2054 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002056 if (chip->azx_dev) {
2057 for (i = 0; i < chip->num_streams; i++)
2058 if (chip->azx_dev[i].bdl.area)
2059 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 if (chip->rb.area)
2062 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 if (chip->posbuf.area)
2064 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 pci_release_regions(chip->pci);
2066 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002067 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 kfree(chip);
2069
2070 return 0;
2071}
2072
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002073static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074{
2075 return azx_free(device->device_data);
2076}
2077
2078/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002079 * white/black-listing for position_fix
2080 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002081static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002082 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2083 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2084 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002085 {}
2086};
2087
2088static int __devinit check_position_fix(struct azx *chip, int fix)
2089{
2090 const struct snd_pci_quirk *q;
2091
Takashi Iwaic673ba12009-03-17 07:49:14 +01002092 switch (fix) {
2093 case POS_FIX_LPIB:
2094 case POS_FIX_POSBUF:
2095 return fix;
2096 }
2097
2098 /* Check VIA/ATI HD Audio Controller exist */
2099 switch (chip->driver_type) {
2100 case AZX_DRIVER_VIA:
2101 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002102 chip->via_dmapos_patch = 1;
2103 /* Use link position directly, avoid any transfer problem. */
2104 return POS_FIX_LPIB;
2105 }
2106 chip->via_dmapos_patch = 0;
2107
Takashi Iwaic673ba12009-03-17 07:49:14 +01002108 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2109 if (q) {
2110 printk(KERN_INFO
2111 "hda_intel: position_fix set to %d "
2112 "for device %04x:%04x\n",
2113 q->value, q->subvendor, q->subdevice);
2114 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002115 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002116 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002117}
2118
2119/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002120 * black-lists for probe_mask
2121 */
2122static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2123 /* Thinkpad often breaks the controller communication when accessing
2124 * to the non-working (or non-existing) modem codec slot.
2125 */
2126 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2127 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2128 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002129 /* broken BIOS */
2130 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002131 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2132 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002133 /* forced codec slots */
2134 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002135 {}
2136};
2137
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002138#define AZX_FORCE_CODEC_MASK 0x100
2139
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002140static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002141{
2142 const struct snd_pci_quirk *q;
2143
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002144 chip->codec_probe_mask = probe_mask[dev];
2145 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002146 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2147 if (q) {
2148 printk(KERN_INFO
2149 "hda_intel: probe_mask set to 0x%x "
2150 "for device %04x:%04x\n",
2151 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002152 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002153 }
2154 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002155
2156 /* check forced option */
2157 if (chip->codec_probe_mask != -1 &&
2158 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2159 chip->codec_mask = chip->codec_probe_mask & 0xff;
2160 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2161 chip->codec_mask);
2162 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002163}
2164
2165
2166/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 * constructor
2168 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002169static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002170 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002171 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002173 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002174 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002175 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002176 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 .dev_free = azx_dev_free,
2178 };
2179
2180 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002181
Pavel Machek927fc862006-08-31 17:03:43 +02002182 err = pci_enable_device(pci);
2183 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 return err;
2185
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002186 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002187 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2189 pci_disable_device(pci);
2190 return -ENOMEM;
2191 }
2192
2193 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002194 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 chip->card = card;
2196 chip->pci = pci;
2197 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002198 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002199 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002200 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002201 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002203 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2204 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002205
Takashi Iwai27346162006-01-12 18:28:44 +01002206 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002207
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002208 if (bdl_pos_adj[dev] < 0) {
2209 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002210 case AZX_DRIVER_ICH:
2211 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002212 break;
2213 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002214 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002215 break;
2216 }
2217 }
2218
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002219#if BITS_PER_LONG != 64
2220 /* Fix up base address on ULI M5461 */
2221 if (chip->driver_type == AZX_DRIVER_ULI) {
2222 u16 tmp3;
2223 pci_read_config_word(pci, 0x40, &tmp3);
2224 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2225 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2226 }
2227#endif
2228
Pavel Machek927fc862006-08-31 17:03:43 +02002229 err = pci_request_regions(pci, "ICH HD audio");
2230 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 kfree(chip);
2232 pci_disable_device(pci);
2233 return err;
2234 }
2235
Pavel Machek927fc862006-08-31 17:03:43 +02002236 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002237 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 if (chip->remap_addr == NULL) {
2239 snd_printk(KERN_ERR SFX "ioremap error\n");
2240 err = -ENXIO;
2241 goto errout;
2242 }
2243
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002244 if (chip->msi)
2245 if (pci_enable_msi(pci) < 0)
2246 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002247
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002248 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 err = -EBUSY;
2250 goto errout;
2251 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252
2253 pci_set_master(pci);
2254 synchronize_irq(chip->irq);
2255
Tobin Davisbcd72002008-01-15 11:23:55 +01002256 gcap = azx_readw(chip, GCAP);
2257 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2258
Takashi Iwai09240cf2009-03-17 07:47:18 +01002259 /* ATI chips seems buggy about 64bit DMA addresses */
2260 if (chip->driver_type == AZX_DRIVER_ATI)
2261 gcap &= ~0x01;
2262
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002263 /* allow 64bit DMA address if supported by H/W */
2264 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2265 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
Takashi Iwai09240cf2009-03-17 07:47:18 +01002266 else {
2267 pci_set_dma_mask(pci, DMA_32BIT_MASK);
2268 pci_set_consistent_dma_mask(pci, DMA_32BIT_MASK);
2269 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002270
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002271 /* read number of streams from GCAP register instead of using
2272 * hardcoded value
2273 */
2274 chip->capture_streams = (gcap >> 8) & 0x0f;
2275 chip->playback_streams = (gcap >> 12) & 0x0f;
2276 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002277 /* gcap didn't give any info, switching to old method */
2278
2279 switch (chip->driver_type) {
2280 case AZX_DRIVER_ULI:
2281 chip->playback_streams = ULI_NUM_PLAYBACK;
2282 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002283 break;
2284 case AZX_DRIVER_ATIHDMI:
2285 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2286 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002287 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002288 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002289 default:
2290 chip->playback_streams = ICH6_NUM_PLAYBACK;
2291 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002292 break;
2293 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002294 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002295 chip->capture_index_offset = 0;
2296 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002297 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002298 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2299 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002300 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002301 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2302 goto errout;
2303 }
2304
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002305 for (i = 0; i < chip->num_streams; i++) {
2306 /* allocate memory for the BDL for each stream */
2307 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2308 snd_dma_pci_data(chip->pci),
2309 BDL_SIZE, &chip->azx_dev[i].bdl);
2310 if (err < 0) {
2311 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2312 goto errout;
2313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002315 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002316 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2317 snd_dma_pci_data(chip->pci),
2318 chip->num_streams * 8, &chip->posbuf);
2319 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002320 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2321 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002324 if (!chip->single_cmd) {
2325 err = azx_alloc_cmd_io(chip);
2326 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002327 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
2330 /* initialize streams */
2331 azx_init_stream(chip);
2332
2333 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002334 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 azx_init_chip(chip);
2336
2337 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002338 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 snd_printk(KERN_ERR SFX "no codecs found!\n");
2340 err = -ENODEV;
2341 goto errout;
2342 }
2343
Takashi Iwaid01ce992007-07-27 16:52:19 +02002344 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2345 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2347 goto errout;
2348 }
2349
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002350 strcpy(card->driver, "HDA-Intel");
2351 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002352 sprintf(card->longname, "%s at 0x%lx irq %i",
2353 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002354
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 *rchip = chip;
2356 return 0;
2357
2358 errout:
2359 azx_free(chip);
2360 return err;
2361}
2362
Takashi Iwaicb53c622007-08-10 17:21:45 +02002363static void power_down_all_codecs(struct azx *chip)
2364{
2365#ifdef CONFIG_SND_HDA_POWER_SAVE
2366 /* The codecs were powered up in snd_hda_codec_new().
2367 * Now all initialization done, so turn them down if possible
2368 */
2369 struct hda_codec *codec;
2370 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2371 snd_hda_power_down(codec);
2372 }
2373#endif
2374}
2375
Takashi Iwaid01ce992007-07-27 16:52:19 +02002376static int __devinit azx_probe(struct pci_dev *pci,
2377 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002379 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002380 struct snd_card *card;
2381 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002382 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002384 if (dev >= SNDRV_CARDS)
2385 return -ENODEV;
2386 if (!enable[dev]) {
2387 dev++;
2388 return -ENOENT;
2389 }
2390
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002391 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2392 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002394 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 }
2396
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002397 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002398 if (err < 0)
2399 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002400 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 /* create codec instances */
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002403 err = azx_codec_create(chip, model[dev], probe_only[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002404 if (err < 0)
2405 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
2407 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002408 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002409 if (err < 0)
2410 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411
2412 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002413 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002414 if (err < 0)
2415 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 snd_card_set_dev(card, &pci->dev);
2418
Takashi Iwaid01ce992007-07-27 16:52:19 +02002419 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002420 if (err < 0)
2421 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
2423 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002424 chip->running = 1;
2425 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002426 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002428 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002430out_free:
2431 snd_card_free(card);
2432 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433}
2434
2435static void __devexit azx_remove(struct pci_dev *pci)
2436{
2437 snd_card_free(pci_get_drvdata(pci));
2438 pci_set_drvdata(pci, NULL);
2439}
2440
2441/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002442static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002443 /* ICH 6..10 */
2444 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2445 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2446 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2447 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002448 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002449 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2450 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2451 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2452 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002453 /* PCH */
2454 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002455 /* SCH */
2456 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2457 /* ATI SB 450/600 */
2458 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2459 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2460 /* ATI HDMI */
2461 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2462 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2463 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002464 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002465 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2466 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2467 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2468 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2469 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2470 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2471 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2472 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2473 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2474 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2475 /* VIA VT8251/VT8237A */
2476 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2477 /* SIS966 */
2478 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2479 /* ULI M5461 */
2480 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2481 /* NVIDIA MCP */
2482 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2483 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2484 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2485 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2486 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2487 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2488 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2489 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2490 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2491 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2492 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2493 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2494 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2495 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2496 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2497 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2498 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2499 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002500 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2501 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2502 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2503 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002504 /* Teradici */
2505 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Yang, Libinc4da29c2008-11-13 11:07:07 +01002506 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2507 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2508 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2509 .class_mask = 0xffffff,
2510 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 { 0, }
2512};
2513MODULE_DEVICE_TABLE(pci, azx_ids);
2514
2515/* pci_driver definition */
2516static struct pci_driver driver = {
2517 .name = "HDA Intel",
2518 .id_table = azx_ids,
2519 .probe = azx_probe,
2520 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002521#ifdef CONFIG_PM
2522 .suspend = azx_suspend,
2523 .resume = azx_resume,
2524#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525};
2526
2527static int __init alsa_card_azx_init(void)
2528{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002529 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530}
2531
2532static void __exit alsa_card_azx_exit(void)
2533{
2534 pci_unregister_driver(&driver);
2535}
2536
2537module_init(alsa_card_azx_init)
2538module_exit(alsa_card_azx_exit)