blob: 825784b3b19327e4299b565e3b0b6180b0ea0fd3 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000030#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
Christian König91acbeb2015-12-14 16:42:31 +010034static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020035 struct drm_amdgpu_cs_chunk_fence *data,
36 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010037{
38 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020039 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010040
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010041 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010042 if (gobj == NULL)
43 return -EINVAL;
44
Christian König758ac172016-05-06 22:14:00 +020045 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010046 p->uf_entry.priority = 0;
47 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
48 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010049 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020050
51 size = amdgpu_bo_size(p->uf_entry.robj);
52 if (size != PAGE_SIZE || (data->offset + 8) > size)
53 return -EINVAL;
54
Christian König758ac172016-05-06 22:14:00 +020055 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010056
Cihangir Akturkf62facc2017-08-03 14:58:16 +030057 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020058
59 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
60 amdgpu_bo_unref(&p->uf_entry.robj);
61 return -EINVAL;
62 }
63
Christian König91acbeb2015-12-14 16:42:31 +010064 return 0;
65}
66
Alex Xie9211c782017-06-20 16:35:04 -040067static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068{
Christian König4c0b2422016-02-01 11:20:37 +010069 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080070 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 union drm_amdgpu_cs *cs = data;
72 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030073 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010074 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020075 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030076 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030077 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078
Dan Carpenter1d263472015-09-23 13:59:28 +030079 if (cs->in.num_chunks == 0)
80 return 0;
81
82 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
83 if (!chunk_array)
84 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085
Christian König3cb485f2015-05-11 15:34:59 +020086 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
87 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030088 ret = -EINVAL;
89 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020090 }
Dan Carpenter1d263472015-09-23 13:59:28 +030091
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +020093 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094 if (copy_from_user(chunk_array, chunk_array_user,
95 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030096 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +010097 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 }
99
100 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800101 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300103 if (!p->chunks) {
104 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100105 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
108 for (i = 0; i < p->nchunks; i++) {
109 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
110 struct drm_amdgpu_cs_chunk user_chunk;
111 uint32_t __user *cdata;
112
Christian König7ecc2452017-07-26 17:02:52 +0200113 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114 if (copy_from_user(&user_chunk, chunk_ptr,
115 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300116 ret = -EFAULT;
117 i--;
118 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 }
120 p->chunks[i].chunk_id = user_chunk.chunk_id;
121 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122
123 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200124 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125
Michal Hocko20981052017-05-17 14:23:12 +0200126 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 ret = -ENOMEM;
129 i--;
130 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 }
132 size *= sizeof(uint32_t);
133 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300134 ret = -EFAULT;
135 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 }
137
Christian König9a5e8fb2015-06-23 17:07:03 +0200138 switch (p->chunks[i].chunk_id) {
139 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100140 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200141 break;
142
143 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100145 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300146 ret = -EINVAL;
147 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 }
Christian König91acbeb2015-12-14 16:42:31 +0100149
Christian König758ac172016-05-06 22:14:00 +0200150 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
151 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100152 if (ret)
153 goto free_partial_kdata;
154
Christian König9a5e8fb2015-06-23 17:07:03 +0200155 break;
156
Christian König2b48d322015-06-19 17:31:29 +0200157 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000158 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
159 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200160 break;
161
Christian König9a5e8fb2015-06-23 17:07:03 +0200162 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300163 ret = -EINVAL;
164 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 }
166 }
167
Monk Liuc5637832016-04-19 20:11:32 +0800168 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100169 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100170 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171
Christian Königb5f5acb2016-06-29 13:26:41 +0200172 if (p->uf_entry.robj)
173 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300175 return 0;
176
177free_all_kdata:
178 i = p->nchunks - 1;
179free_partial_kdata:
180 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200181 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300182 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000183 p->chunks = NULL;
184 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100185put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300186 amdgpu_ctx_put(p->ctx);
187free_chunk:
188 kfree(chunk_array);
189
190 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191}
192
Marek Olšák95844d22016-08-17 23:49:27 +0200193/* Convert microseconds to bytes. */
194static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
195{
196 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
197 return 0;
198
199 /* Since accum_us is incremented by a million per second, just
200 * multiply it by the number of MB/s to get the number of bytes.
201 */
202 return us << adev->mm_stats.log2_max_MBps;
203}
204
205static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
206{
207 if (!adev->mm_stats.log2_max_MBps)
208 return 0;
209
210 return bytes >> adev->mm_stats.log2_max_MBps;
211}
212
213/* Returns how many bytes TTM can move right now. If no bytes can be moved,
214 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
215 * which means it can go over the threshold once. If that happens, the driver
216 * will be in debt and no other buffer migrations can be done until that debt
217 * is repaid.
218 *
219 * This approach allows moving a buffer of any size (it's important to allow
220 * that).
221 *
222 * The currency is simply time in microseconds and it increases as the clock
223 * ticks. The accumulated microseconds (us) are converted to bytes and
224 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 */
John Brooks00f06b22017-06-27 22:33:18 -0400226static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
227 u64 *max_bytes,
228 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400229{
Marek Olšák95844d22016-08-17 23:49:27 +0200230 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200231 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400232
Marek Olšák95844d22016-08-17 23:49:27 +0200233 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
234 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 *
Marek Olšák95844d22016-08-17 23:49:27 +0200236 * It means that in order to get full max MBps, at least 5 IBs per
237 * second must be submitted and not more than 200ms apart from each
238 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 */
Marek Olšák95844d22016-08-17 23:49:27 +0200240 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241
John Brooks00f06b22017-06-27 22:33:18 -0400242 if (!adev->mm_stats.log2_max_MBps) {
243 *max_bytes = 0;
244 *max_vis_bytes = 0;
245 return;
246 }
Marek Olšák95844d22016-08-17 23:49:27 +0200247
248 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
249 used_vram = atomic64_read(&adev->vram_usage);
250 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
251
252 spin_lock(&adev->mm_stats.lock);
253
254 /* Increase the amount of accumulated us. */
255 time_us = ktime_to_us(ktime_get());
256 increment_us = time_us - adev->mm_stats.last_update_us;
257 adev->mm_stats.last_update_us = time_us;
258 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
259 us_upper_bound);
260
261 /* This prevents the short period of low performance when the VRAM
262 * usage is low and the driver is in debt or doesn't have enough
263 * accumulated us to fill VRAM quickly.
264 *
265 * The situation can occur in these cases:
266 * - a lot of VRAM is freed by userspace
267 * - the presence of a big buffer causes a lot of evictions
268 * (solution: split buffers into smaller ones)
269 *
270 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
271 * accum_us to a positive number.
272 */
273 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
274 s64 min_us;
275
276 /* Be more aggresive on dGPUs. Try to fill a portion of free
277 * VRAM now.
278 */
279 if (!(adev->flags & AMD_IS_APU))
280 min_us = bytes_to_us(adev, free_vram / 4);
281 else
282 min_us = 0; /* Reset accum_us on APUs. */
283
284 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
285 }
286
John Brooks00f06b22017-06-27 22:33:18 -0400287 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200288 * buffer moves.
289 */
John Brooks00f06b22017-06-27 22:33:18 -0400290 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
291
292 /* Do the same for visible VRAM if half of it is free */
293 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
294 u64 total_vis_vram = adev->mc.visible_vram_size;
295 u64 used_vis_vram = atomic64_read(&adev->vram_vis_usage);
296
297 if (used_vis_vram < total_vis_vram) {
298 u64 free_vis_vram = total_vis_vram - used_vis_vram;
299 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
300 increment_us, us_upper_bound);
301
302 if (free_vis_vram >= total_vis_vram / 2)
303 adev->mm_stats.accum_us_vis =
304 max(bytes_to_us(adev, free_vis_vram / 2),
305 adev->mm_stats.accum_us_vis);
306 }
307
308 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
309 } else {
310 *max_vis_bytes = 0;
311 }
Marek Olšák95844d22016-08-17 23:49:27 +0200312
313 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200314}
315
316/* Report how many bytes have really been moved for the last command
317 * submission. This can result in a debt that can stop buffer migrations
318 * temporarily.
319 */
John Brooks00f06b22017-06-27 22:33:18 -0400320void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
321 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200322{
323 spin_lock(&adev->mm_stats.lock);
324 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400325 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200326 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327}
328
Chunming Zhou14fd8332016-08-04 13:05:46 +0800329static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
330 struct amdgpu_bo *bo)
331{
Christian Königa7d64de2016-09-15 14:58:48 +0200332 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400333 u64 initial_bytes_moved, bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800334 uint32_t domain;
335 int r;
336
337 if (bo->pin_count)
338 return 0;
339
Marek Olšák95844d22016-08-17 23:49:27 +0200340 /* Don't move this buffer if we have depleted our allowance
341 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342 */
John Brooks00f06b22017-06-27 22:33:18 -0400343 if (p->bytes_moved < p->bytes_moved_threshold) {
344 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
345 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
346 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
347 * visible VRAM if we've depleted our allowance to do
348 * that.
349 */
350 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400351 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400352 else
353 domain = bo->allowed_domains;
354 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400355 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400356 }
357 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800358 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400359 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800360
361retry:
362 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200363 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800364 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400365 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
366 initial_bytes_moved;
367 p->bytes_moved += bytes_moved;
368 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
369 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
370 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
371 p->bytes_moved_vis += bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800372
Christian König1abdc3d2016-08-31 17:28:11 +0200373 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
374 domain = bo->allowed_domains;
375 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 }
377
378 return r;
379}
380
Christian König662bfa62016-09-01 12:13:18 +0200381/* Last resort, try to evict something from the current working set */
382static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200383 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200384{
Christian Königf7da30d2016-09-28 12:03:04 +0200385 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200386 int r;
387
388 if (!p->evictable)
389 return false;
390
391 for (;&p->evictable->tv.head != &p->validated;
392 p->evictable = list_prev_entry(p->evictable, tv.head)) {
393
394 struct amdgpu_bo_list_entry *candidate = p->evictable;
395 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200396 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400397 u64 initial_bytes_moved, bytes_moved;
398 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200399 uint32_t other;
400
401 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200402 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200403 break;
404
405 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
406
407 /* Check if this BO is in one of the domains we need space for */
408 if (!(other & domain))
409 continue;
410
411 /* Check if we can move this BO somewhere else */
412 other = bo->allowed_domains & ~domain;
413 if (!other)
414 continue;
415
416 /* Good we can try to move this BO somewhere else */
417 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400418 update_bytes_moved_vis =
419 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
420 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
421 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200422 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200423 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400424 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200425 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400426 p->bytes_moved += bytes_moved;
427 if (update_bytes_moved_vis)
428 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200429
430 if (unlikely(r))
431 break;
432
433 p->evictable = list_prev_entry(p->evictable, tv.head);
434 list_move(&candidate->tv.head, &p->validated);
435
436 return true;
437 }
438
439 return false;
440}
441
Christian Königf7da30d2016-09-28 12:03:04 +0200442static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
443{
444 struct amdgpu_cs_parser *p = param;
445 int r;
446
447 do {
448 r = amdgpu_cs_bo_validate(p, bo);
449 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
450 if (r)
451 return r;
452
453 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500454 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200455
456 return r;
457}
458
Baoyou Xie761c2e82016-09-03 13:57:14 +0800459static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200460 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 int r;
464
Christian Königa5b75052015-09-03 16:40:39 +0200465 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100466 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100467 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100468 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469
Christian Königcc325d12016-02-08 11:08:35 +0100470 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
471 if (usermm && usermm != current->mm)
472 return -EPERM;
473
Christian König2f568db2016-02-23 12:36:59 +0100474 /* Check if we have user pages and nobody bound the BO already */
475 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
476 size_t size = sizeof(struct page *);
477
478 size *= bo->tbo.ttm->num_pages;
479 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
480 binding_userptr = true;
481 }
482
Christian König662bfa62016-09-01 12:13:18 +0200483 if (p->evictable == lobj)
484 p->evictable = NULL;
485
Christian Königf7da30d2016-09-28 12:03:04 +0200486 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800487 if (r)
Christian König36409d122015-12-21 20:31:35 +0100488 return r;
Christian König662bfa62016-09-01 12:13:18 +0200489
Christian König2f568db2016-02-23 12:36:59 +0100490 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200491 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100492 lobj->user_pages = NULL;
493 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 }
495 return 0;
496}
497
Christian König2a7d9bd2015-12-18 20:33:52 +0100498static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
499 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500{
501 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100502 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200503 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800504 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100505 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100506 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507
Christian König2a7d9bd2015-12-18 20:33:52 +0100508 INIT_LIST_HEAD(&p->validated);
509
510 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800511 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100512 need_mmap_lock = p->bo_list->first_userptr !=
513 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100514 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800515 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516
Christian König3c0eea62015-12-11 14:39:05 +0100517 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100518 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400519
Christian König758ac172016-05-06 22:14:00 +0200520 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100521 list_add(&p->uf_entry.tv.head, &p->validated);
522
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 if (need_mmap_lock)
524 down_read(&current->mm->mmap_sem);
525
Christian König2f568db2016-02-23 12:36:59 +0100526 while (1) {
527 struct list_head need_pages;
528 unsigned i;
529
530 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
531 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200532 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800533 if (r != -ERESTARTSYS)
534 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100535 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200536 }
Christian König2f568db2016-02-23 12:36:59 +0100537
538 /* Without a BO list we don't have userptr BOs */
539 if (!p->bo_list)
540 break;
541
542 INIT_LIST_HEAD(&need_pages);
543 for (i = p->bo_list->first_userptr;
544 i < p->bo_list->num_entries; ++i) {
545
546 e = &p->bo_list->array[i];
547
548 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
549 &e->user_invalidated) && e->user_pages) {
550
551 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400552 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100553 */
554 release_pages(e->user_pages,
555 e->robj->tbo.ttm->num_pages,
556 false);
Michal Hocko20981052017-05-17 14:23:12 +0200557 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100558 e->user_pages = NULL;
559 }
560
561 if (e->robj->tbo.ttm->state != tt_bound &&
562 !e->user_pages) {
563 list_del(&e->tv.head);
564 list_add(&e->tv.head, &need_pages);
565
566 amdgpu_bo_unreserve(e->robj);
567 }
568 }
569
570 if (list_empty(&need_pages))
571 break;
572
573 /* Unreserve everything again. */
574 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
575
Marek Olšákf1037952016-07-30 00:48:39 +0200576 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100577 if (!--tries) {
578 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200579 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100580 goto error_free_pages;
581 }
582
Alex Xieeb0f0372017-06-08 14:53:26 -0400583 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100584 list_for_each_entry(e, &need_pages, tv.head) {
585 struct ttm_tt *ttm = e->robj->tbo.ttm;
586
Michal Hocko20981052017-05-17 14:23:12 +0200587 e->user_pages = kvmalloc_array(ttm->num_pages,
588 sizeof(struct page*),
589 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100590 if (!e->user_pages) {
591 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200592 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100593 goto error_free_pages;
594 }
595
596 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
597 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200598 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200599 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100600 e->user_pages = NULL;
601 goto error_free_pages;
602 }
603 }
604
605 /* And try again. */
606 list_splice(&need_pages, &p->validated);
607 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608
John Brooks00f06b22017-06-27 22:33:18 -0400609 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
610 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100611 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400612 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200613 p->evictable = list_last_entry(&p->validated,
614 struct amdgpu_bo_list_entry,
615 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100616
Christian Königf7da30d2016-09-28 12:03:04 +0200617 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
618 amdgpu_cs_validate, p);
619 if (r) {
620 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
621 goto error_validate;
622 }
623
Christian Königf69f90a12015-12-21 19:47:42 +0100624 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200625 if (r) {
626 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200627 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200628 }
Christian Königa5b75052015-09-03 16:40:39 +0200629
Christian Königf69f90a12015-12-21 19:47:42 +0100630 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200631 if (r) {
632 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100633 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200634 }
Christian Königa8480302016-01-05 16:03:39 +0100635
John Brooks00f06b22017-06-27 22:33:18 -0400636 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
637 p->bytes_moved_vis);
Christian König5a712a82016-06-21 16:28:15 +0200638 fpriv->vm.last_eviction_counter =
639 atomic64_read(&p->adev->num_evictions);
640
Christian Königa8480302016-01-05 16:03:39 +0100641 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200642 struct amdgpu_bo *gds = p->bo_list->gds_obj;
643 struct amdgpu_bo *gws = p->bo_list->gws_obj;
644 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100645 struct amdgpu_vm *vm = &fpriv->vm;
646 unsigned i;
647
648 for (i = 0; i < p->bo_list->num_entries; i++) {
649 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
650
651 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
652 }
Christian Königd88bf582016-05-06 17:50:03 +0200653
654 if (gds) {
655 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
656 p->job->gds_size = amdgpu_bo_size(gds);
657 }
658 if (gws) {
659 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
660 p->job->gws_size = amdgpu_bo_size(gws);
661 }
662 if (oa) {
663 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
664 p->job->oa_size = amdgpu_bo_size(oa);
665 }
Christian Königa8480302016-01-05 16:03:39 +0100666 }
Christian Königa5b75052015-09-03 16:40:39 +0200667
Christian Königc855e252016-09-05 17:00:57 +0200668 if (!r && p->uf_entry.robj) {
669 struct amdgpu_bo *uf = p->uf_entry.robj;
670
Christian Königbb990bb2016-09-09 16:32:33 +0200671 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200672 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
673 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200674
Christian Königa5b75052015-09-03 16:40:39 +0200675error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400676 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200677 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
678
Christian König2f568db2016-02-23 12:36:59 +0100679error_free_pages:
680
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681 if (need_mmap_lock)
682 up_read(&current->mm->mmap_sem);
683
Christian König2f568db2016-02-23 12:36:59 +0100684 if (p->bo_list) {
685 for (i = p->bo_list->first_userptr;
686 i < p->bo_list->num_entries; ++i) {
687 e = &p->bo_list->array[i];
688
689 if (!e->user_pages)
690 continue;
691
692 release_pages(e->user_pages,
693 e->robj->tbo.ttm->num_pages,
694 false);
Michal Hocko20981052017-05-17 14:23:12 +0200695 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100696 }
697 }
698
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 return r;
700}
701
702static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
703{
704 struct amdgpu_bo_list_entry *e;
705 int r;
706
707 list_for_each_entry(e, &p->validated, tv.head) {
708 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100709 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710
711 if (r)
712 return r;
713 }
714 return 0;
715}
716
Christian König984810f2015-11-14 21:05:35 +0100717/**
718 * cs_parser_fini() - clean parser states
719 * @parser: parser structure holding parsing context.
720 * @error: error number
721 *
722 * If error is set than unvalidate buffer, otherwise just free memory
723 * used by parsing context.
724 **/
Christian Königb6369222017-08-03 11:44:01 -0400725static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
726 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800727{
Christian König984810f2015-11-14 21:05:35 +0100728 unsigned i;
729
Christian Königb6369222017-08-03 11:44:01 -0400730 if (!error)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100732 &parser->validated,
733 parser->fence);
Christian Königb6369222017-08-03 11:44:01 -0400734 else if (backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735 ttm_eu_backoff_reservation(&parser->ticket,
736 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000737
738 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
739 drm_syncobj_put(parser->post_dep_syncobjs[i]);
740 kfree(parser->post_dep_syncobjs);
741
Chris Wilsonf54d1862016-10-25 13:00:45 +0100742 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100743
Christian König3cb485f2015-05-11 15:34:59 +0200744 if (parser->ctx)
745 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800746 if (parser->bo_list)
747 amdgpu_bo_list_put(parser->bo_list);
748
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200750 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100752 if (parser->job)
753 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100754 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755}
756
Junwei Zhangb85891b2017-01-16 13:59:01 +0800757static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758{
759 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800760 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
761 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 struct amdgpu_bo_va *bo_va;
763 struct amdgpu_bo *bo;
764 int i, r;
765
Christian König194d2162016-10-12 15:13:52 +0200766 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 if (r)
768 return r;
769
Christian Königa24960f2016-10-12 13:20:52 +0200770 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_dir_update);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200771 if (r)
772 return r;
773
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100774 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 if (r)
776 return r;
777
Junwei Zhangb85891b2017-01-16 13:59:01 +0800778 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
779 if (r)
780 return r;
781
782 r = amdgpu_sync_fence(adev, &p->job->sync,
783 fpriv->prt_va->last_pt_update);
784 if (r)
785 return r;
786
Monk Liu24936642017-01-09 15:54:32 +0800787 if (amdgpu_sriov_vf(adev)) {
788 struct dma_fence *f;
789 bo_va = vm->csa_bo_va;
790 BUG_ON(!bo_va);
791 r = amdgpu_vm_bo_update(adev, bo_va, false);
792 if (r)
793 return r;
794
795 f = bo_va->last_pt_update;
796 r = amdgpu_sync_fence(adev, &p->job->sync, f);
797 if (r)
798 return r;
799 }
800
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 if (p->bo_list) {
802 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100803 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200804
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400805 /* ignore duplicates */
806 bo = p->bo_list->array[i].robj;
807 if (!bo)
808 continue;
809
810 bo_va = p->bo_list->array[i].bo_va;
811 if (bo_va == NULL)
812 continue;
813
Christian König99e124f2016-08-16 14:43:17 +0200814 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815 if (r)
816 return r;
817
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800818 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100819 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200820 if (r)
821 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 }
Christian Königb495bd32015-09-10 14:00:35 +0200823
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 }
825
Christian Könige86f9ce2016-02-08 12:13:05 +0100826 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200827
828 if (amdgpu_vm_debug && p->bo_list) {
829 /* Invalidate all BOs to test for userspace bugs */
830 for (i = 0; i < p->bo_list->num_entries; i++) {
831 /* ignore duplicates */
832 bo = p->bo_list->array[i].robj;
833 if (!bo)
834 continue;
835
836 amdgpu_vm_bo_invalidate(adev, bo);
837 }
838 }
839
840 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400841}
842
843static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100844 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845{
Christian Königb07c60c2016-01-31 12:29:04 +0100846 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100848 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849 int i, r;
850
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100852 if (ring->funcs->parse_cs) {
853 for (i = 0; i < p->job->num_ibs; i++) {
854 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855 if (r)
856 return r;
857 }
Christian König45088ef2016-10-05 16:49:19 +0200858 }
859
860 if (p->job->vm) {
Christian König67003a12016-10-12 14:46:26 +0200861 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
Christian König9a795882016-06-22 14:25:55 +0200862
Junwei Zhangb85891b2017-01-16 13:59:01 +0800863 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200864 if (r)
865 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 }
867
Christian König9a795882016-06-22 14:25:55 +0200868 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869}
870
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
872 struct amdgpu_cs_parser *parser)
873{
874 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
875 struct amdgpu_vm *vm = &fpriv->vm;
876 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800877 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878
Christian König50838c82016-02-03 13:44:52 +0100879 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880 struct amdgpu_cs_chunk *chunk;
881 struct amdgpu_ib *ib;
882 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884
885 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100886 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
888
889 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
890 continue;
891
Monk Liu65333e42017-03-27 15:14:53 +0800892 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400893 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800894 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
895 ce_preempt++;
896 else
897 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400898 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800899
Monk Liu65333e42017-03-27 15:14:53 +0800900 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
901 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800902 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800903 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800904
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500905 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
906 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200907 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400908 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909
Monk Liu2a9ceb82017-03-28 11:00:03 +0800910 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800911 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
912 if (!parser->ctx->preamble_presented) {
913 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
914 parser->ctx->preamble_presented = true;
915 }
916 }
917
Christian Königb07c60c2016-01-31 12:29:04 +0100918 if (parser->job->ring && parser->job->ring != ring)
919 return -EINVAL;
920
921 parser->job->ring = ring;
922
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400923 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200924 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200925 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200926 uint64_t offset;
927 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200928
Christian König4802ce12015-06-10 17:20:11 +0200929 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
930 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200931 if (!aobj) {
932 DRM_ERROR("IB va_start is invalid\n");
933 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934 }
935
Christian König4802ce12015-06-10 17:20:11 +0200936 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
Christian Königa9f87f62017-03-30 14:03:59 +0200937 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Christian König4802ce12015-06-10 17:20:11 +0200938 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
939 return -EINVAL;
940 }
941
Marek Olšák3ccec532015-06-02 17:44:49 +0200942 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200943 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 return r;
946 }
947
Christian Königa9f87f62017-03-30 14:03:59 +0200948 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian König4802ce12015-06-10 17:20:11 +0200949 kptr += chunk_ib->va_start - offset;
950
Christian König45088ef2016-10-05 16:49:19 +0200951 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400952 if (r) {
953 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 return r;
955 }
956
957 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
958 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400959 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100960 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400961 if (r) {
962 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400963 return r;
964 }
965
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400967
Christian König45088ef2016-10-05 16:49:19 +0200968 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200969 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800970 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971 j++;
972 }
973
Christian König758ac172016-05-06 22:14:00 +0200974 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200975 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200976 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
977 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200978 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979
980 return 0;
981}
982
Dave Airlie6f0308e2017-03-09 03:45:52 +0000983static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
984 struct amdgpu_cs_chunk *chunk)
985{
986 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
987 unsigned num_deps;
988 int i, r;
989 struct drm_amdgpu_cs_chunk_dep *deps;
990
991 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
992 num_deps = chunk->length_dw * 4 /
993 sizeof(struct drm_amdgpu_cs_chunk_dep);
994
995 for (i = 0; i < num_deps; ++i) {
996 struct amdgpu_ring *ring;
997 struct amdgpu_ctx *ctx;
998 struct dma_fence *fence;
999
1000 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1001 if (ctx == NULL)
1002 return -EINVAL;
1003
1004 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1005 deps[i].ip_type,
1006 deps[i].ip_instance,
1007 deps[i].ring, &ring);
1008 if (r) {
1009 amdgpu_ctx_put(ctx);
1010 return r;
1011 }
1012
1013 fence = amdgpu_ctx_get_fence(ctx, ring,
1014 deps[i].handle);
1015 if (IS_ERR(fence)) {
1016 r = PTR_ERR(fence);
1017 amdgpu_ctx_put(ctx);
1018 return r;
1019 } else if (fence) {
1020 r = amdgpu_sync_fence(p->adev, &p->job->sync,
1021 fence);
1022 dma_fence_put(fence);
1023 amdgpu_ctx_put(ctx);
1024 if (r)
1025 return r;
1026 }
1027 }
1028 return 0;
1029}
1030
Dave Airlie660e8552017-03-13 22:18:15 +00001031static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1032 uint32_t handle)
1033{
1034 int r;
1035 struct dma_fence *fence;
1036 r = drm_syncobj_fence_get(p->filp, handle, &fence);
1037 if (r)
1038 return r;
1039
1040 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
1041 dma_fence_put(fence);
1042
1043 return r;
1044}
1045
1046static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1047 struct amdgpu_cs_chunk *chunk)
1048{
1049 unsigned num_deps;
1050 int i, r;
1051 struct drm_amdgpu_cs_chunk_sem *deps;
1052
1053 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1054 num_deps = chunk->length_dw * 4 /
1055 sizeof(struct drm_amdgpu_cs_chunk_sem);
1056
1057 for (i = 0; i < num_deps; ++i) {
1058 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1059 if (r)
1060 return r;
1061 }
1062 return 0;
1063}
1064
1065static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1066 struct amdgpu_cs_chunk *chunk)
1067{
1068 unsigned num_deps;
1069 int i;
1070 struct drm_amdgpu_cs_chunk_sem *deps;
1071 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1072 num_deps = chunk->length_dw * 4 /
1073 sizeof(struct drm_amdgpu_cs_chunk_sem);
1074
1075 p->post_dep_syncobjs = kmalloc_array(num_deps,
1076 sizeof(struct drm_syncobj *),
1077 GFP_KERNEL);
1078 p->num_post_dep_syncobjs = 0;
1079
1080 for (i = 0; i < num_deps; ++i) {
1081 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1082 if (!p->post_dep_syncobjs[i])
1083 return -EINVAL;
1084 p->num_post_dep_syncobjs++;
1085 }
1086 return 0;
1087}
1088
Christian König2b48d322015-06-19 17:31:29 +02001089static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1090 struct amdgpu_cs_parser *p)
1091{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001092 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001093
Christian König2b48d322015-06-19 17:31:29 +02001094 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001095 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001096
1097 chunk = &p->chunks[i];
1098
Dave Airlie6f0308e2017-03-09 03:45:52 +00001099 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1100 r = amdgpu_cs_process_fence_dep(p, chunk);
1101 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001102 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001103 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1104 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1105 if (r)
1106 return r;
1107 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1108 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1109 if (r)
1110 return r;
Christian König2b48d322015-06-19 17:31:29 +02001111 }
1112 }
1113
1114 return 0;
1115}
1116
Dave Airlie660e8552017-03-13 22:18:15 +00001117static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1118{
1119 int i;
1120
Chris Wilson00fc2c22017-07-05 21:12:44 +01001121 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1122 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001123}
1124
Christian Königcd75dc62016-01-31 11:30:55 +01001125static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1126 union drm_amdgpu_cs *cs)
1127{
Christian Königb07c60c2016-01-31 12:29:04 +01001128 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001129 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001130 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001131 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001132
Christian König50838c82016-02-03 13:44:52 +01001133 job = p->job;
1134 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001135
Christian König595a9cd2016-06-30 10:52:03 +02001136 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001137 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001138 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001139 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001140 }
1141
Monk Liue6869412016-03-07 12:49:55 +08001142 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001143 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001144 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001145
1146 amdgpu_cs_post_dependencies(p);
1147
Christian König595a9cd2016-06-30 10:52:03 +02001148 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001149 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001150 amdgpu_job_free_resources(job);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001151 amdgpu_cs_parser_fini(p, 0, true);
Christian Königcd75dc62016-01-31 11:30:55 +01001152
1153 trace_amdgpu_cs_ioctl(job);
1154 amd_sched_entity_push_job(&job->base);
Christian Königcd75dc62016-01-31 11:30:55 +01001155 return 0;
1156}
1157
Chunming Zhou049fc522015-07-21 14:36:51 +08001158int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1159{
1160 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001161 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Chunming Zhou049fc522015-07-21 14:36:51 +08001162 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001163 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001164 bool reserved_buffers = false;
1165 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001166
Christian König0c418f12015-09-01 15:13:53 +02001167 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001168 return -EBUSY;
Chunming Zhouf1892132017-05-15 16:48:27 +08001169 if (amdgpu_kms_vram_lost(adev, fpriv))
1170 return -ENODEV;
Chunming Zhou049fc522015-07-21 14:36:51 +08001171
Christian König7e52a812015-11-04 15:44:39 +01001172 parser.adev = adev;
1173 parser.filp = filp;
1174
1175 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001176 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001177 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001178 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179 }
Huang Ruia414cd72016-10-30 23:05:47 +08001180
Christian König2a7d9bd2015-12-18 20:33:52 +01001181 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001182 if (r) {
1183 if (r == -ENOMEM)
1184 DRM_ERROR("Not enough memory for command submission!\n");
1185 else if (r != -ERESTARTSYS)
1186 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1187 goto out;
Christian König26a69802015-08-18 21:09:33 +02001188 }
1189
Huang Ruia414cd72016-10-30 23:05:47 +08001190 reserved_buffers = true;
1191 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001192 if (r)
1193 goto out;
1194
Huang Ruia414cd72016-10-30 23:05:47 +08001195 r = amdgpu_cs_dependencies(adev, &parser);
1196 if (r) {
1197 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1198 goto out;
1199 }
1200
Christian König50838c82016-02-03 13:44:52 +01001201 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001202 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001203
Christian König7e52a812015-11-04 15:44:39 +01001204 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001205 if (r)
1206 goto out;
1207
Christian König4acabfe2016-01-31 11:32:04 +01001208 r = amdgpu_cs_submit(&parser, cs);
Chunming Zhou10e709c2017-04-27 15:13:52 +08001209 if (r)
1210 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001211
Chunming Zhou10e709c2017-04-27 15:13:52 +08001212 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001213out:
Christian König7e52a812015-11-04 15:44:39 +01001214 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001215 return r;
1216}
1217
1218/**
1219 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1220 *
1221 * @dev: drm device
1222 * @data: data from userspace
1223 * @filp: file private
1224 *
1225 * Wait for the command submission identified by handle to finish.
1226 */
1227int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1228 struct drm_file *filp)
1229{
1230 union drm_amdgpu_wait_cs *wait = data;
1231 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001232 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001233 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001234 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001235 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001236 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001237 long r;
1238
Chunming Zhouf1892132017-05-15 16:48:27 +08001239 if (amdgpu_kms_vram_lost(adev, fpriv))
1240 return -ENODEV;
Christian König21c16bf2015-07-07 17:24:49 +02001241
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001242 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1243 if (ctx == NULL)
1244 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001245
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001246 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1247 wait->in.ip_type, wait->in.ip_instance,
1248 wait->in.ring, &ring);
1249 if (r) {
1250 amdgpu_ctx_put(ctx);
1251 return r;
1252 }
1253
Chunming Zhou4b559c92015-07-21 15:53:04 +08001254 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1255 if (IS_ERR(fence))
1256 r = PTR_ERR(fence);
1257 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001258 r = dma_fence_wait_timeout(fence, true, timeout);
1259 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001260 } else
Christian König21c16bf2015-07-07 17:24:49 +02001261 r = 1;
1262
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001263 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001264 if (r < 0)
1265 return r;
1266
1267 memset(wait, 0, sizeof(*wait));
1268 wait->out.status = (r == 0);
1269
1270 return 0;
1271}
1272
1273/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001274 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1275 *
1276 * @adev: amdgpu device
1277 * @filp: file private
1278 * @user: drm_amdgpu_fence copied from user space
1279 */
1280static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1281 struct drm_file *filp,
1282 struct drm_amdgpu_fence *user)
1283{
1284 struct amdgpu_ring *ring;
1285 struct amdgpu_ctx *ctx;
1286 struct dma_fence *fence;
1287 int r;
1288
Junwei Zhangeef18a82016-11-04 16:16:10 -04001289 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1290 if (ctx == NULL)
1291 return ERR_PTR(-EINVAL);
1292
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001293 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1294 user->ip_instance, user->ring, &ring);
1295 if (r) {
1296 amdgpu_ctx_put(ctx);
1297 return ERR_PTR(r);
1298 }
1299
Junwei Zhangeef18a82016-11-04 16:16:10 -04001300 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1301 amdgpu_ctx_put(ctx);
1302
1303 return fence;
1304}
1305
1306/**
1307 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1308 *
1309 * @adev: amdgpu device
1310 * @filp: file private
1311 * @wait: wait parameters
1312 * @fences: array of drm_amdgpu_fence
1313 */
1314static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1315 struct drm_file *filp,
1316 union drm_amdgpu_wait_fences *wait,
1317 struct drm_amdgpu_fence *fences)
1318{
1319 uint32_t fence_count = wait->in.fence_count;
1320 unsigned int i;
1321 long r = 1;
1322
1323 for (i = 0; i < fence_count; i++) {
1324 struct dma_fence *fence;
1325 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1326
1327 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1328 if (IS_ERR(fence))
1329 return PTR_ERR(fence);
1330 else if (!fence)
1331 continue;
1332
1333 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001334 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001335 if (r < 0)
1336 return r;
1337
1338 if (r == 0)
1339 break;
1340 }
1341
1342 memset(wait, 0, sizeof(*wait));
1343 wait->out.status = (r > 0);
1344
1345 return 0;
1346}
1347
1348/**
1349 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1350 *
1351 * @adev: amdgpu device
1352 * @filp: file private
1353 * @wait: wait parameters
1354 * @fences: array of drm_amdgpu_fence
1355 */
1356static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1357 struct drm_file *filp,
1358 union drm_amdgpu_wait_fences *wait,
1359 struct drm_amdgpu_fence *fences)
1360{
1361 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1362 uint32_t fence_count = wait->in.fence_count;
1363 uint32_t first = ~0;
1364 struct dma_fence **array;
1365 unsigned int i;
1366 long r;
1367
1368 /* Prepare the fence array */
1369 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1370
1371 if (array == NULL)
1372 return -ENOMEM;
1373
1374 for (i = 0; i < fence_count; i++) {
1375 struct dma_fence *fence;
1376
1377 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1378 if (IS_ERR(fence)) {
1379 r = PTR_ERR(fence);
1380 goto err_free_fence_array;
1381 } else if (fence) {
1382 array[i] = fence;
1383 } else { /* NULL, the fence has been already signaled */
1384 r = 1;
1385 goto out;
1386 }
1387 }
1388
1389 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1390 &first);
1391 if (r < 0)
1392 goto err_free_fence_array;
1393
1394out:
1395 memset(wait, 0, sizeof(*wait));
1396 wait->out.status = (r > 0);
1397 wait->out.first_signaled = first;
1398 /* set return value 0 to indicate success */
1399 r = 0;
1400
1401err_free_fence_array:
1402 for (i = 0; i < fence_count; i++)
1403 dma_fence_put(array[i]);
1404 kfree(array);
1405
1406 return r;
1407}
1408
1409/**
1410 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1411 *
1412 * @dev: drm device
1413 * @data: data from userspace
1414 * @filp: file private
1415 */
1416int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1417 struct drm_file *filp)
1418{
1419 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001420 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001421 union drm_amdgpu_wait_fences *wait = data;
1422 uint32_t fence_count = wait->in.fence_count;
1423 struct drm_amdgpu_fence *fences_user;
1424 struct drm_amdgpu_fence *fences;
1425 int r;
1426
Chunming Zhouf1892132017-05-15 16:48:27 +08001427 if (amdgpu_kms_vram_lost(adev, fpriv))
1428 return -ENODEV;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001429 /* Get the fences from userspace */
1430 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1431 GFP_KERNEL);
1432 if (fences == NULL)
1433 return -ENOMEM;
1434
Christian König7ecc2452017-07-26 17:02:52 +02001435 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001436 if (copy_from_user(fences, fences_user,
1437 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1438 r = -EFAULT;
1439 goto err_free_fences;
1440 }
1441
1442 if (wait->in.wait_all)
1443 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1444 else
1445 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1446
1447err_free_fences:
1448 kfree(fences);
1449
1450 return r;
1451}
1452
1453/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001454 * amdgpu_cs_find_bo_va - find bo_va for VM address
1455 *
1456 * @parser: command submission parser context
1457 * @addr: VM address
1458 * @bo: resulting BO of the mapping found
1459 *
1460 * Search the buffer objects in the command submission context for a certain
1461 * virtual memory address. Returns allocation structure when found, NULL
1462 * otherwise.
1463 */
1464struct amdgpu_bo_va_mapping *
1465amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1466 uint64_t addr, struct amdgpu_bo **bo)
1467{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001468 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001469 unsigned i;
1470
1471 if (!parser->bo_list)
1472 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473
1474 addr /= AMDGPU_GPU_PAGE_SIZE;
1475
Christian König15486fd22015-12-22 16:06:12 +01001476 for (i = 0; i < parser->bo_list->num_entries; i++) {
1477 struct amdgpu_bo_list_entry *lobj;
1478
1479 lobj = &parser->bo_list->array[i];
1480 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001481 continue;
1482
Christian König15486fd22015-12-22 16:06:12 +01001483 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001484 if (mapping->start > addr ||
1485 addr > mapping->last)
Christian König7fc11952015-07-30 11:53:42 +02001486 continue;
1487
Christian König15486fd22015-12-22 16:06:12 +01001488 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001489 return mapping;
1490 }
1491
Christian König15486fd22015-12-22 16:06:12 +01001492 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02001493 if (mapping->start > addr ||
1494 addr > mapping->last)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001495 continue;
1496
Christian König15486fd22015-12-22 16:06:12 +01001497 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001498 return mapping;
1499 }
1500 }
1501
1502 return NULL;
1503}
Christian Königc855e252016-09-05 17:00:57 +02001504
1505/**
1506 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1507 *
1508 * @parser: command submission parser context
1509 *
1510 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1511 */
1512int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1513{
1514 unsigned i;
1515 int r;
1516
1517 if (!parser->bo_list)
1518 return 0;
1519
1520 for (i = 0; i < parser->bo_list->num_entries; i++) {
1521 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1522
Christian Königbb990bb2016-09-09 16:32:33 +02001523 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001524 if (unlikely(r))
1525 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001526
1527 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1528 continue;
1529
1530 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1531 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1532 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1533 if (unlikely(r))
1534 return r;
Christian Königc855e252016-09-05 17:00:57 +02001535 }
1536
1537 return 0;
1538}