blob: c908f972283c1802679c8e927778b79958dcfd08 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039/**
40 * amdgpu_driver_unload_kms - Main unload function for KMS.
41 *
42 * @dev: drm dev pointer
43 *
44 * This is the main unload function for KMS (all asics).
45 * Returns 0 on success.
46 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020047void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040048{
49 struct amdgpu_device *adev = dev->dev_private;
50
51 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020052 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54 if (adev->rmmio == NULL)
55 goto done_free;
56
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080057 if (amdgpu_sriov_vf(adev))
58 amdgpu_virt_request_full_gpu(adev, false);
59
Lukas Wunner4a788542016-06-08 18:47:27 +020060 if (amdgpu_device_is_px(dev)) {
61 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020062 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020063 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064
Oded Gabbay130e0372015-06-12 21:35:14 +030065 amdgpu_amdkfd_device_fini(adev);
66
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074}
75
76/**
77 * amdgpu_driver_load_kms - Main load function for KMS.
78 *
79 * @dev: drm dev pointer
80 * @flags: device flags
81 *
82 * This is the main load function for KMS (all asics).
83 * Returns 0 on success, error on failure.
84 */
85int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86{
87 struct amdgpu_device *adev;
88 int r, acpi_status;
89
Felix Kuehling6dd13092017-06-05 18:53:55 +090090#ifdef CONFIG_DRM_AMDGPU_SI
91 if (!amdgpu_si_support) {
92 switch (flags & AMD_ASIC_MASK) {
93 case CHIP_TAHITI:
94 case CHIP_PITCAIRN:
95 case CHIP_VERDE:
96 case CHIP_OLAND:
97 case CHIP_HAINAN:
98 dev_info(dev->dev,
99 "SI support provided by radeon.\n");
100 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900101 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900102 );
103 return -ENODEV;
104 }
105 }
106#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900107#ifdef CONFIG_DRM_AMDGPU_CIK
108 if (!amdgpu_cik_support) {
109 switch (flags & AMD_ASIC_MASK) {
110 case CHIP_KAVERI:
111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KABINI:
114 case CHIP_MULLINS:
115 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900116 "CIK support provided by radeon.\n");
117 dev_info(dev->dev,
118 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
119 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900120 return -ENODEV;
121 }
122 }
123#endif
124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
126 if (adev == NULL) {
127 return -ENOMEM;
128 }
129 dev->dev_private = (void *)adev;
130
131 if ((amdgpu_runtime_pm != 0) &&
132 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400133 (amdgpu_is_atpx_hybrid() ||
134 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100135 ((flags & AMD_IS_APU) == 0) &&
136 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800137 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
139 /* amdgpu_device_init should report only fatal error
140 * like memory allocation failure or iomapping failure,
141 * or memory manager initialization failure, it must
142 * properly initialize the GPU MC controller and permit
143 * VRAM allocation
144 */
145 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
146 if (r) {
147 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
148 goto out;
149 }
150
151 /* Call ACPI methods: require modeset init
152 * but failure is not fatal
153 */
154 if (!r) {
155 acpi_status = amdgpu_acpi_init(adev);
156 if (acpi_status)
157 dev_dbg(&dev->pdev->dev,
158 "Error during ACPI methods call\n");
159 }
160
Oded Gabbay130e0372015-06-12 21:35:14 +0300161 amdgpu_amdkfd_device_probe(adev);
162 amdgpu_amdkfd_device_init(adev);
163
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 if (amdgpu_device_is_px(dev)) {
165 pm_runtime_use_autosuspend(dev->dev);
166 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
167 pm_runtime_set_active(dev->dev);
168 pm_runtime_allow(dev->dev);
169 pm_runtime_mark_last_busy(dev->dev);
170 pm_runtime_put_autosuspend(dev->dev);
171 }
172
Xiangliang Yu3149d9d2017-01-12 15:14:36 +0800173 if (amdgpu_sriov_vf(adev))
174 amdgpu_virt_release_full_gpu(adev, true);
175
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200177 if (r) {
178 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
179 if (adev->rmmio && amdgpu_device_is_px(dev))
180 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200182 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183
184 return r;
185}
186
Huang Rui000cab92016-06-12 15:44:44 +0800187static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
188 struct drm_amdgpu_query_fw *query_fw,
189 struct amdgpu_device *adev)
190{
191 switch (query_fw->fw_type) {
192 case AMDGPU_INFO_FW_VCE:
193 fw_info->ver = adev->vce.fw_version;
194 fw_info->feature = adev->vce.fb_version;
195 break;
196 case AMDGPU_INFO_FW_UVD:
197 fw_info->ver = adev->uvd.fw_version;
198 fw_info->feature = 0;
199 break;
200 case AMDGPU_INFO_FW_GMC:
201 fw_info->ver = adev->mc.fw_version;
202 fw_info->feature = 0;
203 break;
204 case AMDGPU_INFO_FW_GFX_ME:
205 fw_info->ver = adev->gfx.me_fw_version;
206 fw_info->feature = adev->gfx.me_feature_version;
207 break;
208 case AMDGPU_INFO_FW_GFX_PFP:
209 fw_info->ver = adev->gfx.pfp_fw_version;
210 fw_info->feature = adev->gfx.pfp_feature_version;
211 break;
212 case AMDGPU_INFO_FW_GFX_CE:
213 fw_info->ver = adev->gfx.ce_fw_version;
214 fw_info->feature = adev->gfx.ce_feature_version;
215 break;
216 case AMDGPU_INFO_FW_GFX_RLC:
217 fw_info->ver = adev->gfx.rlc_fw_version;
218 fw_info->feature = adev->gfx.rlc_feature_version;
219 break;
220 case AMDGPU_INFO_FW_GFX_MEC:
221 if (query_fw->index == 0) {
222 fw_info->ver = adev->gfx.mec_fw_version;
223 fw_info->feature = adev->gfx.mec_feature_version;
224 } else if (query_fw->index == 1) {
225 fw_info->ver = adev->gfx.mec2_fw_version;
226 fw_info->feature = adev->gfx.mec2_feature_version;
227 } else
228 return -EINVAL;
229 break;
230 case AMDGPU_INFO_FW_SMC:
231 fw_info->ver = adev->pm.fw_version;
232 fw_info->feature = 0;
233 break;
234 case AMDGPU_INFO_FW_SDMA:
235 if (query_fw->index >= adev->sdma.num_instances)
236 return -EINVAL;
237 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
238 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
239 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500240 case AMDGPU_INFO_FW_SOS:
241 fw_info->ver = adev->psp.sos_fw_version;
242 fw_info->feature = adev->psp.sos_feature_version;
243 break;
244 case AMDGPU_INFO_FW_ASD:
245 fw_info->ver = adev->psp.asd_fw_version;
246 fw_info->feature = adev->psp.asd_feature_version;
247 break;
Huang Rui000cab92016-06-12 15:44:44 +0800248 default:
249 return -EINVAL;
250 }
251 return 0;
252}
253
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400254/*
255 * Userspace get information ioctl
256 */
257/**
258 * amdgpu_info_ioctl - answer a device specific request.
259 *
260 * @adev: amdgpu device pointer
261 * @data: request object
262 * @filp: drm filp
263 *
264 * This function is used to pass device specific parameters to the userspace
265 * drivers. Examples include: pci device id, pipeline parms, tiling params,
266 * etc. (all asics).
267 * Returns 0 on success, -EINVAL on failure.
268 */
269static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
270{
271 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +0800272 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273 struct drm_amdgpu_info *info = data;
274 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400275 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276 uint32_t size = info->return_size;
277 struct drm_crtc *crtc;
278 uint32_t ui32 = 0;
279 uint64_t ui64 = 0;
280 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500281 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
283 if (!info->return_size || !info->return_pointer)
284 return -EINVAL;
Chunming Zhouf1892132017-05-15 16:48:27 +0800285 if (amdgpu_kms_vram_lost(adev, fpriv))
286 return -ENODEV;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400287
288 switch (info->query) {
289 case AMDGPU_INFO_ACCEL_WORKING:
290 ui32 = adev->accel_working;
291 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
292 case AMDGPU_INFO_CRTC_FROM_ID:
293 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
294 crtc = (struct drm_crtc *)minfo->crtcs[i];
295 if (crtc && crtc->base.id == info->mode_crtc.id) {
296 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
297 ui32 = amdgpu_crtc->crtc_id;
298 found = 1;
299 break;
300 }
301 }
302 if (!found) {
303 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
304 return -EINVAL;
305 }
306 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
307 case AMDGPU_INFO_HW_IP_INFO: {
308 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400309 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800311 uint32_t ib_start_alignment = 0;
312 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400313
314 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
315 return -EINVAL;
316
317 switch (info->query_hw_ip.type) {
318 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400319 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
321 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800322 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
323 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324 break;
325 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400326 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327 for (i = 0; i < adev->gfx.num_compute_rings; i++)
328 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800329 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
330 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331 break;
332 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400333 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400334 for (i = 0; i < adev->sdma.num_instances; i++)
335 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800336 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
337 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400338 break;
339 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400340 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400341 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800342 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400343 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400344 break;
345 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400346 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400347 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800349 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400350 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351 break;
Leo Liu63defd32017-01-10 11:50:08 -0500352 case AMDGPU_HW_IP_UVD_ENC:
353 type = AMD_IP_BLOCK_TYPE_UVD;
354 for (i = 0; i < adev->uvd.num_enc_rings; i++)
355 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
356 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
357 ib_size_alignment = 1;
358 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500359 case AMDGPU_HW_IP_VCN_DEC:
360 type = AMD_IP_BLOCK_TYPE_VCN;
361 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
362 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
363 ib_size_alignment = 16;
364 break;
Leo Liucefbc592017-02-21 11:23:28 -0500365 case AMDGPU_HW_IP_VCN_ENC:
366 type = AMD_IP_BLOCK_TYPE_VCN;
367 for (i = 0; i < adev->vcn.num_enc_rings; i++)
368 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
369 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
370 ib_size_alignment = 1;
371 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400372 default:
373 return -EINVAL;
374 }
375
376 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400377 if (adev->ip_blocks[i].version->type == type &&
378 adev->ip_blocks[i].status.valid) {
379 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
380 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400381 ip.capabilities_flags = 0;
382 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800383 ip.ib_start_alignment = ib_start_alignment;
384 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400385 break;
386 }
387 }
388 return copy_to_user(out, &ip,
389 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
390 }
391 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400392 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400393 uint32_t count = 0;
394
395 switch (info->query_hw_ip.type) {
396 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400397 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400398 break;
399 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400400 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400401 break;
402 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400403 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 break;
405 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400406 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 break;
408 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400409 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 break;
Leo Liu63defd32017-01-10 11:50:08 -0500411 case AMDGPU_HW_IP_UVD_ENC:
412 type = AMD_IP_BLOCK_TYPE_UVD;
413 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500414 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500415 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500416 type = AMD_IP_BLOCK_TYPE_VCN;
417 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400418 default:
419 return -EINVAL;
420 }
421
422 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400423 if (adev->ip_blocks[i].version->type == type &&
424 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400425 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
426 count++;
427
428 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
429 }
430 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400431 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400432 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
433 case AMDGPU_INFO_FW_VERSION: {
434 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800435 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436
437 /* We only support one instance of each IP block right now. */
438 if (info->query_fw.ip_instance != 0)
439 return -EINVAL;
440
Huang Rui000cab92016-06-12 15:44:44 +0800441 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
442 if (ret)
443 return ret;
444
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400445 return copy_to_user(out, &fw_info,
446 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
447 }
448 case AMDGPU_INFO_NUM_BYTES_MOVED:
449 ui64 = atomic64_read(&adev->num_bytes_moved);
450 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200451 case AMDGPU_INFO_NUM_EVICTIONS:
452 ui64 = atomic64_read(&adev->num_evictions);
453 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200454 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
455 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
456 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 case AMDGPU_INFO_VRAM_USAGE:
458 ui64 = atomic64_read(&adev->vram_usage);
459 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
460 case AMDGPU_INFO_VIS_VRAM_USAGE:
461 ui64 = atomic64_read(&adev->vram_vis_usage);
462 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
463 case AMDGPU_INFO_GTT_USAGE:
464 ui64 = atomic64_read(&adev->gtt_usage);
465 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
466 case AMDGPU_INFO_GDS_CONFIG: {
467 struct drm_amdgpu_info_gds gds_info;
468
Alex Deucherc92b90c2015-04-30 11:47:03 -0400469 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
471 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
472 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
473 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
474 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
475 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
476 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
477 return copy_to_user(out, &gds_info,
478 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
479 }
480 case AMDGPU_INFO_VRAM_GTT: {
481 struct drm_amdgpu_info_vram_gtt vram_gtt;
482
483 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800484 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800486 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Christian König09628c32017-06-30 14:37:02 +0200487 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
488 vram_gtt.gtt_size *= PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400489 vram_gtt.gtt_size -= adev->gart_pin_size;
490 return copy_to_user(out, &vram_gtt,
491 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
492 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800493 case AMDGPU_INFO_MEMORY: {
494 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800495
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800496 memset(&mem, 0, sizeof(mem));
497 mem.vram.total_heap_size = adev->mc.real_vram_size;
498 mem.vram.usable_heap_size =
499 adev->mc.real_vram_size - adev->vram_pin_size;
500 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
501 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800502
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800503 mem.cpu_accessible_vram.total_heap_size =
504 adev->mc.visible_vram_size;
505 mem.cpu_accessible_vram.usable_heap_size =
506 adev->mc.visible_vram_size -
507 (adev->vram_pin_size - adev->invisible_pin_size);
508 mem.cpu_accessible_vram.heap_usage =
509 atomic64_read(&adev->vram_vis_usage);
510 mem.cpu_accessible_vram.max_allocation =
511 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800512
Christian König09628c32017-06-30 14:37:02 +0200513 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
514 mem.gtt.total_heap_size *= PAGE_SIZE;
515 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
516 - adev->gart_pin_size;
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800517 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
518 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800519
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800520 return copy_to_user(out, &mem,
521 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800522 ? -EFAULT : 0;
523 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300525 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 uint32_t *regs;
527 unsigned se_num = (info->read_mmr_reg.instance >>
528 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
529 AMDGPU_INFO_MMR_SE_INDEX_MASK;
530 unsigned sh_num = (info->read_mmr_reg.instance >>
531 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
532 AMDGPU_INFO_MMR_SH_INDEX_MASK;
533
534 /* set full masks if the userspace set all bits
535 * in the bitfields */
536 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
537 se_num = 0xffffffff;
538 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
539 sh_num = 0xffffffff;
540
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300541 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 if (!regs)
543 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300544 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545
546 for (i = 0; i < info->read_mmr_reg.count; i++)
547 if (amdgpu_asic_read_register(adev, se_num, sh_num,
548 info->read_mmr_reg.dword_offset + i,
549 &regs[i])) {
550 DRM_DEBUG_KMS("unallowed offset %#x\n",
551 info->read_mmr_reg.dword_offset + i);
552 kfree(regs);
553 return -EFAULT;
554 }
555 n = copy_to_user(out, regs, min(size, alloc_size));
556 kfree(regs);
557 return n ? -EFAULT : 0;
558 }
559 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300560 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561
562 dev_info.device_id = dev->pdev->device;
563 dev_info.chip_rev = adev->rev_id;
564 dev_info.external_rev = adev->external_rev_id;
565 dev_info.pci_rev = dev->pdev->revision;
566 dev_info.family = adev->family;
567 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
568 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
569 /* return all clocks in KHz */
570 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800571 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800572 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
573 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800574 } else {
Xiangliang Yu2014bc32017-05-26 17:29:51 +0800575 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
576 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800577 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400579 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
580 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
582 dev_info._pad = 0;
583 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800584 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800586 if (amdgpu_sriov_vf(adev))
587 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800589 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200590 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Christian König6be7adb2017-05-23 18:35:22 +0200591 dev_info.pte_fragment_size =
592 (1 << AMDGPU_LOG2_PAGES_PER_FRAG(adev)) *
593 AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
595
Alex Deucher7dae69a2016-05-03 16:25:53 -0400596 dev_info.cu_active_number = adev->gfx.cu_info.number;
597 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800598 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800599 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
600 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
Alex Deucher7dae69a2016-05-03 16:25:53 -0400601 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
602 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800603 dev_info.vram_type = adev->mc.vram_type;
604 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400605 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800606 dev_info.gc_double_offchip_lds_buf =
607 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608
Alex Deucherbce23e02017-03-28 12:52:08 -0400609 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700610 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
611 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
612 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
613 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
614 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
615 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
616 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
617 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400618 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800619 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
620 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
621 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
622 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
623 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
624 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400625 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400626
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627 return copy_to_user(out, &dev_info,
628 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
629 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400630 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
631 unsigned i;
632 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
633 struct amd_vce_state *vce_state;
634
635 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
636 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
637 if (vce_state) {
638 vce_clk_table.entries[i].sclk = vce_state->sclk;
639 vce_clk_table.entries[i].mclk = vce_state->mclk;
640 vce_clk_table.entries[i].eclk = vce_state->evclk;
641 vce_clk_table.num_valid_entries++;
642 }
643 }
644
645 return copy_to_user(out, &vce_clk_table,
646 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
647 }
Evan Quan40ee5882016-12-07 10:05:09 +0800648 case AMDGPU_INFO_VBIOS: {
649 uint32_t bios_size = adev->bios_size;
650
651 switch (info->vbios_info.type) {
652 case AMDGPU_INFO_VBIOS_SIZE:
653 return copy_to_user(out, &bios_size,
654 min((size_t)size, sizeof(bios_size)))
655 ? -EFAULT : 0;
656 case AMDGPU_INFO_VBIOS_IMAGE: {
657 uint8_t *bios;
658 uint32_t bios_offset = info->vbios_info.offset;
659
660 if (bios_offset >= bios_size)
661 return -EINVAL;
662
663 bios = adev->bios + bios_offset;
664 return copy_to_user(out, bios,
665 min((size_t)size, (size_t)(bios_size - bios_offset)))
666 ? -EFAULT : 0;
667 }
668 default:
669 DRM_DEBUG_KMS("Invalid request %d\n",
670 info->vbios_info.type);
671 return -EINVAL;
672 }
673 }
Arindam Nath44879b62016-12-12 15:29:33 +0530674 case AMDGPU_INFO_NUM_HANDLES: {
675 struct drm_amdgpu_info_num_handles handle;
676
677 switch (info->query_hw_ip.type) {
678 case AMDGPU_HW_IP_UVD:
679 /* Starting Polaris, we support unlimited UVD handles */
680 if (adev->asic_type < CHIP_POLARIS10) {
681 handle.uvd_max_handles = adev->uvd.max_handles;
682 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
683
684 return copy_to_user(out, &handle,
685 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
686 } else {
687 return -ENODATA;
688 }
689
690 break;
691 default:
692 return -EINVAL;
693 }
694 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500695 case AMDGPU_INFO_SENSOR: {
696 struct pp_gpu_power query = {0};
697 int query_size = sizeof(query);
698
699 if (amdgpu_dpm == 0)
700 return -ENOENT;
701
702 switch (info->sensor_info.type) {
703 case AMDGPU_INFO_SENSOR_GFX_SCLK:
704 /* get sclk in Mhz */
705 if (amdgpu_dpm_read_sensor(adev,
706 AMDGPU_PP_SENSOR_GFX_SCLK,
707 (void *)&ui32, &ui32_size)) {
708 return -EINVAL;
709 }
710 ui32 /= 100;
711 break;
712 case AMDGPU_INFO_SENSOR_GFX_MCLK:
713 /* get mclk in Mhz */
714 if (amdgpu_dpm_read_sensor(adev,
715 AMDGPU_PP_SENSOR_GFX_MCLK,
716 (void *)&ui32, &ui32_size)) {
717 return -EINVAL;
718 }
719 ui32 /= 100;
720 break;
721 case AMDGPU_INFO_SENSOR_GPU_TEMP:
722 /* get temperature in millidegrees C */
723 if (amdgpu_dpm_read_sensor(adev,
724 AMDGPU_PP_SENSOR_GPU_TEMP,
725 (void *)&ui32, &ui32_size)) {
726 return -EINVAL;
727 }
728 break;
729 case AMDGPU_INFO_SENSOR_GPU_LOAD:
730 /* get GPU load */
731 if (amdgpu_dpm_read_sensor(adev,
732 AMDGPU_PP_SENSOR_GPU_LOAD,
733 (void *)&ui32, &ui32_size)) {
734 return -EINVAL;
735 }
736 break;
737 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
738 /* get average GPU power */
739 if (amdgpu_dpm_read_sensor(adev,
740 AMDGPU_PP_SENSOR_GPU_POWER,
741 (void *)&query, &query_size)) {
742 return -EINVAL;
743 }
744 ui32 = query.average_gpu_power >> 8;
745 break;
746 case AMDGPU_INFO_SENSOR_VDDNB:
747 /* get VDDNB in millivolts */
748 if (amdgpu_dpm_read_sensor(adev,
749 AMDGPU_PP_SENSOR_VDDNB,
750 (void *)&ui32, &ui32_size)) {
751 return -EINVAL;
752 }
753 break;
754 case AMDGPU_INFO_SENSOR_VDDGFX:
755 /* get VDDGFX in millivolts */
756 if (amdgpu_dpm_read_sensor(adev,
757 AMDGPU_PP_SENSOR_VDDGFX,
758 (void *)&ui32, &ui32_size)) {
759 return -EINVAL;
760 }
761 break;
762 default:
763 DRM_DEBUG_KMS("Invalid request %d\n",
764 info->sensor_info.type);
765 return -EINVAL;
766 }
767 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
768 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 default:
770 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
771 return -EINVAL;
772 }
773 return 0;
774}
775
776
777/*
778 * Outdated mess for old drm with Xorg being in charge (void function now).
779 */
780/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400781 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782 *
783 * @dev: drm dev pointer
784 *
Lukas Wunner16944672015-09-05 11:17:35 +0200785 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786 */
787void amdgpu_driver_lastclose_kms(struct drm_device *dev)
788{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400789 struct amdgpu_device *adev = dev->dev_private;
790
791 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 vga_switcheroo_process_delayed_switch();
793}
794
Chunming Zhouf1892132017-05-15 16:48:27 +0800795bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
796 struct amdgpu_fpriv *fpriv)
797{
798 return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
799}
800
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801/**
802 * amdgpu_driver_open_kms - drm callback for open
803 *
804 * @dev: drm dev pointer
805 * @file_priv: drm file
806 *
807 * On device open, init vm on cayman+ (all asics).
808 * Returns 0 on success, error on failure.
809 */
810int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
811{
812 struct amdgpu_device *adev = dev->dev_private;
813 struct amdgpu_fpriv *fpriv;
814 int r;
815
816 file_priv->driver_priv = NULL;
817
818 r = pm_runtime_get_sync(dev->dev);
819 if (r < 0)
820 return r;
821
822 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400823 if (unlikely(!fpriv)) {
824 r = -ENOMEM;
825 goto out_suspend;
826 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400828 r = amdgpu_vm_init(adev, &fpriv->vm,
829 AMDGPU_VM_CONTEXT_GFX);
Alex Deucherdc082672016-08-27 12:30:25 -0400830 if (r) {
831 kfree(fpriv);
832 goto out_suspend;
833 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834
Junwei Zhangb85891b2017-01-16 13:59:01 +0800835 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
836 if (!fpriv->prt_va) {
837 r = -ENOMEM;
838 amdgpu_vm_fini(adev, &fpriv->vm);
839 kfree(fpriv);
840 goto out_suspend;
841 }
842
Monk Liu24936642017-01-09 15:54:32 +0800843 if (amdgpu_sriov_vf(adev)) {
844 r = amdgpu_map_static_csa(adev, &fpriv->vm);
845 if (r)
846 goto out_suspend;
847 }
848
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849 mutex_init(&fpriv->bo_list_lock);
850 idr_init(&fpriv->bo_list_handles);
851
Christian Königefd4ccb2015-08-04 16:20:31 +0200852 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400853
Chunming Zhouf1892132017-05-15 16:48:27 +0800854 fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855 file_priv->driver_priv = fpriv;
856
Alex Deucherdc082672016-08-27 12:30:25 -0400857out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858 pm_runtime_mark_last_busy(dev->dev);
859 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860
861 return r;
862}
863
864/**
865 * amdgpu_driver_postclose_kms - drm callback for post close
866 *
867 * @dev: drm dev pointer
868 * @file_priv: drm file
869 *
870 * On device post close, tear down vm on cayman+ (all asics).
871 */
872void amdgpu_driver_postclose_kms(struct drm_device *dev,
873 struct drm_file *file_priv)
874{
875 struct amdgpu_device *adev = dev->dev_private;
876 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
877 struct amdgpu_bo_list *list;
878 int handle;
879
880 if (!fpriv)
881 return;
882
Daniel Vetter04e30c92017-03-08 15:12:52 +0100883 pm_runtime_get_sync(dev->dev);
884
Christian König02537d62015-08-25 15:05:20 +0200885 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
886
Leo Liuef80d302017-02-05 15:19:57 -0500887 if (adev->asic_type != CHIP_RAVEN) {
888 amdgpu_uvd_free_handles(adev, file_priv);
889 amdgpu_vce_free_handles(adev, file_priv);
890 }
Leo Liucd437e32016-07-22 14:13:11 -0400891
Junwei Zhangb85891b2017-01-16 13:59:01 +0800892 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
893
Monk Liu24936642017-01-09 15:54:32 +0800894 if (amdgpu_sriov_vf(adev)) {
895 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900896 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Monk Liu24936642017-01-09 15:54:32 +0800897 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
898 fpriv->vm.csa_bo_va = NULL;
899 amdgpu_bo_unreserve(adev->virt.csa_obj);
900 }
901
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 amdgpu_vm_fini(adev, &fpriv->vm);
903
904 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
905 amdgpu_bo_list_free(list);
906
907 idr_destroy(&fpriv->bo_list_handles);
908 mutex_destroy(&fpriv->bo_list_lock);
909
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910 kfree(fpriv);
911 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400912
913 pm_runtime_mark_last_busy(dev->dev);
914 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400915}
916
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917/*
918 * VBlank related functions.
919 */
920/**
921 * amdgpu_get_vblank_counter_kms - get frame count
922 *
923 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200924 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925 *
926 * Gets the frame count on the requested crtc (all asics).
927 * Returns frame count on success, -EINVAL on failure.
928 */
Thierry Reding88e72712015-09-24 18:35:31 +0200929u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930{
931 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500932 int vpos, hpos, stat;
933 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= adev->mode_info.num_crtc) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 return -EINVAL;
938 }
939
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500940 /* The hw increments its frame counter at start of vsync, not at start
941 * of vblank, as is required by DRM core vblank counter handling.
942 * Cook the hw count here to make it appear to the caller as if it
943 * incremented at start of vblank. We measure distance to start of
944 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
945 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
946 * result by 1 to give the proper appearance to caller.
947 */
948 if (adev->mode_info.crtcs[pipe]) {
949 /* Repeat readout if needed to provide stable result if
950 * we cross start of vsync during the queries.
951 */
952 do {
953 count = amdgpu_display_vblank_get_counter(adev, pipe);
954 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
955 * distance to start of vblank, instead of regular
956 * vertical scanout pos.
957 */
958 stat = amdgpu_get_crtc_scanoutpos(
959 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
960 &vpos, &hpos, NULL, NULL,
961 &adev->mode_info.crtcs[pipe]->base.hwmode);
962 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
963
964 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
965 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
966 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
967 } else {
968 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
969 pipe, vpos);
970
971 /* Bump counter if we are at >= leading edge of vblank,
972 * but before vsync where vpos would turn negative and
973 * the hw counter really increments.
974 */
975 if (vpos >= 0)
976 count++;
977 }
978 } else {
979 /* Fallback to use value as is. */
980 count = amdgpu_display_vblank_get_counter(adev, pipe);
981 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
982 }
983
984 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400985}
986
987/**
988 * amdgpu_enable_vblank_kms - enable vblank interrupt
989 *
990 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200991 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992 *
993 * Enable the interrupt on the requested crtc (all asics).
994 * Returns 0 on success, -EINVAL on failure.
995 */
Thierry Reding88e72712015-09-24 18:35:31 +0200996int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997{
998 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200999 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000
1001 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1002}
1003
1004/**
1005 * amdgpu_disable_vblank_kms - disable vblank interrupt
1006 *
1007 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001008 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 *
1010 * Disable the interrupt on the requested crtc (all asics).
1011 */
Thierry Reding88e72712015-09-24 18:35:31 +02001012void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001013{
1014 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +02001015 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016
1017 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1018}
1019
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001020const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001021 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1022 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001023 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001024 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001025 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001026 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1027 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1028 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1029 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1030 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001031 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001032 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1033 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1034 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1035 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001036};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001037const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001038
1039/*
1040 * Debugfs info
1041 */
1042#if defined(CONFIG_DEBUG_FS)
1043
1044static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1045{
1046 struct drm_info_node *node = (struct drm_info_node *) m->private;
1047 struct drm_device *dev = node->minor->dev;
1048 struct amdgpu_device *adev = dev->dev_private;
1049 struct drm_amdgpu_info_firmware fw_info;
1050 struct drm_amdgpu_query_fw query_fw;
1051 int ret, i;
1052
1053 /* VCE */
1054 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1055 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1056 if (ret)
1057 return ret;
1058 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1059 fw_info.feature, fw_info.ver);
1060
1061 /* UVD */
1062 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1063 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1064 if (ret)
1065 return ret;
1066 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1067 fw_info.feature, fw_info.ver);
1068
1069 /* GMC */
1070 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1071 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1072 if (ret)
1073 return ret;
1074 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1075 fw_info.feature, fw_info.ver);
1076
1077 /* ME */
1078 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1079 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1080 if (ret)
1081 return ret;
1082 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1083 fw_info.feature, fw_info.ver);
1084
1085 /* PFP */
1086 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1087 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1088 if (ret)
1089 return ret;
1090 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1091 fw_info.feature, fw_info.ver);
1092
1093 /* CE */
1094 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1095 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1096 if (ret)
1097 return ret;
1098 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1099 fw_info.feature, fw_info.ver);
1100
1101 /* RLC */
1102 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1103 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1104 if (ret)
1105 return ret;
1106 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1107 fw_info.feature, fw_info.ver);
1108
1109 /* MEC */
1110 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1111 query_fw.index = 0;
1112 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1113 if (ret)
1114 return ret;
1115 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1116 fw_info.feature, fw_info.ver);
1117
1118 /* MEC2 */
1119 if (adev->asic_type == CHIP_KAVERI ||
1120 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1121 query_fw.index = 1;
1122 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1123 if (ret)
1124 return ret;
1125 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1126 fw_info.feature, fw_info.ver);
1127 }
1128
Huang Rui6a7ed072017-03-03 19:15:26 -05001129 /* PSP SOS */
1130 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1131 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1132 if (ret)
1133 return ret;
1134 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1135 fw_info.feature, fw_info.ver);
1136
1137
1138 /* PSP ASD */
1139 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1140 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1141 if (ret)
1142 return ret;
1143 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1144 fw_info.feature, fw_info.ver);
1145
Huang Rui50ab2532016-06-12 15:51:09 +08001146 /* SMC */
1147 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1148 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1149 if (ret)
1150 return ret;
1151 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1152 fw_info.feature, fw_info.ver);
1153
1154 /* SDMA */
1155 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1156 for (i = 0; i < adev->sdma.num_instances; i++) {
1157 query_fw.index = i;
1158 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1159 if (ret)
1160 return ret;
1161 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1162 i, fw_info.feature, fw_info.ver);
1163 }
1164
1165 return 0;
1166}
1167
1168static const struct drm_info_list amdgpu_firmware_info_list[] = {
1169 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1170};
1171#endif
1172
1173int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1174{
1175#if defined(CONFIG_DEBUG_FS)
1176 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1177 ARRAY_SIZE(amdgpu_firmware_info_list));
1178#else
1179 return 0;
1180#endif
1181}