blob: 0cce54182cc578119084c96f1dab8c9158bfc96c [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -070011 select ARC_TIMERS
Vineet Guptac27d0e92018-08-16 10:20:33 -070012 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020013 select ARCH_HAS_SYNC_DMA_FOR_CPU
14 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vladimir Kondratiev983eeba2016-12-14 10:36:47 +020015 select ARCH_HAS_SG_CHAIN
Vineet Gupta2a440162015-08-08 17:51:58 +053016 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053017 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020020 select DMA_NONCOHERENT_OPS
21 select DMA_NONCOHERENT_MMAP
Vineet Guptace636522015-07-27 17:23:28 +053022 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_CLOCKEVENTS
24 select GENERIC_FIND_FIRST_BIT
25 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
26 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060027 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf75d932018-11-19 14:29:17 +030029 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053030 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053031 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053032 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070034 select HAVE_FUTEX_CMPXCHG if FUTEX
Vineet Guptac27d0e92018-08-16 10:20:33 -070035 select HAVE_GENERIC_DMA_COHERENT
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053036 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070037 select HAVE_KERNEL_GZIP
38 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053039 select HAVE_KPROBES
40 select HAVE_KRETPROBES
Vineet Guptac121c502013-01-18 15:12:20 +053041 select HAVE_MEMBLOCK
Vineet Guptaeb1357d2017-01-16 10:48:09 -080042 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053043 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053044 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053045 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053047 select MODULES_USE_ELF_RELA
Vineet Guptac121c502013-01-18 15:12:20 +053048 select NO_BOOTMEM
Vineet Gupta999159a2013-01-22 17:00:52 +053049 select OF
50 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030051 select OF_RESERVED_MEM
Vineet Gupta82385732016-09-28 11:53:17 -070052 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053053
Eugeniy Paltseveb277732018-07-26 16:15:43 +030054config ARCH_HAS_CACHE_LINE_SIZE
55 def_bool y
56
Joao Pintoc1678ff2016-03-10 14:44:13 -060057config MIGHT_HAVE_PCI
58 bool
59
Vineet Gupta0dafafc2013-09-06 14:18:17 +053060config TRACE_IRQFLAGS_SUPPORT
61 def_bool y
62
63config LOCKDEP_SUPPORT
64 def_bool y
65
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053066config SCHED_OMIT_FRAME_POINTER
67 def_bool y
68
69config GENERIC_CSUM
70 def_bool y
71
72config RWSEM_GENERIC_SPINLOCK
73 def_bool y
74
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053075config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053076 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053077
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053078config ARCH_FLATMEM_ENABLE
79 def_bool y
80
81config MMU
82 def_bool y
83
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070084config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053085 def_bool y
86
87config GENERIC_CALIBRATE_DELAY
88 def_bool y
89
90config GENERIC_HWEIGHT
91 def_bool y
92
Vineet Gupta44c8bb92013-01-18 15:12:23 +053093config STACKTRACE_SUPPORT
94 def_bool y
95 select STACKTRACE
96
Vineet Guptafe6c1b82014-07-08 18:43:47 +053097config HAVE_ARCH_TRANSPARENT_HUGEPAGE
98 def_bool y
99 depends on ARC_MMU_V4
100
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530101menu "ARC Architecture Configuration"
102
Vineet Gupta93ad7002013-01-22 16:51:50 +0530103menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530104
Christian Ruppert072eb692013-04-12 08:40:59 +0200105source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +0100106source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530107#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300108source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300109source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530110
Vineet Gupta53d98952013-01-18 15:12:25 +0530111endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530112
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530113choice
114 prompt "ARC Instruction Set"
Kevin Hilman41e02542018-11-30 15:51:56 +0300115 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530116
117config ISA_ARCOMPACT
118 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700119 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530120 help
121 The original ARC ISA of ARC600/700 cores
122
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530123config ISA_ARCV2
124 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700125 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530126 help
127 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530128
129endchoice
130
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530131menu "ARC CPU Configuration"
132
133choice
134 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530135 default ARC_CPU_770 if ISA_ARCOMPACT
136 default ARC_CPU_HS if ISA_ARCV2
137
138if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530139
140config ARC_CPU_750D
141 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530142 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530143 help
144 Support for ARC750 core
145
146config ARC_CPU_770
147 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530148 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530149 help
150 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
151 This core has a bunch of cool new features:
152 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Colin Ian King7c2020c2018-09-14 12:27:27 +0100153 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530154 -Caches: New Prog Model, Region Flush
155 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
156
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530157endif #ISA_ARCOMPACT
158
159config ARC_CPU_HS
160 bool "ARC-HS"
161 depends on ISA_ARCV2
162 help
163 Support for ARC HS38x Cores based on ARCv2 ISA
164 The notable features are:
165 - SMP configurations of upto 4 core with coherency
166 - Optional L2 Cache and IO-Coherency
167 - Revised Interrupt Architecture (multiple priorites, reg banks,
168 auto stack switch, auto regfile save/restore)
169 - MMUv4 (PIPT dcache, Huge Pages)
170 - Instructions for
171 * 64bit load/store: LDD, STD
172 * Hardware assisted divide/remainder: DIV, REM
173 * Function prologue/epilogue: ENTER_S, LEAVE_S
174 * IRQ enable/disable: CLRI, SETI
175 * pop count: FFS, FLS
176 * SETcc, BMSKN, XBFU...
177
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530178endchoice
179
180config CPU_BIG_ENDIAN
181 bool "Enable Big Endian Mode"
182 default n
183 help
184 Build kernel for Big Endian Mode of ARC CPU
185
Vineet Gupta41195d22013-01-18 15:12:23 +0530186config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530187 bool "Symmetric Multi-Processing"
Vineet Gupta41195d22013-01-18 15:12:23 +0530188 default n
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530189 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530190 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530191 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530192
193if SMP
194
Vineet Gupta41195d22013-01-18 15:12:23 +0530195config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300196 int "Maximum number of CPUs (2-4096)"
197 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530198 default "4"
199
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530200config ARC_SMP_HALT_ON_RESET
201 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530202 help
203 In SMP configuration cores can be configured as Halt-on-reset
204 or they could all start at same time. For Halt-on-reset, non
205 masters are parked until Master kicks them so they can start of
206 at designated entry point. For other case, all jump to common
207 entry point and spin wait for Master's signal.
208
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530209endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530210
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700211config ARC_MCIP
212 bool "ARConnect Multicore IP (MCIP) Support "
213 depends on ISA_ARCV2
214 default y if SMP
215 help
216 This IP block enables SMP in ARC-HS38 cores.
217 It provides for cross-core interrupts, multi-core debug
218 hardware semaphores, shared memory,....
219
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530220menuconfig ARC_CACHE
221 bool "Enable Cache Support"
222 default y
223
224if ARC_CACHE
225
226config ARC_CACHE_LINE_SHIFT
227 int "Cache Line Length (as power of 2)"
228 range 5 7
229 default "6"
230 help
231 Starting with ARC700 4.9, Cache line length is configurable,
232 This option specifies "N", with Line-len = 2 power N
233 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
234 Linux only supports same line lengths for I and D caches.
235
236config ARC_HAS_ICACHE
237 bool "Use Instruction Cache"
238 default y
239
240config ARC_HAS_DCACHE
241 bool "Use Data Cache"
242 default y
243
244config ARC_CACHE_PAGES
245 bool "Per Page Cache Control"
246 default y
247 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
248 help
249 This can be used to over-ride the global I/D Cache Enable on a
250 per-page basis (but only for pages accessed via MMU such as
251 Kernel Virtual address or User Virtual Address)
252 TLB entries have a per-page Cache Enable Bit.
253 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
254 Global DISABLE + Per Page ENABLE won't work
255
Vineet Gupta4102b532013-05-09 21:54:51 +0530256config ARC_CACHE_VIPT_ALIASING
257 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530258 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530259 default n
260
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530261endif #ARC_CACHE
262
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530263config ARC_HAS_ICCM
264 bool "Use ICCM"
265 help
266 Single Cycle RAMS to store Fast Path Code
267 default n
268
269config ARC_ICCM_SZ
270 int "ICCM Size in KB"
271 default "64"
272 depends on ARC_HAS_ICCM
273
274config ARC_HAS_DCCM
275 bool "Use DCCM"
276 help
277 Single Cycle RAMS to store Fast Path Data
278 default n
279
280config ARC_DCCM_SZ
281 int "DCCM Size in KB"
282 default "64"
283 depends on ARC_HAS_DCCM
284
285config ARC_DCCM_BASE
286 hex "DCCM map address"
287 default "0xA0000000"
288 depends on ARC_HAS_DCCM
289
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530290choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530291 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530292 default ARC_MMU_V3 if ARC_CPU_770
293 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530294 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530295
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530296if ISA_ARCOMPACT
297
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530298config ARC_MMU_V1
299 bool "MMU v1"
300 help
301 Orig ARC700 MMU
302
303config ARC_MMU_V2
304 bool "MMU v2"
305 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900306 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530307 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
308
309config ARC_MMU_V3
310 bool "MMU v3"
311 depends on ARC_CPU_770
312 help
313 Introduced with ARC700 4.10: New Features
314 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
315 Shared Address Spaces (SASID)
316
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530317endif
318
Vineet Guptad7a512b2015-04-06 17:22:39 +0530319config ARC_MMU_V4
320 bool "MMU v4"
321 depends on ISA_ARCV2
322
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530323endchoice
324
325
326choice
327 prompt "MMU Page Size"
328 default ARC_PAGE_SIZE_8K
329
330config ARC_PAGE_SIZE_8K
331 bool "8KB"
332 help
333 Choose between 8k vs 16k
334
335config ARC_PAGE_SIZE_16K
336 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300337 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530338
339config ARC_PAGE_SIZE_4K
340 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300341 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530342
343endchoice
344
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530345choice
346 prompt "MMU Super Page Size"
347 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
348 default ARC_HUGEPAGE_2M
349
350config ARC_HUGEPAGE_2M
351 bool "2MB"
352
353config ARC_HUGEPAGE_16M
354 bool "16MB"
355
356endchoice
357
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530358config NODES_SHIFT
359 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300360 default "0" if !DISCONTIGMEM
361 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530362 depends on NEED_MULTIPLE_NODES
363 ---help---
364 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
365 zones.
366
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530367if ISA_ARCOMPACT
368
Vineet Gupta4788a592013-01-18 15:12:22 +0530369config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530370 bool "Setup Timer IRQ as high Priority"
Vineet Gupta4788a592013-01-18 15:12:22 +0530371 default n
Vineet Gupta41195d22013-01-18 15:12:23 +0530372 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530373 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530374
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530375config ARC_FPU_SAVE_RESTORE
376 bool "Enable FPU state persistence across context switch"
377 default n
378 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900379 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530380 need to be saved/restored across context-switch.
381 Note that ARC FPU is overly simplistic, unlike say x86, which has
382 hardware pieces to allow software to conditionally save/restore,
383 based on actual usage of FPU by a task. Thus our implemn does
384 this for all tasks in system.
385
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530386endif #ISA_ARCOMPACT
387
Vineet Guptafbf8e132013-03-30 15:07:47 +0530388config ARC_CANT_LLSC
389 def_bool n
390
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530391config ARC_HAS_LLSC
392 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
393 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530394 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530395
396config ARC_HAS_SWAPE
397 bool "Insn: SWAPE (endian-swap)"
398 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530399
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530400if ISA_ARCV2
401
402config ARC_HAS_LL64
403 bool "Insn: 64bit LDD/STD"
404 help
405 Enable gcc to generate 64-bit load/store instructions
406 ISA mandates even/odd registers to allow encoding of two
407 dest operands with 2 possible source operands.
408 default y
409
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300410config ARC_HAS_DIV_REM
411 bool "Insn: div, divu, rem, remu"
412 default y
413
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700414config ARC_HAS_ACCL_REGS
415 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700416 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700417 help
418 Depending on the configuration, CPU can contain accumulator reg-pair
419 (also referred to as r58:r59). These can also be used by gcc as GPR so
420 kernel needs to save/restore per process
421
Vineet Gupta3220aa92018-06-06 10:20:37 -0700422config ARC_IRQ_NO_AUTOSAVE
423 bool "Disable hardware autosave regfile on interrupts"
424 default n
425 help
426 On HS cores, taken interrupt auto saves the regfile on stack.
427 This is programmable and can be optionally disabled in which case
428 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
429
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530430endif # ISA_ARCV2
431
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530432endmenu # "ARC CPU Configuration"
433
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530434config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300435 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530436 default "0x80000000"
437 help
438 ARC700 divides the 32 bit phy address space into two equal halves
439 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
440 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
441 Typically Linux kernel is linked at the start of untransalted addr,
442 hence the default value of 0x8zs.
443 However some customers have peripherals mapped at this addr, so
444 Linux needs to be scooted a bit.
445 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530446 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530447
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300448config LINUX_RAM_BASE
449 hex "RAM base address"
450 default LINUX_LINK_BASE
451 help
452 By default Linux is linked at base of RAM. However in some special
453 cases (such as HSDK), Linux can't be linked at start of DDR, hence
454 this option.
455
Vineet Gupta45890f62015-03-09 18:53:49 +0530456config HIGHMEM
457 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530458 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530459 help
460 With ARC 2G:2G address split, only upper 2G is directly addressable by
461 kernel. Enable this to potentially allow access to rest of 2G and PAE
462 in future
463
Vineet Gupta5a364c22015-02-06 18:44:57 +0300464config ARC_HAS_PAE40
465 bool "Support for the 40-bit Physical Address Extension"
466 default n
467 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300468 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200469 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300470 help
471 Enable access to physical memory beyond 4G, only supported on
472 ARC cores with 40 bit Physical Addressing support
473
Noam Camus15ca68a2014-09-07 22:52:33 +0300474config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900475 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300476 range 0 512
477 default "256"
478 help
479 The kernel address space is carved out of 256MB of translated address
480 space for catering to vmalloc, modules, pkmap, fixmap. This however may
481 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
482 this to be stretched to 512 MB (by extending into the reserved
483 kernel-user gutter)
484
Vineet Gupta080c3742013-02-11 19:52:57 +0530485config ARC_CURR_IN_REG
486 bool "Dedicate Register r25 for current_task pointer"
487 default y
488 help
489 This reserved Register R25 to point to Current Task in
490 kernel mode. This saves memory access for each such access
491
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530492
Vineet Gupta1736a562014-09-08 11:18:15 +0530493config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530494 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530495 select SYSCTL_ARCH_UNALIGN_NO_WARN
496 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530497 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530498 help
499 This enables misaligned 16 & 32 bit memory access from user space.
500 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
501 potential bugs in code
502
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530503config HZ
504 int "Timer Frequency"
505 default 100
506
Vineet Guptacbe056f2013-01-18 15:12:25 +0530507config ARC_METAWARE_HLINK
508 bool "Support for Metaware debugger assisted Host access"
509 default n
510 help
511 This options allows a Linux userland apps to directly access
512 host file system (open/creat/read/write etc) with help from
513 Metaware Debugger. This can come in handy for Linux-host communication
514 when there is no real usable peripheral such as EMAC.
515
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530516menuconfig ARC_DBG
517 bool "ARC debugging"
518 default y
519
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530520if ARC_DBG
521
Vineet Gupta854a0d92013-01-22 17:03:19 +0530522config ARC_DW2_UNWIND
523 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530524 default y
525 select KALLSYMS
526 help
527 Compiles the kernel with DWARF unwind information and can be used
528 to get stack backtraces.
529
530 If you say Y here the resulting kernel image will be slightly larger
531 but not slower, and it will give very useful debugging information.
532 If you don't debug the kernel, you can say N, but we may not be able
533 to solve problems without frame unwind information
534
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530535config ARC_DBG_TLB_PARANOIA
536 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530537 default n
538
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530539endif
540
Vineet Gupta999159a2013-01-22 17:00:52 +0530541config ARC_BUILTIN_DTB_NAME
542 string "Built in DTB"
543 help
544 Set the name of the DTB to embed in the vmlinux binary
545 Leaving it blank selects the minimal "skeleton" dtb
546
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530547endmenu # "ARC Architecture Configuration"
548
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530549config FORCE_MAX_ZONEORDER
550 int "Maximum zone order"
551 default "12" if ARC_HUGEPAGE_16M
552 default "11"
553
Joao Pintoc1678ff2016-03-10 14:44:13 -0600554menu "Bus Support"
555
556config PCI
557 bool "PCI support" if MIGHT_HAVE_PCI
558 help
559 PCI is the name of a bus system, i.e., the way the CPU talks to
560 the other stuff inside your box. Find out if your board/platform
561 has PCI.
562
563 Note: PCIe support for Synopsys Device will be available only
564 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
565 say Y, otherwise N.
566
567config PCI_SYSCALL
568 def_bool PCI
569
570source "drivers/pci/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600571
572endmenu
573
Alexey Brodkin996bad62014-10-29 15:26:25 +0300574source "kernel/power/Kconfig"