blob: 8635e0323dbd90eb7b5d8b99824abe283c3287f2 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
3 * Copyright (c) 2014-2015 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
72#define BNXT_TX_PUSH_THRESH 92
73
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
81 BCM57304_VF,
82 BCM57404_VF,
83};
84
85/* indexed by enum above */
86static const struct {
87 char *name;
88} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050089 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
90 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040091 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050092 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040093 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050094 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040095 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
96 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
97};
98
99static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500100 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400101 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
102 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500103 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400104 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
105 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
106#ifdef CONFIG_BNXT_SRIOV
107 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
108 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
109#endif
110 { 0 }
111};
112
113MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
114
115static const u16 bnxt_vf_req_snif[] = {
116 HWRM_FUNC_CFG,
117 HWRM_PORT_PHY_QCFG,
118 HWRM_CFA_L2_FILTER_ALLOC,
119};
120
121static bool bnxt_vf_pciid(enum board_idx idx)
122{
123 return (idx == BCM57304_VF || idx == BCM57404_VF);
124}
125
126#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
127#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
128#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
129
130#define BNXT_CP_DB_REARM(db, raw_cons) \
131 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
132
133#define BNXT_CP_DB(db, raw_cons) \
134 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
135
136#define BNXT_CP_DB_IRQ_DIS(db) \
137 writel(DB_CP_IRQ_DIS_FLAGS, db)
138
139static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
140{
141 /* Tell compiler to fetch tx indices from memory. */
142 barrier();
143
144 return bp->tx_ring_size -
145 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
146}
147
148static const u16 bnxt_lhint_arr[] = {
149 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
150 TX_BD_FLAGS_LHINT_512_TO_1023,
151 TX_BD_FLAGS_LHINT_1024_TO_2047,
152 TX_BD_FLAGS_LHINT_1024_TO_2047,
153 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
154 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
155 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
156 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
157 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
158 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
159 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
160 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
161 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
162 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168};
169
170static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
171{
172 struct bnxt *bp = netdev_priv(dev);
173 struct tx_bd *txbd;
174 struct tx_bd_ext *txbd1;
175 struct netdev_queue *txq;
176 int i;
177 dma_addr_t mapping;
178 unsigned int length, pad = 0;
179 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
180 u16 prod, last_frag;
181 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400182 struct bnxt_tx_ring_info *txr;
183 struct bnxt_sw_tx_bd *tx_buf;
184
185 i = skb_get_queue_mapping(skb);
186 if (unlikely(i >= bp->tx_nr_rings)) {
187 dev_kfree_skb_any(skb);
188 return NETDEV_TX_OK;
189 }
190
Michael Chanb6ab4b02016-01-02 23:44:59 -0500191 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400192 txq = netdev_get_tx_queue(dev, i);
193 prod = txr->tx_prod;
194
195 free_size = bnxt_tx_avail(bp, txr);
196 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
197 netif_tx_stop_queue(txq);
198 return NETDEV_TX_BUSY;
199 }
200
201 length = skb->len;
202 len = skb_headlen(skb);
203 last_frag = skb_shinfo(skb)->nr_frags;
204
205 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
206
207 txbd->tx_bd_opaque = prod;
208
209 tx_buf = &txr->tx_buf_ring[prod];
210 tx_buf->skb = skb;
211 tx_buf->nr_frags = last_frag;
212
213 vlan_tag_flags = 0;
214 cfa_action = 0;
215 if (skb_vlan_tag_present(skb)) {
216 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
217 skb_vlan_tag_get(skb);
218 /* Currently supports 8021Q, 8021AD vlan offloads
219 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
220 */
221 if (skb->vlan_proto == htons(ETH_P_8021Q))
222 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
223 }
224
225 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
226 struct tx_push_bd *push = txr->tx_push;
227 struct tx_bd *tx_push = &push->txbd1;
228 struct tx_bd_ext *tx_push1 = &push->txbd2;
229 void *pdata = tx_push1 + 1;
230 int j;
231
232 /* Set COAL_NOW to be ready quickly for the next push */
233 tx_push->tx_bd_len_flags_type =
234 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
235 TX_BD_TYPE_LONG_TX_BD |
236 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
237 TX_BD_FLAGS_COAL_NOW |
238 TX_BD_FLAGS_PACKET_END |
239 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
240
241 if (skb->ip_summed == CHECKSUM_PARTIAL)
242 tx_push1->tx_bd_hsize_lflags =
243 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
244 else
245 tx_push1->tx_bd_hsize_lflags = 0;
246
247 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
248 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
249
250 skb_copy_from_linear_data(skb, pdata, len);
251 pdata += len;
252 for (j = 0; j < last_frag; j++) {
253 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
254 void *fptr;
255
256 fptr = skb_frag_address_safe(frag);
257 if (!fptr)
258 goto normal_tx;
259
260 memcpy(pdata, fptr, skb_frag_size(frag));
261 pdata += skb_frag_size(frag);
262 }
263
264 memcpy(txbd, tx_push, sizeof(*txbd));
265 prod = NEXT_TX(prod);
266 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
267 memcpy(txbd, tx_push1, sizeof(*txbd));
268 prod = NEXT_TX(prod);
269 push->doorbell =
270 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
271 txr->tx_prod = prod;
272
273 netdev_tx_sent_queue(txq, skb->len);
274
275 __iowrite64_copy(txr->tx_doorbell, push,
276 (length + sizeof(*push) + 8) / 8);
277
278 tx_buf->is_push = 1;
279
280 goto tx_done;
281 }
282
283normal_tx:
284 if (length < BNXT_MIN_PKT_SIZE) {
285 pad = BNXT_MIN_PKT_SIZE - length;
286 if (skb_pad(skb, pad)) {
287 /* SKB already freed. */
288 tx_buf->skb = NULL;
289 return NETDEV_TX_OK;
290 }
291 length = BNXT_MIN_PKT_SIZE;
292 }
293
294 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
295
296 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
297 dev_kfree_skb_any(skb);
298 tx_buf->skb = NULL;
299 return NETDEV_TX_OK;
300 }
301
302 dma_unmap_addr_set(tx_buf, mapping, mapping);
303 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
304 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
305
306 txbd->tx_bd_haddr = cpu_to_le64(mapping);
307
308 prod = NEXT_TX(prod);
309 txbd1 = (struct tx_bd_ext *)
310 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
311
312 txbd1->tx_bd_hsize_lflags = 0;
313 if (skb_is_gso(skb)) {
314 u32 hdr_len;
315
316 if (skb->encapsulation)
317 hdr_len = skb_inner_network_offset(skb) +
318 skb_inner_network_header_len(skb) +
319 inner_tcp_hdrlen(skb);
320 else
321 hdr_len = skb_transport_offset(skb) +
322 tcp_hdrlen(skb);
323
324 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
325 TX_BD_FLAGS_T_IPID |
326 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
327 length = skb_shinfo(skb)->gso_size;
328 txbd1->tx_bd_mss = cpu_to_le32(length);
329 length += hdr_len;
330 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
331 txbd1->tx_bd_hsize_lflags =
332 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
333 txbd1->tx_bd_mss = 0;
334 }
335
336 length >>= 9;
337 flags |= bnxt_lhint_arr[length];
338 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
339
340 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
341 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
342 for (i = 0; i < last_frag; i++) {
343 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
344
345 prod = NEXT_TX(prod);
346 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
347
348 len = skb_frag_size(frag);
349 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
350 DMA_TO_DEVICE);
351
352 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
353 goto tx_dma_error;
354
355 tx_buf = &txr->tx_buf_ring[prod];
356 dma_unmap_addr_set(tx_buf, mapping, mapping);
357
358 txbd->tx_bd_haddr = cpu_to_le64(mapping);
359
360 flags = len << TX_BD_LEN_SHIFT;
361 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
362 }
363
364 flags &= ~TX_BD_LEN;
365 txbd->tx_bd_len_flags_type =
366 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
367 TX_BD_FLAGS_PACKET_END);
368
369 netdev_tx_sent_queue(txq, skb->len);
370
371 /* Sync BD data before updating doorbell */
372 wmb();
373
374 prod = NEXT_TX(prod);
375 txr->tx_prod = prod;
376
377 writel(DB_KEY_TX | prod, txr->tx_doorbell);
378 writel(DB_KEY_TX | prod, txr->tx_doorbell);
379
380tx_done:
381
382 mmiowb();
383
384 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
385 netif_tx_stop_queue(txq);
386
387 /* netif_tx_stop_queue() must be done before checking
388 * tx index in bnxt_tx_avail() below, because in
389 * bnxt_tx_int(), we update tx index before checking for
390 * netif_tx_queue_stopped().
391 */
392 smp_mb();
393 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
394 netif_tx_wake_queue(txq);
395 }
396 return NETDEV_TX_OK;
397
398tx_dma_error:
399 last_frag = i;
400
401 /* start back at beginning and unmap skb */
402 prod = txr->tx_prod;
403 tx_buf = &txr->tx_buf_ring[prod];
404 tx_buf->skb = NULL;
405 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
406 skb_headlen(skb), PCI_DMA_TODEVICE);
407 prod = NEXT_TX(prod);
408
409 /* unmap remaining mapped pages */
410 for (i = 0; i < last_frag; i++) {
411 prod = NEXT_TX(prod);
412 tx_buf = &txr->tx_buf_ring[prod];
413 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
414 skb_frag_size(&skb_shinfo(skb)->frags[i]),
415 PCI_DMA_TODEVICE);
416 }
417
418 dev_kfree_skb_any(skb);
419 return NETDEV_TX_OK;
420}
421
422static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
423{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500424 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400425 int index = bnapi->index;
426 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
427 u16 cons = txr->tx_cons;
428 struct pci_dev *pdev = bp->pdev;
429 int i;
430 unsigned int tx_bytes = 0;
431
432 for (i = 0; i < nr_pkts; i++) {
433 struct bnxt_sw_tx_bd *tx_buf;
434 struct sk_buff *skb;
435 int j, last;
436
437 tx_buf = &txr->tx_buf_ring[cons];
438 cons = NEXT_TX(cons);
439 skb = tx_buf->skb;
440 tx_buf->skb = NULL;
441
442 if (tx_buf->is_push) {
443 tx_buf->is_push = 0;
444 goto next_tx_int;
445 }
446
447 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
448 skb_headlen(skb), PCI_DMA_TODEVICE);
449 last = tx_buf->nr_frags;
450
451 for (j = 0; j < last; j++) {
452 cons = NEXT_TX(cons);
453 tx_buf = &txr->tx_buf_ring[cons];
454 dma_unmap_page(
455 &pdev->dev,
456 dma_unmap_addr(tx_buf, mapping),
457 skb_frag_size(&skb_shinfo(skb)->frags[j]),
458 PCI_DMA_TODEVICE);
459 }
460
461next_tx_int:
462 cons = NEXT_TX(cons);
463
464 tx_bytes += skb->len;
465 dev_kfree_skb_any(skb);
466 }
467
468 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
469 txr->tx_cons = cons;
470
471 /* Need to make the tx_cons update visible to bnxt_start_xmit()
472 * before checking for netif_tx_queue_stopped(). Without the
473 * memory barrier, there is a small possibility that bnxt_start_xmit()
474 * will miss it and cause the queue to be stopped forever.
475 */
476 smp_mb();
477
478 if (unlikely(netif_tx_queue_stopped(txq)) &&
479 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
480 __netif_tx_lock(txq, smp_processor_id());
481 if (netif_tx_queue_stopped(txq) &&
482 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
483 txr->dev_state != BNXT_DEV_STATE_CLOSING)
484 netif_tx_wake_queue(txq);
485 __netif_tx_unlock(txq);
486 }
487}
488
489static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
490 gfp_t gfp)
491{
492 u8 *data;
493 struct pci_dev *pdev = bp->pdev;
494
495 data = kmalloc(bp->rx_buf_size, gfp);
496 if (!data)
497 return NULL;
498
499 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
500 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
501
502 if (dma_mapping_error(&pdev->dev, *mapping)) {
503 kfree(data);
504 data = NULL;
505 }
506 return data;
507}
508
509static inline int bnxt_alloc_rx_data(struct bnxt *bp,
510 struct bnxt_rx_ring_info *rxr,
511 u16 prod, gfp_t gfp)
512{
513 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
514 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
515 u8 *data;
516 dma_addr_t mapping;
517
518 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
519 if (!data)
520 return -ENOMEM;
521
522 rx_buf->data = data;
523 dma_unmap_addr_set(rx_buf, mapping, mapping);
524
525 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
526
527 return 0;
528}
529
530static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
531 u8 *data)
532{
533 u16 prod = rxr->rx_prod;
534 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
535 struct rx_bd *cons_bd, *prod_bd;
536
537 prod_rx_buf = &rxr->rx_buf_ring[prod];
538 cons_rx_buf = &rxr->rx_buf_ring[cons];
539
540 prod_rx_buf->data = data;
541
542 dma_unmap_addr_set(prod_rx_buf, mapping,
543 dma_unmap_addr(cons_rx_buf, mapping));
544
545 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
546 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
547
548 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
549}
550
551static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
552{
553 u16 next, max = rxr->rx_agg_bmap_size;
554
555 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
556 if (next >= max)
557 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
558 return next;
559}
560
561static inline int bnxt_alloc_rx_page(struct bnxt *bp,
562 struct bnxt_rx_ring_info *rxr,
563 u16 prod, gfp_t gfp)
564{
565 struct rx_bd *rxbd =
566 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
567 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
568 struct pci_dev *pdev = bp->pdev;
569 struct page *page;
570 dma_addr_t mapping;
571 u16 sw_prod = rxr->rx_sw_agg_prod;
572
573 page = alloc_page(gfp);
574 if (!page)
575 return -ENOMEM;
576
577 mapping = dma_map_page(&pdev->dev, page, 0, PAGE_SIZE,
578 PCI_DMA_FROMDEVICE);
579 if (dma_mapping_error(&pdev->dev, mapping)) {
580 __free_page(page);
581 return -EIO;
582 }
583
584 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
585 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
586
587 __set_bit(sw_prod, rxr->rx_agg_bmap);
588 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
589 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
590
591 rx_agg_buf->page = page;
592 rx_agg_buf->mapping = mapping;
593 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
594 rxbd->rx_bd_opaque = sw_prod;
595 return 0;
596}
597
598static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
599 u32 agg_bufs)
600{
601 struct bnxt *bp = bnapi->bp;
602 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500603 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400604 u16 prod = rxr->rx_agg_prod;
605 u16 sw_prod = rxr->rx_sw_agg_prod;
606 u32 i;
607
608 for (i = 0; i < agg_bufs; i++) {
609 u16 cons;
610 struct rx_agg_cmp *agg;
611 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
612 struct rx_bd *prod_bd;
613 struct page *page;
614
615 agg = (struct rx_agg_cmp *)
616 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
617 cons = agg->rx_agg_cmp_opaque;
618 __clear_bit(cons, rxr->rx_agg_bmap);
619
620 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
621 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
622
623 __set_bit(sw_prod, rxr->rx_agg_bmap);
624 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
625 cons_rx_buf = &rxr->rx_agg_ring[cons];
626
627 /* It is possible for sw_prod to be equal to cons, so
628 * set cons_rx_buf->page to NULL first.
629 */
630 page = cons_rx_buf->page;
631 cons_rx_buf->page = NULL;
632 prod_rx_buf->page = page;
633
634 prod_rx_buf->mapping = cons_rx_buf->mapping;
635
636 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
637
638 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
639 prod_bd->rx_bd_opaque = sw_prod;
640
641 prod = NEXT_RX_AGG(prod);
642 sw_prod = NEXT_RX_AGG(sw_prod);
643 cp_cons = NEXT_CMP(cp_cons);
644 }
645 rxr->rx_agg_prod = prod;
646 rxr->rx_sw_agg_prod = sw_prod;
647}
648
649static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
650 struct bnxt_rx_ring_info *rxr, u16 cons,
651 u16 prod, u8 *data, dma_addr_t dma_addr,
652 unsigned int len)
653{
654 int err;
655 struct sk_buff *skb;
656
657 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
658 if (unlikely(err)) {
659 bnxt_reuse_rx_data(rxr, cons, data);
660 return NULL;
661 }
662
663 skb = build_skb(data, 0);
664 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
665 PCI_DMA_FROMDEVICE);
666 if (!skb) {
667 kfree(data);
668 return NULL;
669 }
670
671 skb_reserve(skb, BNXT_RX_OFFSET);
672 skb_put(skb, len);
673 return skb;
674}
675
676static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
677 struct sk_buff *skb, u16 cp_cons,
678 u32 agg_bufs)
679{
680 struct pci_dev *pdev = bp->pdev;
681 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500682 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400683 u16 prod = rxr->rx_agg_prod;
684 u32 i;
685
686 for (i = 0; i < agg_bufs; i++) {
687 u16 cons, frag_len;
688 struct rx_agg_cmp *agg;
689 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
690 struct page *page;
691 dma_addr_t mapping;
692
693 agg = (struct rx_agg_cmp *)
694 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
695 cons = agg->rx_agg_cmp_opaque;
696 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
697 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
698
699 cons_rx_buf = &rxr->rx_agg_ring[cons];
700 skb_fill_page_desc(skb, i, cons_rx_buf->page, 0, frag_len);
701 __clear_bit(cons, rxr->rx_agg_bmap);
702
703 /* It is possible for bnxt_alloc_rx_page() to allocate
704 * a sw_prod index that equals the cons index, so we
705 * need to clear the cons entry now.
706 */
707 mapping = dma_unmap_addr(cons_rx_buf, mapping);
708 page = cons_rx_buf->page;
709 cons_rx_buf->page = NULL;
710
711 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
712 struct skb_shared_info *shinfo;
713 unsigned int nr_frags;
714
715 shinfo = skb_shinfo(skb);
716 nr_frags = --shinfo->nr_frags;
717 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
718
719 dev_kfree_skb(skb);
720
721 cons_rx_buf->page = page;
722
723 /* Update prod since possibly some pages have been
724 * allocated already.
725 */
726 rxr->rx_agg_prod = prod;
727 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
728 return NULL;
729 }
730
731 dma_unmap_page(&pdev->dev, mapping, PAGE_SIZE,
732 PCI_DMA_FROMDEVICE);
733
734 skb->data_len += frag_len;
735 skb->len += frag_len;
736 skb->truesize += PAGE_SIZE;
737
738 prod = NEXT_RX_AGG(prod);
739 cp_cons = NEXT_CMP(cp_cons);
740 }
741 rxr->rx_agg_prod = prod;
742 return skb;
743}
744
745static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
746 u8 agg_bufs, u32 *raw_cons)
747{
748 u16 last;
749 struct rx_agg_cmp *agg;
750
751 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
752 last = RING_CMP(*raw_cons);
753 agg = (struct rx_agg_cmp *)
754 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
755 return RX_AGG_CMP_VALID(agg, *raw_cons);
756}
757
758static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
759 unsigned int len,
760 dma_addr_t mapping)
761{
762 struct bnxt *bp = bnapi->bp;
763 struct pci_dev *pdev = bp->pdev;
764 struct sk_buff *skb;
765
766 skb = napi_alloc_skb(&bnapi->napi, len);
767 if (!skb)
768 return NULL;
769
770 dma_sync_single_for_cpu(&pdev->dev, mapping,
771 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
772
773 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
774
775 dma_sync_single_for_device(&pdev->dev, mapping,
776 bp->rx_copy_thresh,
777 PCI_DMA_FROMDEVICE);
778
779 skb_put(skb, len);
780 return skb;
781}
782
783static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
784 struct rx_tpa_start_cmp *tpa_start,
785 struct rx_tpa_start_cmp_ext *tpa_start1)
786{
787 u8 agg_id = TPA_START_AGG_ID(tpa_start);
788 u16 cons, prod;
789 struct bnxt_tpa_info *tpa_info;
790 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
791 struct rx_bd *prod_bd;
792 dma_addr_t mapping;
793
794 cons = tpa_start->rx_tpa_start_cmp_opaque;
795 prod = rxr->rx_prod;
796 cons_rx_buf = &rxr->rx_buf_ring[cons];
797 prod_rx_buf = &rxr->rx_buf_ring[prod];
798 tpa_info = &rxr->rx_tpa[agg_id];
799
800 prod_rx_buf->data = tpa_info->data;
801
802 mapping = tpa_info->mapping;
803 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
804
805 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
806
807 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
808
809 tpa_info->data = cons_rx_buf->data;
810 cons_rx_buf->data = NULL;
811 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
812
813 tpa_info->len =
814 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
815 RX_TPA_START_CMP_LEN_SHIFT;
816 if (likely(TPA_START_HASH_VALID(tpa_start))) {
817 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
818
819 tpa_info->hash_type = PKT_HASH_TYPE_L4;
820 tpa_info->gso_type = SKB_GSO_TCPV4;
821 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
822 if (hash_type == 3)
823 tpa_info->gso_type = SKB_GSO_TCPV6;
824 tpa_info->rss_hash =
825 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
826 } else {
827 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
828 tpa_info->gso_type = 0;
829 if (netif_msg_rx_err(bp))
830 netdev_warn(bp->dev, "TPA packet without valid hash\n");
831 }
832 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
833 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
834
835 rxr->rx_prod = NEXT_RX(prod);
836 cons = NEXT_RX(cons);
837 cons_rx_buf = &rxr->rx_buf_ring[cons];
838
839 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
840 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
841 cons_rx_buf->data = NULL;
842}
843
844static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
845 u16 cp_cons, u32 agg_bufs)
846{
847 if (agg_bufs)
848 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
849}
850
851#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
852#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
853
854static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
855 struct rx_tpa_end_cmp *tpa_end,
856 struct rx_tpa_end_cmp_ext *tpa_end1,
857 struct sk_buff *skb)
858{
Michael Chand1611c32015-10-25 22:27:57 -0400859#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400860 struct tcphdr *th;
861 int payload_off, tcp_opt_len = 0;
862 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500863 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400864
Michael Chan27e24182015-12-27 18:19:23 -0500865 segs = TPA_END_TPA_SEGS(tpa_end);
866 if (segs == 1)
867 return skb;
868
869 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400870 skb_shinfo(skb)->gso_size =
871 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
872 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
873 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
874 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
875 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
876 if (TPA_END_GRO_TS(tpa_end))
877 tcp_opt_len = 12;
878
Michael Chanc0c050c2015-10-22 16:01:17 -0400879 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
880 struct iphdr *iph;
881
882 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
883 ETH_HLEN;
884 skb_set_network_header(skb, nw_off);
885 iph = ip_hdr(skb);
886 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
887 len = skb->len - skb_transport_offset(skb);
888 th = tcp_hdr(skb);
889 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
890 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
891 struct ipv6hdr *iph;
892
893 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
894 ETH_HLEN;
895 skb_set_network_header(skb, nw_off);
896 iph = ipv6_hdr(skb);
897 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
898 len = skb->len - skb_transport_offset(skb);
899 th = tcp_hdr(skb);
900 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
901 } else {
902 dev_kfree_skb_any(skb);
903 return NULL;
904 }
905 tcp_gro_complete(skb);
906
907 if (nw_off) { /* tunnel */
908 struct udphdr *uh = NULL;
909
910 if (skb->protocol == htons(ETH_P_IP)) {
911 struct iphdr *iph = (struct iphdr *)skb->data;
912
913 if (iph->protocol == IPPROTO_UDP)
914 uh = (struct udphdr *)(iph + 1);
915 } else {
916 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
917
918 if (iph->nexthdr == IPPROTO_UDP)
919 uh = (struct udphdr *)(iph + 1);
920 }
921 if (uh) {
922 if (uh->check)
923 skb_shinfo(skb)->gso_type |=
924 SKB_GSO_UDP_TUNNEL_CSUM;
925 else
926 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
927 }
928 }
929#endif
930 return skb;
931}
932
933static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
934 struct bnxt_napi *bnapi,
935 u32 *raw_cons,
936 struct rx_tpa_end_cmp *tpa_end,
937 struct rx_tpa_end_cmp_ext *tpa_end1,
938 bool *agg_event)
939{
940 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500941 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400942 u8 agg_id = TPA_END_AGG_ID(tpa_end);
943 u8 *data, agg_bufs;
944 u16 cp_cons = RING_CMP(*raw_cons);
945 unsigned int len;
946 struct bnxt_tpa_info *tpa_info;
947 dma_addr_t mapping;
948 struct sk_buff *skb;
949
950 tpa_info = &rxr->rx_tpa[agg_id];
951 data = tpa_info->data;
952 prefetch(data);
953 len = tpa_info->len;
954 mapping = tpa_info->mapping;
955
956 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
957 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
958
959 if (agg_bufs) {
960 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
961 return ERR_PTR(-EBUSY);
962
963 *agg_event = true;
964 cp_cons = NEXT_CMP(cp_cons);
965 }
966
967 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
968 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
969 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
970 agg_bufs, (int)MAX_SKB_FRAGS);
971 return NULL;
972 }
973
974 if (len <= bp->rx_copy_thresh) {
975 skb = bnxt_copy_skb(bnapi, data, len, mapping);
976 if (!skb) {
977 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
978 return NULL;
979 }
980 } else {
981 u8 *new_data;
982 dma_addr_t new_mapping;
983
984 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
985 if (!new_data) {
986 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
987 return NULL;
988 }
989
990 tpa_info->data = new_data;
991 tpa_info->mapping = new_mapping;
992
993 skb = build_skb(data, 0);
994 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
995 PCI_DMA_FROMDEVICE);
996
997 if (!skb) {
998 kfree(data);
999 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1000 return NULL;
1001 }
1002 skb_reserve(skb, BNXT_RX_OFFSET);
1003 skb_put(skb, len);
1004 }
1005
1006 if (agg_bufs) {
1007 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1008 if (!skb) {
1009 /* Page reuse already handled by bnxt_rx_pages(). */
1010 return NULL;
1011 }
1012 }
1013 skb->protocol = eth_type_trans(skb, bp->dev);
1014
1015 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1016 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1017
1018 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1019 netdev_features_t features = skb->dev->features;
1020 u16 vlan_proto = tpa_info->metadata >>
1021 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1022
1023 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1024 vlan_proto == ETH_P_8021Q) ||
1025 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1026 vlan_proto == ETH_P_8021AD)) {
1027 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1028 tpa_info->metadata &
1029 RX_CMP_FLAGS2_METADATA_VID_MASK);
1030 }
1031 }
1032
1033 skb_checksum_none_assert(skb);
1034 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1035 skb->ip_summed = CHECKSUM_UNNECESSARY;
1036 skb->csum_level =
1037 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1038 }
1039
1040 if (TPA_END_GRO(tpa_end))
1041 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1042
1043 return skb;
1044}
1045
1046/* returns the following:
1047 * 1 - 1 packet successfully received
1048 * 0 - successful TPA_START, packet not completed yet
1049 * -EBUSY - completion ring does not have all the agg buffers yet
1050 * -ENOMEM - packet aborted due to out of memory
1051 * -EIO - packet aborted due to hw error indicated in BD
1052 */
1053static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1054 bool *agg_event)
1055{
1056 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001057 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001058 struct net_device *dev = bp->dev;
1059 struct rx_cmp *rxcmp;
1060 struct rx_cmp_ext *rxcmp1;
1061 u32 tmp_raw_cons = *raw_cons;
1062 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1063 struct bnxt_sw_rx_bd *rx_buf;
1064 unsigned int len;
1065 u8 *data, agg_bufs, cmp_type;
1066 dma_addr_t dma_addr;
1067 struct sk_buff *skb;
1068 int rc = 0;
1069
1070 rxcmp = (struct rx_cmp *)
1071 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1072
1073 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1074 cp_cons = RING_CMP(tmp_raw_cons);
1075 rxcmp1 = (struct rx_cmp_ext *)
1076 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1077
1078 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1079 return -EBUSY;
1080
1081 cmp_type = RX_CMP_TYPE(rxcmp);
1082
1083 prod = rxr->rx_prod;
1084
1085 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1086 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1087 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1088
1089 goto next_rx_no_prod;
1090
1091 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1092 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1093 (struct rx_tpa_end_cmp *)rxcmp,
1094 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1095 agg_event);
1096
1097 if (unlikely(IS_ERR(skb)))
1098 return -EBUSY;
1099
1100 rc = -ENOMEM;
1101 if (likely(skb)) {
1102 skb_record_rx_queue(skb, bnapi->index);
1103 skb_mark_napi_id(skb, &bnapi->napi);
1104 if (bnxt_busy_polling(bnapi))
1105 netif_receive_skb(skb);
1106 else
1107 napi_gro_receive(&bnapi->napi, skb);
1108 rc = 1;
1109 }
1110 goto next_rx_no_prod;
1111 }
1112
1113 cons = rxcmp->rx_cmp_opaque;
1114 rx_buf = &rxr->rx_buf_ring[cons];
1115 data = rx_buf->data;
1116 prefetch(data);
1117
1118 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1119 RX_CMP_AGG_BUFS_SHIFT;
1120
1121 if (agg_bufs) {
1122 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1123 return -EBUSY;
1124
1125 cp_cons = NEXT_CMP(cp_cons);
1126 *agg_event = true;
1127 }
1128
1129 rx_buf->data = NULL;
1130 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1131 bnxt_reuse_rx_data(rxr, cons, data);
1132 if (agg_bufs)
1133 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1134
1135 rc = -EIO;
1136 goto next_rx;
1137 }
1138
1139 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1140 dma_addr = dma_unmap_addr(rx_buf, mapping);
1141
1142 if (len <= bp->rx_copy_thresh) {
1143 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1144 bnxt_reuse_rx_data(rxr, cons, data);
1145 if (!skb) {
1146 rc = -ENOMEM;
1147 goto next_rx;
1148 }
1149 } else {
1150 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1151 if (!skb) {
1152 rc = -ENOMEM;
1153 goto next_rx;
1154 }
1155 }
1156
1157 if (agg_bufs) {
1158 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1159 if (!skb) {
1160 rc = -ENOMEM;
1161 goto next_rx;
1162 }
1163 }
1164
1165 if (RX_CMP_HASH_VALID(rxcmp)) {
1166 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1167 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1168
1169 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1170 if (hash_type != 1 && hash_type != 3)
1171 type = PKT_HASH_TYPE_L3;
1172 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1173 }
1174
1175 skb->protocol = eth_type_trans(skb, dev);
1176
1177 if (rxcmp1->rx_cmp_flags2 &
1178 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1179 netdev_features_t features = skb->dev->features;
1180 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1181 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1182
1183 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1184 vlan_proto == ETH_P_8021Q) ||
1185 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1186 vlan_proto == ETH_P_8021AD))
1187 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1188 meta_data &
1189 RX_CMP_FLAGS2_METADATA_VID_MASK);
1190 }
1191
1192 skb_checksum_none_assert(skb);
1193 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1194 if (dev->features & NETIF_F_RXCSUM) {
1195 skb->ip_summed = CHECKSUM_UNNECESSARY;
1196 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1197 }
1198 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001199 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1200 if (dev->features & NETIF_F_RXCSUM)
1201 cpr->rx_l4_csum_errors++;
1202 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001203 }
1204
1205 skb_record_rx_queue(skb, bnapi->index);
1206 skb_mark_napi_id(skb, &bnapi->napi);
1207 if (bnxt_busy_polling(bnapi))
1208 netif_receive_skb(skb);
1209 else
1210 napi_gro_receive(&bnapi->napi, skb);
1211 rc = 1;
1212
1213next_rx:
1214 rxr->rx_prod = NEXT_RX(prod);
1215
1216next_rx_no_prod:
1217 *raw_cons = tmp_raw_cons;
1218
1219 return rc;
1220}
1221
1222static int bnxt_async_event_process(struct bnxt *bp,
1223 struct hwrm_async_event_cmpl *cmpl)
1224{
1225 u16 event_id = le16_to_cpu(cmpl->event_id);
1226
1227 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1228 switch (event_id) {
1229 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1230 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
1231 schedule_work(&bp->sp_task);
1232 break;
1233 default:
1234 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1235 event_id);
1236 break;
1237 }
1238 return 0;
1239}
1240
1241static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1242{
1243 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1244 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1245 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1246 (struct hwrm_fwd_req_cmpl *)txcmp;
1247
1248 switch (cmpl_type) {
1249 case CMPL_BASE_TYPE_HWRM_DONE:
1250 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1251 if (seq_id == bp->hwrm_intr_seq_id)
1252 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1253 else
1254 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1255 break;
1256
1257 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1258 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1259
1260 if ((vf_id < bp->pf.first_vf_id) ||
1261 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1262 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1263 vf_id);
1264 return -EINVAL;
1265 }
1266
1267 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1268 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1269 schedule_work(&bp->sp_task);
1270 break;
1271
1272 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1273 bnxt_async_event_process(bp,
1274 (struct hwrm_async_event_cmpl *)txcmp);
1275
1276 default:
1277 break;
1278 }
1279
1280 return 0;
1281}
1282
1283static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1284{
1285 struct bnxt_napi *bnapi = dev_instance;
1286 struct bnxt *bp = bnapi->bp;
1287 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1288 u32 cons = RING_CMP(cpr->cp_raw_cons);
1289
1290 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1291 napi_schedule(&bnapi->napi);
1292 return IRQ_HANDLED;
1293}
1294
1295static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1296{
1297 u32 raw_cons = cpr->cp_raw_cons;
1298 u16 cons = RING_CMP(raw_cons);
1299 struct tx_cmp *txcmp;
1300
1301 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1302
1303 return TX_CMP_VALID(txcmp, raw_cons);
1304}
1305
Michael Chanc0c050c2015-10-22 16:01:17 -04001306static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1307{
1308 struct bnxt_napi *bnapi = dev_instance;
1309 struct bnxt *bp = bnapi->bp;
1310 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1311 u32 cons = RING_CMP(cpr->cp_raw_cons);
1312 u32 int_status;
1313
1314 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1315
1316 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001317 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001318 /* return if erroneous interrupt */
1319 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1320 return IRQ_NONE;
1321 }
1322
1323 /* disable ring IRQ */
1324 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1325
1326 /* Return here if interrupt is shared and is disabled. */
1327 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1328 return IRQ_HANDLED;
1329
1330 napi_schedule(&bnapi->napi);
1331 return IRQ_HANDLED;
1332}
1333
1334static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1335{
1336 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1337 u32 raw_cons = cpr->cp_raw_cons;
1338 u32 cons;
1339 int tx_pkts = 0;
1340 int rx_pkts = 0;
1341 bool rx_event = false;
1342 bool agg_event = false;
1343 struct tx_cmp *txcmp;
1344
1345 while (1) {
1346 int rc;
1347
1348 cons = RING_CMP(raw_cons);
1349 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1350
1351 if (!TX_CMP_VALID(txcmp, raw_cons))
1352 break;
1353
1354 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1355 tx_pkts++;
1356 /* return full budget so NAPI will complete. */
1357 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1358 rx_pkts = budget;
1359 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1360 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1361 if (likely(rc >= 0))
1362 rx_pkts += rc;
1363 else if (rc == -EBUSY) /* partial completion */
1364 break;
1365 rx_event = true;
1366 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1367 CMPL_BASE_TYPE_HWRM_DONE) ||
1368 (TX_CMP_TYPE(txcmp) ==
1369 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1370 (TX_CMP_TYPE(txcmp) ==
1371 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1372 bnxt_hwrm_handler(bp, txcmp);
1373 }
1374 raw_cons = NEXT_RAW_CMP(raw_cons);
1375
1376 if (rx_pkts == budget)
1377 break;
1378 }
1379
1380 cpr->cp_raw_cons = raw_cons;
1381 /* ACK completion ring before freeing tx ring and producing new
1382 * buffers in rx/agg rings to prevent overflowing the completion
1383 * ring.
1384 */
1385 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1386
1387 if (tx_pkts)
1388 bnxt_tx_int(bp, bnapi, tx_pkts);
1389
1390 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001391 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001392
1393 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1394 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1395 if (agg_event) {
1396 writel(DB_KEY_RX | rxr->rx_agg_prod,
1397 rxr->rx_agg_doorbell);
1398 writel(DB_KEY_RX | rxr->rx_agg_prod,
1399 rxr->rx_agg_doorbell);
1400 }
1401 }
1402 return rx_pkts;
1403}
1404
1405static int bnxt_poll(struct napi_struct *napi, int budget)
1406{
1407 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1408 struct bnxt *bp = bnapi->bp;
1409 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1410 int work_done = 0;
1411
1412 if (!bnxt_lock_napi(bnapi))
1413 return budget;
1414
1415 while (1) {
1416 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1417
1418 if (work_done >= budget)
1419 break;
1420
1421 if (!bnxt_has_work(bp, cpr)) {
1422 napi_complete(napi);
1423 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1424 break;
1425 }
1426 }
1427 mmiowb();
1428 bnxt_unlock_napi(bnapi);
1429 return work_done;
1430}
1431
1432#ifdef CONFIG_NET_RX_BUSY_POLL
1433static int bnxt_busy_poll(struct napi_struct *napi)
1434{
1435 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1436 struct bnxt *bp = bnapi->bp;
1437 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1438 int rx_work, budget = 4;
1439
1440 if (atomic_read(&bp->intr_sem) != 0)
1441 return LL_FLUSH_FAILED;
1442
1443 if (!bnxt_lock_poll(bnapi))
1444 return LL_FLUSH_BUSY;
1445
1446 rx_work = bnxt_poll_work(bp, bnapi, budget);
1447
1448 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1449
1450 bnxt_unlock_poll(bnapi);
1451 return rx_work;
1452}
1453#endif
1454
1455static void bnxt_free_tx_skbs(struct bnxt *bp)
1456{
1457 int i, max_idx;
1458 struct pci_dev *pdev = bp->pdev;
1459
Michael Chanb6ab4b02016-01-02 23:44:59 -05001460 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001461 return;
1462
1463 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1464 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001465 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001466 int j;
1467
Michael Chanc0c050c2015-10-22 16:01:17 -04001468 for (j = 0; j < max_idx;) {
1469 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1470 struct sk_buff *skb = tx_buf->skb;
1471 int k, last;
1472
1473 if (!skb) {
1474 j++;
1475 continue;
1476 }
1477
1478 tx_buf->skb = NULL;
1479
1480 if (tx_buf->is_push) {
1481 dev_kfree_skb(skb);
1482 j += 2;
1483 continue;
1484 }
1485
1486 dma_unmap_single(&pdev->dev,
1487 dma_unmap_addr(tx_buf, mapping),
1488 skb_headlen(skb),
1489 PCI_DMA_TODEVICE);
1490
1491 last = tx_buf->nr_frags;
1492 j += 2;
1493 for (k = 0; k < last; k++, j = NEXT_TX(j)) {
1494 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1495
1496 tx_buf = &txr->tx_buf_ring[j];
1497 dma_unmap_page(
1498 &pdev->dev,
1499 dma_unmap_addr(tx_buf, mapping),
1500 skb_frag_size(frag), PCI_DMA_TODEVICE);
1501 }
1502 dev_kfree_skb(skb);
1503 }
1504 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1505 }
1506}
1507
1508static void bnxt_free_rx_skbs(struct bnxt *bp)
1509{
1510 int i, max_idx, max_agg_idx;
1511 struct pci_dev *pdev = bp->pdev;
1512
Michael Chanb6ab4b02016-01-02 23:44:59 -05001513 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001514 return;
1515
1516 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1517 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1518 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001519 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001520 int j;
1521
Michael Chanc0c050c2015-10-22 16:01:17 -04001522 if (rxr->rx_tpa) {
1523 for (j = 0; j < MAX_TPA; j++) {
1524 struct bnxt_tpa_info *tpa_info =
1525 &rxr->rx_tpa[j];
1526 u8 *data = tpa_info->data;
1527
1528 if (!data)
1529 continue;
1530
1531 dma_unmap_single(
1532 &pdev->dev,
1533 dma_unmap_addr(tpa_info, mapping),
1534 bp->rx_buf_use_size,
1535 PCI_DMA_FROMDEVICE);
1536
1537 tpa_info->data = NULL;
1538
1539 kfree(data);
1540 }
1541 }
1542
1543 for (j = 0; j < max_idx; j++) {
1544 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1545 u8 *data = rx_buf->data;
1546
1547 if (!data)
1548 continue;
1549
1550 dma_unmap_single(&pdev->dev,
1551 dma_unmap_addr(rx_buf, mapping),
1552 bp->rx_buf_use_size,
1553 PCI_DMA_FROMDEVICE);
1554
1555 rx_buf->data = NULL;
1556
1557 kfree(data);
1558 }
1559
1560 for (j = 0; j < max_agg_idx; j++) {
1561 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1562 &rxr->rx_agg_ring[j];
1563 struct page *page = rx_agg_buf->page;
1564
1565 if (!page)
1566 continue;
1567
1568 dma_unmap_page(&pdev->dev,
1569 dma_unmap_addr(rx_agg_buf, mapping),
1570 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1571
1572 rx_agg_buf->page = NULL;
1573 __clear_bit(j, rxr->rx_agg_bmap);
1574
1575 __free_page(page);
1576 }
1577 }
1578}
1579
1580static void bnxt_free_skbs(struct bnxt *bp)
1581{
1582 bnxt_free_tx_skbs(bp);
1583 bnxt_free_rx_skbs(bp);
1584}
1585
1586static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1587{
1588 struct pci_dev *pdev = bp->pdev;
1589 int i;
1590
1591 for (i = 0; i < ring->nr_pages; i++) {
1592 if (!ring->pg_arr[i])
1593 continue;
1594
1595 dma_free_coherent(&pdev->dev, ring->page_size,
1596 ring->pg_arr[i], ring->dma_arr[i]);
1597
1598 ring->pg_arr[i] = NULL;
1599 }
1600 if (ring->pg_tbl) {
1601 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1602 ring->pg_tbl, ring->pg_tbl_map);
1603 ring->pg_tbl = NULL;
1604 }
1605 if (ring->vmem_size && *ring->vmem) {
1606 vfree(*ring->vmem);
1607 *ring->vmem = NULL;
1608 }
1609}
1610
1611static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1612{
1613 int i;
1614 struct pci_dev *pdev = bp->pdev;
1615
1616 if (ring->nr_pages > 1) {
1617 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1618 ring->nr_pages * 8,
1619 &ring->pg_tbl_map,
1620 GFP_KERNEL);
1621 if (!ring->pg_tbl)
1622 return -ENOMEM;
1623 }
1624
1625 for (i = 0; i < ring->nr_pages; i++) {
1626 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1627 ring->page_size,
1628 &ring->dma_arr[i],
1629 GFP_KERNEL);
1630 if (!ring->pg_arr[i])
1631 return -ENOMEM;
1632
1633 if (ring->nr_pages > 1)
1634 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1635 }
1636
1637 if (ring->vmem_size) {
1638 *ring->vmem = vzalloc(ring->vmem_size);
1639 if (!(*ring->vmem))
1640 return -ENOMEM;
1641 }
1642 return 0;
1643}
1644
1645static void bnxt_free_rx_rings(struct bnxt *bp)
1646{
1647 int i;
1648
Michael Chanb6ab4b02016-01-02 23:44:59 -05001649 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001650 return;
1651
1652 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001653 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001654 struct bnxt_ring_struct *ring;
1655
Michael Chanc0c050c2015-10-22 16:01:17 -04001656 kfree(rxr->rx_tpa);
1657 rxr->rx_tpa = NULL;
1658
1659 kfree(rxr->rx_agg_bmap);
1660 rxr->rx_agg_bmap = NULL;
1661
1662 ring = &rxr->rx_ring_struct;
1663 bnxt_free_ring(bp, ring);
1664
1665 ring = &rxr->rx_agg_ring_struct;
1666 bnxt_free_ring(bp, ring);
1667 }
1668}
1669
1670static int bnxt_alloc_rx_rings(struct bnxt *bp)
1671{
1672 int i, rc, agg_rings = 0, tpa_rings = 0;
1673
Michael Chanb6ab4b02016-01-02 23:44:59 -05001674 if (!bp->rx_ring)
1675 return -ENOMEM;
1676
Michael Chanc0c050c2015-10-22 16:01:17 -04001677 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1678 agg_rings = 1;
1679
1680 if (bp->flags & BNXT_FLAG_TPA)
1681 tpa_rings = 1;
1682
1683 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001684 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001685 struct bnxt_ring_struct *ring;
1686
Michael Chanc0c050c2015-10-22 16:01:17 -04001687 ring = &rxr->rx_ring_struct;
1688
1689 rc = bnxt_alloc_ring(bp, ring);
1690 if (rc)
1691 return rc;
1692
1693 if (agg_rings) {
1694 u16 mem_size;
1695
1696 ring = &rxr->rx_agg_ring_struct;
1697 rc = bnxt_alloc_ring(bp, ring);
1698 if (rc)
1699 return rc;
1700
1701 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1702 mem_size = rxr->rx_agg_bmap_size / 8;
1703 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1704 if (!rxr->rx_agg_bmap)
1705 return -ENOMEM;
1706
1707 if (tpa_rings) {
1708 rxr->rx_tpa = kcalloc(MAX_TPA,
1709 sizeof(struct bnxt_tpa_info),
1710 GFP_KERNEL);
1711 if (!rxr->rx_tpa)
1712 return -ENOMEM;
1713 }
1714 }
1715 }
1716 return 0;
1717}
1718
1719static void bnxt_free_tx_rings(struct bnxt *bp)
1720{
1721 int i;
1722 struct pci_dev *pdev = bp->pdev;
1723
Michael Chanb6ab4b02016-01-02 23:44:59 -05001724 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001725 return;
1726
1727 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001728 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001729 struct bnxt_ring_struct *ring;
1730
Michael Chanc0c050c2015-10-22 16:01:17 -04001731 if (txr->tx_push) {
1732 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1733 txr->tx_push, txr->tx_push_mapping);
1734 txr->tx_push = NULL;
1735 }
1736
1737 ring = &txr->tx_ring_struct;
1738
1739 bnxt_free_ring(bp, ring);
1740 }
1741}
1742
1743static int bnxt_alloc_tx_rings(struct bnxt *bp)
1744{
1745 int i, j, rc;
1746 struct pci_dev *pdev = bp->pdev;
1747
1748 bp->tx_push_size = 0;
1749 if (bp->tx_push_thresh) {
1750 int push_size;
1751
1752 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1753 bp->tx_push_thresh);
1754
1755 if (push_size > 128) {
1756 push_size = 0;
1757 bp->tx_push_thresh = 0;
1758 }
1759
1760 bp->tx_push_size = push_size;
1761 }
1762
1763 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001764 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001765 struct bnxt_ring_struct *ring;
1766
Michael Chanc0c050c2015-10-22 16:01:17 -04001767 ring = &txr->tx_ring_struct;
1768
1769 rc = bnxt_alloc_ring(bp, ring);
1770 if (rc)
1771 return rc;
1772
1773 if (bp->tx_push_size) {
1774 struct tx_bd *txbd;
1775 dma_addr_t mapping;
1776
1777 /* One pre-allocated DMA buffer to backup
1778 * TX push operation
1779 */
1780 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1781 bp->tx_push_size,
1782 &txr->tx_push_mapping,
1783 GFP_KERNEL);
1784
1785 if (!txr->tx_push)
1786 return -ENOMEM;
1787
1788 txbd = &txr->tx_push->txbd1;
1789
1790 mapping = txr->tx_push_mapping +
1791 sizeof(struct tx_push_bd);
1792 txbd->tx_bd_haddr = cpu_to_le64(mapping);
1793
1794 memset(txbd + 1, 0, sizeof(struct tx_bd_ext));
1795 }
1796 ring->queue_id = bp->q_info[j].queue_id;
1797 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1798 j++;
1799 }
1800 return 0;
1801}
1802
1803static void bnxt_free_cp_rings(struct bnxt *bp)
1804{
1805 int i;
1806
1807 if (!bp->bnapi)
1808 return;
1809
1810 for (i = 0; i < bp->cp_nr_rings; i++) {
1811 struct bnxt_napi *bnapi = bp->bnapi[i];
1812 struct bnxt_cp_ring_info *cpr;
1813 struct bnxt_ring_struct *ring;
1814
1815 if (!bnapi)
1816 continue;
1817
1818 cpr = &bnapi->cp_ring;
1819 ring = &cpr->cp_ring_struct;
1820
1821 bnxt_free_ring(bp, ring);
1822 }
1823}
1824
1825static int bnxt_alloc_cp_rings(struct bnxt *bp)
1826{
1827 int i, rc;
1828
1829 for (i = 0; i < bp->cp_nr_rings; i++) {
1830 struct bnxt_napi *bnapi = bp->bnapi[i];
1831 struct bnxt_cp_ring_info *cpr;
1832 struct bnxt_ring_struct *ring;
1833
1834 if (!bnapi)
1835 continue;
1836
1837 cpr = &bnapi->cp_ring;
1838 ring = &cpr->cp_ring_struct;
1839
1840 rc = bnxt_alloc_ring(bp, ring);
1841 if (rc)
1842 return rc;
1843 }
1844 return 0;
1845}
1846
1847static void bnxt_init_ring_struct(struct bnxt *bp)
1848{
1849 int i;
1850
1851 for (i = 0; i < bp->cp_nr_rings; i++) {
1852 struct bnxt_napi *bnapi = bp->bnapi[i];
1853 struct bnxt_cp_ring_info *cpr;
1854 struct bnxt_rx_ring_info *rxr;
1855 struct bnxt_tx_ring_info *txr;
1856 struct bnxt_ring_struct *ring;
1857
1858 if (!bnapi)
1859 continue;
1860
1861 cpr = &bnapi->cp_ring;
1862 ring = &cpr->cp_ring_struct;
1863 ring->nr_pages = bp->cp_nr_pages;
1864 ring->page_size = HW_CMPD_RING_SIZE;
1865 ring->pg_arr = (void **)cpr->cp_desc_ring;
1866 ring->dma_arr = cpr->cp_desc_mapping;
1867 ring->vmem_size = 0;
1868
Michael Chanb6ab4b02016-01-02 23:44:59 -05001869 rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001870 ring = &rxr->rx_ring_struct;
1871 ring->nr_pages = bp->rx_nr_pages;
1872 ring->page_size = HW_RXBD_RING_SIZE;
1873 ring->pg_arr = (void **)rxr->rx_desc_ring;
1874 ring->dma_arr = rxr->rx_desc_mapping;
1875 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
1876 ring->vmem = (void **)&rxr->rx_buf_ring;
1877
1878 ring = &rxr->rx_agg_ring_struct;
1879 ring->nr_pages = bp->rx_agg_nr_pages;
1880 ring->page_size = HW_RXBD_RING_SIZE;
1881 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
1882 ring->dma_arr = rxr->rx_agg_desc_mapping;
1883 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
1884 ring->vmem = (void **)&rxr->rx_agg_ring;
1885
Michael Chanb6ab4b02016-01-02 23:44:59 -05001886 txr = bnapi->tx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001887 ring = &txr->tx_ring_struct;
1888 ring->nr_pages = bp->tx_nr_pages;
1889 ring->page_size = HW_RXBD_RING_SIZE;
1890 ring->pg_arr = (void **)txr->tx_desc_ring;
1891 ring->dma_arr = txr->tx_desc_mapping;
1892 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
1893 ring->vmem = (void **)&txr->tx_buf_ring;
1894 }
1895}
1896
1897static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
1898{
1899 int i;
1900 u32 prod;
1901 struct rx_bd **rx_buf_ring;
1902
1903 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
1904 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
1905 int j;
1906 struct rx_bd *rxbd;
1907
1908 rxbd = rx_buf_ring[i];
1909 if (!rxbd)
1910 continue;
1911
1912 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
1913 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
1914 rxbd->rx_bd_opaque = prod;
1915 }
1916 }
1917}
1918
1919static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
1920{
1921 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04001922 struct bnxt_rx_ring_info *rxr;
1923 struct bnxt_ring_struct *ring;
1924 u32 prod, type;
1925 int i;
1926
Michael Chanc0c050c2015-10-22 16:01:17 -04001927 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
1928 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
1929
1930 if (NET_IP_ALIGN == 2)
1931 type |= RX_BD_FLAGS_SOP;
1932
Michael Chanb6ab4b02016-01-02 23:44:59 -05001933 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04001934 ring = &rxr->rx_ring_struct;
1935 bnxt_init_rxbd_pages(ring, type);
1936
1937 prod = rxr->rx_prod;
1938 for (i = 0; i < bp->rx_ring_size; i++) {
1939 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
1940 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
1941 ring_nr, i, bp->rx_ring_size);
1942 break;
1943 }
1944 prod = NEXT_RX(prod);
1945 }
1946 rxr->rx_prod = prod;
1947 ring->fw_ring_id = INVALID_HW_RING_ID;
1948
Michael Chanedd0c2c2015-12-27 18:19:19 -05001949 ring = &rxr->rx_agg_ring_struct;
1950 ring->fw_ring_id = INVALID_HW_RING_ID;
1951
Michael Chanc0c050c2015-10-22 16:01:17 -04001952 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
1953 return 0;
1954
Michael Chanc0c050c2015-10-22 16:01:17 -04001955 type = ((u32)PAGE_SIZE << RX_BD_LEN_SHIFT) |
1956 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
1957
1958 bnxt_init_rxbd_pages(ring, type);
1959
1960 prod = rxr->rx_agg_prod;
1961 for (i = 0; i < bp->rx_agg_ring_size; i++) {
1962 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
1963 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
1964 ring_nr, i, bp->rx_ring_size);
1965 break;
1966 }
1967 prod = NEXT_RX_AGG(prod);
1968 }
1969 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04001970
1971 if (bp->flags & BNXT_FLAG_TPA) {
1972 if (rxr->rx_tpa) {
1973 u8 *data;
1974 dma_addr_t mapping;
1975
1976 for (i = 0; i < MAX_TPA; i++) {
1977 data = __bnxt_alloc_rx_data(bp, &mapping,
1978 GFP_KERNEL);
1979 if (!data)
1980 return -ENOMEM;
1981
1982 rxr->rx_tpa[i].data = data;
1983 rxr->rx_tpa[i].mapping = mapping;
1984 }
1985 } else {
1986 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
1987 return -ENOMEM;
1988 }
1989 }
1990
1991 return 0;
1992}
1993
1994static int bnxt_init_rx_rings(struct bnxt *bp)
1995{
1996 int i, rc = 0;
1997
1998 for (i = 0; i < bp->rx_nr_rings; i++) {
1999 rc = bnxt_init_one_rx_ring(bp, i);
2000 if (rc)
2001 break;
2002 }
2003
2004 return rc;
2005}
2006
2007static int bnxt_init_tx_rings(struct bnxt *bp)
2008{
2009 u16 i;
2010
2011 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2012 MAX_SKB_FRAGS + 1);
2013
2014 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002015 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002016 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2017
2018 ring->fw_ring_id = INVALID_HW_RING_ID;
2019 }
2020
2021 return 0;
2022}
2023
2024static void bnxt_free_ring_grps(struct bnxt *bp)
2025{
2026 kfree(bp->grp_info);
2027 bp->grp_info = NULL;
2028}
2029
2030static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2031{
2032 int i;
2033
2034 if (irq_re_init) {
2035 bp->grp_info = kcalloc(bp->cp_nr_rings,
2036 sizeof(struct bnxt_ring_grp_info),
2037 GFP_KERNEL);
2038 if (!bp->grp_info)
2039 return -ENOMEM;
2040 }
2041 for (i = 0; i < bp->cp_nr_rings; i++) {
2042 if (irq_re_init)
2043 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2044 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2045 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2046 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2047 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2048 }
2049 return 0;
2050}
2051
2052static void bnxt_free_vnics(struct bnxt *bp)
2053{
2054 kfree(bp->vnic_info);
2055 bp->vnic_info = NULL;
2056 bp->nr_vnics = 0;
2057}
2058
2059static int bnxt_alloc_vnics(struct bnxt *bp)
2060{
2061 int num_vnics = 1;
2062
2063#ifdef CONFIG_RFS_ACCEL
2064 if (bp->flags & BNXT_FLAG_RFS)
2065 num_vnics += bp->rx_nr_rings;
2066#endif
2067
2068 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2069 GFP_KERNEL);
2070 if (!bp->vnic_info)
2071 return -ENOMEM;
2072
2073 bp->nr_vnics = num_vnics;
2074 return 0;
2075}
2076
2077static void bnxt_init_vnics(struct bnxt *bp)
2078{
2079 int i;
2080
2081 for (i = 0; i < bp->nr_vnics; i++) {
2082 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2083
2084 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2085 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2086 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2087
2088 if (bp->vnic_info[i].rss_hash_key) {
2089 if (i == 0)
2090 prandom_bytes(vnic->rss_hash_key,
2091 HW_HASH_KEY_SIZE);
2092 else
2093 memcpy(vnic->rss_hash_key,
2094 bp->vnic_info[0].rss_hash_key,
2095 HW_HASH_KEY_SIZE);
2096 }
2097 }
2098}
2099
2100static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2101{
2102 int pages;
2103
2104 pages = ring_size / desc_per_pg;
2105
2106 if (!pages)
2107 return 1;
2108
2109 pages++;
2110
2111 while (pages & (pages - 1))
2112 pages++;
2113
2114 return pages;
2115}
2116
2117static void bnxt_set_tpa_flags(struct bnxt *bp)
2118{
2119 bp->flags &= ~BNXT_FLAG_TPA;
2120 if (bp->dev->features & NETIF_F_LRO)
2121 bp->flags |= BNXT_FLAG_LRO;
2122 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2123 bp->flags |= BNXT_FLAG_GRO;
2124}
2125
2126/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2127 * be set on entry.
2128 */
2129void bnxt_set_ring_params(struct bnxt *bp)
2130{
2131 u32 ring_size, rx_size, rx_space;
2132 u32 agg_factor = 0, agg_ring_size = 0;
2133
2134 /* 8 for CRC and VLAN */
2135 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2136
2137 rx_space = rx_size + NET_SKB_PAD +
2138 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2139
2140 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2141 ring_size = bp->rx_ring_size;
2142 bp->rx_agg_ring_size = 0;
2143 bp->rx_agg_nr_pages = 0;
2144
2145 if (bp->flags & BNXT_FLAG_TPA)
2146 agg_factor = 4;
2147
2148 bp->flags &= ~BNXT_FLAG_JUMBO;
2149 if (rx_space > PAGE_SIZE) {
2150 u32 jumbo_factor;
2151
2152 bp->flags |= BNXT_FLAG_JUMBO;
2153 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2154 if (jumbo_factor > agg_factor)
2155 agg_factor = jumbo_factor;
2156 }
2157 agg_ring_size = ring_size * agg_factor;
2158
2159 if (agg_ring_size) {
2160 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2161 RX_DESC_CNT);
2162 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2163 u32 tmp = agg_ring_size;
2164
2165 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2166 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2167 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2168 tmp, agg_ring_size);
2169 }
2170 bp->rx_agg_ring_size = agg_ring_size;
2171 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2172 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2173 rx_space = rx_size + NET_SKB_PAD +
2174 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2175 }
2176
2177 bp->rx_buf_use_size = rx_size;
2178 bp->rx_buf_size = rx_space;
2179
2180 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2181 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2182
2183 ring_size = bp->tx_ring_size;
2184 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2185 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2186
2187 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2188 bp->cp_ring_size = ring_size;
2189
2190 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2191 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2192 bp->cp_nr_pages = MAX_CP_PAGES;
2193 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2194 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2195 ring_size, bp->cp_ring_size);
2196 }
2197 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2198 bp->cp_ring_mask = bp->cp_bit - 1;
2199}
2200
2201static void bnxt_free_vnic_attributes(struct bnxt *bp)
2202{
2203 int i;
2204 struct bnxt_vnic_info *vnic;
2205 struct pci_dev *pdev = bp->pdev;
2206
2207 if (!bp->vnic_info)
2208 return;
2209
2210 for (i = 0; i < bp->nr_vnics; i++) {
2211 vnic = &bp->vnic_info[i];
2212
2213 kfree(vnic->fw_grp_ids);
2214 vnic->fw_grp_ids = NULL;
2215
2216 kfree(vnic->uc_list);
2217 vnic->uc_list = NULL;
2218
2219 if (vnic->mc_list) {
2220 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2221 vnic->mc_list, vnic->mc_list_mapping);
2222 vnic->mc_list = NULL;
2223 }
2224
2225 if (vnic->rss_table) {
2226 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2227 vnic->rss_table,
2228 vnic->rss_table_dma_addr);
2229 vnic->rss_table = NULL;
2230 }
2231
2232 vnic->rss_hash_key = NULL;
2233 vnic->flags = 0;
2234 }
2235}
2236
2237static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2238{
2239 int i, rc = 0, size;
2240 struct bnxt_vnic_info *vnic;
2241 struct pci_dev *pdev = bp->pdev;
2242 int max_rings;
2243
2244 for (i = 0; i < bp->nr_vnics; i++) {
2245 vnic = &bp->vnic_info[i];
2246
2247 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2248 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2249
2250 if (mem_size > 0) {
2251 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2252 if (!vnic->uc_list) {
2253 rc = -ENOMEM;
2254 goto out;
2255 }
2256 }
2257 }
2258
2259 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2260 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2261 vnic->mc_list =
2262 dma_alloc_coherent(&pdev->dev,
2263 vnic->mc_list_size,
2264 &vnic->mc_list_mapping,
2265 GFP_KERNEL);
2266 if (!vnic->mc_list) {
2267 rc = -ENOMEM;
2268 goto out;
2269 }
2270 }
2271
2272 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2273 max_rings = bp->rx_nr_rings;
2274 else
2275 max_rings = 1;
2276
2277 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2278 if (!vnic->fw_grp_ids) {
2279 rc = -ENOMEM;
2280 goto out;
2281 }
2282
2283 /* Allocate rss table and hash key */
2284 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2285 &vnic->rss_table_dma_addr,
2286 GFP_KERNEL);
2287 if (!vnic->rss_table) {
2288 rc = -ENOMEM;
2289 goto out;
2290 }
2291
2292 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2293
2294 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2295 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2296 }
2297 return 0;
2298
2299out:
2300 return rc;
2301}
2302
2303static void bnxt_free_hwrm_resources(struct bnxt *bp)
2304{
2305 struct pci_dev *pdev = bp->pdev;
2306
2307 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2308 bp->hwrm_cmd_resp_dma_addr);
2309
2310 bp->hwrm_cmd_resp_addr = NULL;
2311 if (bp->hwrm_dbg_resp_addr) {
2312 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2313 bp->hwrm_dbg_resp_addr,
2314 bp->hwrm_dbg_resp_dma_addr);
2315
2316 bp->hwrm_dbg_resp_addr = NULL;
2317 }
2318}
2319
2320static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2321{
2322 struct pci_dev *pdev = bp->pdev;
2323
2324 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2325 &bp->hwrm_cmd_resp_dma_addr,
2326 GFP_KERNEL);
2327 if (!bp->hwrm_cmd_resp_addr)
2328 return -ENOMEM;
2329 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2330 HWRM_DBG_REG_BUF_SIZE,
2331 &bp->hwrm_dbg_resp_dma_addr,
2332 GFP_KERNEL);
2333 if (!bp->hwrm_dbg_resp_addr)
2334 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2335
2336 return 0;
2337}
2338
2339static void bnxt_free_stats(struct bnxt *bp)
2340{
2341 u32 size, i;
2342 struct pci_dev *pdev = bp->pdev;
2343
2344 if (!bp->bnapi)
2345 return;
2346
2347 size = sizeof(struct ctx_hw_stats);
2348
2349 for (i = 0; i < bp->cp_nr_rings; i++) {
2350 struct bnxt_napi *bnapi = bp->bnapi[i];
2351 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2352
2353 if (cpr->hw_stats) {
2354 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2355 cpr->hw_stats_map);
2356 cpr->hw_stats = NULL;
2357 }
2358 }
2359}
2360
2361static int bnxt_alloc_stats(struct bnxt *bp)
2362{
2363 u32 size, i;
2364 struct pci_dev *pdev = bp->pdev;
2365
2366 size = sizeof(struct ctx_hw_stats);
2367
2368 for (i = 0; i < bp->cp_nr_rings; i++) {
2369 struct bnxt_napi *bnapi = bp->bnapi[i];
2370 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2371
2372 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2373 &cpr->hw_stats_map,
2374 GFP_KERNEL);
2375 if (!cpr->hw_stats)
2376 return -ENOMEM;
2377
2378 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2379 }
2380 return 0;
2381}
2382
2383static void bnxt_clear_ring_indices(struct bnxt *bp)
2384{
2385 int i;
2386
2387 if (!bp->bnapi)
2388 return;
2389
2390 for (i = 0; i < bp->cp_nr_rings; i++) {
2391 struct bnxt_napi *bnapi = bp->bnapi[i];
2392 struct bnxt_cp_ring_info *cpr;
2393 struct bnxt_rx_ring_info *rxr;
2394 struct bnxt_tx_ring_info *txr;
2395
2396 if (!bnapi)
2397 continue;
2398
2399 cpr = &bnapi->cp_ring;
2400 cpr->cp_raw_cons = 0;
2401
Michael Chanb6ab4b02016-01-02 23:44:59 -05002402 txr = bnapi->tx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04002403 txr->tx_prod = 0;
2404 txr->tx_cons = 0;
2405
Michael Chanb6ab4b02016-01-02 23:44:59 -05002406 rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04002407 rxr->rx_prod = 0;
2408 rxr->rx_agg_prod = 0;
2409 rxr->rx_sw_agg_prod = 0;
2410 }
2411}
2412
2413static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2414{
2415#ifdef CONFIG_RFS_ACCEL
2416 int i;
2417
2418 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2419 * safe to delete the hash table.
2420 */
2421 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2422 struct hlist_head *head;
2423 struct hlist_node *tmp;
2424 struct bnxt_ntuple_filter *fltr;
2425
2426 head = &bp->ntp_fltr_hash_tbl[i];
2427 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2428 hlist_del(&fltr->hash);
2429 kfree(fltr);
2430 }
2431 }
2432 if (irq_reinit) {
2433 kfree(bp->ntp_fltr_bmap);
2434 bp->ntp_fltr_bmap = NULL;
2435 }
2436 bp->ntp_fltr_count = 0;
2437#endif
2438}
2439
2440static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2441{
2442#ifdef CONFIG_RFS_ACCEL
2443 int i, rc = 0;
2444
2445 if (!(bp->flags & BNXT_FLAG_RFS))
2446 return 0;
2447
2448 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2449 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2450
2451 bp->ntp_fltr_count = 0;
2452 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2453 GFP_KERNEL);
2454
2455 if (!bp->ntp_fltr_bmap)
2456 rc = -ENOMEM;
2457
2458 return rc;
2459#else
2460 return 0;
2461#endif
2462}
2463
2464static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2465{
2466 bnxt_free_vnic_attributes(bp);
2467 bnxt_free_tx_rings(bp);
2468 bnxt_free_rx_rings(bp);
2469 bnxt_free_cp_rings(bp);
2470 bnxt_free_ntp_fltrs(bp, irq_re_init);
2471 if (irq_re_init) {
2472 bnxt_free_stats(bp);
2473 bnxt_free_ring_grps(bp);
2474 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002475 kfree(bp->tx_ring);
2476 bp->tx_ring = NULL;
2477 kfree(bp->rx_ring);
2478 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002479 kfree(bp->bnapi);
2480 bp->bnapi = NULL;
2481 } else {
2482 bnxt_clear_ring_indices(bp);
2483 }
2484}
2485
2486static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2487{
2488 int i, rc, size, arr_size;
2489 void *bnapi;
2490
2491 if (irq_re_init) {
2492 /* Allocate bnapi mem pointer array and mem block for
2493 * all queues
2494 */
2495 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2496 bp->cp_nr_rings);
2497 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2498 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2499 if (!bnapi)
2500 return -ENOMEM;
2501
2502 bp->bnapi = bnapi;
2503 bnapi += arr_size;
2504 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2505 bp->bnapi[i] = bnapi;
2506 bp->bnapi[i]->index = i;
2507 bp->bnapi[i]->bp = bp;
2508 }
2509
Michael Chanb6ab4b02016-01-02 23:44:59 -05002510 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2511 sizeof(struct bnxt_rx_ring_info),
2512 GFP_KERNEL);
2513 if (!bp->rx_ring)
2514 return -ENOMEM;
2515
2516 for (i = 0; i < bp->rx_nr_rings; i++) {
2517 bp->rx_ring[i].bnapi = bp->bnapi[i];
2518 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2519 }
2520
2521 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2522 sizeof(struct bnxt_tx_ring_info),
2523 GFP_KERNEL);
2524 if (!bp->tx_ring)
2525 return -ENOMEM;
2526
2527 for (i = 0; i < bp->tx_nr_rings; i++) {
2528 bp->tx_ring[i].bnapi = bp->bnapi[i];
2529 bp->bnapi[i]->tx_ring = &bp->tx_ring[i];
2530 }
2531
Michael Chanc0c050c2015-10-22 16:01:17 -04002532 rc = bnxt_alloc_stats(bp);
2533 if (rc)
2534 goto alloc_mem_err;
2535
2536 rc = bnxt_alloc_ntp_fltrs(bp);
2537 if (rc)
2538 goto alloc_mem_err;
2539
2540 rc = bnxt_alloc_vnics(bp);
2541 if (rc)
2542 goto alloc_mem_err;
2543 }
2544
2545 bnxt_init_ring_struct(bp);
2546
2547 rc = bnxt_alloc_rx_rings(bp);
2548 if (rc)
2549 goto alloc_mem_err;
2550
2551 rc = bnxt_alloc_tx_rings(bp);
2552 if (rc)
2553 goto alloc_mem_err;
2554
2555 rc = bnxt_alloc_cp_rings(bp);
2556 if (rc)
2557 goto alloc_mem_err;
2558
2559 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2560 BNXT_VNIC_UCAST_FLAG;
2561 rc = bnxt_alloc_vnic_attributes(bp);
2562 if (rc)
2563 goto alloc_mem_err;
2564 return 0;
2565
2566alloc_mem_err:
2567 bnxt_free_mem(bp, true);
2568 return rc;
2569}
2570
2571void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2572 u16 cmpl_ring, u16 target_id)
2573{
2574 struct hwrm_cmd_req_hdr *req = request;
2575
2576 req->cmpl_ring_req_type =
2577 cpu_to_le32(req_type | (cmpl_ring << HWRM_CMPL_RING_SFT));
2578 req->target_id_seq_id = cpu_to_le32(target_id << HWRM_TARGET_FID_SFT);
2579 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2580}
2581
2582int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2583{
2584 int i, intr_process, rc;
2585 struct hwrm_cmd_req_hdr *req = msg;
2586 u32 *data = msg;
2587 __le32 *resp_len, *valid;
2588 u16 cp_ring_id, len = 0;
2589 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2590
2591 req->target_id_seq_id |= cpu_to_le32(bp->hwrm_cmd_seq++);
2592 memset(resp, 0, PAGE_SIZE);
2593 cp_ring_id = (le32_to_cpu(req->cmpl_ring_req_type) &
2594 HWRM_CMPL_RING_MASK) >>
2595 HWRM_CMPL_RING_SFT;
2596 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2597
2598 /* Write request msg to hwrm channel */
2599 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2600
2601 /* currently supports only one outstanding message */
2602 if (intr_process)
2603 bp->hwrm_intr_seq_id = le32_to_cpu(req->target_id_seq_id) &
2604 HWRM_SEQ_ID_MASK;
2605
2606 /* Ring channel doorbell */
2607 writel(1, bp->bar0 + 0x100);
2608
2609 i = 0;
2610 if (intr_process) {
2611 /* Wait until hwrm response cmpl interrupt is processed */
2612 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
2613 i++ < timeout) {
2614 usleep_range(600, 800);
2615 }
2616
2617 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2618 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
2619 req->cmpl_ring_req_type);
2620 return -1;
2621 }
2622 } else {
2623 /* Check if response len is updated */
2624 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
2625 for (i = 0; i < timeout; i++) {
2626 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2627 HWRM_RESP_LEN_SFT;
2628 if (len)
2629 break;
2630 usleep_range(600, 800);
2631 }
2632
2633 if (i >= timeout) {
2634 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
2635 timeout, req->cmpl_ring_req_type,
2636 req->target_id_seq_id, *resp_len);
2637 return -1;
2638 }
2639
2640 /* Last word of resp contains valid bit */
2641 valid = bp->hwrm_cmd_resp_addr + len - 4;
2642 for (i = 0; i < timeout; i++) {
2643 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2644 break;
2645 usleep_range(600, 800);
2646 }
2647
2648 if (i >= timeout) {
2649 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
2650 timeout, req->cmpl_ring_req_type,
2651 req->target_id_seq_id, len, *valid);
2652 return -1;
2653 }
2654 }
2655
2656 rc = le16_to_cpu(resp->error_code);
2657 if (rc) {
2658 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2659 le16_to_cpu(resp->req_type),
2660 le16_to_cpu(resp->seq_id), rc);
2661 return rc;
2662 }
2663 return 0;
2664}
2665
2666int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2667{
2668 int rc;
2669
2670 mutex_lock(&bp->hwrm_cmd_lock);
2671 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2672 mutex_unlock(&bp->hwrm_cmd_lock);
2673 return rc;
2674}
2675
2676static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2677{
2678 struct hwrm_func_drv_rgtr_input req = {0};
2679 int i;
2680
2681 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2682
2683 req.enables =
2684 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2685 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2686 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2687
2688 /* TODO: current async event fwd bits are not defined and the firmware
2689 * only checks if it is non-zero to enable async event forwarding
2690 */
2691 req.async_event_fwd[0] |= cpu_to_le32(1);
2692 req.os_type = cpu_to_le16(1);
2693 req.ver_maj = DRV_VER_MAJ;
2694 req.ver_min = DRV_VER_MIN;
2695 req.ver_upd = DRV_VER_UPD;
2696
2697 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002698 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002699 u32 *data = (u32 *)vf_req_snif_bmap;
2700
Michael Chande68f5de2015-12-09 19:35:41 -05002701 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002702 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2703 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2704
Michael Chande68f5de2015-12-09 19:35:41 -05002705 for (i = 0; i < 8; i++)
2706 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2707
Michael Chanc0c050c2015-10-22 16:01:17 -04002708 req.enables |=
2709 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2710 }
2711
2712 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2713}
2714
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002715static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2716{
2717 struct hwrm_func_drv_unrgtr_input req = {0};
2718
2719 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2720 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2721}
2722
Michael Chanc0c050c2015-10-22 16:01:17 -04002723static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2724{
2725 u32 rc = 0;
2726 struct hwrm_tunnel_dst_port_free_input req = {0};
2727
2728 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2729 req.tunnel_type = tunnel_type;
2730
2731 switch (tunnel_type) {
2732 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2733 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2734 break;
2735 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2736 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2737 break;
2738 default:
2739 break;
2740 }
2741
2742 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2743 if (rc)
2744 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2745 rc);
2746 return rc;
2747}
2748
2749static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2750 u8 tunnel_type)
2751{
2752 u32 rc = 0;
2753 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2754 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2755
2756 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2757
2758 req.tunnel_type = tunnel_type;
2759 req.tunnel_dst_port_val = port;
2760
2761 mutex_lock(&bp->hwrm_cmd_lock);
2762 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2763 if (rc) {
2764 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2765 rc);
2766 goto err_out;
2767 }
2768
2769 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2770 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2771
2772 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2773 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2774err_out:
2775 mutex_unlock(&bp->hwrm_cmd_lock);
2776 return rc;
2777}
2778
2779static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2780{
2781 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2782 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2783
2784 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002785 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002786
2787 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
2788 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
2789 req.mask = cpu_to_le32(vnic->rx_mask);
2790 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2791}
2792
2793#ifdef CONFIG_RFS_ACCEL
2794static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
2795 struct bnxt_ntuple_filter *fltr)
2796{
2797 struct hwrm_cfa_ntuple_filter_free_input req = {0};
2798
2799 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
2800 req.ntuple_filter_id = fltr->filter_id;
2801 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2802}
2803
2804#define BNXT_NTP_FLTR_FLAGS \
2805 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
2806 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
2807 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
2808 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
2809 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
2810 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
2811 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
2812 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
2813 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
2814 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
2815 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
2816 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
2817 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05002818 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04002819
2820static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
2821 struct bnxt_ntuple_filter *fltr)
2822{
2823 int rc = 0;
2824 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
2825 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
2826 bp->hwrm_cmd_resp_addr;
2827 struct flow_keys *keys = &fltr->fkeys;
2828 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
2829
2830 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
2831 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
2832
2833 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
2834
2835 req.ethertype = htons(ETH_P_IP);
2836 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05002837 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04002838 req.ip_protocol = keys->basic.ip_proto;
2839
2840 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
2841 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2842 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
2843 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2844
2845 req.src_port = keys->ports.src;
2846 req.src_port_mask = cpu_to_be16(0xffff);
2847 req.dst_port = keys->ports.dst;
2848 req.dst_port_mask = cpu_to_be16(0xffff);
2849
Michael Chanc1935542015-12-27 18:19:28 -05002850 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002851 mutex_lock(&bp->hwrm_cmd_lock);
2852 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2853 if (!rc)
2854 fltr->filter_id = resp->ntuple_filter_id;
2855 mutex_unlock(&bp->hwrm_cmd_lock);
2856 return rc;
2857}
2858#endif
2859
2860static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
2861 u8 *mac_addr)
2862{
2863 u32 rc = 0;
2864 struct hwrm_cfa_l2_filter_alloc_input req = {0};
2865 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2866
2867 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
2868 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
2869 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05002870 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002871 req.enables =
2872 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05002873 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04002874 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
2875 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
2876 req.l2_addr_mask[0] = 0xff;
2877 req.l2_addr_mask[1] = 0xff;
2878 req.l2_addr_mask[2] = 0xff;
2879 req.l2_addr_mask[3] = 0xff;
2880 req.l2_addr_mask[4] = 0xff;
2881 req.l2_addr_mask[5] = 0xff;
2882
2883 mutex_lock(&bp->hwrm_cmd_lock);
2884 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2885 if (!rc)
2886 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
2887 resp->l2_filter_id;
2888 mutex_unlock(&bp->hwrm_cmd_lock);
2889 return rc;
2890}
2891
2892static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
2893{
2894 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
2895 int rc = 0;
2896
2897 /* Any associated ntuple filters will also be cleared by firmware. */
2898 mutex_lock(&bp->hwrm_cmd_lock);
2899 for (i = 0; i < num_of_vnics; i++) {
2900 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2901
2902 for (j = 0; j < vnic->uc_filter_count; j++) {
2903 struct hwrm_cfa_l2_filter_free_input req = {0};
2904
2905 bnxt_hwrm_cmd_hdr_init(bp, &req,
2906 HWRM_CFA_L2_FILTER_FREE, -1, -1);
2907
2908 req.l2_filter_id = vnic->fw_l2_filter_id[j];
2909
2910 rc = _hwrm_send_message(bp, &req, sizeof(req),
2911 HWRM_CMD_TIMEOUT);
2912 }
2913 vnic->uc_filter_count = 0;
2914 }
2915 mutex_unlock(&bp->hwrm_cmd_lock);
2916
2917 return rc;
2918}
2919
2920static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
2921{
2922 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2923 struct hwrm_vnic_tpa_cfg_input req = {0};
2924
2925 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
2926
2927 if (tpa_flags) {
2928 u16 mss = bp->dev->mtu - 40;
2929 u32 nsegs, n, segs = 0, flags;
2930
2931 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
2932 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
2933 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
2934 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
2935 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
2936 if (tpa_flags & BNXT_FLAG_GRO)
2937 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
2938
2939 req.flags = cpu_to_le32(flags);
2940
2941 req.enables =
2942 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05002943 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
2944 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04002945
2946 /* Number of segs are log2 units, and first packet is not
2947 * included as part of this units.
2948 */
2949 if (mss <= PAGE_SIZE) {
2950 n = PAGE_SIZE / mss;
2951 nsegs = (MAX_SKB_FRAGS - 1) * n;
2952 } else {
2953 n = mss / PAGE_SIZE;
2954 if (mss & (PAGE_SIZE - 1))
2955 n++;
2956 nsegs = (MAX_SKB_FRAGS - n) / n;
2957 }
2958
2959 segs = ilog2(nsegs);
2960 req.max_agg_segs = cpu_to_le16(segs);
2961 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05002962
2963 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04002964 }
2965 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
2966
2967 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2968}
2969
2970static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
2971{
2972 u32 i, j, max_rings;
2973 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2974 struct hwrm_vnic_rss_cfg_input req = {0};
2975
2976 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
2977 return 0;
2978
2979 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
2980 if (set_rss) {
2981 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
2982 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
2983 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
2984 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
2985
2986 req.hash_type = cpu_to_le32(vnic->hash_type);
2987
2988 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2989 max_rings = bp->rx_nr_rings;
2990 else
2991 max_rings = 1;
2992
2993 /* Fill the RSS indirection table with ring group ids */
2994 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
2995 if (j == max_rings)
2996 j = 0;
2997 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
2998 }
2999
3000 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3001 req.hash_key_tbl_addr =
3002 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3003 }
3004 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3005 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3006}
3007
3008static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3009{
3010 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3011 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3012
3013 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3014 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3015 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3016 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3017 req.enables =
3018 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3019 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3020 /* thresholds not implemented in firmware yet */
3021 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3022 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3023 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3024 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3025}
3026
3027static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3028{
3029 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3030
3031 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3032 req.rss_cos_lb_ctx_id =
3033 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3034
3035 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3036 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3037}
3038
3039static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3040{
3041 int i;
3042
3043 for (i = 0; i < bp->nr_vnics; i++) {
3044 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3045
3046 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3047 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3048 }
3049 bp->rsscos_nr_ctxs = 0;
3050}
3051
3052static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3053{
3054 int rc;
3055 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3056 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3057 bp->hwrm_cmd_resp_addr;
3058
3059 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3060 -1);
3061
3062 mutex_lock(&bp->hwrm_cmd_lock);
3063 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3064 if (!rc)
3065 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3066 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3067 mutex_unlock(&bp->hwrm_cmd_lock);
3068
3069 return rc;
3070}
3071
3072static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3073{
3074 int grp_idx = 0;
3075 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3076 struct hwrm_vnic_cfg_input req = {0};
3077
3078 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3079 /* Only RSS support for now TBD: COS & LB */
3080 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3081 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3082 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3083 req.cos_rule = cpu_to_le16(0xffff);
3084 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3085 grp_idx = 0;
3086 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
3087 grp_idx = vnic_id - 1;
3088
3089 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3090 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3091
3092 req.lb_rule = cpu_to_le16(0xffff);
3093 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3094 VLAN_HLEN);
3095
3096 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3097 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3098
3099 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3100}
3101
3102static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3103{
3104 u32 rc = 0;
3105
3106 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3107 struct hwrm_vnic_free_input req = {0};
3108
3109 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3110 req.vnic_id =
3111 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3112
3113 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3114 if (rc)
3115 return rc;
3116 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3117 }
3118 return rc;
3119}
3120
3121static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3122{
3123 u16 i;
3124
3125 for (i = 0; i < bp->nr_vnics; i++)
3126 bnxt_hwrm_vnic_free_one(bp, i);
3127}
3128
3129static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id, u16 start_grp_id,
3130 u16 end_grp_id)
3131{
3132 u32 rc = 0, i, j;
3133 struct hwrm_vnic_alloc_input req = {0};
3134 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3135
3136 /* map ring groups to this vnic */
3137 for (i = start_grp_id, j = 0; i < end_grp_id; i++, j++) {
3138 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID) {
3139 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
3140 j, (end_grp_id - start_grp_id));
3141 break;
3142 }
3143 bp->vnic_info[vnic_id].fw_grp_ids[j] =
3144 bp->grp_info[i].fw_grp_id;
3145 }
3146
3147 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3148 if (vnic_id == 0)
3149 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3150
3151 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3152
3153 mutex_lock(&bp->hwrm_cmd_lock);
3154 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3155 if (!rc)
3156 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3157 mutex_unlock(&bp->hwrm_cmd_lock);
3158 return rc;
3159}
3160
3161static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3162{
3163 u16 i;
3164 u32 rc = 0;
3165
3166 mutex_lock(&bp->hwrm_cmd_lock);
3167 for (i = 0; i < bp->rx_nr_rings; i++) {
3168 struct hwrm_ring_grp_alloc_input req = {0};
3169 struct hwrm_ring_grp_alloc_output *resp =
3170 bp->hwrm_cmd_resp_addr;
3171
3172 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3173
3174 req.cr = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3175 req.rr = cpu_to_le16(bp->grp_info[i].rx_fw_ring_id);
3176 req.ar = cpu_to_le16(bp->grp_info[i].agg_fw_ring_id);
3177 req.sc = cpu_to_le16(bp->grp_info[i].fw_stats_ctx);
3178
3179 rc = _hwrm_send_message(bp, &req, sizeof(req),
3180 HWRM_CMD_TIMEOUT);
3181 if (rc)
3182 break;
3183
3184 bp->grp_info[i].fw_grp_id = le32_to_cpu(resp->ring_group_id);
3185 }
3186 mutex_unlock(&bp->hwrm_cmd_lock);
3187 return rc;
3188}
3189
3190static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3191{
3192 u16 i;
3193 u32 rc = 0;
3194 struct hwrm_ring_grp_free_input req = {0};
3195
3196 if (!bp->grp_info)
3197 return 0;
3198
3199 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3200
3201 mutex_lock(&bp->hwrm_cmd_lock);
3202 for (i = 0; i < bp->cp_nr_rings; i++) {
3203 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3204 continue;
3205 req.ring_group_id =
3206 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3207
3208 rc = _hwrm_send_message(bp, &req, sizeof(req),
3209 HWRM_CMD_TIMEOUT);
3210 if (rc)
3211 break;
3212 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3213 }
3214 mutex_unlock(&bp->hwrm_cmd_lock);
3215 return rc;
3216}
3217
3218static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3219 struct bnxt_ring_struct *ring,
3220 u32 ring_type, u32 map_index,
3221 u32 stats_ctx_id)
3222{
3223 int rc = 0, err = 0;
3224 struct hwrm_ring_alloc_input req = {0};
3225 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3226 u16 ring_id;
3227
3228 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3229
3230 req.enables = 0;
3231 if (ring->nr_pages > 1) {
3232 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3233 /* Page size is in log2 units */
3234 req.page_size = BNXT_PAGE_SHIFT;
3235 req.page_tbl_depth = 1;
3236 } else {
3237 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3238 }
3239 req.fbo = 0;
3240 /* Association of ring index with doorbell index and MSIX number */
3241 req.logical_id = cpu_to_le16(map_index);
3242
3243 switch (ring_type) {
3244 case HWRM_RING_ALLOC_TX:
3245 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3246 /* Association of transmit ring with completion ring */
3247 req.cmpl_ring_id =
3248 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3249 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3250 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3251 req.queue_id = cpu_to_le16(ring->queue_id);
3252 break;
3253 case HWRM_RING_ALLOC_RX:
3254 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3255 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3256 break;
3257 case HWRM_RING_ALLOC_AGG:
3258 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3259 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3260 break;
3261 case HWRM_RING_ALLOC_CMPL:
3262 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3263 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3264 if (bp->flags & BNXT_FLAG_USING_MSIX)
3265 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3266 break;
3267 default:
3268 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3269 ring_type);
3270 return -1;
3271 }
3272
3273 mutex_lock(&bp->hwrm_cmd_lock);
3274 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3275 err = le16_to_cpu(resp->error_code);
3276 ring_id = le16_to_cpu(resp->ring_id);
3277 mutex_unlock(&bp->hwrm_cmd_lock);
3278
3279 if (rc || err) {
3280 switch (ring_type) {
3281 case RING_FREE_REQ_RING_TYPE_CMPL:
3282 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3283 rc, err);
3284 return -1;
3285
3286 case RING_FREE_REQ_RING_TYPE_RX:
3287 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3288 rc, err);
3289 return -1;
3290
3291 case RING_FREE_REQ_RING_TYPE_TX:
3292 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3293 rc, err);
3294 return -1;
3295
3296 default:
3297 netdev_err(bp->dev, "Invalid ring\n");
3298 return -1;
3299 }
3300 }
3301 ring->fw_ring_id = ring_id;
3302 return rc;
3303}
3304
3305static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3306{
3307 int i, rc = 0;
3308
Michael Chanedd0c2c2015-12-27 18:19:19 -05003309 for (i = 0; i < bp->cp_nr_rings; i++) {
3310 struct bnxt_napi *bnapi = bp->bnapi[i];
3311 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3312 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003313
Michael Chanedd0c2c2015-12-27 18:19:19 -05003314 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3315 INVALID_STATS_CTX_ID);
3316 if (rc)
3317 goto err_out;
3318 cpr->cp_doorbell = bp->bar1 + i * 0x80;
3319 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3320 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003321 }
3322
Michael Chanedd0c2c2015-12-27 18:19:19 -05003323 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003324 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003325 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3326 u16 fw_stats_ctx = bp->grp_info[i].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003327
Michael Chanedd0c2c2015-12-27 18:19:19 -05003328 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX, i,
3329 fw_stats_ctx);
3330 if (rc)
3331 goto err_out;
3332 txr->tx_doorbell = bp->bar1 + i * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003333 }
3334
Michael Chanedd0c2c2015-12-27 18:19:19 -05003335 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003336 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003337 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003338
Michael Chanedd0c2c2015-12-27 18:19:19 -05003339 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX, i,
3340 INVALID_STATS_CTX_ID);
3341 if (rc)
3342 goto err_out;
3343 rxr->rx_doorbell = bp->bar1 + i * 0x80;
3344 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
3345 bp->grp_info[i].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003346 }
3347
3348 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3349 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003350 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003351 struct bnxt_ring_struct *ring =
3352 &rxr->rx_agg_ring_struct;
3353
3354 rc = hwrm_ring_alloc_send_msg(bp, ring,
3355 HWRM_RING_ALLOC_AGG,
3356 bp->rx_nr_rings + i,
3357 INVALID_STATS_CTX_ID);
3358 if (rc)
3359 goto err_out;
3360
3361 rxr->rx_agg_doorbell =
3362 bp->bar1 + (bp->rx_nr_rings + i) * 0x80;
3363 writel(DB_KEY_RX | rxr->rx_agg_prod,
3364 rxr->rx_agg_doorbell);
3365 bp->grp_info[i].agg_fw_ring_id = ring->fw_ring_id;
3366 }
3367 }
3368err_out:
3369 return rc;
3370}
3371
3372static int hwrm_ring_free_send_msg(struct bnxt *bp,
3373 struct bnxt_ring_struct *ring,
3374 u32 ring_type, int cmpl_ring_id)
3375{
3376 int rc;
3377 struct hwrm_ring_free_input req = {0};
3378 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3379 u16 error_code;
3380
3381 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, -1, -1);
3382 req.ring_type = ring_type;
3383 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3384
3385 mutex_lock(&bp->hwrm_cmd_lock);
3386 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3387 error_code = le16_to_cpu(resp->error_code);
3388 mutex_unlock(&bp->hwrm_cmd_lock);
3389
3390 if (rc || error_code) {
3391 switch (ring_type) {
3392 case RING_FREE_REQ_RING_TYPE_CMPL:
3393 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3394 rc);
3395 return rc;
3396 case RING_FREE_REQ_RING_TYPE_RX:
3397 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3398 rc);
3399 return rc;
3400 case RING_FREE_REQ_RING_TYPE_TX:
3401 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3402 rc);
3403 return rc;
3404 default:
3405 netdev_err(bp->dev, "Invalid ring\n");
3406 return -1;
3407 }
3408 }
3409 return 0;
3410}
3411
Michael Chanedd0c2c2015-12-27 18:19:19 -05003412static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003413{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003414 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003415
3416 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003417 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003418
Michael Chanedd0c2c2015-12-27 18:19:19 -05003419 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003420 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003421 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3422 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003423
Michael Chanedd0c2c2015-12-27 18:19:19 -05003424 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3425 hwrm_ring_free_send_msg(bp, ring,
3426 RING_FREE_REQ_RING_TYPE_TX,
3427 close_path ? cmpl_ring_id :
3428 INVALID_HW_RING_ID);
3429 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003430 }
3431 }
3432
Michael Chanedd0c2c2015-12-27 18:19:19 -05003433 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003434 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003435 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
3436 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003437
Michael Chanedd0c2c2015-12-27 18:19:19 -05003438 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3439 hwrm_ring_free_send_msg(bp, ring,
3440 RING_FREE_REQ_RING_TYPE_RX,
3441 close_path ? cmpl_ring_id :
3442 INVALID_HW_RING_ID);
3443 ring->fw_ring_id = INVALID_HW_RING_ID;
3444 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003445 }
3446 }
3447
Michael Chanedd0c2c2015-12-27 18:19:19 -05003448 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003449 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003450 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
3451 u32 cmpl_ring_id = bp->grp_info[i].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003452
Michael Chanedd0c2c2015-12-27 18:19:19 -05003453 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3454 hwrm_ring_free_send_msg(bp, ring,
3455 RING_FREE_REQ_RING_TYPE_RX,
3456 close_path ? cmpl_ring_id :
3457 INVALID_HW_RING_ID);
3458 ring->fw_ring_id = INVALID_HW_RING_ID;
3459 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003460 }
3461 }
3462
Michael Chanedd0c2c2015-12-27 18:19:19 -05003463 for (i = 0; i < bp->cp_nr_rings; i++) {
3464 struct bnxt_napi *bnapi = bp->bnapi[i];
3465 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3466 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003467
Michael Chanedd0c2c2015-12-27 18:19:19 -05003468 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3469 hwrm_ring_free_send_msg(bp, ring,
3470 RING_FREE_REQ_RING_TYPE_CMPL,
3471 INVALID_HW_RING_ID);
3472 ring->fw_ring_id = INVALID_HW_RING_ID;
3473 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003474 }
3475 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003476}
3477
3478int bnxt_hwrm_set_coal(struct bnxt *bp)
3479{
3480 int i, rc = 0;
3481 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req = {0};
3482 u16 max_buf, max_buf_irq;
3483 u16 buf_tmr, buf_tmr_irq;
3484 u32 flags;
3485
3486 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS,
3487 -1, -1);
3488
3489 /* Each rx completion (2 records) should be DMAed immediately */
3490 max_buf = min_t(u16, bp->coal_bufs / 4, 2);
3491 /* max_buf must not be zero */
3492 max_buf = clamp_t(u16, max_buf, 1, 63);
3493 max_buf_irq = clamp_t(u16, bp->coal_bufs_irq, 1, 63);
3494 buf_tmr = max_t(u16, bp->coal_ticks / 4, 1);
3495 buf_tmr_irq = max_t(u16, bp->coal_ticks_irq, 1);
3496
3497 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3498
3499 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3500 * if coal_ticks is less than 25 us.
3501 */
3502 if (BNXT_COAL_TIMER_TO_USEC(bp->coal_ticks) < 25)
3503 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3504
3505 req.flags = cpu_to_le16(flags);
3506 req.num_cmpl_dma_aggr = cpu_to_le16(max_buf);
3507 req.num_cmpl_dma_aggr_during_int = cpu_to_le16(max_buf_irq);
3508 req.cmpl_aggr_dma_tmr = cpu_to_le16(buf_tmr);
3509 req.cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmr_irq);
3510 req.int_lat_tmr_min = cpu_to_le16(buf_tmr);
3511 req.int_lat_tmr_max = cpu_to_le16(bp->coal_ticks);
3512 req.num_cmpl_aggr_int = cpu_to_le16(bp->coal_bufs);
3513
3514 mutex_lock(&bp->hwrm_cmd_lock);
3515 for (i = 0; i < bp->cp_nr_rings; i++) {
3516 req.ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3517
3518 rc = _hwrm_send_message(bp, &req, sizeof(req),
3519 HWRM_CMD_TIMEOUT);
3520 if (rc)
3521 break;
3522 }
3523 mutex_unlock(&bp->hwrm_cmd_lock);
3524 return rc;
3525}
3526
3527static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3528{
3529 int rc = 0, i;
3530 struct hwrm_stat_ctx_free_input req = {0};
3531
3532 if (!bp->bnapi)
3533 return 0;
3534
3535 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3536
3537 mutex_lock(&bp->hwrm_cmd_lock);
3538 for (i = 0; i < bp->cp_nr_rings; i++) {
3539 struct bnxt_napi *bnapi = bp->bnapi[i];
3540 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3541
3542 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3543 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3544
3545 rc = _hwrm_send_message(bp, &req, sizeof(req),
3546 HWRM_CMD_TIMEOUT);
3547 if (rc)
3548 break;
3549
3550 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3551 }
3552 }
3553 mutex_unlock(&bp->hwrm_cmd_lock);
3554 return rc;
3555}
3556
3557static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3558{
3559 int rc = 0, i;
3560 struct hwrm_stat_ctx_alloc_input req = {0};
3561 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3562
3563 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3564
3565 req.update_period_ms = cpu_to_le32(1000);
3566
3567 mutex_lock(&bp->hwrm_cmd_lock);
3568 for (i = 0; i < bp->cp_nr_rings; i++) {
3569 struct bnxt_napi *bnapi = bp->bnapi[i];
3570 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3571
3572 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3573
3574 rc = _hwrm_send_message(bp, &req, sizeof(req),
3575 HWRM_CMD_TIMEOUT);
3576 if (rc)
3577 break;
3578
3579 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3580
3581 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3582 }
3583 mutex_unlock(&bp->hwrm_cmd_lock);
3584 return 0;
3585}
3586
Michael Chan4a21b492015-12-27 18:19:26 -05003587int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003588{
3589 int rc = 0;
3590 struct hwrm_func_qcaps_input req = {0};
3591 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3592
3593 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3594 req.fid = cpu_to_le16(0xffff);
3595
3596 mutex_lock(&bp->hwrm_cmd_lock);
3597 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3598 if (rc)
3599 goto hwrm_func_qcaps_exit;
3600
3601 if (BNXT_PF(bp)) {
3602 struct bnxt_pf_info *pf = &bp->pf;
3603
3604 pf->fw_fid = le16_to_cpu(resp->fid);
3605 pf->port_id = le16_to_cpu(resp->port_id);
3606 memcpy(pf->mac_addr, resp->perm_mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003607 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003608 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3609 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3610 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003611 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003612 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3613 if (!pf->max_hw_ring_grps)
3614 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003615 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3616 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3617 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3618 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3619 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3620 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3621 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3622 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3623 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3624 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3625 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3626 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003627#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003628 struct bnxt_vf_info *vf = &bp->vf;
3629
3630 vf->fw_fid = le16_to_cpu(resp->fid);
3631 memcpy(vf->mac_addr, resp->perm_mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003632 if (is_valid_ether_addr(vf->mac_addr))
3633 /* overwrite netdev dev_adr with admin VF MAC */
3634 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3635 else
3636 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003637
3638 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3639 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3640 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3641 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003642 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3643 if (!vf->max_hw_ring_grps)
3644 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003645 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3646 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3647 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003648#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003649 }
3650
3651 bp->tx_push_thresh = 0;
3652 if (resp->flags &
3653 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3654 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3655
3656hwrm_func_qcaps_exit:
3657 mutex_unlock(&bp->hwrm_cmd_lock);
3658 return rc;
3659}
3660
3661static int bnxt_hwrm_func_reset(struct bnxt *bp)
3662{
3663 struct hwrm_func_reset_input req = {0};
3664
3665 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3666 req.enables = 0;
3667
3668 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3669}
3670
3671static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3672{
3673 int rc = 0;
3674 struct hwrm_queue_qportcfg_input req = {0};
3675 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3676 u8 i, *qptr;
3677
3678 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3679
3680 mutex_lock(&bp->hwrm_cmd_lock);
3681 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3682 if (rc)
3683 goto qportcfg_exit;
3684
3685 if (!resp->max_configurable_queues) {
3686 rc = -EINVAL;
3687 goto qportcfg_exit;
3688 }
3689 bp->max_tc = resp->max_configurable_queues;
3690 if (bp->max_tc > BNXT_MAX_QUEUE)
3691 bp->max_tc = BNXT_MAX_QUEUE;
3692
3693 qptr = &resp->queue_id0;
3694 for (i = 0; i < bp->max_tc; i++) {
3695 bp->q_info[i].queue_id = *qptr++;
3696 bp->q_info[i].queue_profile = *qptr++;
3697 }
3698
3699qportcfg_exit:
3700 mutex_unlock(&bp->hwrm_cmd_lock);
3701 return rc;
3702}
3703
3704static int bnxt_hwrm_ver_get(struct bnxt *bp)
3705{
3706 int rc;
3707 struct hwrm_ver_get_input req = {0};
3708 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3709
3710 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3711 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3712 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3713 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3714 mutex_lock(&bp->hwrm_cmd_lock);
3715 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3716 if (rc)
3717 goto hwrm_ver_get_exit;
3718
3719 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3720
Michael Chanc1935542015-12-27 18:19:28 -05003721 if (resp->hwrm_intf_maj < 1) {
3722 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003723 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003724 resp->hwrm_intf_upd);
3725 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003726 }
3727 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "bc %d.%d.%d rm %d.%d.%d",
3728 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
3729 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
3730
3731hwrm_ver_get_exit:
3732 mutex_unlock(&bp->hwrm_cmd_lock);
3733 return rc;
3734}
3735
3736static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
3737{
3738 if (bp->vxlan_port_cnt) {
3739 bnxt_hwrm_tunnel_dst_port_free(
3740 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
3741 }
3742 bp->vxlan_port_cnt = 0;
3743 if (bp->nge_port_cnt) {
3744 bnxt_hwrm_tunnel_dst_port_free(
3745 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
3746 }
3747 bp->nge_port_cnt = 0;
3748}
3749
3750static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
3751{
3752 int rc, i;
3753 u32 tpa_flags = 0;
3754
3755 if (set_tpa)
3756 tpa_flags = bp->flags & BNXT_FLAG_TPA;
3757 for (i = 0; i < bp->nr_vnics; i++) {
3758 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
3759 if (rc) {
3760 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
3761 rc, i);
3762 return rc;
3763 }
3764 }
3765 return 0;
3766}
3767
3768static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
3769{
3770 int i;
3771
3772 for (i = 0; i < bp->nr_vnics; i++)
3773 bnxt_hwrm_vnic_set_rss(bp, i, false);
3774}
3775
3776static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
3777 bool irq_re_init)
3778{
3779 if (bp->vnic_info) {
3780 bnxt_hwrm_clear_vnic_filter(bp);
3781 /* clear all RSS setting before free vnic ctx */
3782 bnxt_hwrm_clear_vnic_rss(bp);
3783 bnxt_hwrm_vnic_ctx_free(bp);
3784 /* before free the vnic, undo the vnic tpa settings */
3785 if (bp->flags & BNXT_FLAG_TPA)
3786 bnxt_set_tpa(bp, false);
3787 bnxt_hwrm_vnic_free(bp);
3788 }
3789 bnxt_hwrm_ring_free(bp, close_path);
3790 bnxt_hwrm_ring_grp_free(bp);
3791 if (irq_re_init) {
3792 bnxt_hwrm_stat_ctx_free(bp);
3793 bnxt_hwrm_free_tunnel_ports(bp);
3794 }
3795}
3796
3797static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
3798{
3799 int rc;
3800
3801 /* allocate context for vnic */
3802 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
3803 if (rc) {
3804 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
3805 vnic_id, rc);
3806 goto vnic_setup_err;
3807 }
3808 bp->rsscos_nr_ctxs++;
3809
3810 /* configure default vnic, ring grp */
3811 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
3812 if (rc) {
3813 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
3814 vnic_id, rc);
3815 goto vnic_setup_err;
3816 }
3817
3818 /* Enable RSS hashing on vnic */
3819 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
3820 if (rc) {
3821 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
3822 vnic_id, rc);
3823 goto vnic_setup_err;
3824 }
3825
3826 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3827 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
3828 if (rc) {
3829 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
3830 vnic_id, rc);
3831 }
3832 }
3833
3834vnic_setup_err:
3835 return rc;
3836}
3837
3838static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
3839{
3840#ifdef CONFIG_RFS_ACCEL
3841 int i, rc = 0;
3842
3843 for (i = 0; i < bp->rx_nr_rings; i++) {
3844 u16 vnic_id = i + 1;
3845 u16 ring_id = i;
3846
3847 if (vnic_id >= bp->nr_vnics)
3848 break;
3849
3850 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
3851 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, ring_id + 1);
3852 if (rc) {
3853 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
3854 vnic_id, rc);
3855 break;
3856 }
3857 rc = bnxt_setup_vnic(bp, vnic_id);
3858 if (rc)
3859 break;
3860 }
3861 return rc;
3862#else
3863 return 0;
3864#endif
3865}
3866
Michael Chanb664f002015-12-02 01:54:08 -05003867static int bnxt_cfg_rx_mode(struct bnxt *);
3868
Michael Chanc0c050c2015-10-22 16:01:17 -04003869static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
3870{
3871 int rc = 0;
3872
3873 if (irq_re_init) {
3874 rc = bnxt_hwrm_stat_ctx_alloc(bp);
3875 if (rc) {
3876 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
3877 rc);
3878 goto err_out;
3879 }
3880 }
3881
3882 rc = bnxt_hwrm_ring_alloc(bp);
3883 if (rc) {
3884 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
3885 goto err_out;
3886 }
3887
3888 rc = bnxt_hwrm_ring_grp_alloc(bp);
3889 if (rc) {
3890 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
3891 goto err_out;
3892 }
3893
3894 /* default vnic 0 */
3895 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
3896 if (rc) {
3897 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
3898 goto err_out;
3899 }
3900
3901 rc = bnxt_setup_vnic(bp, 0);
3902 if (rc)
3903 goto err_out;
3904
3905 if (bp->flags & BNXT_FLAG_RFS) {
3906 rc = bnxt_alloc_rfs_vnics(bp);
3907 if (rc)
3908 goto err_out;
3909 }
3910
3911 if (bp->flags & BNXT_FLAG_TPA) {
3912 rc = bnxt_set_tpa(bp, true);
3913 if (rc)
3914 goto err_out;
3915 }
3916
3917 if (BNXT_VF(bp))
3918 bnxt_update_vf_mac(bp);
3919
3920 /* Filter for default vnic 0 */
3921 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
3922 if (rc) {
3923 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
3924 goto err_out;
3925 }
3926 bp->vnic_info[0].uc_filter_count = 1;
3927
Michael Chanc1935542015-12-27 18:19:28 -05003928 bp->vnic_info[0].rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04003929
3930 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
3931 bp->vnic_info[0].rx_mask |=
3932 CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
3933
Michael Chanb664f002015-12-02 01:54:08 -05003934 rc = bnxt_cfg_rx_mode(bp);
3935 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04003936 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04003937
3938 rc = bnxt_hwrm_set_coal(bp);
3939 if (rc)
3940 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
3941 rc);
3942
3943 return 0;
3944
3945err_out:
3946 bnxt_hwrm_resource_free(bp, 0, true);
3947
3948 return rc;
3949}
3950
3951static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
3952{
3953 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
3954 return 0;
3955}
3956
3957static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
3958{
3959 bnxt_init_rx_rings(bp);
3960 bnxt_init_tx_rings(bp);
3961 bnxt_init_ring_grps(bp, irq_re_init);
3962 bnxt_init_vnics(bp);
3963
3964 return bnxt_init_chip(bp, irq_re_init);
3965}
3966
3967static void bnxt_disable_int(struct bnxt *bp)
3968{
3969 int i;
3970
3971 if (!bp->bnapi)
3972 return;
3973
3974 for (i = 0; i < bp->cp_nr_rings; i++) {
3975 struct bnxt_napi *bnapi = bp->bnapi[i];
3976 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3977
3978 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3979 }
3980}
3981
3982static void bnxt_enable_int(struct bnxt *bp)
3983{
3984 int i;
3985
3986 atomic_set(&bp->intr_sem, 0);
3987 for (i = 0; i < bp->cp_nr_rings; i++) {
3988 struct bnxt_napi *bnapi = bp->bnapi[i];
3989 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3990
3991 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3992 }
3993}
3994
3995static int bnxt_set_real_num_queues(struct bnxt *bp)
3996{
3997 int rc;
3998 struct net_device *dev = bp->dev;
3999
4000 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4001 if (rc)
4002 return rc;
4003
4004 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4005 if (rc)
4006 return rc;
4007
4008#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004009 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004010 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004011#endif
4012
4013 return rc;
4014}
4015
4016static int bnxt_setup_msix(struct bnxt *bp)
4017{
4018 struct msix_entry *msix_ent;
4019 struct net_device *dev = bp->dev;
4020 int i, total_vecs, rc = 0;
4021 const int len = sizeof(bp->irq_tbl[0].name);
4022
4023 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4024 total_vecs = bp->cp_nr_rings;
4025
4026 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4027 if (!msix_ent)
4028 return -ENOMEM;
4029
4030 for (i = 0; i < total_vecs; i++) {
4031 msix_ent[i].entry = i;
4032 msix_ent[i].vector = 0;
4033 }
4034
4035 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, 1, total_vecs);
4036 if (total_vecs < 0) {
4037 rc = -ENODEV;
4038 goto msix_setup_exit;
4039 }
4040
4041 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4042 if (bp->irq_tbl) {
4043 int tcs;
4044
4045 /* Trim rings based upon num of vectors allocated */
4046 bp->rx_nr_rings = min_t(int, total_vecs, bp->rx_nr_rings);
4047 bp->tx_nr_rings = min_t(int, total_vecs, bp->tx_nr_rings);
4048 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4049 tcs = netdev_get_num_tc(dev);
4050 if (tcs > 1) {
4051 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4052 if (bp->tx_nr_rings_per_tc == 0) {
4053 netdev_reset_tc(dev);
4054 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4055 } else {
4056 int i, off, count;
4057
4058 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4059 for (i = 0; i < tcs; i++) {
4060 count = bp->tx_nr_rings_per_tc;
4061 off = i * count;
4062 netdev_set_tc_queue(dev, i, count, off);
4063 }
4064 }
4065 }
4066 bp->cp_nr_rings = max_t(int, bp->rx_nr_rings, bp->tx_nr_rings);
4067
4068 for (i = 0; i < bp->cp_nr_rings; i++) {
4069 bp->irq_tbl[i].vector = msix_ent[i].vector;
4070 snprintf(bp->irq_tbl[i].name, len,
4071 "%s-%s-%d", dev->name, "TxRx", i);
4072 bp->irq_tbl[i].handler = bnxt_msix;
4073 }
4074 rc = bnxt_set_real_num_queues(bp);
4075 if (rc)
4076 goto msix_setup_exit;
4077 } else {
4078 rc = -ENOMEM;
4079 goto msix_setup_exit;
4080 }
4081 bp->flags |= BNXT_FLAG_USING_MSIX;
4082 kfree(msix_ent);
4083 return 0;
4084
4085msix_setup_exit:
4086 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4087 pci_disable_msix(bp->pdev);
4088 kfree(msix_ent);
4089 return rc;
4090}
4091
4092static int bnxt_setup_inta(struct bnxt *bp)
4093{
4094 int rc;
4095 const int len = sizeof(bp->irq_tbl[0].name);
4096
4097 if (netdev_get_num_tc(bp->dev))
4098 netdev_reset_tc(bp->dev);
4099
4100 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4101 if (!bp->irq_tbl) {
4102 rc = -ENOMEM;
4103 return rc;
4104 }
4105 bp->rx_nr_rings = 1;
4106 bp->tx_nr_rings = 1;
4107 bp->cp_nr_rings = 1;
4108 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4109 bp->irq_tbl[0].vector = bp->pdev->irq;
4110 snprintf(bp->irq_tbl[0].name, len,
4111 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4112 bp->irq_tbl[0].handler = bnxt_inta;
4113 rc = bnxt_set_real_num_queues(bp);
4114 return rc;
4115}
4116
4117static int bnxt_setup_int_mode(struct bnxt *bp)
4118{
4119 int rc = 0;
4120
4121 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4122 rc = bnxt_setup_msix(bp);
4123
4124 if (!(bp->flags & BNXT_FLAG_USING_MSIX)) {
4125 /* fallback to INTA */
4126 rc = bnxt_setup_inta(bp);
4127 }
4128 return rc;
4129}
4130
4131static void bnxt_free_irq(struct bnxt *bp)
4132{
4133 struct bnxt_irq *irq;
4134 int i;
4135
4136#ifdef CONFIG_RFS_ACCEL
4137 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4138 bp->dev->rx_cpu_rmap = NULL;
4139#endif
4140 if (!bp->irq_tbl)
4141 return;
4142
4143 for (i = 0; i < bp->cp_nr_rings; i++) {
4144 irq = &bp->irq_tbl[i];
4145 if (irq->requested)
4146 free_irq(irq->vector, bp->bnapi[i]);
4147 irq->requested = 0;
4148 }
4149 if (bp->flags & BNXT_FLAG_USING_MSIX)
4150 pci_disable_msix(bp->pdev);
4151 kfree(bp->irq_tbl);
4152 bp->irq_tbl = NULL;
4153}
4154
4155static int bnxt_request_irq(struct bnxt *bp)
4156{
4157 int i, rc = 0;
4158 unsigned long flags = 0;
4159#ifdef CONFIG_RFS_ACCEL
4160 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4161#endif
4162
4163 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4164 flags = IRQF_SHARED;
4165
4166 for (i = 0; i < bp->cp_nr_rings; i++) {
4167 struct bnxt_irq *irq = &bp->irq_tbl[i];
4168#ifdef CONFIG_RFS_ACCEL
4169 if (rmap && (i < bp->rx_nr_rings)) {
4170 rc = irq_cpu_rmap_add(rmap, irq->vector);
4171 if (rc)
4172 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
4173 i);
4174 }
4175#endif
4176 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4177 bp->bnapi[i]);
4178 if (rc)
4179 break;
4180
4181 irq->requested = 1;
4182 }
4183 return rc;
4184}
4185
4186static void bnxt_del_napi(struct bnxt *bp)
4187{
4188 int i;
4189
4190 if (!bp->bnapi)
4191 return;
4192
4193 for (i = 0; i < bp->cp_nr_rings; i++) {
4194 struct bnxt_napi *bnapi = bp->bnapi[i];
4195
4196 napi_hash_del(&bnapi->napi);
4197 netif_napi_del(&bnapi->napi);
4198 }
4199}
4200
4201static void bnxt_init_napi(struct bnxt *bp)
4202{
4203 int i;
4204 struct bnxt_napi *bnapi;
4205
4206 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4207 for (i = 0; i < bp->cp_nr_rings; i++) {
4208 bnapi = bp->bnapi[i];
4209 netif_napi_add(bp->dev, &bnapi->napi,
4210 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004211 }
4212 } else {
4213 bnapi = bp->bnapi[0];
4214 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004215 }
4216}
4217
4218static void bnxt_disable_napi(struct bnxt *bp)
4219{
4220 int i;
4221
4222 if (!bp->bnapi)
4223 return;
4224
4225 for (i = 0; i < bp->cp_nr_rings; i++) {
4226 napi_disable(&bp->bnapi[i]->napi);
4227 bnxt_disable_poll(bp->bnapi[i]);
4228 }
4229}
4230
4231static void bnxt_enable_napi(struct bnxt *bp)
4232{
4233 int i;
4234
4235 for (i = 0; i < bp->cp_nr_rings; i++) {
4236 bnxt_enable_poll(bp->bnapi[i]);
4237 napi_enable(&bp->bnapi[i]->napi);
4238 }
4239}
4240
4241static void bnxt_tx_disable(struct bnxt *bp)
4242{
4243 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004244 struct bnxt_tx_ring_info *txr;
4245 struct netdev_queue *txq;
4246
Michael Chanb6ab4b02016-01-02 23:44:59 -05004247 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004248 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004249 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004250 txq = netdev_get_tx_queue(bp->dev, i);
4251 __netif_tx_lock(txq, smp_processor_id());
4252 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4253 __netif_tx_unlock(txq);
4254 }
4255 }
4256 /* Stop all TX queues */
4257 netif_tx_disable(bp->dev);
4258 netif_carrier_off(bp->dev);
4259}
4260
4261static void bnxt_tx_enable(struct bnxt *bp)
4262{
4263 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004264 struct bnxt_tx_ring_info *txr;
4265 struct netdev_queue *txq;
4266
4267 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004268 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004269 txq = netdev_get_tx_queue(bp->dev, i);
4270 txr->dev_state = 0;
4271 }
4272 netif_tx_wake_all_queues(bp->dev);
4273 if (bp->link_info.link_up)
4274 netif_carrier_on(bp->dev);
4275}
4276
4277static void bnxt_report_link(struct bnxt *bp)
4278{
4279 if (bp->link_info.link_up) {
4280 const char *duplex;
4281 const char *flow_ctrl;
4282 u16 speed;
4283
4284 netif_carrier_on(bp->dev);
4285 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4286 duplex = "full";
4287 else
4288 duplex = "half";
4289 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4290 flow_ctrl = "ON - receive & transmit";
4291 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4292 flow_ctrl = "ON - transmit";
4293 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4294 flow_ctrl = "ON - receive";
4295 else
4296 flow_ctrl = "none";
4297 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4298 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4299 speed, duplex, flow_ctrl);
4300 } else {
4301 netif_carrier_off(bp->dev);
4302 netdev_err(bp->dev, "NIC Link is Down\n");
4303 }
4304}
4305
4306static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4307{
4308 int rc = 0;
4309 struct bnxt_link_info *link_info = &bp->link_info;
4310 struct hwrm_port_phy_qcfg_input req = {0};
4311 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4312 u8 link_up = link_info->link_up;
4313
4314 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4315
4316 mutex_lock(&bp->hwrm_cmd_lock);
4317 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4318 if (rc) {
4319 mutex_unlock(&bp->hwrm_cmd_lock);
4320 return rc;
4321 }
4322
4323 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4324 link_info->phy_link_status = resp->link;
4325 link_info->duplex = resp->duplex;
4326 link_info->pause = resp->pause;
4327 link_info->auto_mode = resp->auto_mode;
4328 link_info->auto_pause_setting = resp->auto_pause;
4329 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004330 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004331 if (link_info->phy_link_status == BNXT_LINK_LINK)
4332 link_info->link_speed = le16_to_cpu(resp->link_speed);
4333 else
4334 link_info->link_speed = 0;
4335 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
4336 link_info->auto_link_speed = le16_to_cpu(resp->auto_link_speed);
4337 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4338 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
4339 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4340 link_info->phy_ver[0] = resp->phy_maj;
4341 link_info->phy_ver[1] = resp->phy_min;
4342 link_info->phy_ver[2] = resp->phy_bld;
4343 link_info->media_type = resp->media_type;
4344 link_info->transceiver = resp->transceiver_type;
4345 link_info->phy_addr = resp->phy_addr;
4346
4347 /* TODO: need to add more logic to report VF link */
4348 if (chng_link_state) {
4349 if (link_info->phy_link_status == BNXT_LINK_LINK)
4350 link_info->link_up = 1;
4351 else
4352 link_info->link_up = 0;
4353 if (link_up != link_info->link_up)
4354 bnxt_report_link(bp);
4355 } else {
4356 /* alwasy link down if not require to update link state */
4357 link_info->link_up = 0;
4358 }
4359 mutex_unlock(&bp->hwrm_cmd_lock);
4360 return 0;
4361}
4362
4363static void
4364bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4365{
4366 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
4367 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4368 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4369 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4370 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4371 req->enables |=
4372 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4373 } else {
4374 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4375 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4376 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4377 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4378 req->enables |=
4379 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
4380 }
4381}
4382
4383static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4384 struct hwrm_port_phy_cfg_input *req)
4385{
4386 u8 autoneg = bp->link_info.autoneg;
4387 u16 fw_link_speed = bp->link_info.req_link_speed;
4388 u32 advertising = bp->link_info.advertising;
4389
4390 if (autoneg & BNXT_AUTONEG_SPEED) {
4391 req->auto_mode |=
4392 PORT_PHY_CFG_REQ_AUTO_MODE_MASK;
4393
4394 req->enables |= cpu_to_le32(
4395 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4396 req->auto_link_speed_mask = cpu_to_le16(advertising);
4397
4398 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4399 req->flags |=
4400 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4401 } else {
4402 req->force_link_speed = cpu_to_le16(fw_link_speed);
4403 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4404 }
4405
4406 /* currently don't support half duplex */
4407 req->auto_duplex = PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL;
4408 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX);
4409 /* tell chimp that the setting takes effect immediately */
4410 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4411}
4412
4413int bnxt_hwrm_set_pause(struct bnxt *bp)
4414{
4415 struct hwrm_port_phy_cfg_input req = {0};
4416 int rc;
4417
4418 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4419 bnxt_hwrm_set_pause_common(bp, &req);
4420
4421 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4422 bp->link_info.force_link_chng)
4423 bnxt_hwrm_set_link_common(bp, &req);
4424
4425 mutex_lock(&bp->hwrm_cmd_lock);
4426 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4427 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4428 /* since changing of pause setting doesn't trigger any link
4429 * change event, the driver needs to update the current pause
4430 * result upon successfully return of the phy_cfg command
4431 */
4432 bp->link_info.pause =
4433 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4434 bp->link_info.auto_pause_setting = 0;
4435 if (!bp->link_info.force_link_chng)
4436 bnxt_report_link(bp);
4437 }
4438 bp->link_info.force_link_chng = false;
4439 mutex_unlock(&bp->hwrm_cmd_lock);
4440 return rc;
4441}
4442
4443int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause)
4444{
4445 struct hwrm_port_phy_cfg_input req = {0};
4446
4447 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4448 if (set_pause)
4449 bnxt_hwrm_set_pause_common(bp, &req);
4450
4451 bnxt_hwrm_set_link_common(bp, &req);
4452 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4453}
4454
4455static int bnxt_update_phy_setting(struct bnxt *bp)
4456{
4457 int rc;
4458 bool update_link = false;
4459 bool update_pause = false;
4460 struct bnxt_link_info *link_info = &bp->link_info;
4461
4462 rc = bnxt_update_link(bp, true);
4463 if (rc) {
4464 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4465 rc);
4466 return rc;
4467 }
4468 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4469 link_info->auto_pause_setting != link_info->req_flow_ctrl)
4470 update_pause = true;
4471 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4472 link_info->force_pause_setting != link_info->req_flow_ctrl)
4473 update_pause = true;
4474 if (link_info->req_duplex != link_info->duplex_setting)
4475 update_link = true;
4476 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4477 if (BNXT_AUTO_MODE(link_info->auto_mode))
4478 update_link = true;
4479 if (link_info->req_link_speed != link_info->force_link_speed)
4480 update_link = true;
4481 } else {
4482 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
4483 update_link = true;
4484 if (link_info->advertising != link_info->auto_link_speeds)
4485 update_link = true;
4486 if (link_info->req_link_speed != link_info->auto_link_speed)
4487 update_link = true;
4488 }
4489
4490 if (update_link)
4491 rc = bnxt_hwrm_set_link_setting(bp, update_pause);
4492 else if (update_pause)
4493 rc = bnxt_hwrm_set_pause(bp);
4494 if (rc) {
4495 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
4496 rc);
4497 return rc;
4498 }
4499
4500 return rc;
4501}
4502
Jeffrey Huang11809492015-11-05 16:25:49 -05004503/* Common routine to pre-map certain register block to different GRC window.
4504 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
4505 * in PF and 3 windows in VF that can be customized to map in different
4506 * register blocks.
4507 */
4508static void bnxt_preset_reg_win(struct bnxt *bp)
4509{
4510 if (BNXT_PF(bp)) {
4511 /* CAG registers map to GRC window #4 */
4512 writel(BNXT_CAG_REG_BASE,
4513 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
4514 }
4515}
4516
Michael Chanc0c050c2015-10-22 16:01:17 -04004517static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4518{
4519 int rc = 0;
4520
Jeffrey Huang11809492015-11-05 16:25:49 -05004521 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04004522 netif_carrier_off(bp->dev);
4523 if (irq_re_init) {
4524 rc = bnxt_setup_int_mode(bp);
4525 if (rc) {
4526 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
4527 rc);
4528 return rc;
4529 }
4530 }
4531 if ((bp->flags & BNXT_FLAG_RFS) &&
4532 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
4533 /* disable RFS if falling back to INTA */
4534 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
4535 bp->flags &= ~BNXT_FLAG_RFS;
4536 }
4537
4538 rc = bnxt_alloc_mem(bp, irq_re_init);
4539 if (rc) {
4540 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
4541 goto open_err_free_mem;
4542 }
4543
4544 if (irq_re_init) {
4545 bnxt_init_napi(bp);
4546 rc = bnxt_request_irq(bp);
4547 if (rc) {
4548 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
4549 goto open_err;
4550 }
4551 }
4552
4553 bnxt_enable_napi(bp);
4554
4555 rc = bnxt_init_nic(bp, irq_re_init);
4556 if (rc) {
4557 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
4558 goto open_err;
4559 }
4560
4561 if (link_re_init) {
4562 rc = bnxt_update_phy_setting(bp);
4563 if (rc)
4564 goto open_err;
4565 }
4566
4567 if (irq_re_init) {
4568#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
4569 vxlan_get_rx_port(bp->dev);
4570#endif
4571 if (!bnxt_hwrm_tunnel_dst_port_alloc(
4572 bp, htons(0x17c1),
4573 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
4574 bp->nge_port_cnt = 1;
4575 }
4576
Michael Chancaefe522015-12-09 19:35:42 -05004577 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04004578 bnxt_enable_int(bp);
4579 /* Enable TX queues */
4580 bnxt_tx_enable(bp);
4581 mod_timer(&bp->timer, jiffies + bp->current_interval);
4582
4583 return 0;
4584
4585open_err:
4586 bnxt_disable_napi(bp);
4587 bnxt_del_napi(bp);
4588
4589open_err_free_mem:
4590 bnxt_free_skbs(bp);
4591 bnxt_free_irq(bp);
4592 bnxt_free_mem(bp, true);
4593 return rc;
4594}
4595
4596/* rtnl_lock held */
4597int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4598{
4599 int rc = 0;
4600
4601 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
4602 if (rc) {
4603 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
4604 dev_close(bp->dev);
4605 }
4606 return rc;
4607}
4608
4609static int bnxt_open(struct net_device *dev)
4610{
4611 struct bnxt *bp = netdev_priv(dev);
4612 int rc = 0;
4613
4614 rc = bnxt_hwrm_func_reset(bp);
4615 if (rc) {
4616 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
4617 rc);
4618 rc = -1;
4619 return rc;
4620 }
4621 return __bnxt_open_nic(bp, true, true);
4622}
4623
4624static void bnxt_disable_int_sync(struct bnxt *bp)
4625{
4626 int i;
4627
4628 atomic_inc(&bp->intr_sem);
4629 if (!netif_running(bp->dev))
4630 return;
4631
4632 bnxt_disable_int(bp);
4633 for (i = 0; i < bp->cp_nr_rings; i++)
4634 synchronize_irq(bp->irq_tbl[i].vector);
4635}
4636
4637int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4638{
4639 int rc = 0;
4640
4641#ifdef CONFIG_BNXT_SRIOV
4642 if (bp->sriov_cfg) {
4643 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
4644 !bp->sriov_cfg,
4645 BNXT_SRIOV_CFG_WAIT_TMO);
4646 if (rc)
4647 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
4648 }
4649#endif
4650 /* Change device state to avoid TX queue wake up's */
4651 bnxt_tx_disable(bp);
4652
Michael Chancaefe522015-12-09 19:35:42 -05004653 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05004654 smp_mb__after_atomic();
4655 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
4656 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04004657
4658 /* Flush rings before disabling interrupts */
4659 bnxt_shutdown_nic(bp, irq_re_init);
4660
4661 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
4662
4663 bnxt_disable_napi(bp);
4664 bnxt_disable_int_sync(bp);
4665 del_timer_sync(&bp->timer);
4666 bnxt_free_skbs(bp);
4667
4668 if (irq_re_init) {
4669 bnxt_free_irq(bp);
4670 bnxt_del_napi(bp);
4671 }
4672 bnxt_free_mem(bp, irq_re_init);
4673 return rc;
4674}
4675
4676static int bnxt_close(struct net_device *dev)
4677{
4678 struct bnxt *bp = netdev_priv(dev);
4679
4680 bnxt_close_nic(bp, true, true);
4681 return 0;
4682}
4683
4684/* rtnl_lock held */
4685static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4686{
4687 switch (cmd) {
4688 case SIOCGMIIPHY:
4689 /* fallthru */
4690 case SIOCGMIIREG: {
4691 if (!netif_running(dev))
4692 return -EAGAIN;
4693
4694 return 0;
4695 }
4696
4697 case SIOCSMIIREG:
4698 if (!netif_running(dev))
4699 return -EAGAIN;
4700
4701 return 0;
4702
4703 default:
4704 /* do nothing */
4705 break;
4706 }
4707 return -EOPNOTSUPP;
4708}
4709
4710static struct rtnl_link_stats64 *
4711bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
4712{
4713 u32 i;
4714 struct bnxt *bp = netdev_priv(dev);
4715
4716 memset(stats, 0, sizeof(struct rtnl_link_stats64));
4717
4718 if (!bp->bnapi)
4719 return stats;
4720
4721 /* TODO check if we need to synchronize with bnxt_close path */
4722 for (i = 0; i < bp->cp_nr_rings; i++) {
4723 struct bnxt_napi *bnapi = bp->bnapi[i];
4724 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4725 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
4726
4727 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
4728 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
4729 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
4730
4731 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
4732 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
4733 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
4734
4735 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
4736 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
4737 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
4738
4739 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
4740 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
4741 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
4742
4743 stats->rx_missed_errors +=
4744 le64_to_cpu(hw_stats->rx_discard_pkts);
4745
4746 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
4747
4748 stats->rx_dropped += le64_to_cpu(hw_stats->rx_drop_pkts);
4749
4750 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
4751 }
4752
4753 return stats;
4754}
4755
4756static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
4757{
4758 struct net_device *dev = bp->dev;
4759 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4760 struct netdev_hw_addr *ha;
4761 u8 *haddr;
4762 int mc_count = 0;
4763 bool update = false;
4764 int off = 0;
4765
4766 netdev_for_each_mc_addr(ha, dev) {
4767 if (mc_count >= BNXT_MAX_MC_ADDRS) {
4768 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4769 vnic->mc_list_count = 0;
4770 return false;
4771 }
4772 haddr = ha->addr;
4773 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
4774 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
4775 update = true;
4776 }
4777 off += ETH_ALEN;
4778 mc_count++;
4779 }
4780 if (mc_count)
4781 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
4782
4783 if (mc_count != vnic->mc_list_count) {
4784 vnic->mc_list_count = mc_count;
4785 update = true;
4786 }
4787 return update;
4788}
4789
4790static bool bnxt_uc_list_updated(struct bnxt *bp)
4791{
4792 struct net_device *dev = bp->dev;
4793 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4794 struct netdev_hw_addr *ha;
4795 int off = 0;
4796
4797 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
4798 return true;
4799
4800 netdev_for_each_uc_addr(ha, dev) {
4801 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
4802 return true;
4803
4804 off += ETH_ALEN;
4805 }
4806 return false;
4807}
4808
4809static void bnxt_set_rx_mode(struct net_device *dev)
4810{
4811 struct bnxt *bp = netdev_priv(dev);
4812 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4813 u32 mask = vnic->rx_mask;
4814 bool mc_update = false;
4815 bool uc_update;
4816
4817 if (!netif_running(dev))
4818 return;
4819
4820 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
4821 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
4822 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
4823
4824 /* Only allow PF to be in promiscuous mode */
4825 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
4826 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4827
4828 uc_update = bnxt_uc_list_updated(bp);
4829
4830 if (dev->flags & IFF_ALLMULTI) {
4831 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4832 vnic->mc_list_count = 0;
4833 } else {
4834 mc_update = bnxt_mc_list_updated(bp, &mask);
4835 }
4836
4837 if (mask != vnic->rx_mask || uc_update || mc_update) {
4838 vnic->rx_mask = mask;
4839
4840 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
4841 schedule_work(&bp->sp_task);
4842 }
4843}
4844
Michael Chanb664f002015-12-02 01:54:08 -05004845static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004846{
4847 struct net_device *dev = bp->dev;
4848 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
4849 struct netdev_hw_addr *ha;
4850 int i, off = 0, rc;
4851 bool uc_update;
4852
4853 netif_addr_lock_bh(dev);
4854 uc_update = bnxt_uc_list_updated(bp);
4855 netif_addr_unlock_bh(dev);
4856
4857 if (!uc_update)
4858 goto skip_uc;
4859
4860 mutex_lock(&bp->hwrm_cmd_lock);
4861 for (i = 1; i < vnic->uc_filter_count; i++) {
4862 struct hwrm_cfa_l2_filter_free_input req = {0};
4863
4864 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
4865 -1);
4866
4867 req.l2_filter_id = vnic->fw_l2_filter_id[i];
4868
4869 rc = _hwrm_send_message(bp, &req, sizeof(req),
4870 HWRM_CMD_TIMEOUT);
4871 }
4872 mutex_unlock(&bp->hwrm_cmd_lock);
4873
4874 vnic->uc_filter_count = 1;
4875
4876 netif_addr_lock_bh(dev);
4877 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
4878 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4879 } else {
4880 netdev_for_each_uc_addr(ha, dev) {
4881 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
4882 off += ETH_ALEN;
4883 vnic->uc_filter_count++;
4884 }
4885 }
4886 netif_addr_unlock_bh(dev);
4887
4888 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
4889 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
4890 if (rc) {
4891 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
4892 rc);
4893 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05004894 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004895 }
4896 }
4897
4898skip_uc:
4899 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
4900 if (rc)
4901 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
4902 rc);
Michael Chanb664f002015-12-02 01:54:08 -05004903
4904 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004905}
4906
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004907static bool bnxt_rfs_capable(struct bnxt *bp)
4908{
4909#ifdef CONFIG_RFS_ACCEL
4910 struct bnxt_pf_info *pf = &bp->pf;
4911 int vnics;
4912
4913 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
4914 return false;
4915
4916 vnics = 1 + bp->rx_nr_rings;
4917 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
4918 return false;
4919
4920 return true;
4921#else
4922 return false;
4923#endif
4924}
4925
Michael Chanc0c050c2015-10-22 16:01:17 -04004926static netdev_features_t bnxt_fix_features(struct net_device *dev,
4927 netdev_features_t features)
4928{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004929 struct bnxt *bp = netdev_priv(dev);
4930
4931 if (!bnxt_rfs_capable(bp))
4932 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004933 return features;
4934}
4935
4936static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
4937{
4938 struct bnxt *bp = netdev_priv(dev);
4939 u32 flags = bp->flags;
4940 u32 changes;
4941 int rc = 0;
4942 bool re_init = false;
4943 bool update_tpa = false;
4944
4945 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
4946 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
4947 flags |= BNXT_FLAG_GRO;
4948 if (features & NETIF_F_LRO)
4949 flags |= BNXT_FLAG_LRO;
4950
4951 if (features & NETIF_F_HW_VLAN_CTAG_RX)
4952 flags |= BNXT_FLAG_STRIP_VLAN;
4953
4954 if (features & NETIF_F_NTUPLE)
4955 flags |= BNXT_FLAG_RFS;
4956
4957 changes = flags ^ bp->flags;
4958 if (changes & BNXT_FLAG_TPA) {
4959 update_tpa = true;
4960 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
4961 (flags & BNXT_FLAG_TPA) == 0)
4962 re_init = true;
4963 }
4964
4965 if (changes & ~BNXT_FLAG_TPA)
4966 re_init = true;
4967
4968 if (flags != bp->flags) {
4969 u32 old_flags = bp->flags;
4970
4971 bp->flags = flags;
4972
Michael Chan2bcfa6f2015-12-27 18:19:24 -05004973 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004974 if (update_tpa)
4975 bnxt_set_ring_params(bp);
4976 return rc;
4977 }
4978
4979 if (re_init) {
4980 bnxt_close_nic(bp, false, false);
4981 if (update_tpa)
4982 bnxt_set_ring_params(bp);
4983
4984 return bnxt_open_nic(bp, false, false);
4985 }
4986 if (update_tpa) {
4987 rc = bnxt_set_tpa(bp,
4988 (flags & BNXT_FLAG_TPA) ?
4989 true : false);
4990 if (rc)
4991 bp->flags = old_flags;
4992 }
4993 }
4994 return rc;
4995}
4996
Michael Chan9f554592016-01-02 23:44:58 -05004997static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
4998{
Michael Chanb6ab4b02016-01-02 23:44:59 -05004999 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005000 int i = bnapi->index;
5001
5002 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5003 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5004 txr->tx_cons);
5005}
5006
5007static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5008{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005009 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005010 int i = bnapi->index;
5011
5012 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5013 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5014 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5015 rxr->rx_sw_agg_prod);
5016}
5017
5018static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5019{
5020 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5021 int i = bnapi->index;
5022
5023 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5024 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5025}
5026
Michael Chanc0c050c2015-10-22 16:01:17 -04005027static void bnxt_dbg_dump_states(struct bnxt *bp)
5028{
5029 int i;
5030 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005031
5032 for (i = 0; i < bp->cp_nr_rings; i++) {
5033 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005034 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005035 bnxt_dump_tx_sw_state(bnapi);
5036 bnxt_dump_rx_sw_state(bnapi);
5037 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005038 }
5039 }
5040}
5041
5042static void bnxt_reset_task(struct bnxt *bp)
5043{
5044 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005045 if (netif_running(bp->dev)) {
5046 bnxt_close_nic(bp, false, false);
5047 bnxt_open_nic(bp, false, false);
5048 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005049}
5050
5051static void bnxt_tx_timeout(struct net_device *dev)
5052{
5053 struct bnxt *bp = netdev_priv(dev);
5054
5055 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5056 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5057 schedule_work(&bp->sp_task);
5058}
5059
5060#ifdef CONFIG_NET_POLL_CONTROLLER
5061static void bnxt_poll_controller(struct net_device *dev)
5062{
5063 struct bnxt *bp = netdev_priv(dev);
5064 int i;
5065
5066 for (i = 0; i < bp->cp_nr_rings; i++) {
5067 struct bnxt_irq *irq = &bp->irq_tbl[i];
5068
5069 disable_irq(irq->vector);
5070 irq->handler(irq->vector, bp->bnapi[i]);
5071 enable_irq(irq->vector);
5072 }
5073}
5074#endif
5075
5076static void bnxt_timer(unsigned long data)
5077{
5078 struct bnxt *bp = (struct bnxt *)data;
5079 struct net_device *dev = bp->dev;
5080
5081 if (!netif_running(dev))
5082 return;
5083
5084 if (atomic_read(&bp->intr_sem) != 0)
5085 goto bnxt_restart_timer;
5086
5087bnxt_restart_timer:
5088 mod_timer(&bp->timer, jiffies + bp->current_interval);
5089}
5090
5091static void bnxt_cfg_ntp_filters(struct bnxt *);
5092
5093static void bnxt_sp_task(struct work_struct *work)
5094{
5095 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5096 int rc;
5097
Michael Chan4cebdce2015-12-09 19:35:43 -05005098 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5099 smp_mb__after_atomic();
5100 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5101 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005102 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005103 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005104
5105 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5106 bnxt_cfg_rx_mode(bp);
5107
5108 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5109 bnxt_cfg_ntp_filters(bp);
5110 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5111 rc = bnxt_update_link(bp, true);
5112 if (rc)
5113 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5114 rc);
5115 }
5116 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5117 bnxt_hwrm_exec_fwd_req(bp);
5118 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5119 bnxt_hwrm_tunnel_dst_port_alloc(
5120 bp, bp->vxlan_port,
5121 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5122 }
5123 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5124 bnxt_hwrm_tunnel_dst_port_free(
5125 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5126 }
Michael Chan028de142015-12-09 19:35:44 -05005127 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5128 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5129 * for BNXT_STATE_IN_SP_TASK to clear.
5130 */
5131 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5132 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005133 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005134 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5135 rtnl_unlock();
5136 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005137
5138 smp_mb__before_atomic();
5139 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005140}
5141
5142static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5143{
5144 int rc;
5145 struct bnxt *bp = netdev_priv(dev);
5146
5147 SET_NETDEV_DEV(dev, &pdev->dev);
5148
5149 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5150 rc = pci_enable_device(pdev);
5151 if (rc) {
5152 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5153 goto init_err;
5154 }
5155
5156 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5157 dev_err(&pdev->dev,
5158 "Cannot find PCI device base address, aborting\n");
5159 rc = -ENODEV;
5160 goto init_err_disable;
5161 }
5162
5163 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5164 if (rc) {
5165 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5166 goto init_err_disable;
5167 }
5168
5169 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5170 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5171 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5172 goto init_err_disable;
5173 }
5174
5175 pci_set_master(pdev);
5176
5177 bp->dev = dev;
5178 bp->pdev = pdev;
5179
5180 bp->bar0 = pci_ioremap_bar(pdev, 0);
5181 if (!bp->bar0) {
5182 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5183 rc = -ENOMEM;
5184 goto init_err_release;
5185 }
5186
5187 bp->bar1 = pci_ioremap_bar(pdev, 2);
5188 if (!bp->bar1) {
5189 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5190 rc = -ENOMEM;
5191 goto init_err_release;
5192 }
5193
5194 bp->bar2 = pci_ioremap_bar(pdev, 4);
5195 if (!bp->bar2) {
5196 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5197 rc = -ENOMEM;
5198 goto init_err_release;
5199 }
5200
5201 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5202
5203 spin_lock_init(&bp->ntp_fltr_lock);
5204
5205 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5206 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5207
5208 bp->coal_ticks = BNXT_USEC_TO_COAL_TIMER(4);
5209 bp->coal_bufs = 20;
5210 bp->coal_ticks_irq = BNXT_USEC_TO_COAL_TIMER(1);
5211 bp->coal_bufs_irq = 2;
5212
5213 init_timer(&bp->timer);
5214 bp->timer.data = (unsigned long)bp;
5215 bp->timer.function = bnxt_timer;
5216 bp->current_interval = BNXT_TIMER_INTERVAL;
5217
Michael Chancaefe522015-12-09 19:35:42 -05005218 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005219
5220 return 0;
5221
5222init_err_release:
5223 if (bp->bar2) {
5224 pci_iounmap(pdev, bp->bar2);
5225 bp->bar2 = NULL;
5226 }
5227
5228 if (bp->bar1) {
5229 pci_iounmap(pdev, bp->bar1);
5230 bp->bar1 = NULL;
5231 }
5232
5233 if (bp->bar0) {
5234 pci_iounmap(pdev, bp->bar0);
5235 bp->bar0 = NULL;
5236 }
5237
5238 pci_release_regions(pdev);
5239
5240init_err_disable:
5241 pci_disable_device(pdev);
5242
5243init_err:
5244 return rc;
5245}
5246
5247/* rtnl_lock held */
5248static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5249{
5250 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005251 struct bnxt *bp = netdev_priv(dev);
5252 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005253
5254 if (!is_valid_ether_addr(addr->sa_data))
5255 return -EADDRNOTAVAIL;
5256
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005257#ifdef CONFIG_BNXT_SRIOV
5258 if (BNXT_VF(bp) && is_valid_ether_addr(bp->vf.mac_addr))
5259 return -EADDRNOTAVAIL;
5260#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005261
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005262 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5263 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005264
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005265 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5266 if (netif_running(dev)) {
5267 bnxt_close_nic(bp, false, false);
5268 rc = bnxt_open_nic(bp, false, false);
5269 }
5270
5271 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005272}
5273
5274/* rtnl_lock held */
5275static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5276{
5277 struct bnxt *bp = netdev_priv(dev);
5278
5279 if (new_mtu < 60 || new_mtu > 9000)
5280 return -EINVAL;
5281
5282 if (netif_running(dev))
5283 bnxt_close_nic(bp, false, false);
5284
5285 dev->mtu = new_mtu;
5286 bnxt_set_ring_params(bp);
5287
5288 if (netif_running(dev))
5289 return bnxt_open_nic(bp, false, false);
5290
5291 return 0;
5292}
5293
5294static int bnxt_setup_tc(struct net_device *dev, u8 tc)
5295{
5296 struct bnxt *bp = netdev_priv(dev);
5297
5298 if (tc > bp->max_tc) {
5299 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5300 tc, bp->max_tc);
5301 return -EINVAL;
5302 }
5303
5304 if (netdev_get_num_tc(dev) == tc)
5305 return 0;
5306
5307 if (tc) {
5308 int max_rx_rings, max_tx_rings;
5309
5310 bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings);
5311 if (bp->tx_nr_rings_per_tc * tc > max_tx_rings)
5312 return -ENOMEM;
5313 }
5314
5315 /* Needs to close the device and do hw resource re-allocations */
5316 if (netif_running(bp->dev))
5317 bnxt_close_nic(bp, true, false);
5318
5319 if (tc) {
5320 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5321 netdev_set_num_tc(dev, tc);
5322 } else {
5323 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5324 netdev_reset_tc(dev);
5325 }
5326 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5327 bp->num_stat_ctxs = bp->cp_nr_rings;
5328
5329 if (netif_running(bp->dev))
5330 return bnxt_open_nic(bp, true, false);
5331
5332 return 0;
5333}
5334
5335#ifdef CONFIG_RFS_ACCEL
5336static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5337 struct bnxt_ntuple_filter *f2)
5338{
5339 struct flow_keys *keys1 = &f1->fkeys;
5340 struct flow_keys *keys2 = &f2->fkeys;
5341
5342 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5343 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5344 keys1->ports.ports == keys2->ports.ports &&
5345 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5346 keys1->basic.n_proto == keys2->basic.n_proto &&
5347 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5348 return true;
5349
5350 return false;
5351}
5352
5353static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5354 u16 rxq_index, u32 flow_id)
5355{
5356 struct bnxt *bp = netdev_priv(dev);
5357 struct bnxt_ntuple_filter *fltr, *new_fltr;
5358 struct flow_keys *fkeys;
5359 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005360 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005361 struct hlist_head *head;
5362
5363 if (skb->encapsulation)
5364 return -EPROTONOSUPPORT;
5365
5366 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5367 if (!new_fltr)
5368 return -ENOMEM;
5369
5370 fkeys = &new_fltr->fkeys;
5371 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5372 rc = -EPROTONOSUPPORT;
5373 goto err_free;
5374 }
5375
5376 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5377 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5378 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5379 rc = -EPROTONOSUPPORT;
5380 goto err_free;
5381 }
5382
5383 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5384
5385 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5386 head = &bp->ntp_fltr_hash_tbl[idx];
5387 rcu_read_lock();
5388 hlist_for_each_entry_rcu(fltr, head, hash) {
5389 if (bnxt_fltr_match(fltr, new_fltr)) {
5390 rcu_read_unlock();
5391 rc = 0;
5392 goto err_free;
5393 }
5394 }
5395 rcu_read_unlock();
5396
5397 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005398 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5399 BNXT_NTP_FLTR_MAX_FLTR, 0);
5400 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005401 spin_unlock_bh(&bp->ntp_fltr_lock);
5402 rc = -ENOMEM;
5403 goto err_free;
5404 }
5405
Michael Chan84e86b92015-11-05 16:25:50 -05005406 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005407 new_fltr->flow_id = flow_id;
5408 new_fltr->rxq = rxq_index;
5409 hlist_add_head_rcu(&new_fltr->hash, head);
5410 bp->ntp_fltr_count++;
5411 spin_unlock_bh(&bp->ntp_fltr_lock);
5412
5413 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5414 schedule_work(&bp->sp_task);
5415
5416 return new_fltr->sw_id;
5417
5418err_free:
5419 kfree(new_fltr);
5420 return rc;
5421}
5422
5423static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5424{
5425 int i;
5426
5427 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5428 struct hlist_head *head;
5429 struct hlist_node *tmp;
5430 struct bnxt_ntuple_filter *fltr;
5431 int rc;
5432
5433 head = &bp->ntp_fltr_hash_tbl[i];
5434 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
5435 bool del = false;
5436
5437 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
5438 if (rps_may_expire_flow(bp->dev, fltr->rxq,
5439 fltr->flow_id,
5440 fltr->sw_id)) {
5441 bnxt_hwrm_cfa_ntuple_filter_free(bp,
5442 fltr);
5443 del = true;
5444 }
5445 } else {
5446 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
5447 fltr);
5448 if (rc)
5449 del = true;
5450 else
5451 set_bit(BNXT_FLTR_VALID, &fltr->state);
5452 }
5453
5454 if (del) {
5455 spin_lock_bh(&bp->ntp_fltr_lock);
5456 hlist_del_rcu(&fltr->hash);
5457 bp->ntp_fltr_count--;
5458 spin_unlock_bh(&bp->ntp_fltr_lock);
5459 synchronize_rcu();
5460 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
5461 kfree(fltr);
5462 }
5463 }
5464 }
5465}
5466
5467#else
5468
5469static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5470{
5471}
5472
5473#endif /* CONFIG_RFS_ACCEL */
5474
5475static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5476 __be16 port)
5477{
5478 struct bnxt *bp = netdev_priv(dev);
5479
5480 if (!netif_running(dev))
5481 return;
5482
5483 if (sa_family != AF_INET6 && sa_family != AF_INET)
5484 return;
5485
5486 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
5487 return;
5488
5489 bp->vxlan_port_cnt++;
5490 if (bp->vxlan_port_cnt == 1) {
5491 bp->vxlan_port = port;
5492 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
5493 schedule_work(&bp->sp_task);
5494 }
5495}
5496
5497static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5498 __be16 port)
5499{
5500 struct bnxt *bp = netdev_priv(dev);
5501
5502 if (!netif_running(dev))
5503 return;
5504
5505 if (sa_family != AF_INET6 && sa_family != AF_INET)
5506 return;
5507
5508 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
5509 bp->vxlan_port_cnt--;
5510
5511 if (bp->vxlan_port_cnt == 0) {
5512 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
5513 schedule_work(&bp->sp_task);
5514 }
5515 }
5516}
5517
5518static const struct net_device_ops bnxt_netdev_ops = {
5519 .ndo_open = bnxt_open,
5520 .ndo_start_xmit = bnxt_start_xmit,
5521 .ndo_stop = bnxt_close,
5522 .ndo_get_stats64 = bnxt_get_stats64,
5523 .ndo_set_rx_mode = bnxt_set_rx_mode,
5524 .ndo_do_ioctl = bnxt_ioctl,
5525 .ndo_validate_addr = eth_validate_addr,
5526 .ndo_set_mac_address = bnxt_change_mac_addr,
5527 .ndo_change_mtu = bnxt_change_mtu,
5528 .ndo_fix_features = bnxt_fix_features,
5529 .ndo_set_features = bnxt_set_features,
5530 .ndo_tx_timeout = bnxt_tx_timeout,
5531#ifdef CONFIG_BNXT_SRIOV
5532 .ndo_get_vf_config = bnxt_get_vf_config,
5533 .ndo_set_vf_mac = bnxt_set_vf_mac,
5534 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
5535 .ndo_set_vf_rate = bnxt_set_vf_bw,
5536 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
5537 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
5538#endif
5539#ifdef CONFIG_NET_POLL_CONTROLLER
5540 .ndo_poll_controller = bnxt_poll_controller,
5541#endif
5542 .ndo_setup_tc = bnxt_setup_tc,
5543#ifdef CONFIG_RFS_ACCEL
5544 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
5545#endif
5546 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
5547 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
5548#ifdef CONFIG_NET_RX_BUSY_POLL
5549 .ndo_busy_poll = bnxt_busy_poll,
5550#endif
5551};
5552
5553static void bnxt_remove_one(struct pci_dev *pdev)
5554{
5555 struct net_device *dev = pci_get_drvdata(pdev);
5556 struct bnxt *bp = netdev_priv(dev);
5557
5558 if (BNXT_PF(bp))
5559 bnxt_sriov_disable(bp);
5560
5561 unregister_netdev(dev);
5562 cancel_work_sync(&bp->sp_task);
5563 bp->sp_event = 0;
5564
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05005565 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005566 bnxt_free_hwrm_resources(bp);
5567 pci_iounmap(pdev, bp->bar2);
5568 pci_iounmap(pdev, bp->bar1);
5569 pci_iounmap(pdev, bp->bar0);
5570 free_netdev(dev);
5571
5572 pci_release_regions(pdev);
5573 pci_disable_device(pdev);
5574}
5575
5576static int bnxt_probe_phy(struct bnxt *bp)
5577{
5578 int rc = 0;
5579 struct bnxt_link_info *link_info = &bp->link_info;
5580 char phy_ver[PHY_VER_STR_LEN];
5581
5582 rc = bnxt_update_link(bp, false);
5583 if (rc) {
5584 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
5585 rc);
5586 return rc;
5587 }
5588
5589 /*initialize the ethool setting copy with NVM settings */
5590 if (BNXT_AUTO_MODE(link_info->auto_mode))
5591 link_info->autoneg |= BNXT_AUTONEG_SPEED;
5592
5593 if (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) {
5594 if (link_info->auto_pause_setting == BNXT_LINK_PAUSE_BOTH)
5595 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
5596 link_info->req_flow_ctrl = link_info->auto_pause_setting;
5597 } else if (link_info->force_pause_setting & BNXT_LINK_PAUSE_BOTH) {
5598 link_info->req_flow_ctrl = link_info->force_pause_setting;
5599 }
5600 link_info->req_duplex = link_info->duplex_setting;
5601 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
5602 link_info->req_link_speed = link_info->auto_link_speed;
5603 else
5604 link_info->req_link_speed = link_info->force_link_speed;
5605 link_info->advertising = link_info->auto_link_speeds;
5606 snprintf(phy_ver, PHY_VER_STR_LEN, " ph %d.%d.%d",
5607 link_info->phy_ver[0],
5608 link_info->phy_ver[1],
5609 link_info->phy_ver[2]);
5610 strcat(bp->fw_ver_str, phy_ver);
5611 return rc;
5612}
5613
5614static int bnxt_get_max_irq(struct pci_dev *pdev)
5615{
5616 u16 ctrl;
5617
5618 if (!pdev->msix_cap)
5619 return 1;
5620
5621 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
5622 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
5623}
5624
5625void bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx)
5626{
Michael Chanb72d4a62015-12-27 18:19:27 -05005627 int max_rings = 0, max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005628
5629 if (BNXT_PF(bp)) {
Michael Chan4a21b492015-12-27 18:19:26 -05005630 *max_tx = bp->pf.max_tx_rings;
5631 *max_rx = bp->pf.max_rx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005632 max_rings = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
5633 max_rings = min_t(int, max_rings, bp->pf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05005634 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04005635 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04005636#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04005637 *max_tx = bp->vf.max_tx_rings;
5638 *max_rx = bp->vf.max_rx_rings;
5639 max_rings = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
5640 max_rings = min_t(int, max_rings, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05005641 max_ring_grps = bp->vf.max_hw_ring_grps;
Michael Chan379a80a2015-10-23 15:06:19 -04005642#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005643 }
5644 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5645 *max_rx >>= 1;
5646
5647 *max_rx = min_t(int, *max_rx, max_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05005648 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chanc0c050c2015-10-22 16:01:17 -04005649 *max_tx = min_t(int, *max_tx, max_rings);
5650}
5651
5652static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5653{
5654 static int version_printed;
5655 struct net_device *dev;
5656 struct bnxt *bp;
5657 int rc, max_rx_rings, max_tx_rings, max_irqs, dflt_rings;
5658
5659 if (version_printed++ == 0)
5660 pr_info("%s", version);
5661
5662 max_irqs = bnxt_get_max_irq(pdev);
5663 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
5664 if (!dev)
5665 return -ENOMEM;
5666
5667 bp = netdev_priv(dev);
5668
5669 if (bnxt_vf_pciid(ent->driver_data))
5670 bp->flags |= BNXT_FLAG_VF;
5671
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005672 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04005673 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04005674
5675 rc = bnxt_init_board(pdev, dev);
5676 if (rc < 0)
5677 goto init_err_free;
5678
5679 dev->netdev_ops = &bnxt_netdev_ops;
5680 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
5681 dev->ethtool_ops = &bnxt_ethtool_ops;
5682
5683 pci_set_drvdata(pdev, dev);
5684
5685 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
5686 NETIF_F_TSO | NETIF_F_TSO6 |
5687 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
5688 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
5689 NETIF_F_RXHASH |
5690 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
5691
Michael Chanc0c050c2015-10-22 16:01:17 -04005692 dev->hw_enc_features =
5693 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
5694 NETIF_F_TSO | NETIF_F_TSO6 |
5695 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
5696 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
5697 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
5698 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
5699 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
5700 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
5701 dev->priv_flags |= IFF_UNICAST_FLT;
5702
5703#ifdef CONFIG_BNXT_SRIOV
5704 init_waitqueue_head(&bp->sriov_cfg_wait);
5705#endif
5706 rc = bnxt_alloc_hwrm_resources(bp);
5707 if (rc)
5708 goto init_err;
5709
5710 mutex_init(&bp->hwrm_cmd_lock);
5711 bnxt_hwrm_ver_get(bp);
5712
5713 rc = bnxt_hwrm_func_drv_rgtr(bp);
5714 if (rc)
5715 goto init_err;
5716
5717 /* Get the MAX capabilities for this function */
5718 rc = bnxt_hwrm_func_qcaps(bp);
5719 if (rc) {
5720 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
5721 rc);
5722 rc = -1;
5723 goto init_err;
5724 }
5725
5726 rc = bnxt_hwrm_queue_qportcfg(bp);
5727 if (rc) {
5728 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
5729 rc);
5730 rc = -1;
5731 goto init_err;
5732 }
5733
5734 bnxt_set_tpa_flags(bp);
5735 bnxt_set_ring_params(bp);
5736 dflt_rings = netif_get_num_default_rss_queues();
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005737 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04005738 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04005739#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05005740 else
Michael Chanc0c050c2015-10-22 16:01:17 -04005741 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04005742#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005743 bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings);
5744 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
5745 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
5746 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5747 bp->cp_nr_rings = max_t(int, bp->rx_nr_rings, bp->tx_nr_rings);
5748 bp->num_stat_ctxs = bp->cp_nr_rings;
5749
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005750 if (BNXT_PF(bp)) {
5751 dev->hw_features |= NETIF_F_NTUPLE;
5752 if (bnxt_rfs_capable(bp)) {
5753 bp->flags |= BNXT_FLAG_RFS;
5754 dev->features |= NETIF_F_NTUPLE;
5755 }
5756 }
5757
Michael Chanc0c050c2015-10-22 16:01:17 -04005758 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
5759 bp->flags |= BNXT_FLAG_STRIP_VLAN;
5760
5761 rc = bnxt_probe_phy(bp);
5762 if (rc)
5763 goto init_err;
5764
5765 rc = register_netdev(dev);
5766 if (rc)
5767 goto init_err;
5768
5769 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
5770 board_info[ent->driver_data].name,
5771 (long)pci_resource_start(pdev, 0), dev->dev_addr);
5772
5773 return 0;
5774
5775init_err:
5776 pci_iounmap(pdev, bp->bar0);
5777 pci_release_regions(pdev);
5778 pci_disable_device(pdev);
5779
5780init_err_free:
5781 free_netdev(dev);
5782 return rc;
5783}
5784
5785static struct pci_driver bnxt_pci_driver = {
5786 .name = DRV_MODULE_NAME,
5787 .id_table = bnxt_pci_tbl,
5788 .probe = bnxt_init_one,
5789 .remove = bnxt_remove_one,
5790#if defined(CONFIG_BNXT_SRIOV)
5791 .sriov_configure = bnxt_sriov_configure,
5792#endif
5793};
5794
5795module_pci_driver(bnxt_pci_driver);