blob: 28dfdce4beae4d5fe3d983eb11a78a4c9a70a840 [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Jassi Brar230d42d2009-11-30 07:39:42 +000014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
Mark Brownc2573122011-11-10 10:57:32 +000018#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000019#include <linux/delay.h>
20#include <linux/clk.h>
21#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020022#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000023#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000024#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000025#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090026#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090027#include <linux/of.h>
28#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000029
Arnd Bergmann436d42c2012-08-24 15:22:12 +020030#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000031
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053032#define MAX_SPI_PORTS 6
Girish K S7e995552013-05-20 12:21:32 +053033#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053034#define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
Heiner Kallweit483867e2015-09-03 22:39:36 +020035#define AUTOSUSPEND_TIMEOUT 2000
Thomas Abrahama5238e32012-07-13 07:15:14 +090036
Jassi Brar230d42d2009-11-30 07:39:42 +000037/* Registers and bit-fields */
38
39#define S3C64XX_SPI_CH_CFG 0x00
40#define S3C64XX_SPI_CLK_CFG 0x04
41#define S3C64XX_SPI_MODE_CFG 0x08
42#define S3C64XX_SPI_SLAVE_SEL 0x0C
43#define S3C64XX_SPI_INT_EN 0x10
44#define S3C64XX_SPI_STATUS 0x14
45#define S3C64XX_SPI_TX_DATA 0x18
46#define S3C64XX_SPI_RX_DATA 0x1C
47#define S3C64XX_SPI_PACKET_CNT 0x20
48#define S3C64XX_SPI_PENDING_CLR 0x24
49#define S3C64XX_SPI_SWAP_CFG 0x28
50#define S3C64XX_SPI_FB_CLK 0x2C
51
52#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
53#define S3C64XX_SPI_CH_SW_RST (1<<5)
54#define S3C64XX_SPI_CH_SLAVE (1<<4)
55#define S3C64XX_SPI_CPOL_L (1<<3)
56#define S3C64XX_SPI_CPHA_B (1<<2)
57#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
58#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
59
60#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
61#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
62#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090063#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000064
65#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
66#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
67#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
68#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
69#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
70#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
71#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
72#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
73#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
74#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
75#define S3C64XX_SPI_MODE_4BURST (1<<0)
76
77#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
78#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053079#define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000080
Jassi Brar230d42d2009-11-30 07:39:42 +000081#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
82#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
83#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
84#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
85#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
86#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
87#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
88
89#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
90#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
91#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
92#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
93#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
94#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
95
96#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
97
98#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
99#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
100#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
101#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
102#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
103
104#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
105#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
106#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
107#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
108#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
109#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
110#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
111#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
112
113#define S3C64XX_SPI_FBCLK_MSK (3<<0)
114
Thomas Abrahama5238e32012-07-13 07:15:14 +0900115#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
116#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
117 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
118#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
119#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
120 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000121
122#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
123#define S3C64XX_SPI_TRAILCNT_OFF 19
124
125#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
126
127#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530128#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000129
Jassi Brar230d42d2009-11-30 07:39:42 +0000130#define RXBUSY (1<<2)
131#define TXBUSY (1<<3)
132
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900133struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200134 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000135 enum dma_transfer_direction direction;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900136};
137
Jassi Brar230d42d2009-11-30 07:39:42 +0000138/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900139 * struct s3c64xx_spi_info - SPI Controller hardware info
140 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
141 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
142 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
143 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
144 * @clk_from_cmu: True, if the controller does not include a clock mux and
145 * prescaler unit.
146 *
147 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
148 * differ in some aspects such as the size of the fifo and spi bus clock
149 * setup. Such differences are specified to the driver using this structure
150 * which is provided as driver data to the driver.
151 */
152struct s3c64xx_spi_port_config {
153 int fifo_lvl_mask[MAX_SPI_PORTS];
154 int rx_lvl_offset;
155 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530156 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900157 bool high_speed;
158 bool clk_from_cmu;
Andi Shyti7990b002016-07-12 19:02:14 +0900159 bool clk_ioclk;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900160};
161
162/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000163 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
164 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700165 * @src_clk: Pointer to the clock used to generate SPI signals.
Andi Shyti7990b002016-07-12 19:02:14 +0900166 * @ioclk: Pointer to the i/o clock between master and slave
Jassi Brar230d42d2009-11-30 07:39:42 +0000167 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000168 * @cntrlr_info: Platform specific data for the controller this driver manages.
169 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000170 * @lock: Controller specific lock.
171 * @state: Set of FLAGS to indicate status.
172 * @rx_dmach: Controller's DMA channel for Rx.
173 * @tx_dmach: Controller's DMA channel for Tx.
174 * @sfr_start: BUS address of SPI controller regs.
175 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000176 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000177 * @xfer_completion: To indicate completion of xfer task.
178 * @cur_mode: Stores the active configuration of the controller.
179 * @cur_bpw: Stores the active bits per word settings.
180 * @cur_speed: Stores the active xfer clock speed.
181 */
182struct s3c64xx_spi_driver_data {
183 void __iomem *regs;
184 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700185 struct clk *src_clk;
Andi Shyti7990b002016-07-12 19:02:14 +0900186 struct clk *ioclk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000187 struct platform_device *pdev;
188 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700189 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000190 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000191 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000192 unsigned long sfr_start;
193 struct completion xfer_completion;
194 unsigned state;
195 unsigned cur_mode, cur_bpw;
196 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900197 struct s3c64xx_spi_dma_data rx_dma;
198 struct s3c64xx_spi_dma_data tx_dma;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900199 struct s3c64xx_spi_port_config *port_conf;
200 unsigned int port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +0000201};
202
Jassi Brar230d42d2009-11-30 07:39:42 +0000203static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
204{
Jassi Brar230d42d2009-11-30 07:39:42 +0000205 void __iomem *regs = sdd->regs;
206 unsigned long loops;
207 u32 val;
208
209 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
210
211 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900212 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
213 writel(val, regs + S3C64XX_SPI_CH_CFG);
214
215 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000216 val |= S3C64XX_SPI_CH_SW_RST;
217 val &= ~S3C64XX_SPI_CH_HS_EN;
218 writel(val, regs + S3C64XX_SPI_CH_CFG);
219
220 /* Flush TxFIFO*/
221 loops = msecs_to_loops(1);
222 do {
223 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900224 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000225
Mark Brownbe7852a2010-08-23 17:40:56 +0100226 if (loops == 0)
227 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
228
Jassi Brar230d42d2009-11-30 07:39:42 +0000229 /* Flush RxFIFO*/
230 loops = msecs_to_loops(1);
231 do {
232 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900233 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000234 readl(regs + S3C64XX_SPI_RX_DATA);
235 else
236 break;
237 } while (loops--);
238
Mark Brownbe7852a2010-08-23 17:40:56 +0100239 if (loops == 0)
240 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
241
Jassi Brar230d42d2009-11-30 07:39:42 +0000242 val = readl(regs + S3C64XX_SPI_CH_CFG);
243 val &= ~S3C64XX_SPI_CH_SW_RST;
244 writel(val, regs + S3C64XX_SPI_CH_CFG);
245
246 val = readl(regs + S3C64XX_SPI_MODE_CFG);
247 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
248 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000249}
250
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900251static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900252{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900253 struct s3c64xx_spi_driver_data *sdd;
254 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900255 unsigned long flags;
256
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900257 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900258 sdd = container_of(data,
259 struct s3c64xx_spi_driver_data, rx_dma);
260 else
261 sdd = container_of(data,
262 struct s3c64xx_spi_driver_data, tx_dma);
263
Boojin Kim39d3e802011-09-02 09:44:41 +0900264 spin_lock_irqsave(&sdd->lock, flags);
265
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900266 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900267 sdd->state &= ~RXBUSY;
268 if (!(sdd->state & TXBUSY))
269 complete(&sdd->xfer_completion);
270 } else {
271 sdd->state &= ~TXBUSY;
272 if (!(sdd->state & RXBUSY))
273 complete(&sdd->xfer_completion);
274 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900275
276 spin_unlock_irqrestore(&sdd->lock, flags);
277}
278
Arnd Bergmann78843722013-04-11 22:42:03 +0200279static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
Mark Brown6ad45a22014-02-02 13:47:47 +0000280 struct sg_table *sgt)
Arnd Bergmann78843722013-04-11 22:42:03 +0200281{
282 struct s3c64xx_spi_driver_data *sdd;
283 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200284 struct dma_async_tx_descriptor *desc;
285
Tomasz Figab1a8e782013-08-11 02:33:28 +0200286 memset(&config, 0, sizeof(config));
287
Arnd Bergmann78843722013-04-11 22:42:03 +0200288 if (dma->direction == DMA_DEV_TO_MEM) {
289 sdd = container_of((void *)dma,
290 struct s3c64xx_spi_driver_data, rx_dma);
291 config.direction = dma->direction;
292 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
293 config.src_addr_width = sdd->cur_bpw / 8;
294 config.src_maxburst = 1;
295 dmaengine_slave_config(dma->ch, &config);
296 } else {
297 sdd = container_of((void *)dma,
298 struct s3c64xx_spi_driver_data, tx_dma);
299 config.direction = dma->direction;
300 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
301 config.dst_addr_width = sdd->cur_bpw / 8;
302 config.dst_maxburst = 1;
303 dmaengine_slave_config(dma->ch, &config);
304 }
305
Mark Brown6ad45a22014-02-02 13:47:47 +0000306 desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
307 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200308
309 desc->callback = s3c64xx_spi_dmacb;
310 desc->callback_param = dma;
311
312 dmaengine_submit(desc);
313 dma_async_issue_pending(dma->ch);
314}
315
Andi Shytiaa4964c2016-06-28 11:41:11 +0900316static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
317{
318 struct s3c64xx_spi_driver_data *sdd =
319 spi_master_get_devdata(spi->master);
320
Andi Shytia92e7c32016-06-28 11:41:12 +0900321 if (sdd->cntrlr_info->no_cs)
322 return;
323
Andi Shytiaa4964c2016-06-28 11:41:11 +0900324 if (enable) {
325 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
326 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
327 } else {
328 u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
329
330 ssel |= (S3C64XX_SPI_SLAVE_AUTO |
331 S3C64XX_SPI_SLAVE_NSC_CNT_2);
332 writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
333 }
334 } else {
335 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Dan Carpenter47c169e2016-07-04 10:47:48 +0300336 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
337 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900338 }
339}
340
Arnd Bergmann78843722013-04-11 22:42:03 +0200341static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
342{
343 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
Arnd Bergmann78843722013-04-11 22:42:03 +0200344 struct device *dev = &sdd->pdev->dev;
Arnd Bergmann78843722013-04-11 22:42:03 +0200345
Andi Shyti730d9d42016-06-28 11:41:14 +0900346 if (is_polling(sdd))
347 return 0;
Girish K Sd96760f92013-06-27 12:26:53 +0530348
Andi Shyti730d9d42016-06-28 11:41:14 +0900349 /* Acquire DMA channels */
Sylwester Nawrocki6f8dc9d2016-11-10 16:17:51 +0100350 sdd->rx_dma.ch = dma_request_slave_channel(dev, "rx");
Andi Shyti730d9d42016-06-28 11:41:14 +0900351 if (!sdd->rx_dma.ch) {
352 dev_err(dev, "Failed to get RX DMA channel\n");
353 return -EBUSY;
Mark Brownfb9d0442013-04-18 18:12:00 +0100354 }
Andi Shyti730d9d42016-06-28 11:41:14 +0900355 spi->dma_rx = sdd->rx_dma.ch;
356
Sylwester Nawrocki6f8dc9d2016-11-10 16:17:51 +0100357 sdd->tx_dma.ch = dma_request_slave_channel(dev, "tx");
Andi Shyti730d9d42016-06-28 11:41:14 +0900358 if (!sdd->tx_dma.ch) {
359 dev_err(dev, "Failed to get TX DMA channel\n");
360 dma_release_channel(sdd->rx_dma.ch);
361 return -EBUSY;
362 }
363 spi->dma_tx = sdd->tx_dma.ch;
Mark Brownfb9d0442013-04-18 18:12:00 +0100364
Arnd Bergmann78843722013-04-11 22:42:03 +0200365 return 0;
366}
367
368static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
369{
370 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
371
372 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530373 if (!is_polling(sdd)) {
374 dma_release_channel(sdd->rx_dma.ch);
375 dma_release_channel(sdd->tx_dma.ch);
376 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200377
Arnd Bergmann78843722013-04-11 22:42:03 +0200378 return 0;
379}
380
Mark Brown3f295882014-01-16 12:25:46 +0000381static bool s3c64xx_spi_can_dma(struct spi_master *master,
382 struct spi_device *spi,
383 struct spi_transfer *xfer)
384{
385 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
386
387 return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
388}
389
Jassi Brar230d42d2009-11-30 07:39:42 +0000390static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
391 struct spi_device *spi,
392 struct spi_transfer *xfer, int dma_mode)
393{
Jassi Brar230d42d2009-11-30 07:39:42 +0000394 void __iomem *regs = sdd->regs;
395 u32 modecfg, chcfg;
396
397 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
398 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
399
400 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
401 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
402
403 if (dma_mode) {
404 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
405 } else {
406 /* Always shift in data in FIFO, even if xfer is Tx only,
407 * this helps setting PCKT_CNT value for generating clocks
408 * as exactly needed.
409 */
410 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
411 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
412 | S3C64XX_SPI_PACKET_CNT_EN,
413 regs + S3C64XX_SPI_PACKET_CNT);
414 }
415
416 if (xfer->tx_buf != NULL) {
417 sdd->state |= TXBUSY;
418 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
419 if (dma_mode) {
420 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Mark Brown6ad45a22014-02-02 13:47:47 +0000421 prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000422 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900423 switch (sdd->cur_bpw) {
424 case 32:
425 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
426 xfer->tx_buf, xfer->len / 4);
427 break;
428 case 16:
429 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
430 xfer->tx_buf, xfer->len / 2);
431 break;
432 default:
433 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
434 xfer->tx_buf, xfer->len);
435 break;
436 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000437 }
438 }
439
440 if (xfer->rx_buf != NULL) {
441 sdd->state |= RXBUSY;
442
Thomas Abrahama5238e32012-07-13 07:15:14 +0900443 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000444 && !(sdd->cur_mode & SPI_CPHA))
445 chcfg |= S3C64XX_SPI_CH_HS_EN;
446
447 if (dma_mode) {
448 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
449 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
450 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
451 | S3C64XX_SPI_PACKET_CNT_EN,
452 regs + S3C64XX_SPI_PACKET_CNT);
Mark Brown6ad45a22014-02-02 13:47:47 +0000453 prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000454 }
455 }
456
457 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
458 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
459}
460
Mark Brown79617072013-06-19 19:12:39 +0100461static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530462 int timeout_ms)
463{
464 void __iomem *regs = sdd->regs;
465 unsigned long val = 1;
466 u32 status;
467
468 /* max fifo depth available */
469 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
470
471 if (timeout_ms)
472 val = msecs_to_loops(timeout_ms);
473
474 do {
475 status = readl(regs + S3C64XX_SPI_STATUS);
476 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
477
478 /* return the actual received data length */
479 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000480}
481
Mark Brown3700c6e2014-01-24 20:05:43 +0000482static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
483 struct spi_transfer *xfer)
Jassi Brar230d42d2009-11-30 07:39:42 +0000484{
Jassi Brar230d42d2009-11-30 07:39:42 +0000485 void __iomem *regs = sdd->regs;
486 unsigned long val;
Mark Brown3700c6e2014-01-24 20:05:43 +0000487 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000488 int ms;
489
490 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
491 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100492 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000493
Mark Brown3700c6e2014-01-24 20:05:43 +0000494 val = msecs_to_jiffies(ms) + 10;
495 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
496
497 /*
498 * If the previous xfer was completed within timeout, then
499 * proceed further else return -EIO.
500 * DmaTx returns after simply writing data in the FIFO,
501 * w/o waiting for real transmission on the bus to finish.
502 * DmaRx returns only after Dma read data from FIFO which
503 * needs bus transmission to finish, so we don't worry if
504 * Xfer involved Rx(with or without Tx).
505 */
506 if (val && !xfer->rx_buf) {
507 val = msecs_to_loops(10);
508 status = readl(regs + S3C64XX_SPI_STATUS);
509 while ((TX_FIFO_LVL(status, sdd)
510 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
511 && --val) {
512 cpu_relax();
Jassi Brarc3f139b2010-09-03 10:36:46 +0900513 status = readl(regs + S3C64XX_SPI_STATUS);
Jassi Brar230d42d2009-11-30 07:39:42 +0000514 }
Girish K S7e995552013-05-20 12:21:32 +0530515
Mark Brown3700c6e2014-01-24 20:05:43 +0000516 }
Girish K S7e995552013-05-20 12:21:32 +0530517
Mark Brown3700c6e2014-01-24 20:05:43 +0000518 /* If timed out while checking rx/tx status return error */
519 if (!val)
520 return -EIO;
521
522 return 0;
523}
524
525static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
526 struct spi_transfer *xfer)
527{
528 void __iomem *regs = sdd->regs;
529 unsigned long val;
530 u32 status;
531 int loops;
532 u32 cpy_len;
533 u8 *buf;
534 int ms;
535
536 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
537 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
538 ms += 10; /* some tolerance */
539
540 val = msecs_to_loops(ms);
541 do {
542 status = readl(regs + S3C64XX_SPI_STATUS);
543 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
544
545
546 /* If it was only Tx */
547 if (!xfer->rx_buf) {
548 sdd->state &= ~TXBUSY;
549 return 0;
550 }
551
552 /*
553 * If the receive length is bigger than the controller fifo
554 * size, calculate the loops and read the fifo as many times.
555 * loops = length / max fifo size (calculated by using the
556 * fifo mask).
557 * For any size less than the fifo size the below code is
558 * executed atleast once.
559 */
560 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
561 buf = xfer->rx_buf;
562 do {
563 /* wait for data to be received in the fifo */
564 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
565 (loops ? ms : 0));
566
567 switch (sdd->cur_bpw) {
568 case 32:
569 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
570 buf, cpy_len / 4);
571 break;
572 case 16:
573 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
574 buf, cpy_len / 2);
575 break;
576 default:
577 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
578 buf, cpy_len);
579 break;
Jassi Brar230d42d2009-11-30 07:39:42 +0000580 }
581
Mark Brown3700c6e2014-01-24 20:05:43 +0000582 buf = buf + cpy_len;
583 } while (loops--);
584 sdd->state &= ~RXBUSY;
Jassi Brar230d42d2009-11-30 07:39:42 +0000585
586 return 0;
587}
588
Jassi Brar230d42d2009-11-30 07:39:42 +0000589static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
590{
Jassi Brar230d42d2009-11-30 07:39:42 +0000591 void __iomem *regs = sdd->regs;
592 u32 val;
593
594 /* Disable Clock */
Andi Shytid9aaf1d2016-07-07 16:23:57 +0900595 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900596 val = readl(regs + S3C64XX_SPI_CLK_CFG);
597 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
598 writel(val, regs + S3C64XX_SPI_CLK_CFG);
599 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000600
601 /* Set Polarity and Phase */
602 val = readl(regs + S3C64XX_SPI_CH_CFG);
603 val &= ~(S3C64XX_SPI_CH_SLAVE |
604 S3C64XX_SPI_CPOL_L |
605 S3C64XX_SPI_CPHA_B);
606
607 if (sdd->cur_mode & SPI_CPOL)
608 val |= S3C64XX_SPI_CPOL_L;
609
610 if (sdd->cur_mode & SPI_CPHA)
611 val |= S3C64XX_SPI_CPHA_B;
612
613 writel(val, regs + S3C64XX_SPI_CH_CFG);
614
615 /* Set Channel & DMA Mode */
616 val = readl(regs + S3C64XX_SPI_MODE_CFG);
617 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
618 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
619
620 switch (sdd->cur_bpw) {
621 case 32:
622 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900623 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000624 break;
625 case 16:
626 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900627 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000628 break;
629 default:
630 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900631 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000632 break;
633 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000634
635 writel(val, regs + S3C64XX_SPI_MODE_CFG);
636
Thomas Abrahama5238e32012-07-13 07:15:14 +0900637 if (sdd->port_conf->clk_from_cmu) {
Andi Shyti0dbe70a2016-07-12 19:02:15 +0900638 /* The src_clk clock is divided internally by 2 */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900639 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900640 } else {
641 /* Configure Clock */
642 val = readl(regs + S3C64XX_SPI_CLK_CFG);
643 val &= ~S3C64XX_SPI_PSR_MASK;
644 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
645 & S3C64XX_SPI_PSR_MASK);
646 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000647
Jassi Brarb42a81c2010-09-29 17:31:33 +0900648 /* Enable Clock */
649 val = readl(regs + S3C64XX_SPI_CLK_CFG);
650 val |= S3C64XX_SPI_ENCLK_ENABLE;
651 writel(val, regs + S3C64XX_SPI_CLK_CFG);
652 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000653}
654
Jassi Brar230d42d2009-11-30 07:39:42 +0000655#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
656
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100657static int s3c64xx_spi_prepare_message(struct spi_master *master,
658 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000659{
Mark Brownad2a99a2012-02-15 14:48:32 -0800660 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000661 struct spi_device *spi = msg->spi;
662 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000663
Jassi Brar230d42d2009-11-30 07:39:42 +0000664 /* Configure feedback delay */
665 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
666
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100667 return 0;
668}
Jassi Brar230d42d2009-11-30 07:39:42 +0000669
Mark Brown0732a9d2013-10-05 11:51:14 +0100670static int s3c64xx_spi_transfer_one(struct spi_master *master,
671 struct spi_device *spi,
672 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100673{
674 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown0732a9d2013-10-05 11:51:14 +0100675 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100676 u32 speed;
677 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100678 unsigned long flags;
679 int use_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +0000680
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100681 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000682
Mark Brown0732a9d2013-10-05 11:51:14 +0100683 /* Only BPW and Speed may change across transfers */
684 bpw = xfer->bits_per_word;
Jarkko Nikula88d4a742015-09-15 16:26:14 +0300685 speed = xfer->speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000686
Mark Brown0732a9d2013-10-05 11:51:14 +0100687 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
688 sdd->cur_bpw = bpw;
689 sdd->cur_speed = speed;
Andi Shyti11f66f02016-06-28 11:41:13 +0900690 sdd->cur_mode = spi->mode;
Mark Brown0732a9d2013-10-05 11:51:14 +0100691 s3c64xx_spi_config(sdd);
692 }
693
694 /* Polling method for xfers not bigger than FIFO capacity */
695 use_dma = 0;
696 if (!is_polling(sdd) &&
697 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
698 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
699 use_dma = 1;
700
701 spin_lock_irqsave(&sdd->lock, flags);
702
703 /* Pending only which is to be done */
704 sdd->state &= ~RXBUSY;
705 sdd->state &= ~TXBUSY;
706
707 enable_datapath(sdd, spi, xfer, use_dma);
708
709 /* Start the signals */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900710 s3c64xx_spi_set_cs(spi, true);
Mark Brown0732a9d2013-10-05 11:51:14 +0100711
Mark Brown0732a9d2013-10-05 11:51:14 +0100712 spin_unlock_irqrestore(&sdd->lock, flags);
713
Mark Brown3700c6e2014-01-24 20:05:43 +0000714 if (use_dma)
715 status = wait_for_dma(sdd, xfer);
716 else
717 status = wait_for_pio(sdd, xfer);
Mark Brown0732a9d2013-10-05 11:51:14 +0100718
719 if (status) {
720 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
721 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
722 (sdd->state & RXBUSY) ? 'f' : 'p',
723 (sdd->state & TXBUSY) ? 'f' : 'p',
724 xfer->len);
725
726 if (use_dma) {
727 if (xfer->tx_buf != NULL
728 && (sdd->state & TXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000729 dmaengine_terminate_all(sdd->tx_dma.ch);
Mark Brown0732a9d2013-10-05 11:51:14 +0100730 if (xfer->rx_buf != NULL
731 && (sdd->state & RXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000732 dmaengine_terminate_all(sdd->rx_dma.ch);
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900733 }
Mark Brown8c09daa2013-09-27 19:56:31 +0100734 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000735 flush_fifo(sdd);
736 }
737
Mark Brown0732a9d2013-10-05 11:51:14 +0100738 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000739}
740
Thomas Abraham2b908072012-07-13 07:15:15 +0900741static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900742 struct spi_device *spi)
743{
744 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000745 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900746 u32 fb_delay = 0;
747
748 slave_np = spi->dev.of_node;
749 if (!slave_np) {
750 dev_err(&spi->dev, "device node not found\n");
751 return ERR_PTR(-EINVAL);
752 }
753
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100754 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900755 if (!data_np) {
756 dev_err(&spi->dev, "child node 'controller-data' not found\n");
757 return ERR_PTR(-EINVAL);
758 }
759
760 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
761 if (!cs) {
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100762 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900763 return ERR_PTR(-ENOMEM);
764 }
765
Thomas Abraham2b908072012-07-13 07:15:15 +0900766 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
767 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100768 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900769 return cs;
770}
771
Jassi Brar230d42d2009-11-30 07:39:42 +0000772/*
773 * Here we only check the validity of requested configuration
774 * and save the configuration in a local data-structure.
775 * The controller is actually configured only just before we
776 * get a message to transfer.
777 */
778static int s3c64xx_spi_setup(struct spi_device *spi)
779{
780 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
781 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700782 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +0900783 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000784
Thomas Abraham2b908072012-07-13 07:15:15 +0900785 sdd = spi_master_get_devdata(spi->master);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200786 if (spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100787 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +0900788 spi->controller_data = cs;
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200789 } else if (cs) {
790 /* On non-DT platforms the SPI core will set spi->cs_gpio
791 * to -ENOENT. The GPIO pin used to drive the chip select
792 * is defined by using platform data so spi->cs_gpio value
793 * has to be override to have the proper GPIO pin number.
794 */
795 spi->cs_gpio = cs->line;
Thomas Abraham2b908072012-07-13 07:15:15 +0900796 }
797
798 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000799 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
800 return -ENODEV;
801 }
802
Tomasz Figa01498712013-08-11 02:33:29 +0200803 if (!spi_get_ctldata(spi)) {
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200804 if (gpio_is_valid(spi->cs_gpio)) {
805 err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
806 dev_name(&spi->dev));
807 if (err) {
808 dev_err(&spi->dev,
809 "Failed to get /CS gpio [%d]: %d\n",
810 spi->cs_gpio, err);
811 goto err_gpio_req;
812 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900813 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900814
Girish K S3146bee2013-06-21 11:26:12 +0530815 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +0200816 }
Girish K S3146bee2013-06-21 11:26:12 +0530817
Jassi Brar230d42d2009-11-30 07:39:42 +0000818 sci = sdd->cntrlr_info;
819
Mark Brownb97b6622011-12-04 00:58:06 +0000820 pm_runtime_get_sync(&sdd->pdev->dev);
821
Jassi Brar230d42d2009-11-30 07:39:42 +0000822 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900823 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900824 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000825
Jassi Brarb42a81c2010-09-29 17:31:33 +0900826 /* Max possible */
827 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000828
Jassi Brarb42a81c2010-09-29 17:31:33 +0900829 if (spi->max_speed_hz > speed)
830 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000831
Jassi Brarb42a81c2010-09-29 17:31:33 +0900832 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
833 psr &= S3C64XX_SPI_PSR_MASK;
834 if (psr == S3C64XX_SPI_PSR_MASK)
835 psr--;
836
837 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
838 if (spi->max_speed_hz < speed) {
839 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
840 psr++;
841 } else {
842 err = -EINVAL;
843 goto setup_exit;
844 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000845 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000846
Jassi Brarb42a81c2010-09-29 17:31:33 +0900847 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +0900848 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900849 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +0900850 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +0000851 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
852 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900853 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900854 goto setup_exit;
855 }
Jassi Brarb42a81c2010-09-29 17:31:33 +0900856 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000857
Heiner Kallweit483867e2015-09-03 22:39:36 +0200858 pm_runtime_mark_last_busy(&sdd->pdev->dev);
859 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900860 s3c64xx_spi_set_cs(spi, false);
861
Thomas Abraham2b908072012-07-13 07:15:15 +0900862 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +0000863
Jassi Brar230d42d2009-11-30 07:39:42 +0000864setup_exit:
Heiner Kallweit483867e2015-09-03 22:39:36 +0200865 pm_runtime_mark_last_busy(&sdd->pdev->dev);
866 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000867 /* setup() returns with device de-selected */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900868 s3c64xx_spi_set_cs(spi, false);
Jassi Brar230d42d2009-11-30 07:39:42 +0000869
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200870 if (gpio_is_valid(spi->cs_gpio))
871 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900872 spi_set_ctldata(spi, NULL);
873
874err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +0200875 if (spi->dev.of_node)
876 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +0900877
Jassi Brar230d42d2009-11-30 07:39:42 +0000878 return err;
879}
880
Thomas Abraham1c20c202012-07-13 07:15:14 +0900881static void s3c64xx_spi_cleanup(struct spi_device *spi)
882{
883 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
884
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200885 if (gpio_is_valid(spi->cs_gpio)) {
Mark Browndd97e262013-09-27 18:58:55 +0100886 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900887 if (spi->dev.of_node)
888 kfree(cs);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200889 else {
890 /* On non-DT platforms, the SPI core sets
891 * spi->cs_gpio to -ENOENT and .setup()
892 * overrides it with the GPIO pin value
893 * passed using platform data.
894 */
895 spi->cs_gpio = -ENOENT;
896 }
Thomas Abraham2b908072012-07-13 07:15:15 +0900897 }
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200898
Thomas Abraham1c20c202012-07-13 07:15:14 +0900899 spi_set_ctldata(spi, NULL);
900}
901
Mark Brownc2573122011-11-10 10:57:32 +0000902static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
903{
904 struct s3c64xx_spi_driver_data *sdd = data;
905 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +0530906 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +0000907
Girish K S375981f2013-03-13 12:13:30 +0530908 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +0000909
Girish K S375981f2013-03-13 12:13:30 +0530910 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
911 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000912 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530913 }
914 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
915 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000916 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530917 }
918 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
919 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000920 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530921 }
922 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
923 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000924 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530925 }
926
927 /* Clear the pending irq by setting and then clearing it */
928 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
929 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +0000930
931 return IRQ_HANDLED;
932}
933
Jassi Brar230d42d2009-11-30 07:39:42 +0000934static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
935{
Jassi Brarad7de722010-01-20 13:49:44 -0700936 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000937 void __iomem *regs = sdd->regs;
938 unsigned int val;
939
940 sdd->cur_speed = 0;
941
Andi Shytia92e7c32016-06-28 11:41:12 +0900942 if (sci->no_cs)
943 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
944 else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Padmavathi Vennabf77cba2014-11-06 15:21:49 +0530945 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000946
947 /* Disable Interrupts - we use Polling if not DMA mode */
948 writel(0, regs + S3C64XX_SPI_INT_EN);
949
Thomas Abrahama5238e32012-07-13 07:15:14 +0900950 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +0900951 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000952 regs + S3C64XX_SPI_CLK_CFG);
953 writel(0, regs + S3C64XX_SPI_MODE_CFG);
954 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
955
Girish K S375981f2013-03-13 12:13:30 +0530956 /* Clear any irq pending bits, should set and clear the bits */
957 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
958 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
959 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
960 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
961 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
962 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +0000963
964 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
965
966 val = readl(regs + S3C64XX_SPI_MODE_CFG);
967 val &= ~S3C64XX_SPI_MODE_4BURST;
968 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
969 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
970 writel(val, regs + S3C64XX_SPI_MODE_CFG);
971
972 flush_fifo(sdd);
973}
974
Thomas Abraham2b908072012-07-13 07:15:15 +0900975#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +0900976static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +0900977{
978 struct s3c64xx_spi_info *sci;
979 u32 temp;
980
981 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
Jingoo Han1273eb02014-04-29 17:20:20 +0900982 if (!sci)
Thomas Abraham2b908072012-07-13 07:15:15 +0900983 return ERR_PTR(-ENOMEM);
Thomas Abraham2b908072012-07-13 07:15:15 +0900984
985 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900986 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900987 sci->src_clk_nr = 0;
988 } else {
989 sci->src_clk_nr = temp;
990 }
991
992 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900993 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900994 sci->num_cs = 1;
995 } else {
996 sci->num_cs = temp;
997 }
998
Andi Shytia92e7c32016-06-28 11:41:12 +0900999 sci->no_cs = of_property_read_bool(dev->of_node, "broken-cs");
1000
Thomas Abraham2b908072012-07-13 07:15:15 +09001001 return sci;
1002}
1003#else
1004static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1005{
Jingoo Han8074cf02013-07-30 16:58:59 +09001006 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001007}
Thomas Abraham2b908072012-07-13 07:15:15 +09001008#endif
1009
1010static const struct of_device_id s3c64xx_spi_dt_match[];
1011
Thomas Abrahama5238e32012-07-13 07:15:14 +09001012static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1013 struct platform_device *pdev)
1014{
Thomas Abraham2b908072012-07-13 07:15:15 +09001015#ifdef CONFIG_OF
1016 if (pdev->dev.of_node) {
1017 const struct of_device_id *match;
1018 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1019 return (struct s3c64xx_spi_port_config *)match->data;
1020 }
1021#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001022 return (struct s3c64xx_spi_port_config *)
1023 platform_get_device_id(pdev)->driver_data;
1024}
1025
Grant Likely2deff8d2013-02-05 13:27:35 +00001026static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001027{
Thomas Abraham2b908072012-07-13 07:15:15 +09001028 struct resource *mem_res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001029 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001030 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001031 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001032 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001033 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001034
Thomas Abraham2b908072012-07-13 07:15:15 +09001035 if (!sci && pdev->dev.of_node) {
1036 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1037 if (IS_ERR(sci))
1038 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001039 }
1040
Thomas Abraham2b908072012-07-13 07:15:15 +09001041 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001042 dev_err(&pdev->dev, "platform_data missing!\n");
1043 return -ENODEV;
1044 }
1045
Jassi Brar230d42d2009-11-30 07:39:42 +00001046 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1047 if (mem_res == NULL) {
1048 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1049 return -ENXIO;
1050 }
1051
Mark Brownc2573122011-11-10 10:57:32 +00001052 irq = platform_get_irq(pdev, 0);
1053 if (irq < 0) {
1054 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1055 return irq;
1056 }
1057
Jassi Brar230d42d2009-11-30 07:39:42 +00001058 master = spi_alloc_master(&pdev->dev,
1059 sizeof(struct s3c64xx_spi_driver_data));
1060 if (master == NULL) {
1061 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1062 return -ENOMEM;
1063 }
1064
Jassi Brar230d42d2009-11-30 07:39:42 +00001065 platform_set_drvdata(pdev, master);
1066
1067 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001068 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001069 sdd->master = master;
1070 sdd->cntrlr_info = sci;
1071 sdd->pdev = pdev;
1072 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001073 if (pdev->dev.of_node) {
1074 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1075 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001076 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1077 ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001078 goto err_deref_master;
Thomas Abraham2b908072012-07-13 07:15:15 +09001079 }
1080 sdd->port_id = ret;
1081 } else {
1082 sdd->port_id = pdev->id;
1083 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001084
1085 sdd->cur_bpw = 8;
1086
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301087 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1088 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001089
1090 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001091 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001092 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001093 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001094 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001095 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001096 master->transfer_one = s3c64xx_spi_transfer_one;
Mark Brownad2a99a2012-02-15 14:48:32 -08001097 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001098 master->num_chipselect = sci->num_cs;
1099 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001100 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1101 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001102 /* the spi->mode bits understood by this driver: */
1103 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001104 master->auto_runtime_pm = true;
Mark Brown3f295882014-01-16 12:25:46 +00001105 if (!is_polling(sdd))
1106 master->can_dma = s3c64xx_spi_can_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +00001107
Thierry Redingb0ee5602013-01-21 11:09:18 +01001108 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1109 if (IS_ERR(sdd->regs)) {
1110 ret = PTR_ERR(sdd->regs);
Andi Shyti60a9a962016-07-12 19:02:12 +09001111 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001112 }
1113
Thomas Abraham00ab5392013-04-15 20:42:57 -07001114 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001115 dev_err(&pdev->dev, "Unable to config gpio\n");
1116 ret = -EBUSY;
Andi Shyti60a9a962016-07-12 19:02:12 +09001117 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001118 }
1119
1120 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001121 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001122 if (IS_ERR(sdd->clk)) {
1123 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1124 ret = PTR_ERR(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001125 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001126 }
1127
Andi Shyti25981d82016-07-12 19:02:13 +09001128 ret = clk_prepare_enable(sdd->clk);
1129 if (ret) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001130 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
Andi Shyti60a9a962016-07-12 19:02:12 +09001131 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001132 }
1133
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001134 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001135 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001136 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001137 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001138 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001139 ret = PTR_ERR(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001140 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001141 }
1142
Andi Shyti25981d82016-07-12 19:02:13 +09001143 ret = clk_prepare_enable(sdd->src_clk);
1144 if (ret) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001145 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Andi Shyti60a9a962016-07-12 19:02:12 +09001146 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001147 }
1148
Andi Shyti7990b002016-07-12 19:02:14 +09001149 if (sdd->port_conf->clk_ioclk) {
1150 sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk");
1151 if (IS_ERR(sdd->ioclk)) {
1152 dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n");
1153 ret = PTR_ERR(sdd->ioclk);
1154 goto err_disable_src_clk;
1155 }
1156
1157 ret = clk_prepare_enable(sdd->ioclk);
1158 if (ret) {
1159 dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n");
1160 goto err_disable_src_clk;
1161 }
1162 }
1163
Heiner Kallweit483867e2015-09-03 22:39:36 +02001164 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1165 pm_runtime_use_autosuspend(&pdev->dev);
1166 pm_runtime_set_active(&pdev->dev);
1167 pm_runtime_enable(&pdev->dev);
1168 pm_runtime_get_sync(&pdev->dev);
1169
Jassi Brar230d42d2009-11-30 07:39:42 +00001170 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001171 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001172
1173 spin_lock_init(&sdd->lock);
1174 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001175
Jingoo Han4eb77002013-01-10 11:04:21 +09001176 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1177 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001178 if (ret != 0) {
1179 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1180 irq, ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001181 goto err_pm_put;
Mark Brownc2573122011-11-10 10:57:32 +00001182 }
1183
1184 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1185 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1186 sdd->regs + S3C64XX_SPI_INT_EN);
1187
Mark Brown91800f02013-08-31 18:55:53 +01001188 ret = devm_spi_register_master(&pdev->dev, master);
1189 if (ret != 0) {
1190 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001191 goto err_pm_put;
Jassi Brar230d42d2009-11-30 07:39:42 +00001192 }
1193
Jingoo Han75bf3362013-01-31 15:25:01 +09001194 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001195 sdd->port_id, master->num_chipselect);
Sylwester Nawrocki6f8dc9d2016-11-10 16:17:51 +01001196 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\n",
1197 mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001198
Heiner Kallweit483867e2015-09-03 22:39:36 +02001199 pm_runtime_mark_last_busy(&pdev->dev);
1200 pm_runtime_put_autosuspend(&pdev->dev);
1201
Jassi Brar230d42d2009-11-30 07:39:42 +00001202 return 0;
1203
Andi Shyti60a9a962016-07-12 19:02:12 +09001204err_pm_put:
Heiner Kallweit483867e2015-09-03 22:39:36 +02001205 pm_runtime_put_noidle(&pdev->dev);
Heiner Kallweit3c863792015-09-03 22:38:46 +02001206 pm_runtime_disable(&pdev->dev);
1207 pm_runtime_set_suspended(&pdev->dev);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001208
Andi Shyti7990b002016-07-12 19:02:14 +09001209 clk_disable_unprepare(sdd->ioclk);
1210err_disable_src_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001211 clk_disable_unprepare(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001212err_disable_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001213 clk_disable_unprepare(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001214err_deref_master:
Jassi Brar230d42d2009-11-30 07:39:42 +00001215 spi_master_put(master);
1216
1217 return ret;
1218}
1219
1220static int s3c64xx_spi_remove(struct platform_device *pdev)
1221{
Wei Yongjun9f135782016-07-12 11:08:42 +00001222 struct spi_master *master = platform_get_drvdata(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001223 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001224
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001225 pm_runtime_get_sync(&pdev->dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001226
Mark Brownc2573122011-11-10 10:57:32 +00001227 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1228
Andi Shyti7990b002016-07-12 19:02:14 +09001229 clk_disable_unprepare(sdd->ioclk);
1230
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001231 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001232
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001233 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001234
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001235 pm_runtime_put_noidle(&pdev->dev);
1236 pm_runtime_disable(&pdev->dev);
1237 pm_runtime_set_suspended(&pdev->dev);
1238
Jassi Brar230d42d2009-11-30 07:39:42 +00001239 return 0;
1240}
1241
Jingoo Han997230d2013-03-22 02:09:08 +00001242#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001243static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001244{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001245 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001246 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001247
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001248 int ret = spi_master_suspend(master);
1249 if (ret)
1250 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001251
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001252 ret = pm_runtime_force_suspend(dev);
1253 if (ret < 0)
1254 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001255
1256 sdd->cur_speed = 0; /* Output Clock is stopped */
1257
1258 return 0;
1259}
1260
Mark Browne25d0bf2011-12-04 00:36:18 +00001261static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001262{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001263 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001264 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001265 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001266 int ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001267
Thomas Abraham00ab5392013-04-15 20:42:57 -07001268 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001269 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001270
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001271 ret = pm_runtime_force_resume(dev);
1272 if (ret < 0)
1273 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001274
Thomas Abrahama5238e32012-07-13 07:15:14 +09001275 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001276
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001277 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001278}
Jingoo Han997230d2013-03-22 02:09:08 +00001279#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001280
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001281#ifdef CONFIG_PM
Mark Brownb97b6622011-12-04 00:58:06 +00001282static int s3c64xx_spi_runtime_suspend(struct device *dev)
1283{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001284 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001285 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1286
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001287 clk_disable_unprepare(sdd->clk);
1288 clk_disable_unprepare(sdd->src_clk);
Andi Shyti7990b002016-07-12 19:02:14 +09001289 clk_disable_unprepare(sdd->ioclk);
Mark Brownb97b6622011-12-04 00:58:06 +00001290
1291 return 0;
1292}
1293
1294static int s3c64xx_spi_runtime_resume(struct device *dev)
1295{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001296 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001297 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001298 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001299
Andi Shyti7990b002016-07-12 19:02:14 +09001300 if (sdd->port_conf->clk_ioclk) {
1301 ret = clk_prepare_enable(sdd->ioclk);
1302 if (ret != 0)
1303 return ret;
Mark Brown8b06d5b2013-09-27 18:44:53 +01001304 }
Mark Brownb97b6622011-12-04 00:58:06 +00001305
Andi Shyti7990b002016-07-12 19:02:14 +09001306 ret = clk_prepare_enable(sdd->src_clk);
1307 if (ret != 0)
1308 goto err_disable_ioclk;
1309
1310 ret = clk_prepare_enable(sdd->clk);
1311 if (ret != 0)
1312 goto err_disable_src_clk;
1313
Mark Brownb97b6622011-12-04 00:58:06 +00001314 return 0;
Andi Shyti7990b002016-07-12 19:02:14 +09001315
1316err_disable_src_clk:
1317 clk_disable_unprepare(sdd->src_clk);
1318err_disable_ioclk:
1319 clk_disable_unprepare(sdd->ioclk);
1320
1321 return ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001322}
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001323#endif /* CONFIG_PM */
Mark Brownb97b6622011-12-04 00:58:06 +00001324
Mark Browne25d0bf2011-12-04 00:36:18 +00001325static const struct dev_pm_ops s3c64xx_spi_pm = {
1326 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001327 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1328 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001329};
1330
Sachin Kamat10ce0472012-08-03 10:08:12 +05301331static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001332 .fifo_lvl_mask = { 0x7f },
1333 .rx_lvl_offset = 13,
1334 .tx_st_done = 21,
1335 .high_speed = true,
1336};
1337
Sachin Kamat10ce0472012-08-03 10:08:12 +05301338static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001339 .fifo_lvl_mask = { 0x7f, 0x7F },
1340 .rx_lvl_offset = 13,
1341 .tx_st_done = 21,
1342};
1343
Sachin Kamat10ce0472012-08-03 10:08:12 +05301344static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001345 .fifo_lvl_mask = { 0x1ff, 0x7F },
1346 .rx_lvl_offset = 15,
1347 .tx_st_done = 25,
1348 .high_speed = true,
1349};
1350
Sachin Kamat10ce0472012-08-03 10:08:12 +05301351static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001352 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1353 .rx_lvl_offset = 15,
1354 .tx_st_done = 25,
1355 .high_speed = true,
1356 .clk_from_cmu = true,
1357};
1358
Girish K Sbff82032013-06-21 11:26:13 +05301359static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1360 .fifo_lvl_mask = { 0x1ff },
1361 .rx_lvl_offset = 15,
1362 .tx_st_done = 25,
1363 .high_speed = true,
1364 .clk_from_cmu = true,
1365 .quirks = S3C64XX_SPI_QUIRK_POLL,
1366};
1367
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301368static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
1369 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
1370 .rx_lvl_offset = 15,
1371 .tx_st_done = 25,
1372 .high_speed = true,
1373 .clk_from_cmu = true,
1374 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1375};
1376
Andi Shyti7990b002016-07-12 19:02:14 +09001377static struct s3c64xx_spi_port_config exynos5433_spi_port_config = {
1378 .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff},
1379 .rx_lvl_offset = 15,
1380 .tx_st_done = 25,
1381 .high_speed = true,
1382 .clk_from_cmu = true,
1383 .clk_ioclk = true,
1384 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1385};
1386
Krzysztof Kozlowski23f6d392015-05-02 00:44:06 +09001387static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001388 {
1389 .name = "s3c2443-spi",
1390 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1391 }, {
1392 .name = "s3c6410-spi",
1393 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001394 },
1395 { },
1396};
1397
Thomas Abraham2b908072012-07-13 07:15:15 +09001398static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001399 { .compatible = "samsung,s3c2443-spi",
1400 .data = (void *)&s3c2443_spi_port_config,
1401 },
1402 { .compatible = "samsung,s3c6410-spi",
1403 .data = (void *)&s3c6410_spi_port_config,
1404 },
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001405 { .compatible = "samsung,s5pv210-spi",
1406 .data = (void *)&s5pv210_spi_port_config,
1407 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001408 { .compatible = "samsung,exynos4210-spi",
1409 .data = (void *)&exynos4_spi_port_config,
1410 },
Girish K Sbff82032013-06-21 11:26:13 +05301411 { .compatible = "samsung,exynos5440-spi",
1412 .data = (void *)&exynos5440_spi_port_config,
1413 },
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301414 { .compatible = "samsung,exynos7-spi",
1415 .data = (void *)&exynos7_spi_port_config,
1416 },
Andi Shyti7990b002016-07-12 19:02:14 +09001417 { .compatible = "samsung,exynos5433-spi",
1418 .data = (void *)&exynos5433_spi_port_config,
1419 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001420 { },
1421};
1422MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001423
Jassi Brar230d42d2009-11-30 07:39:42 +00001424static struct platform_driver s3c64xx_spi_driver = {
1425 .driver = {
1426 .name = "s3c64xx-spi",
Mark Browne25d0bf2011-12-04 00:36:18 +00001427 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001428 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001429 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001430 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001431 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001432 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001433};
1434MODULE_ALIAS("platform:s3c64xx-spi");
1435
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001436module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001437
1438MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1439MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1440MODULE_LICENSE("GPL");