blob: be9c32944de5028475a53c5abab7cc08f27c1720 [file] [log] [blame]
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001/*
Sritej Velaga40839129f2010-12-02 20:41:56 +00002 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00004 *
Sritej Velaga40839129f2010-12-02 20:41:56 +00005 * See LICENSE.qlcnic for copyright and licensing details.
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00006 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
Anirban Chakrabortyb9796a12011-04-01 14:28:15 +000032#include <linux/bitops.h>
33#include <linux/if_vlan.h>
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000034
35#include "qlcnic_hdr.h"
36
37#define _QLCNIC_LINUX_MAJOR 5
38#define _QLCNIC_LINUX_MINOR 0
amit salechab11a25a2011-01-10 00:15:23 +000039#define _QLCNIC_LINUX_SUBVERSION 15
40#define QLCNIC_LINUX_VERSIONID "5.0.15"
Sucheta Chakraborty96f81182010-05-13 03:07:47 +000041#define QLCNIC_DRV_IDC_VER 0x01
Sony Chackod4066832010-08-19 05:08:31 +000042#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
43 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000044
45#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
46#define _major(v) (((v) >> 24) & 0xff)
47#define _minor(v) (((v) >> 16) & 0xff)
48#define _build(v) ((v) & 0xffff)
49
50/* version in image has weird encoding:
51 * 7:0 - major
52 * 15:8 - minor
53 * 31:16 - build (little endian)
54 */
55#define QLCNIC_DECODE_VERSION(v) \
56 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
57
schacko8f891382010-06-17 02:56:40 +000058#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000059#define QLCNIC_NUM_FLASH_SECTORS (64)
60#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
61#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
62 * QLCNIC_FLASH_SECTOR_SIZE)
63
64#define RCV_DESC_RINGSIZE(rds_ring) \
65 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
66#define RCV_BUFF_RINGSIZE(rds_ring) \
67 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
68#define STATUS_DESC_RINGSIZE(sds_ring) \
69 (sizeof(struct status_desc) * (sds_ring)->num_desc)
70#define TX_BUFF_RINGSIZE(tx_ring) \
71 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
72#define TX_DESC_RINGSIZE(tx_ring) \
73 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
74
75#define QLCNIC_P3P_A0 0x50
76
77#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
78
79#define FIRST_PAGE_GROUP_START 0
80#define FIRST_PAGE_GROUP_END 0x100000
81
Sritej Velagaff1b1bf82010-10-07 23:46:10 +000082#define P3P_MAX_MTU (9600)
83#define P3P_MIN_MTU (68)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000084#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
85
Sritej Velagaff1b1bf82010-10-07 23:46:10 +000086#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
87#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000088#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
89#define QLCNIC_LRO_BUFFER_EXTRA 2048
90
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000091/* Opcodes to be used with the commands */
92#define TX_ETHER_PKT 0x01
93#define TX_TCP_PKT 0x02
94#define TX_UDP_PKT 0x03
95#define TX_IP_PKT 0x04
96#define TX_TCP_LSO 0x05
97#define TX_TCP_LSO6 0x06
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +000098#define TX_TCPV6_PKT 0x0b
99#define TX_UDPV6_PKT 0x0c
100
101/* Tx defines */
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000102#define MAX_TSO_HEADER_DESC 2
103#define MGMT_CMD_DESC_RESV 4
104#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
105 + MGMT_CMD_DESC_RESV)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000106#define QLCNIC_MAX_TX_TIMEOUTS 2
107
108/*
109 * Following are the states of the Phantom. Phantom will set them and
110 * Host will read to check if the fields are correct.
111 */
112#define PHAN_INITIALIZE_FAILED 0xffff
113#define PHAN_INITIALIZE_COMPLETE 0xff01
114
115/* Host writes the following to notify that it has done the init-handshake */
116#define PHAN_INITIALIZE_ACK 0xf00f
117#define PHAN_PEG_RCV_INITIALIZED 0xff01
118
119#define NUM_RCV_DESC_RINGS 3
120#define NUM_STS_DESC_RINGS 4
121
122#define RCV_RING_NORMAL 0
123#define RCV_RING_JUMBO 1
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000124
125#define MIN_CMD_DESCRIPTORS 64
126#define MIN_RCV_DESCRIPTORS 64
127#define MIN_JUMBO_DESCRIPTORS 32
128
129#define MAX_CMD_DESCRIPTORS 1024
130#define MAX_RCV_DESCRIPTORS_1G 4096
131#define MAX_RCV_DESCRIPTORS_10G 8192
Sony Chacko90d19002010-10-26 17:53:08 +0000132#define MAX_RCV_DESCRIPTORS_VF 2048
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000133#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
134#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000135
136#define DEFAULT_RCV_DESCRIPTORS_1G 2048
137#define DEFAULT_RCV_DESCRIPTORS_10G 4096
Sony Chacko90d19002010-10-26 17:53:08 +0000138#define DEFAULT_RCV_DESCRIPTORS_VF 1024
Sony Chacko251b0362010-08-19 05:08:24 +0000139#define MAX_RDS_RINGS 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000140
141#define get_next_index(index, length) \
142 (((index) + 1) & ((length) - 1))
143
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000144/*
145 * Following data structures describe the descriptors that will be used.
146 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
147 * we are doing LSO (above the 1500 size packet) only.
148 */
149
150#define FLAGS_VLAN_TAGGED 0x10
151#define FLAGS_VLAN_OOB 0x40
152
153#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
154 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
155#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
156 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
157#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
158 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
159
160#define qlcnic_set_tx_port(_desc, _port) \
161 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
162
163#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000164 ((_desc)->flags_opcode |= \
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000165 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
166
167#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
168 ((_desc)->nfrags__length = \
169 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
170
171struct cmd_desc_type0 {
172 u8 tcp_hdr_offset; /* For LSO only */
173 u8 ip_hdr_offset; /* For LSO only */
174 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
175 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
176
177 __le64 addr_buffer2;
178
179 __le16 reference_handle;
180 __le16 mss;
181 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
182 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
183 __le16 conn_id; /* IPSec offoad only */
184
185 __le64 addr_buffer3;
186 __le64 addr_buffer1;
187
188 __le16 buffer_length[4];
189
190 __le64 addr_buffer4;
191
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000192 u8 eth_addr[ETH_ALEN];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000193 __le16 vlan_TCI;
194
195} __attribute__ ((aligned(64)));
196
197/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
198struct rcv_desc {
199 __le16 reference_handle;
200 __le16 reserved;
201 __le32 buffer_length; /* allocated buffer length (usually 2K) */
202 __le64 addr_buffer;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000203} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000204
205/* opcode field in status_desc */
206#define QLCNIC_SYN_OFFLOAD 0x03
207#define QLCNIC_RXPKT_DESC 0x04
208#define QLCNIC_OLD_RXPKT_DESC 0x3f
209#define QLCNIC_RESPONSE_DESC 0x05
210#define QLCNIC_LRO_DESC 0x12
211
212/* for status field in status_desc */
Amit Kumar Salechad807b3f2010-08-31 17:17:53 +0000213#define STATUS_CKSUM_LOOP 0
214#define STATUS_CKSUM_OK 2
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000215
216/* owner bits of status_desc */
217#define STATUS_OWNER_HOST (0x1ULL << 56)
218#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
219
220/* Status descriptor:
221 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
222 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
223 53-55 desc_cnt, 56-57 owner, 58-63 opcode
224 */
225#define qlcnic_get_sts_port(sts_data) \
226 ((sts_data) & 0x0F)
227#define qlcnic_get_sts_status(sts_data) \
228 (((sts_data) >> 4) & 0x0F)
229#define qlcnic_get_sts_type(sts_data) \
230 (((sts_data) >> 8) & 0x0F)
231#define qlcnic_get_sts_totallength(sts_data) \
232 (((sts_data) >> 12) & 0xFFFF)
233#define qlcnic_get_sts_refhandle(sts_data) \
234 (((sts_data) >> 28) & 0xFFFF)
235#define qlcnic_get_sts_prot(sts_data) \
236 (((sts_data) >> 44) & 0x0F)
237#define qlcnic_get_sts_pkt_offset(sts_data) \
238 (((sts_data) >> 48) & 0x1F)
239#define qlcnic_get_sts_desc_cnt(sts_data) \
240 (((sts_data) >> 53) & 0x7)
241#define qlcnic_get_sts_opcode(sts_data) \
242 (((sts_data) >> 58) & 0x03F)
243
244#define qlcnic_get_lro_sts_refhandle(sts_data) \
245 ((sts_data) & 0x0FFFF)
246#define qlcnic_get_lro_sts_length(sts_data) \
247 (((sts_data) >> 16) & 0x0FFFF)
248#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
249 (((sts_data) >> 32) & 0x0FF)
250#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
251 (((sts_data) >> 40) & 0x0FF)
252#define qlcnic_get_lro_sts_timestamp(sts_data) \
253 (((sts_data) >> 48) & 0x1)
254#define qlcnic_get_lro_sts_type(sts_data) \
255 (((sts_data) >> 49) & 0x7)
256#define qlcnic_get_lro_sts_push_flag(sts_data) \
257 (((sts_data) >> 52) & 0x1)
258#define qlcnic_get_lro_sts_seq_number(sts_data) \
259 ((sts_data) & 0x0FFFFFFFF)
260
261
262struct status_desc {
263 __le64 status_desc_data[2];
264} __attribute__ ((aligned(16)));
265
266/* UNIFIED ROMIMAGE */
267#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
268#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
269#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
270#define QLCNIC_UNI_DIR_SECT_FW 0x7
271
272/*Offsets */
273#define QLCNIC_UNI_CHIP_REV_OFF 10
274#define QLCNIC_UNI_FLAGS_OFF 11
275#define QLCNIC_UNI_BIOS_VERSION_OFF 12
276#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
277#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
278
279struct uni_table_desc{
280 u32 findex;
281 u32 num_entries;
282 u32 entry_size;
283 u32 reserved[5];
284};
285
286struct uni_data_desc{
287 u32 findex;
288 u32 size;
289 u32 reserved[5];
290};
291
amit salecha0e5f20b2011-01-10 00:15:21 +0000292/* Flash Defines and Structures */
293#define QLCNIC_FLT_LOCATION 0x3F1000
294#define QLCNIC_FW_IMAGE_REGION 0x74
295struct qlcnic_flt_header {
296 u16 version;
297 u16 len;
298 u16 checksum;
299 u16 reserved;
300};
301
302struct qlcnic_flt_entry {
303 u8 region;
304 u8 reserved0;
305 u8 attrib;
306 u8 reserved1;
307 u32 size;
308 u32 start_addr;
309 u32 end_add;
310};
311
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000312/* Magic number to let user know flash is programmed */
313#define QLCNIC_BDINFO_MAGIC 0x12345678
314
Sritej Velagaff1b1bf82010-10-07 23:46:10 +0000315#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
316#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
317#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
318#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
319#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
320#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
321#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
322#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
323#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
324#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
325#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
326#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
327#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
328#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000329
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000330#define QLCNIC_MSIX_TABLE_OFFSET 0x44
331
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000332/* Flash memory map */
333#define QLCNIC_BRDCFG_START 0x4000 /* board config */
334#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
335#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
336#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
337
338#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
339#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
340#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
341#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
342
343#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
344#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
345
346#define QLCNIC_FW_MIN_SIZE (0x3fffff)
347#define QLCNIC_UNIFIED_ROMIMAGE 0
348#define QLCNIC_FLASH_ROMIMAGE 1
349#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
350
351#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
352#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
353
354extern char qlcnic_driver_name[];
355
356/* Number of status descriptors to handle per interrupt */
357#define MAX_STATUS_HANDLE (64)
358
359/*
360 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
361 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
362 */
363struct qlcnic_skb_frag {
364 u64 dma;
365 u64 length;
366};
367
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000368/* Following defines are for the state of the buffers */
369#define QLCNIC_BUFFER_FREE 0
370#define QLCNIC_BUFFER_BUSY 1
371
372/*
373 * There will be one qlcnic_buffer per skb packet. These will be
374 * used to save the dma info for pci_unmap_page()
375 */
376struct qlcnic_cmd_buffer {
377 struct sk_buff *skb;
Rajesh K Borundiaef71ff82010-06-17 02:56:41 +0000378 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000379 u32 frag_count;
380};
381
382/* In rx_buffer, we do not need multiple fragments as is a single buffer */
383struct qlcnic_rx_buffer {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000384 u16 ref_handle;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000385 struct sk_buff *skb;
386 struct list_head list;
387 u64 dma;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000388};
389
390/* Board types */
391#define QLCNIC_GBE 0x01
392#define QLCNIC_XGBE 0x02
393
394/*
395 * One hardware_context{} per adapter
396 * contains interrupt info as well shared hardware info.
397 */
398struct qlcnic_hardware_context {
399 void __iomem *pci_base0;
400 void __iomem *ocm_win_crb;
401
402 unsigned long pci_len0;
403
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000404 rwlock_t crb_lock;
405 struct mutex mem_lock;
406
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000407 u8 revision_id;
408 u8 pci_func;
409 u8 linkup;
410 u16 port_type;
411 u16 board_type;
412};
413
414struct qlcnic_adapter_stats {
415 u64 xmitcalled;
416 u64 xmitfinished;
417 u64 rxdropped;
418 u64 txdropped;
419 u64 csummed;
420 u64 rx_pkts;
421 u64 lro_pkts;
422 u64 rxbytes;
423 u64 txbytes;
Sucheta Chakraborty8bfe8b92010-03-08 00:14:46 +0000424 u64 lrobytes;
425 u64 lso_frames;
426 u64 xmit_on;
427 u64 xmit_off;
428 u64 skb_alloc_failure;
Amit Kumar Salecha8ae6df92010-04-22 02:51:35 +0000429 u64 null_rxbuf;
430 u64 rx_dma_map_error;
431 u64 tx_dma_map_error;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000432};
433
434/*
435 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
436 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
437 */
438struct qlcnic_host_rds_ring {
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000439 void __iomem *crb_rcv_producer;
440 struct rcv_desc *desc_head;
441 struct qlcnic_rx_buffer *rx_buf_arr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000442 u32 num_desc;
443 u32 producer;
444 u32 dma_size;
445 u32 skb_size;
446 u32 flags;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000447 struct list_head free_list;
448 spinlock_t lock;
449 dma_addr_t phys_addr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000450} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000451
452struct qlcnic_host_sds_ring {
453 u32 consumer;
454 u32 num_desc;
455 void __iomem *crb_sts_consumer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000456
457 struct status_desc *desc_head;
458 struct qlcnic_adapter *adapter;
459 struct napi_struct napi;
460 struct list_head free_list[NUM_RCV_DESC_RINGS];
461
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000462 void __iomem *crb_intr_mask;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000463 int irq;
464
465 dma_addr_t phys_addr;
466 char name[IFNAMSIZ+4];
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000467} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000468
469struct qlcnic_host_tx_ring {
470 u32 producer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000471 u32 sw_consumer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000472 u32 num_desc;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000473 void __iomem *crb_cmd_producer;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000474 struct cmd_desc_type0 *desc_head;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000475 struct qlcnic_cmd_buffer *cmd_buf_arr;
476 __le32 *hw_consumer;
477
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000478 dma_addr_t phys_addr;
479 dma_addr_t hw_cons_phys_addr;
Anirban Chakraborty036d61f2011-04-01 14:28:11 +0000480 struct netdev_queue *txq;
481} ____cacheline_internodealigned_in_smp;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000482
483/*
484 * Receive context. There is one such structure per instance of the
485 * receive processing. Any state information that is relevant to
486 * the receive, and is must be in this structure. The global data may be
487 * present elsewhere.
488 */
489struct qlcnic_recv_context {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000490 struct qlcnic_host_rds_ring *rds_rings;
491 struct qlcnic_host_sds_ring *sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000492 u32 state;
493 u16 context_id;
494 u16 virt_port;
495
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000496};
497
498/* HW context creation */
499
500#define QLCNIC_OS_CRB_RETRY_COUNT 4000
501#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
502 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
503
504#define QLCNIC_CDRP_CMD_BIT 0x80000000
505
506/*
507 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
508 * in the crb QLCNIC_CDRP_CRB_OFFSET.
509 */
510#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
511#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
512
513#define QLCNIC_CDRP_RSP_OK 0x00000001
514#define QLCNIC_CDRP_RSP_FAIL 0x00000002
515#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
516
517/*
518 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
519 * the crb QLCNIC_CDRP_CRB_OFFSET.
520 */
521#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
522#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
523
524#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
525#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
526#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
527#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
528#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
529#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
530#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
531#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
532#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
533#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000534#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
535#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
536#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
537#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
538#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
539#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
540#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
541#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000542#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
543
544#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
545#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
546#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000547#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
548#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
549#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
550#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
551#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
Rajesh Borundia4e8acb02010-08-19 05:08:25 +0000552#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
Amit Kumar Salechab6021212010-08-17 00:34:22 +0000553#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000554
555#define QLCNIC_RCODE_SUCCESS 0
556#define QLCNIC_RCODE_TIMEOUT 17
557#define QLCNIC_DESTROY_CTX_RESET 0
558
559/*
560 * Capabilities Announced
561 */
562#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
563#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
564#define QLCNIC_CAP0_LSO (1 << 6)
565#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
566#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
schacko8f891382010-06-17 02:56:40 +0000567#define QLCNIC_CAP0_VALIDOFF (1 << 11)
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000568
569/*
570 * Context state
571 */
Amit Kumar Salechad626ad42010-06-22 03:19:04 +0000572#define QLCNIC_HOST_CTX_STATE_FREED 0
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000573#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
574
575/*
576 * Rx context
577 */
578
579struct qlcnic_hostrq_sds_ring {
580 __le64 host_phys_addr; /* Ring base addr */
581 __le32 ring_size; /* Ring entries */
582 __le16 msi_index;
583 __le16 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000584} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000585
586struct qlcnic_hostrq_rds_ring {
587 __le64 host_phys_addr; /* Ring base addr */
588 __le64 buff_size; /* Packet buffer size */
589 __le32 ring_size; /* Ring entries */
590 __le32 ring_kind; /* Class of ring */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000591} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000592
593struct qlcnic_hostrq_rx_ctx {
594 __le64 host_rsp_dma_addr; /* Response dma'd here */
595 __le32 capabilities[4]; /* Flag bit vector */
596 __le32 host_int_crb_mode; /* Interrupt crb usage */
597 __le32 host_rds_crb_mode; /* RDS crb usage */
598 /* These ring offsets are relative to data[0] below */
599 __le32 rds_ring_offset; /* Offset to RDS config */
600 __le32 sds_ring_offset; /* Offset to SDS config */
601 __le16 num_rds_rings; /* Count of RDS rings */
602 __le16 num_sds_rings; /* Count of SDS rings */
schacko8f891382010-06-17 02:56:40 +0000603 __le16 valid_field_offset;
604 u8 txrx_sds_binding;
605 u8 msix_handler;
606 u8 reserved[128]; /* reserve space for future expansion*/
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000607 /* MUST BE 64-bit aligned.
608 The following is packed:
609 - N hostrq_rds_rings
610 - N hostrq_sds_rings */
611 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000612} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000613
614struct qlcnic_cardrsp_rds_ring{
615 __le32 host_producer_crb; /* Crb to use */
616 __le32 rsvd1; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000617} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000618
619struct qlcnic_cardrsp_sds_ring {
620 __le32 host_consumer_crb; /* Crb to use */
621 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000622} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000623
624struct qlcnic_cardrsp_rx_ctx {
625 /* These ring offsets are relative to data[0] below */
626 __le32 rds_ring_offset; /* Offset to RDS config */
627 __le32 sds_ring_offset; /* Offset to SDS config */
628 __le32 host_ctx_state; /* Starting State */
629 __le32 num_fn_per_port; /* How many PCI fn share the port */
630 __le16 num_rds_rings; /* Count of RDS rings */
631 __le16 num_sds_rings; /* Count of SDS rings */
632 __le16 context_id; /* Handle for context */
633 u8 phys_port; /* Physical id of port */
634 u8 virt_port; /* Virtual/Logical id of port */
635 u8 reserved[128]; /* save space for future expansion */
636 /* MUST BE 64-bit aligned.
637 The following is packed:
638 - N cardrsp_rds_rings
639 - N cardrs_sds_rings */
640 char data[0];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000641} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000642
643#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
644 (sizeof(HOSTRQ_RX) + \
645 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
646 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
647
648#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
649 (sizeof(CARDRSP_RX) + \
650 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
651 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
652
653/*
654 * Tx context
655 */
656
657struct qlcnic_hostrq_cds_ring {
658 __le64 host_phys_addr; /* Ring base addr */
659 __le32 ring_size; /* Ring entries */
660 __le32 rsvd; /* Padding */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000661} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000662
663struct qlcnic_hostrq_tx_ctx {
664 __le64 host_rsp_dma_addr; /* Response dma'd here */
665 __le64 cmd_cons_dma_addr; /* */
666 __le64 dummy_dma_addr; /* */
667 __le32 capabilities[4]; /* Flag bit vector */
668 __le32 host_int_crb_mode; /* Interrupt crb usage */
669 __le32 rsvd1; /* Padding */
670 __le16 rsvd2; /* Padding */
671 __le16 interrupt_ctl;
672 __le16 msi_index;
673 __le16 rsvd3; /* Padding */
674 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
675 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000676} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000677
678struct qlcnic_cardrsp_cds_ring {
679 __le32 host_producer_crb; /* Crb to use */
680 __le32 interrupt_crb; /* Crb to use */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000681} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000682
683struct qlcnic_cardrsp_tx_ctx {
684 __le32 host_ctx_state; /* Starting state */
685 __le16 context_id; /* Handle for context */
686 u8 phys_port; /* Physical id of port */
687 u8 virt_port; /* Virtual/Logical id of port */
688 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
689 u8 reserved[128]; /* future expansion */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000690} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000691
692#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
693#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
694
695/* CRB */
696
697#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
698#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
699#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
700#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
701
702#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
703#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
704#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
705#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
706#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
707
708
709/* MAC */
710
Sritej Velagaff1b1bf82010-10-07 23:46:10 +0000711#define MC_COUNT_P3P 38
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000712
713#define QLCNIC_MAC_NOOP 0
714#define QLCNIC_MAC_ADD 1
715#define QLCNIC_MAC_DEL 2
Amit Kumar Salecha03c5d772010-08-31 17:17:52 +0000716#define QLCNIC_MAC_VLAN_ADD 3
717#define QLCNIC_MAC_VLAN_DEL 4
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000718
719struct qlcnic_mac_list_s {
720 struct list_head list;
721 uint8_t mac_addr[ETH_ALEN+2];
722};
723
724/*
725 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
726 * adjusted based on configured MTU.
727 */
728#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
729#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
730#define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
731#define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
732
733#define QLCNIC_INTR_DEFAULT 0x04
734
735union qlcnic_nic_intr_coalesce_data {
736 struct {
737 u16 rx_packets;
738 u16 rx_time_us;
739 u16 tx_packets;
740 u16 tx_time_us;
741 } data;
742 u64 word;
743};
744
745struct qlcnic_nic_intr_coalesce {
746 u16 stats_time_us;
747 u16 rate_sample_time;
748 u16 flags;
749 u16 rsvd_1;
750 u32 low_threshold;
751 u32 high_threshold;
752 union qlcnic_nic_intr_coalesce_data normal;
753 union qlcnic_nic_intr_coalesce_data low;
754 union qlcnic_nic_intr_coalesce_data high;
755 union qlcnic_nic_intr_coalesce_data irq;
756};
757
758#define QLCNIC_HOST_REQUEST 0x13
759#define QLCNIC_REQUEST 0x14
760
761#define QLCNIC_MAC_EVENT 0x1
762
763#define QLCNIC_IP_UP 2
764#define QLCNIC_IP_DOWN 3
765
766/*
767 * Driver --> Firmware
768 */
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000769#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
770#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
771#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
772#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
773#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
774#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
775#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
776#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
777#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000778/*
779 * Firmware --> Driver
780 */
781
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000782#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000783
784#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
785#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
786#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
787
788#define QLCNIC_LRO_REQUEST_CLEANUP 4
789
790/* Capabilites received */
Anirban Chakrabortyac8d0c42010-07-09 13:14:58 +0000791#define QLCNIC_FW_CAPABILITY_TSO BIT_1
792#define QLCNIC_FW_CAPABILITY_BDG BIT_8
793#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
794#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000795
796/* module types */
797#define LINKEVENT_MODULE_NOT_PRESENT 1
798#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
799#define LINKEVENT_MODULE_OPTICAL_SRLR 3
800#define LINKEVENT_MODULE_OPTICAL_LRM 4
801#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
802#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
803#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
804#define LINKEVENT_MODULE_TWINAX 8
805
806#define LINKSPEED_10GBPS 10000
807#define LINKSPEED_1GBPS 1000
808#define LINKSPEED_100MBPS 100
809#define LINKSPEED_10MBPS 10
810
811#define LINKSPEED_ENCODED_10MBPS 0
812#define LINKSPEED_ENCODED_100MBPS 1
813#define LINKSPEED_ENCODED_1GBPS 2
814
815#define LINKEVENT_AUTONEG_DISABLED 0
816#define LINKEVENT_AUTONEG_ENABLED 1
817
818#define LINKEVENT_HALF_DUPLEX 0
819#define LINKEVENT_FULL_DUPLEX 1
820
821#define LINKEVENT_LINKSPEED_MBPS 0
822#define LINKEVENT_LINKSPEED_ENCODED 1
823
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000824/* firmware response header:
825 * 63:58 - message type
826 * 57:56 - owner
827 * 55:53 - desc count
828 * 52:48 - reserved
829 * 47:40 - completion id
830 * 39:32 - opcode
831 * 31:16 - error code
832 * 15:00 - reserved
833 */
834#define qlcnic_get_nic_msg_opcode(msg_hdr) \
835 ((msg_hdr >> 32) & 0xFF)
836
837struct qlcnic_fw_msg {
838 union {
839 struct {
840 u64 hdr;
841 u64 body[7];
842 };
843 u64 words[8];
844 };
845};
846
847struct qlcnic_nic_req {
848 __le64 qhdr;
849 __le64 req_hdr;
850 __le64 words[6];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000851} __packed;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000852
853struct qlcnic_mac_req {
854 u8 op;
855 u8 tag;
856 u8 mac_addr[6];
857};
858
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000859struct qlcnic_vlan_req {
860 __le16 vlan_id;
861 __le16 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000862} __packed;
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000863
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +0000864struct qlcnic_ipaddr {
865 __be32 ipv4;
866 __be32 ipv6[4];
867};
868
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000869#define QLCNIC_MSI_ENABLED 0x02
870#define QLCNIC_MSIX_ENABLED 0x04
871#define QLCNIC_LRO_ENABLED 0x08
Sucheta Chakraborty24763d82010-08-17 00:34:25 +0000872#define QLCNIC_LRO_DISABLED 0x00
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000873#define QLCNIC_BRIDGE_ENABLED 0X10
874#define QLCNIC_DIAG_ENABLED 0x20
Anirban Chakraborty0e33c662010-06-16 09:07:27 +0000875#define QLCNIC_ESWITCH_ENABLED 0x40
Anirban Chakraborty0866d962010-08-26 14:02:52 +0000876#define QLCNIC_ADAPTER_INITIALIZED 0x80
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000877#define QLCNIC_TAGGING_ENABLED 0x100
Sony Chackofe4d4342010-08-19 05:08:27 +0000878#define QLCNIC_MACSPOOF 0x200
Rajesh Borundia73733732010-08-31 17:17:50 +0000879#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
Rajesh Borundiaee07c1a2010-10-07 23:46:09 +0000880#define QLCNIC_PROMISC_DISABLED 0x800
Rajesh Borundiab0044bc2010-11-23 01:25:21 +0000881#define QLCNIC_NEED_FLR 0x1000
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000882#define QLCNIC_IS_MSI_FAMILY(adapter) \
883 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
884
885#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
886#define QLCNIC_MSIX_TBL_SPACE 8192
887#define QLCNIC_PCI_REG_MSIX_TBL 0x44
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000888#define QLCNIC_MSIX_TBL_PGSIZE 4096
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000889
890#define QLCNIC_NETDEV_WEIGHT 128
891#define QLCNIC_ADAPTER_UP_MAGIC 777
892
893#define __QLCNIC_FW_ATTACHED 0
894#define __QLCNIC_DEV_UP 1
895#define __QLCNIC_RESETTING 2
896#define __QLCNIC_START_FW 4
Sucheta Chakraborty451724c2010-07-13 20:33:34 +0000897#define __QLCNIC_AER 5
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000898
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000899#define QLCNIC_INTERRUPT_TEST 1
Amit Kumar Salechacdaff182010-02-01 05:25:00 +0000900#define QLCNIC_LOOPBACK_TEST 2
Sucheta Chakrabortyc75822a2010-12-16 22:59:00 +0000901#define QLCNIC_LED_TEST 3
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000902
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000903#define QLCNIC_FILTER_AGE 80
amit salechae5edb7b2010-10-26 17:53:07 +0000904#define QLCNIC_READD_AGE 20
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000905#define QLCNIC_LB_MAX_FILTERS 64
906
907struct qlcnic_filter {
908 struct hlist_node fnode;
909 u8 faddr[ETH_ALEN];
Sucheta Chakraborty7e56cac2010-10-04 04:20:13 +0000910 __le16 vlan_id;
Amit Kumar Salechab5e54922010-08-31 17:17:51 +0000911 unsigned long ftime;
912};
913
914struct qlcnic_filter_hash {
915 struct hlist_head *fhead;
916 u8 fnum;
917 u8 fmax;
918};
919
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000920struct qlcnic_adapter {
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000921 struct qlcnic_hardware_context *ahw;
922 struct qlcnic_recv_context *recv_ctx;
923 struct qlcnic_host_tx_ring *tx_ring;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000924 struct net_device *netdev;
925 struct pci_dev *pdev;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000926
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000927 unsigned long state;
928 u32 flags;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000929
930 u16 num_txd;
931 u16 num_rxd;
932 u16 num_jumbo_rxd;
Sony Chacko90d19002010-10-26 17:53:08 +0000933 u16 max_rxd;
934 u16 max_jumbo_rxd;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000935
936 u8 max_rds_rings;
937 u8 max_sds_rings;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000938 u8 msix_supported;
939 u8 rx_csum;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000940 u8 portnum;
941 u8 physical_port;
Amit Kumar Salecha68bf1c62010-06-22 03:19:03 +0000942 u8 reset_context;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000943
944 u8 mc_enabled;
945 u8 max_mc_count;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000946 u8 fw_wait_cnt;
947 u8 fw_fail_cnt;
948 u8 tx_timeo_cnt;
949 u8 need_fw_reset;
950
951 u8 has_link_events;
952 u8 fw_type;
953 u16 tx_context_id;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000954 u16 is_up;
955
956 u16 link_speed;
957 u16 link_duplex;
958 u16 link_autoneg;
959 u16 module_type;
960
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000961 u16 op_mode;
962 u16 switch_mode;
963 u16 max_tx_ques;
964 u16 max_rx_ques;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000965 u16 max_mtu;
Amit Kumar Salecha8cf61f82010-08-25 04:03:03 +0000966 u16 pvid;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000967
968 u32 fw_hal_version;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000969 u32 capabilities;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000970 u32 irq;
971 u32 temp;
972
973 u32 int_vec_bit;
Sony Chacko4e708122010-08-31 17:17:44 +0000974 u32 heartbeat;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000975
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000976 u8 max_mac_filters;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000977 u8 dev_state;
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +0000978 u8 diag_test;
979 u8 diag_cnt;
Sucheta Chakrabortyaa5e18c2010-04-01 19:01:32 +0000980 u8 reset_ack_timeo;
981 u8 dev_init_timeo;
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +0000982 u16 msg_enable;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000983
984 u8 mac_addr[ETH_ALEN];
985
Sucheta Chakraborty6df900e2010-05-13 03:07:50 +0000986 u64 dev_rst_time;
Anirban Chakrabortyb9796a12011-04-01 14:28:15 +0000987 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
Sucheta Chakraborty6df900e2010-05-13 03:07:50 +0000988
Rajesh K Borundia346fe762010-06-29 08:01:20 +0000989 struct qlcnic_npar_info *npars;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +0000990 struct qlcnic_eswitch *eswitch;
991 struct qlcnic_nic_template *nic_ops;
992
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000993 struct qlcnic_adapter_stats stats;
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +0000994 struct list_head mac_list;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +0000995
996 void __iomem *tgt_mask_reg;
997 void __iomem *tgt_status_reg;
998 void __iomem *crb_int_state_reg;
999 void __iomem *isr_int_vec;
1000
1001 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1002
1003 struct delayed_work fw_work;
1004
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001005 struct qlcnic_nic_intr_coalesce coal;
1006
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001007 struct qlcnic_filter_hash fhash;
1008
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001009 spinlock_t tx_clean_lock;
1010 spinlock_t mac_learn_lock;
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001011 __le32 file_prd_off; /*File fw product offset*/
1012 u32 fw_version;
1013 const struct firmware *fw;
1014};
1015
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001016struct qlcnic_info {
1017 __le16 pci_func;
1018 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1019 __le16 phys_port;
1020 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1021
1022 __le32 capabilities;
1023 u8 max_mac_filters;
1024 u8 reserved1;
1025 __le16 max_mtu;
1026
1027 __le16 max_tx_ques;
1028 __le16 max_rx_ques;
1029 __le16 min_tx_bw;
1030 __le16 max_tx_bw;
1031 u8 reserved2[104];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001032} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001033
1034struct qlcnic_pci_info {
1035 __le16 id; /* pci function id */
1036 __le16 active; /* 1 = Enabled */
1037 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1038 __le16 default_port; /* default port number */
1039
1040 __le16 tx_min_bw; /* Multiple of 100mbpc */
1041 __le16 tx_max_bw;
1042 __le16 reserved1[2];
1043
1044 u8 mac[ETH_ALEN];
1045 u8 reserved2[106];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001046} __packed;
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001047
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001048struct qlcnic_npar_info {
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001049 u16 pvid;
Anirban Chakrabortycea89752010-07-13 20:33:35 +00001050 u16 min_bw;
1051 u16 max_bw;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001052 u8 phy_port;
1053 u8 type;
1054 u8 active;
1055 u8 enable_pm;
1056 u8 dest_npar;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001057 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001058 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001059 u8 mac_anti_spoof;
1060 u8 promisc_mode;
1061 u8 offload_flags;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001062};
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001063
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001064struct qlcnic_eswitch {
1065 u8 port;
1066 u8 active_vports;
1067 u8 active_vlans;
1068 u8 active_ucast_filters;
1069 u8 max_ucast_filters;
1070 u8 max_active_vlans;
1071
1072 u32 flags;
1073#define QLCNIC_SWITCH_ENABLE BIT_1
1074#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1075#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1076#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1077};
1078
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001079
1080/* Return codes for Error handling */
1081#define QL_STATUS_INVALID_PARAM -1
1082
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001083#define MAX_BW 100 /* % of link speed */
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001084#define MAX_VLAN_ID 4095
1085#define MIN_VLAN_ID 2
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001086#define DEFAULT_MAC_LEARN 1
1087
Sony Chacko0184bbb2010-10-26 17:53:09 +00001088#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
Sucheta Chakraborty2abea2f2010-11-16 14:07:53 +00001089#define IS_VALID_BW(bw) (bw <= MAX_BW)
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001090
1091struct qlcnic_pci_func_cfg {
1092 u16 func_type;
1093 u16 min_bw;
1094 u16 max_bw;
1095 u16 port_num;
1096 u8 pci_func;
1097 u8 func_state;
1098 u8 def_mac_addr[6];
1099};
1100
1101struct qlcnic_npar_func_cfg {
1102 u32 fw_capab;
1103 u16 port_num;
1104 u16 min_bw;
1105 u16 max_bw;
1106 u16 max_tx_queues;
1107 u16 max_rx_queues;
1108 u8 pci_func;
1109 u8 op_mode;
1110};
1111
1112struct qlcnic_pm_func_cfg {
1113 u8 pci_func;
1114 u8 action;
1115 u8 dest_npar;
1116 u8 reserved[5];
1117};
1118
1119struct qlcnic_esw_func_cfg {
1120 u16 vlan_id;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001121 u8 op_mode;
1122 u8 op_type;
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001123 u8 pci_func;
1124 u8 host_vlan_tag;
1125 u8 promisc_mode;
1126 u8 discard_tagged;
Rajesh Borundia73733732010-08-31 17:17:50 +00001127 u8 mac_override;
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001128 u8 mac_anti_spoof;
1129 u8 offload_flags;
1130 u8 reserved[5];
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001131};
1132
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001133#define QLCNIC_STATS_VERSION 1
1134#define QLCNIC_STATS_PORT 1
1135#define QLCNIC_STATS_ESWITCH 2
1136#define QLCNIC_QUERY_RX_COUNTER 0
1137#define QLCNIC_QUERY_TX_COUNTER 1
Amit Kumar Salechaef182802010-10-04 04:20:10 +00001138#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1139
1140#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1141do { \
1142 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1143 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1144 (VAL1) = (VAL2); \
1145 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1146 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1147 (VAL1) += (VAL2); \
1148} while (0)
1149
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001150struct __qlcnic_esw_statistics {
1151 __le16 context_id;
1152 __le16 version;
1153 __le16 size;
1154 __le16 unused;
1155 __le64 unicast_frames;
1156 __le64 multicast_frames;
1157 __le64 broadcast_frames;
1158 __le64 dropped_frames;
1159 __le64 errors;
1160 __le64 local_frames;
1161 __le64 numbytes;
1162 __le64 rsvd[3];
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001163} __packed;
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001164
1165struct qlcnic_esw_statistics {
1166 struct __qlcnic_esw_statistics rx;
1167 struct __qlcnic_esw_statistics tx;
1168};
1169
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001170int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
1171int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
1172
1173u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1174int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1175int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1176int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
Dhananjay Phadke897e8c72010-04-01 19:01:29 +00001177void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1178void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1179
1180#define ADDR_IN_RANGE(addr, low, high) \
1181 (((addr) < (high)) && ((addr) >= (low)))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001182
1183#define QLCRD32(adapter, off) \
1184 (qlcnic_hw_read_wx_2M(adapter, off))
1185#define QLCWR32(adapter, off, val) \
1186 (qlcnic_hw_write_wx_2M(adapter, off, val))
1187
1188int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1189void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1190
1191#define qlcnic_rom_lock(a) \
1192 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1193#define qlcnic_rom_unlock(a) \
1194 qlcnic_pcie_sem_unlock((a), 2)
1195#define qlcnic_phy_lock(a) \
1196 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1197#define qlcnic_phy_unlock(a) \
1198 qlcnic_pcie_sem_unlock((a), 3)
1199#define qlcnic_api_lock(a) \
1200 qlcnic_pcie_sem_lock((a), 5, 0)
1201#define qlcnic_api_unlock(a) \
1202 qlcnic_pcie_sem_unlock((a), 5)
1203#define qlcnic_sw_lock(a) \
1204 qlcnic_pcie_sem_lock((a), 6, 0)
1205#define qlcnic_sw_unlock(a) \
1206 qlcnic_pcie_sem_unlock((a), 6)
1207#define crb_win_lock(a) \
1208 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1209#define crb_win_unlock(a) \
1210 qlcnic_pcie_sem_unlock((a), 7)
1211
1212int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1213int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
Sucheta Chakraborty897d3592010-02-01 05:24:58 +00001214int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
Amit Kumar Salechab5e54922010-08-31 17:17:51 +00001215void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1216void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001217
1218/* Functions from qlcnic_init.c */
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001219int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1220int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1221void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1222void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1223int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
Sucheta Chakrabortyb3a24642010-05-13 03:07:48 +00001224int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
schacko8f891382010-06-17 02:56:40 +00001225int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001226
1227int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1228int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1229 u8 *bytes, size_t size);
1230int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1231void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1232
1233void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1234
1235int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1236void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1237
Amit Kumar Salecha8a15ad12010-06-22 03:19:01 +00001238int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1239void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1240
1241void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001242void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1243void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1244
Sony Chackod4066832010-08-19 05:08:31 +00001245int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001246void qlcnic_watchdog_task(struct work_struct *work);
Anirban Chakrabortyb1fc6d32011-04-01 14:28:05 +00001247void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001248 struct qlcnic_host_rds_ring *rds_ring);
1249int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1250void qlcnic_set_multi(struct net_device *netdev);
1251void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1252int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1253int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1254int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
Sucheta Chakrabortyb5015952010-10-04 04:20:12 +00001255int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001256int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1257void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1258
1259int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1260int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1261int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001262int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001263int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1264void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1265 struct qlcnic_host_tx_ring *tx_ring);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001266void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001267
1268/* Functions from qlcnic_main.c */
1269int qlcnic_reset_context(struct qlcnic_adapter *);
Amit Kumar Salecha7eb98552010-02-01 05:24:59 +00001270u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1271 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1272void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1273int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
Amit Kumar Salechacdaff182010-02-01 05:25:00 +00001274netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001275
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001276/* Management functions */
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001277int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001278int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001279int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
Rajesh K Borundia346fe762010-06-29 08:01:20 +00001280int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001281
1282/* eSwitch management functions */
Rajesh Borundia4e8acb02010-08-19 05:08:25 +00001283int qlcnic_config_switch_port(struct qlcnic_adapter *,
1284 struct qlcnic_esw_func_cfg *);
1285int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1286 struct qlcnic_esw_func_cfg *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001287int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
Amit Kumar Salechab6021212010-08-17 00:34:22 +00001288int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1289 struct __qlcnic_esw_statistics *);
1290int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1291 struct __qlcnic_esw_statistics *);
1292int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001293extern int qlcnic_config_tso;
1294
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001295/*
1296 * QLOGIC Board information
1297 */
1298
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001299#define QLCNIC_MAX_BOARD_NAME_LEN 100
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001300struct qlcnic_brdinfo {
1301 unsigned short vendor;
1302 unsigned short device;
1303 unsigned short sub_vendor;
1304 unsigned short sub_device;
1305 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1306};
1307
1308static const struct qlcnic_brdinfo qlcnic_boards[] = {
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001309 {0x1077, 0x8020, 0x1077, 0x203,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001310 "8200 Series Single Port 10GbE Converged Network Adapter "
1311 "(TCP/IP Networking)"},
Amit Kumar Salecha02420be2010-02-01 05:24:55 +00001312 {0x1077, 0x8020, 0x1077, 0x207,
Amit Kumar Salecha1515faf2010-03-08 00:14:50 +00001313 "8200 Series Dual Port 10GbE Converged Network Adapter "
1314 "(TCP/IP Networking)"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001315 {0x1077, 0x8020, 0x1077, 0x20b,
1316 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1317 {0x1077, 0x8020, 0x1077, 0x20c,
1318 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1319 {0x1077, 0x8020, 0x1077, 0x20f,
1320 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
Sritej Velagae132d8d2010-08-26 14:03:05 +00001321 {0x1077, 0x8020, 0x103c, 0x3733,
Sritej Velaga6336acd2010-10-07 23:46:08 +00001322 "NC523SFP 10Gb 2-port Server Adapter"},
Sritej Velaga2679a132010-11-16 14:08:23 +00001323 {0x1077, 0x8020, 0x103c, 0x3346,
1324 "CN1000Q Dual Port Converged Network Adapter"},
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001325 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1326};
1327
1328#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1329
1330static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1331{
Anirban Chakraborty036d61f2011-04-01 14:28:11 +00001332 if (likely(tx_ring->producer < tx_ring->sw_consumer))
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001333 return tx_ring->sw_consumer - tx_ring->producer;
1334 else
1335 return tx_ring->sw_consumer + tx_ring->num_desc -
1336 tx_ring->producer;
1337}
1338
1339extern const struct ethtool_ops qlcnic_ethtool_ops;
1340
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001341struct qlcnic_nic_template {
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001342 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1343 int (*config_led) (struct qlcnic_adapter *, u32, u32);
Anirban Chakraborty9f26f542010-06-01 11:33:09 +00001344 int (*start_firmware) (struct qlcnic_adapter *);
Anirban Chakraborty2e9d7222010-06-01 11:28:51 +00001345};
1346
Amit Kumar Salecha65b5b422010-04-01 19:01:33 +00001347#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1348 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1349 printk(KERN_INFO "%s: %s: " _fmt, \
1350 dev_name(&adapter->pdev->dev), \
1351 __func__, ##_args); \
1352 } while (0)
1353
Amit Kumar Salechaaf19b492010-01-13 00:37:25 +00001354#endif /* __QLCNIC_H_ */