blob: eccf1da9356badc85df416cca1a519bb1ec417bc [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
Yanir Lubetkin529498c2015-06-02 17:05:50 +03002 * Copyright(c) 1999 - 2015 Intel Corporation.
David Ertmane78b80b2014-02-04 01:56:06 +00003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allan8544b9f2010-03-24 12:55:30 +000022#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
Auke Kokbc7f75f2007-09-17 12:30:59 -070024#include <linux/module.h>
25#include <linux/types.h>
26#include <linux/init.h>
27#include <linux/pci.h>
28#include <linux/vmalloc.h>
29#include <linux/pagemap.h>
30#include <linux/delay.h>
31#include <linux/netdevice.h>
Bruce Allan9fb7a5f2011-07-29 05:52:51 +000032#include <linux/interrupt.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070033#include <linux/tcp.h>
34#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070036#include <net/checksum.h>
37#include <net/ip6_checksum.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070038#include <linux/ethtool.h>
39#include <linux/if_vlan.h>
40#include <linux/cpu.h>
41#include <linux/smp.h>
Linus Torvalds7e0bb712011-10-25 15:18:39 +020042#include <linux/pm_qos.h>
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000043#include <linux/pm_runtime.h>
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +000044#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070046
47#include "e1000.h"
48
Bruce Allanb3ccf262011-05-19 01:53:41 +000049#define DRV_EXTRAVERSION "-k"
Bruce Allanc14c6432010-06-16 13:28:34 +000050
Raanan Avargild2d7d4e2015-07-19 16:33:21 +030051#define DRV_VERSION "3.2.6" DRV_EXTRAVERSION
Auke Kokbc7f75f2007-09-17 12:30:59 -070052char e1000e_driver_name[] = "e1000e";
53const char e1000e_driver_version[] = DRV_VERSION;
54
stephen hemmingerb3f4d592012-03-13 06:04:20 +000055#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
56static int debug = -1;
57module_param(debug, int, 0);
58MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
59
Auke Kokbc7f75f2007-09-17 12:30:59 -070060static const struct e1000_info *e1000_info_tbl[] = {
61 [board_82571] = &e1000_82571_info,
62 [board_82572] = &e1000_82572_info,
63 [board_82573] = &e1000_82573_info,
Bruce Allan4662e822008-08-26 18:37:06 -070064 [board_82574] = &e1000_82574_info,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +000065 [board_82583] = &e1000_82583_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070066 [board_80003es2lan] = &e1000_es2_info,
67 [board_ich8lan] = &e1000_ich8_info,
68 [board_ich9lan] = &e1000_ich9_info,
Bruce Allanf4187b52008-08-26 18:36:50 -070069 [board_ich10lan] = &e1000_ich10_info,
Bruce Allana4f58f52009-06-02 11:29:18 +000070 [board_pchlan] = &e1000_pch_info,
Bruce Alland3738bb2010-06-16 13:27:28 +000071 [board_pch2lan] = &e1000_pch2_info,
Bruce Allan2fbe4522012-04-19 03:21:47 +000072 [board_pch_lpt] = &e1000_pch_lpt_info,
David Ertman79849eb2015-02-10 09:10:43 +000073 [board_pch_spt] = &e1000_pch_spt_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070074};
75
Taku Izumi84f4ee92010-04-27 14:39:08 +000076struct e1000_reg_info {
77 u32 ofs;
78 char *name;
79};
80
Taku Izumi84f4ee92010-04-27 14:39:08 +000081static const struct e1000_reg_info e1000_reg_info_tbl[] = {
Taku Izumi84f4ee92010-04-27 14:39:08 +000082 /* General Registers */
83 {E1000_CTRL, "CTRL"},
84 {E1000_STATUS, "STATUS"},
85 {E1000_CTRL_EXT, "CTRL_EXT"},
86
87 /* Interrupt Registers */
88 {E1000_ICR, "ICR"},
89
Bruce Allanaf667a22010-12-31 06:10:01 +000090 /* Rx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +000091 {E1000_RCTL, "RCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +000092 {E1000_RDLEN(0), "RDLEN"},
93 {E1000_RDH(0), "RDH"},
94 {E1000_RDT(0), "RDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +000095 {E1000_RDTR, "RDTR"},
96 {E1000_RXDCTL(0), "RXDCTL"},
97 {E1000_ERT, "ERT"},
Bruce Allan1e360522012-03-20 03:48:13 +000098 {E1000_RDBAL(0), "RDBAL"},
99 {E1000_RDBAH(0), "RDBAH"},
Taku Izumi84f4ee92010-04-27 14:39:08 +0000100 {E1000_RDFH, "RDFH"},
101 {E1000_RDFT, "RDFT"},
102 {E1000_RDFHS, "RDFHS"},
103 {E1000_RDFTS, "RDFTS"},
104 {E1000_RDFPC, "RDFPC"},
105
Bruce Allanaf667a22010-12-31 06:10:01 +0000106 /* Tx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000107 {E1000_TCTL, "TCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +0000108 {E1000_TDBAL(0), "TDBAL"},
109 {E1000_TDBAH(0), "TDBAH"},
110 {E1000_TDLEN(0), "TDLEN"},
111 {E1000_TDH(0), "TDH"},
112 {E1000_TDT(0), "TDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +0000113 {E1000_TIDV, "TIDV"},
114 {E1000_TXDCTL(0), "TXDCTL"},
115 {E1000_TADV, "TADV"},
116 {E1000_TARC(0), "TARC"},
117 {E1000_TDFH, "TDFH"},
118 {E1000_TDFT, "TDFT"},
119 {E1000_TDFHS, "TDFHS"},
120 {E1000_TDFTS, "TDFTS"},
121 {E1000_TDFPC, "TDFPC"},
122
123 /* List Terminator */
Bruce Allanf36bb6c2012-01-31 06:38:04 +0000124 {0, NULL}
Taku Izumi84f4ee92010-04-27 14:39:08 +0000125};
126
Bruce Allane921eb12012-11-28 09:28:37 +0000127/**
Andi Kleenc6f31482014-05-20 08:22:45 +0000128 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
129 * @hw: pointer to the HW structure
130 *
131 * When updating the MAC CSR registers, the Manageability Engine (ME) could
132 * be accessing the registers at the same time. Normally, this is handled in
133 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
134 * accesses later than it should which could result in the register to have
135 * an incorrect value. Workaround this by checking the FWSM register which
136 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
137 * and try again a number of times.
138 **/
139s32 __ew32_prepare(struct e1000_hw *hw)
140{
141 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
142
143 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
144 udelay(50);
145
146 return i;
147}
148
149void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
150{
151 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
152 __ew32_prepare(hw);
153
154 writel(val, hw->hw_addr + reg);
155}
156
157/**
Taku Izumi84f4ee92010-04-27 14:39:08 +0000158 * e1000_regdump - register printout routine
Bruce Allane921eb12012-11-28 09:28:37 +0000159 * @hw: pointer to the HW structure
160 * @reginfo: pointer to the register info table
161 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000162static void e1000_regdump(struct e1000_hw *hw, struct e1000_reg_info *reginfo)
163{
164 int n = 0;
165 char rname[16];
166 u32 regs[8];
167
168 switch (reginfo->ofs) {
169 case E1000_RXDCTL(0):
170 for (n = 0; n < 2; n++)
171 regs[n] = __er32(hw, E1000_RXDCTL(n));
172 break;
173 case E1000_TXDCTL(0):
174 for (n = 0; n < 2; n++)
175 regs[n] = __er32(hw, E1000_TXDCTL(n));
176 break;
177 case E1000_TARC(0):
178 for (n = 0; n < 2; n++)
179 regs[n] = __er32(hw, E1000_TARC(n));
180 break;
181 default:
Jeff Kirsheref456f82011-11-03 11:40:28 +0000182 pr_info("%-15s %08x\n",
183 reginfo->name, __er32(hw, reginfo->ofs));
Taku Izumi84f4ee92010-04-27 14:39:08 +0000184 return;
185 }
186
187 snprintf(rname, 16, "%s%s", reginfo->name, "[0-1]");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000188 pr_info("%-15s %08x %08x\n", rname, regs[0], regs[1]);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000189}
190
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000191static void e1000e_dump_ps_pages(struct e1000_adapter *adapter,
192 struct e1000_buffer *bi)
193{
194 int i;
195 struct e1000_ps_page *ps_page;
196
197 for (i = 0; i < adapter->rx_ps_pages; i++) {
198 ps_page = &bi->ps_pages[i];
199
200 if (ps_page->page) {
201 pr_info("packet dump for ps_page %d:\n", i);
202 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
203 16, 1, page_address(ps_page->page),
204 PAGE_SIZE, true);
205 }
206 }
207}
208
Bruce Allane921eb12012-11-28 09:28:37 +0000209/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000210 * e1000e_dump - Print registers, Tx-ring and Rx-ring
Bruce Allane921eb12012-11-28 09:28:37 +0000211 * @adapter: board private structure
212 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000213static void e1000e_dump(struct e1000_adapter *adapter)
214{
215 struct net_device *netdev = adapter->netdev;
216 struct e1000_hw *hw = &adapter->hw;
217 struct e1000_reg_info *reginfo;
218 struct e1000_ring *tx_ring = adapter->tx_ring;
219 struct e1000_tx_desc *tx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000220 struct my_u0 {
Bruce Allane885d762012-01-31 06:37:32 +0000221 __le64 a;
222 __le64 b;
Bruce Allanaf667a22010-12-31 06:10:01 +0000223 } *u0;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000224 struct e1000_buffer *buffer_info;
225 struct e1000_ring *rx_ring = adapter->rx_ring;
226 union e1000_rx_desc_packet_split *rx_desc_ps;
Bruce Allan5f450212011-07-22 06:21:46 +0000227 union e1000_rx_desc_extended *rx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000228 struct my_u1 {
Bruce Allane885d762012-01-31 06:37:32 +0000229 __le64 a;
230 __le64 b;
231 __le64 c;
232 __le64 d;
Bruce Allanaf667a22010-12-31 06:10:01 +0000233 } *u1;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000234 u32 staterr;
235 int i = 0;
236
237 if (!netif_msg_hw(adapter))
238 return;
239
240 /* Print netdevice Info */
241 if (netdev) {
242 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000243 pr_info("Device Name state trans_start last_rx\n");
Bruce Allane5fe2542013-02-20 04:06:27 +0000244 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
Florian Westphal4d0e9652016-05-03 16:30:59 +0200245 netdev->state, dev_trans_start(netdev), netdev->last_rx);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000246 }
247
248 /* Print Registers */
249 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000250 pr_info(" Register Name Value\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000251 for (reginfo = (struct e1000_reg_info *)e1000_reg_info_tbl;
252 reginfo->name; reginfo++) {
253 e1000_regdump(hw, reginfo);
254 }
255
Bruce Allanaf667a22010-12-31 06:10:01 +0000256 /* Print Tx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000257 if (!netdev || !netif_running(netdev))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000258 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000259
Bruce Allanaf667a22010-12-31 06:10:01 +0000260 dev_info(&adapter->pdev->dev, "Tx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000261 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000262 buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
Jeff Kirsheref456f82011-11-03 11:40:28 +0000263 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
264 0, tx_ring->next_to_use, tx_ring->next_to_clean,
265 (unsigned long long)buffer_info->dma,
266 buffer_info->length,
267 buffer_info->next_to_watch,
268 (unsigned long long)buffer_info->time_stamp);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000269
Bruce Allanaf667a22010-12-31 06:10:01 +0000270 /* Print Tx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000271 if (!netif_msg_tx_done(adapter))
272 goto rx_ring_summary;
273
Bruce Allanaf667a22010-12-31 06:10:01 +0000274 dev_info(&adapter->pdev->dev, "Tx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000275
276 /* Transmit Descriptor Formats - DEXT[29] is 0 (Legacy) or 1 (Extended)
277 *
278 * Legacy Transmit Descriptor
279 * +--------------------------------------------------------------+
280 * 0 | Buffer Address [63:0] (Reserved on Write Back) |
281 * +--------------------------------------------------------------+
282 * 8 | Special | CSS | Status | CMD | CSO | Length |
283 * +--------------------------------------------------------------+
284 * 63 48 47 36 35 32 31 24 23 16 15 0
285 *
286 * Extended Context Descriptor (DTYP=0x0) for TSO or checksum offload
287 * 63 48 47 40 39 32 31 16 15 8 7 0
288 * +----------------------------------------------------------------+
289 * 0 | TUCSE | TUCS0 | TUCSS | IPCSE | IPCS0 | IPCSS |
290 * +----------------------------------------------------------------+
291 * 8 | MSS | HDRLEN | RSV | STA | TUCMD | DTYP | PAYLEN |
292 * +----------------------------------------------------------------+
293 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
294 *
295 * Extended Data Descriptor (DTYP=0x1)
296 * +----------------------------------------------------------------+
297 * 0 | Buffer Address [63:0] |
298 * +----------------------------------------------------------------+
299 * 8 | VLAN tag | POPTS | Rsvd | Status | Command | DTYP | DTALEN |
300 * +----------------------------------------------------------------+
301 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
302 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000303 pr_info("Tl[desc] [address 63:0 ] [SpeCssSCmCsLen] [bi->dma ] leng ntw timestamp bi->skb <-- Legacy format\n");
304 pr_info("Tc[desc] [Ce CoCsIpceCoS] [MssHlRSCm0Plen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Context format\n");
305 pr_info("Td[desc] [address 63:0 ] [VlaPoRSCm1Dlen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Data format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000306 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000307 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000308 tx_desc = E1000_TX_DESC(*tx_ring, i);
309 buffer_info = &tx_ring->buffer_info[i];
310 u0 = (struct my_u0 *)tx_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000311 if (i == tx_ring->next_to_use && i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000312 next_desc = " NTC/U";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000313 else if (i == tx_ring->next_to_use)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000314 next_desc = " NTU";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000315 else if (i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000316 next_desc = " NTC";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000317 else
Jeff Kirsheref456f82011-11-03 11:40:28 +0000318 next_desc = "";
319 pr_info("T%c[0x%03X] %016llX %016llX %016llX %04X %3X %016llX %p%s\n",
Jacob Keller18dd2392016-04-13 16:08:32 -0700320 (!(le64_to_cpu(u0->b) & BIT(29)) ? 'l' :
321 ((le64_to_cpu(u0->b) & BIT(20)) ? 'd' : 'c')),
Jeff Kirsheref456f82011-11-03 11:40:28 +0000322 i,
323 (unsigned long long)le64_to_cpu(u0->a),
324 (unsigned long long)le64_to_cpu(u0->b),
325 (unsigned long long)buffer_info->dma,
326 buffer_info->length, buffer_info->next_to_watch,
327 (unsigned long long)buffer_info->time_stamp,
328 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000329
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000330 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumi84f4ee92010-04-27 14:39:08 +0000331 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000332 16, 1, buffer_info->skb->data,
333 buffer_info->skb->len, true);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000334 }
335
Bruce Allanaf667a22010-12-31 06:10:01 +0000336 /* Print Rx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000337rx_ring_summary:
Bruce Allanaf667a22010-12-31 06:10:01 +0000338 dev_info(&adapter->pdev->dev, "Rx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000339 pr_info("Queue [NTU] [NTC]\n");
340 pr_info(" %5d %5X %5X\n",
341 0, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000342
Bruce Allanaf667a22010-12-31 06:10:01 +0000343 /* Print Rx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000344 if (!netif_msg_rx_status(adapter))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000345 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000346
Bruce Allanaf667a22010-12-31 06:10:01 +0000347 dev_info(&adapter->pdev->dev, "Rx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000348 switch (adapter->rx_ps_pages) {
349 case 1:
350 case 2:
351 case 3:
352 /* [Extended] Packet Split Receive Descriptor Format
353 *
354 * +-----------------------------------------------------+
355 * 0 | Buffer Address 0 [63:0] |
356 * +-----------------------------------------------------+
357 * 8 | Buffer Address 1 [63:0] |
358 * +-----------------------------------------------------+
359 * 16 | Buffer Address 2 [63:0] |
360 * +-----------------------------------------------------+
361 * 24 | Buffer Address 3 [63:0] |
362 * +-----------------------------------------------------+
363 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000364 pr_info("R [desc] [buffer 0 63:0 ] [buffer 1 63:0 ] [buffer 2 63:0 ] [buffer 3 63:0 ] [bi->dma ] [bi->skb] <-- Ext Pkt Split format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000365 /* [Extended] Receive Descriptor (Write-Back) Format
366 *
367 * 63 48 47 32 31 13 12 8 7 4 3 0
368 * +------------------------------------------------------+
369 * 0 | Packet | IP | Rsvd | MRQ | Rsvd | MRQ RSS |
370 * | Checksum | Ident | | Queue | | Type |
371 * +------------------------------------------------------+
372 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
373 * +------------------------------------------------------+
374 * 63 48 47 32 31 20 19 0
375 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000376 pr_info("RWB[desc] [ck ipid mrqhsh] [vl l0 ee es] [ l3 l2 l1 hs] [reserved ] ---------------- [bi->skb] <-- Ext Rx Write-Back format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000377 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000378 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000379 buffer_info = &rx_ring->buffer_info[i];
380 rx_desc_ps = E1000_RX_DESC_PS(*rx_ring, i);
381 u1 = (struct my_u1 *)rx_desc_ps;
382 staterr =
Bruce Allanaf667a22010-12-31 06:10:01 +0000383 le32_to_cpu(rx_desc_ps->wb.middle.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000384
385 if (i == rx_ring->next_to_use)
386 next_desc = " NTU";
387 else if (i == rx_ring->next_to_clean)
388 next_desc = " NTC";
389 else
390 next_desc = "";
391
Taku Izumi84f4ee92010-04-27 14:39:08 +0000392 if (staterr & E1000_RXD_STAT_DD) {
393 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000394 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX ---------------- %p%s\n",
395 "RWB", i,
396 (unsigned long long)le64_to_cpu(u1->a),
397 (unsigned long long)le64_to_cpu(u1->b),
398 (unsigned long long)le64_to_cpu(u1->c),
399 (unsigned long long)le64_to_cpu(u1->d),
400 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000401 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000402 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX %016llX %p%s\n",
403 "R ", i,
404 (unsigned long long)le64_to_cpu(u1->a),
405 (unsigned long long)le64_to_cpu(u1->b),
406 (unsigned long long)le64_to_cpu(u1->c),
407 (unsigned long long)le64_to_cpu(u1->d),
408 (unsigned long long)buffer_info->dma,
409 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000410
411 if (netif_msg_pktdata(adapter))
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000412 e1000e_dump_ps_pages(adapter,
413 buffer_info);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000414 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000415 }
416 break;
417 default:
418 case 0:
Bruce Allan5f450212011-07-22 06:21:46 +0000419 /* Extended Receive Descriptor (Read) Format
Taku Izumi84f4ee92010-04-27 14:39:08 +0000420 *
Bruce Allan5f450212011-07-22 06:21:46 +0000421 * +-----------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +-----------------------------------------------------+
424 * 8 | Reserved |
425 * +-----------------------------------------------------+
Taku Izumi84f4ee92010-04-27 14:39:08 +0000426 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000427 pr_info("R [desc] [buf addr 63:0 ] [reserved 63:0 ] [bi->dma ] [bi->skb] <-- Ext (Read) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000428 /* Extended Receive Descriptor (Write-Back) Format
429 *
430 * 63 48 47 32 31 24 23 4 3 0
431 * +------------------------------------------------------+
432 * | RSS Hash | | | |
433 * 0 +-------------------+ Rsvd | Reserved | MRQ RSS |
434 * | Packet | IP | | | Type |
435 * | Checksum | Ident | | | |
436 * +------------------------------------------------------+
437 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
438 * +------------------------------------------------------+
439 * 63 48 47 32 31 20 19 0
440 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000441 pr_info("RWB[desc] [cs ipid mrq] [vt ln xe xs] [bi->skb] <-- Ext (Write-Back) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000442
443 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000444 const char *next_desc;
445
Taku Izumi84f4ee92010-04-27 14:39:08 +0000446 buffer_info = &rx_ring->buffer_info[i];
Bruce Allan5f450212011-07-22 06:21:46 +0000447 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
448 u1 = (struct my_u1 *)rx_desc;
449 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000450
451 if (i == rx_ring->next_to_use)
452 next_desc = " NTU";
453 else if (i == rx_ring->next_to_clean)
454 next_desc = " NTC";
455 else
456 next_desc = "";
457
Bruce Allan5f450212011-07-22 06:21:46 +0000458 if (staterr & E1000_RXD_STAT_DD) {
459 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000460 pr_info("%s[0x%03X] %016llX %016llX ---------------- %p%s\n",
461 "RWB", i,
462 (unsigned long long)le64_to_cpu(u1->a),
463 (unsigned long long)le64_to_cpu(u1->b),
464 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000465 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000466 pr_info("%s[0x%03X] %016llX %016llX %016llX %p%s\n",
467 "R ", i,
468 (unsigned long long)le64_to_cpu(u1->a),
469 (unsigned long long)le64_to_cpu(u1->b),
470 (unsigned long long)buffer_info->dma,
471 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000472
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000473 if (netif_msg_pktdata(adapter) &&
474 buffer_info->skb)
Bruce Allan5f450212011-07-22 06:21:46 +0000475 print_hex_dump(KERN_INFO, "",
476 DUMP_PREFIX_ADDRESS, 16,
477 1,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000478 buffer_info->skb->data,
Bruce Allan5f450212011-07-22 06:21:46 +0000479 adapter->rx_buffer_len,
480 true);
481 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000482 }
483 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000484}
485
Auke Kokbc7f75f2007-09-17 12:30:59 -0700486/**
487 * e1000_desc_unused - calculate if we have unused descriptors
488 **/
489static int e1000_desc_unused(struct e1000_ring *ring)
490{
491 if (ring->next_to_clean > ring->next_to_use)
492 return ring->next_to_clean - ring->next_to_use - 1;
493
494 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
495}
496
497/**
Bruce Allanb67e1912012-12-27 08:32:33 +0000498 * e1000e_systim_to_hwtstamp - convert system time value to hw time stamp
499 * @adapter: board private structure
500 * @hwtstamps: time stamp structure to update
501 * @systim: unsigned 64bit system time value.
502 *
503 * Convert the system time value stored in the RX/TXSTMP registers into a
504 * hwtstamp which can be used by the upper level time stamping functions.
505 *
506 * The 'systim_lock' spinlock is used to protect the consistency of the
507 * system time value. This is needed because reading the 64 bit time
508 * value involves reading two 32 bit registers. The first read latches the
509 * value.
510 **/
511static void e1000e_systim_to_hwtstamp(struct e1000_adapter *adapter,
512 struct skb_shared_hwtstamps *hwtstamps,
513 u64 systim)
514{
515 u64 ns;
516 unsigned long flags;
517
518 spin_lock_irqsave(&adapter->systim_lock, flags);
519 ns = timecounter_cyc2time(&adapter->tc, systim);
520 spin_unlock_irqrestore(&adapter->systim_lock, flags);
521
522 memset(hwtstamps, 0, sizeof(*hwtstamps));
523 hwtstamps->hwtstamp = ns_to_ktime(ns);
524}
525
526/**
527 * e1000e_rx_hwtstamp - utility function which checks for Rx time stamp
528 * @adapter: board private structure
529 * @status: descriptor extended error and status field
530 * @skb: particular skb to include time stamp
531 *
532 * If the time stamp is valid, convert it into the timecounter ns value
533 * and store that result into the shhwtstamps structure which is passed
534 * up the network stack.
535 **/
536static void e1000e_rx_hwtstamp(struct e1000_adapter *adapter, u32 status,
537 struct sk_buff *skb)
538{
539 struct e1000_hw *hw = &adapter->hw;
540 u64 rxstmp;
541
542 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP) ||
543 !(status & E1000_RXDEXT_STATERR_TST) ||
544 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
545 return;
546
547 /* The Rx time stamp registers contain the time stamp. No other
548 * received packet will be time stamped until the Rx time stamp
549 * registers are read. Because only one packet can be time stamped
550 * at a time, the register values must belong to this packet and
551 * therefore none of the other additional attributes need to be
552 * compared.
553 */
554 rxstmp = (u64)er32(RXSTMPL);
555 rxstmp |= (u64)er32(RXSTMPH) << 32;
556 e1000e_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), rxstmp);
557
558 adapter->flags2 &= ~FLAG2_CHECK_RX_HWTSTAMP;
559}
560
561/**
Bruce Allanad680762008-03-28 09:15:03 -0700562 * e1000_receive_skb - helper function to handle Rx indications
Auke Kokbc7f75f2007-09-17 12:30:59 -0700563 * @adapter: board private structure
Bruce Allanb67e1912012-12-27 08:32:33 +0000564 * @staterr: descriptor extended error and status field as written by hardware
Auke Kokbc7f75f2007-09-17 12:30:59 -0700565 * @vlan: descriptor vlan field as written by hardware (no le/be conversion)
566 * @skb: pointer to sk_buff to be indicated to stack
567 **/
568static void e1000_receive_skb(struct e1000_adapter *adapter,
Bruce Allanaf667a22010-12-31 06:10:01 +0000569 struct net_device *netdev, struct sk_buff *skb,
Bruce Allanb67e1912012-12-27 08:32:33 +0000570 u32 staterr, __le16 vlan)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700571{
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000572 u16 tag = le16_to_cpu(vlan);
Bruce Allanb67e1912012-12-27 08:32:33 +0000573
574 e1000e_rx_hwtstamp(adapter, staterr, skb);
575
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576 skb->protocol = eth_type_trans(skb, netdev);
577
Bruce Allanb67e1912012-12-27 08:32:33 +0000578 if (staterr & E1000_RXD_STAT_VP)
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000579 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), tag);
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000580
581 napi_gro_receive(&adapter->napi, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700582}
583
584/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000585 * e1000_rx_checksum - Receive Checksum Offload
Bruce Allanafd12932012-01-05 00:34:05 +0000586 * @adapter: board private structure
587 * @status_err: receive descriptor status and error fields
588 * @csum: receive descriptor csum field
589 * @sk_buff: socket buffer with received data
Auke Kokbc7f75f2007-09-17 12:30:59 -0700590 **/
591static void e1000_rx_checksum(struct e1000_adapter *adapter, u32 status_err,
Bruce Allan2e1706f2012-06-30 20:02:42 +0000592 struct sk_buff *skb)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593{
594 u16 status = (u16)status_err;
595 u8 errors = (u8)(status_err >> 24);
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700596
597 skb_checksum_none_assert(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700598
Bruce Allanafd12932012-01-05 00:34:05 +0000599 /* Rx checksum disabled */
600 if (!(adapter->netdev->features & NETIF_F_RXCSUM))
601 return;
602
Auke Kokbc7f75f2007-09-17 12:30:59 -0700603 /* Ignore Checksum bit is set */
604 if (status & E1000_RXD_STAT_IXSM)
605 return;
Bruce Allanafd12932012-01-05 00:34:05 +0000606
Bruce Allan2e1706f2012-06-30 20:02:42 +0000607 /* TCP/UDP checksum error bit or IP checksum error bit is set */
608 if (errors & (E1000_RXD_ERR_TCPE | E1000_RXD_ERR_IPE)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700609 /* let the stack verify checksum errors */
610 adapter->hw_csum_err++;
611 return;
612 }
613
614 /* TCP/UDP Checksum has not been calculated */
615 if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
616 return;
617
618 /* It must be a TCP or UDP packet with a valid checksum */
Bruce Allan2e1706f2012-06-30 20:02:42 +0000619 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700620 adapter->hw_csum_good++;
621}
622
Bruce Allan55aa6982011-12-16 00:45:45 +0000623static void e1000e_update_rdt_wa(struct e1000_ring *rx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700624{
Bruce Allan55aa6982011-12-16 00:45:45 +0000625 struct e1000_adapter *adapter = rx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700626 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000627 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700628
Bruce Allanbdc125f2012-03-20 03:47:52 +0000629 writel(i, rx_ring->tail);
630
631 if (unlikely(!ret_val && (i != readl(rx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700632 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000633
David S. Miller823dcd22011-08-20 10:39:12 -0700634 ew32(RCTL, rctl & ~E1000_RCTL_EN);
635 e_err("ME firmware caused invalid RDT - resetting\n");
636 schedule_work(&adapter->reset_task);
637 }
638}
639
Bruce Allan55aa6982011-12-16 00:45:45 +0000640static void e1000e_update_tdt_wa(struct e1000_ring *tx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700641{
Bruce Allan55aa6982011-12-16 00:45:45 +0000642 struct e1000_adapter *adapter = tx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700643 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000644 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700645
Bruce Allanbdc125f2012-03-20 03:47:52 +0000646 writel(i, tx_ring->tail);
647
648 if (unlikely(!ret_val && (i != readl(tx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700649 u32 tctl = er32(TCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000650
David S. Miller823dcd22011-08-20 10:39:12 -0700651 ew32(TCTL, tctl & ~E1000_TCTL_EN);
652 e_err("ME firmware caused invalid TDT - resetting\n");
653 schedule_work(&adapter->reset_task);
654 }
655}
656
657/**
Bruce Allan5f450212011-07-22 06:21:46 +0000658 * e1000_alloc_rx_buffers - Replace used receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000659 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700660 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000661static void e1000_alloc_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000662 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700663{
Bruce Allan55aa6982011-12-16 00:45:45 +0000664 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700665 struct net_device *netdev = adapter->netdev;
666 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000667 union e1000_rx_desc_extended *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668 struct e1000_buffer *buffer_info;
669 struct sk_buff *skb;
670 unsigned int i;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000671 unsigned int bufsz = adapter->rx_buffer_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700672
673 i = rx_ring->next_to_use;
674 buffer_info = &rx_ring->buffer_info[i];
675
676 while (cleaned_count--) {
677 skb = buffer_info->skb;
678 if (skb) {
679 skb_trim(skb, 0);
680 goto map_skb;
681 }
682
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000683 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700684 if (!skb) {
685 /* Better luck next round */
686 adapter->alloc_rx_buff_failed++;
687 break;
688 }
689
Auke Kokbc7f75f2007-09-17 12:30:59 -0700690 buffer_info->skb = skb;
691map_skb:
Nick Nunley0be3f552010-04-27 13:09:05 +0000692 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700693 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +0000694 DMA_FROM_DEVICE);
695 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000696 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700697 adapter->rx_dma_failed++;
698 break;
699 }
700
Bruce Allan5f450212011-07-22 06:21:46 +0000701 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
702 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700703
Tom Herbert50849d72010-05-05 14:02:49 +0000704 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000705 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000706 * know there are new descriptors to fetch. (Only
707 * applicable for weak-ordered memory model archs,
708 * such as IA-64).
709 */
710 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700711 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000712 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700713 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000714 writel(i, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000715 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700716 i++;
717 if (i == rx_ring->count)
718 i = 0;
719 buffer_info = &rx_ring->buffer_info[i];
720 }
721
Tom Herbert50849d72010-05-05 14:02:49 +0000722 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700723}
724
725/**
726 * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +0000727 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700728 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000729static void e1000_alloc_rx_buffers_ps(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000730 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700731{
Bruce Allan55aa6982011-12-16 00:45:45 +0000732 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700733 struct net_device *netdev = adapter->netdev;
734 struct pci_dev *pdev = adapter->pdev;
735 union e1000_rx_desc_packet_split *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700736 struct e1000_buffer *buffer_info;
737 struct e1000_ps_page *ps_page;
738 struct sk_buff *skb;
739 unsigned int i, j;
740
741 i = rx_ring->next_to_use;
742 buffer_info = &rx_ring->buffer_info[i];
743
744 while (cleaned_count--) {
745 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
746
747 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -0700748 ps_page = &buffer_info->ps_pages[j];
749 if (j >= adapter->rx_ps_pages) {
750 /* all unused desc entries get hw null ptr */
Bruce Allanaf667a22010-12-31 06:10:01 +0000751 rx_desc->read.buffer_addr[j + 1] =
752 ~cpu_to_le64(0);
Auke Kok47f44e42007-10-25 13:57:44 -0700753 continue;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700754 }
Auke Kok47f44e42007-10-25 13:57:44 -0700755 if (!ps_page->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000756 ps_page->page = alloc_page(gfp);
Auke Kok47f44e42007-10-25 13:57:44 -0700757 if (!ps_page->page) {
758 adapter->alloc_rx_buff_failed++;
759 goto no_buffers;
760 }
Nick Nunley0be3f552010-04-27 13:09:05 +0000761 ps_page->dma = dma_map_page(&pdev->dev,
762 ps_page->page,
763 0, PAGE_SIZE,
764 DMA_FROM_DEVICE);
765 if (dma_mapping_error(&pdev->dev,
766 ps_page->dma)) {
Auke Kok47f44e42007-10-25 13:57:44 -0700767 dev_err(&adapter->pdev->dev,
Bruce Allanaf667a22010-12-31 06:10:01 +0000768 "Rx DMA page map failed\n");
Auke Kok47f44e42007-10-25 13:57:44 -0700769 adapter->rx_dma_failed++;
770 goto no_buffers;
771 }
772 }
Bruce Allane921eb12012-11-28 09:28:37 +0000773 /* Refresh the desc even if buffer_addrs
Auke Kok47f44e42007-10-25 13:57:44 -0700774 * didn't change because each write-back
775 * erases this info.
776 */
Bruce Allanaf667a22010-12-31 06:10:01 +0000777 rx_desc->read.buffer_addr[j + 1] =
778 cpu_to_le64(ps_page->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700779 }
780
Bruce Allane5fe2542013-02-20 04:06:27 +0000781 skb = __netdev_alloc_skb_ip_align(netdev, adapter->rx_ps_bsize0,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000782 gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700783
784 if (!skb) {
785 adapter->alloc_rx_buff_failed++;
786 break;
787 }
788
Auke Kokbc7f75f2007-09-17 12:30:59 -0700789 buffer_info->skb = skb;
Nick Nunley0be3f552010-04-27 13:09:05 +0000790 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700791 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +0000792 DMA_FROM_DEVICE);
793 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000794 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700795 adapter->rx_dma_failed++;
796 /* cleanup skb */
797 dev_kfree_skb_any(skb);
798 buffer_info->skb = NULL;
799 break;
800 }
801
802 rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
803
Tom Herbert50849d72010-05-05 14:02:49 +0000804 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000805 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000806 * know there are new descriptors to fetch. (Only
807 * applicable for weak-ordered memory model archs,
808 * such as IA-64).
809 */
810 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700811 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000812 e1000e_update_rdt_wa(rx_ring, i << 1);
David S. Miller823dcd22011-08-20 10:39:12 -0700813 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000814 writel(i << 1, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000815 }
816
Auke Kokbc7f75f2007-09-17 12:30:59 -0700817 i++;
818 if (i == rx_ring->count)
819 i = 0;
820 buffer_info = &rx_ring->buffer_info[i];
821 }
822
823no_buffers:
Tom Herbert50849d72010-05-05 14:02:49 +0000824 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700825}
826
827/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700828 * e1000_alloc_jumbo_rx_buffers - Replace used jumbo receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000829 * @rx_ring: Rx descriptor ring
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700830 * @cleaned_count: number of buffers to allocate this pass
831 **/
832
Bruce Allan55aa6982011-12-16 00:45:45 +0000833static void e1000_alloc_jumbo_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000834 int cleaned_count, gfp_t gfp)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700835{
Bruce Allan55aa6982011-12-16 00:45:45 +0000836 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700837 struct net_device *netdev = adapter->netdev;
838 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000839 union e1000_rx_desc_extended *rx_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700840 struct e1000_buffer *buffer_info;
841 struct sk_buff *skb;
842 unsigned int i;
Bruce Allan2a2293b2012-12-05 06:26:35 +0000843 unsigned int bufsz = 256 - 16; /* for skb_reserve */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700844
845 i = rx_ring->next_to_use;
846 buffer_info = &rx_ring->buffer_info[i];
847
848 while (cleaned_count--) {
849 skb = buffer_info->skb;
850 if (skb) {
851 skb_trim(skb, 0);
852 goto check_page;
853 }
854
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000855 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700856 if (unlikely(!skb)) {
857 /* Better luck next round */
858 adapter->alloc_rx_buff_failed++;
859 break;
860 }
861
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700862 buffer_info->skb = skb;
863check_page:
864 /* allocate a new page if necessary */
865 if (!buffer_info->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000866 buffer_info->page = alloc_page(gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700867 if (unlikely(!buffer_info->page)) {
868 adapter->alloc_rx_buff_failed++;
869 break;
870 }
871 }
872
Christoph Paasch37287fae2013-03-20 08:59:46 +0000873 if (!buffer_info->dma) {
Nick Nunley0be3f552010-04-27 13:09:05 +0000874 buffer_info->dma = dma_map_page(&pdev->dev,
Bruce Allanf0ff4392013-02-20 04:05:39 +0000875 buffer_info->page, 0,
876 PAGE_SIZE,
Nick Nunley0be3f552010-04-27 13:09:05 +0000877 DMA_FROM_DEVICE);
Christoph Paasch37287fae2013-03-20 08:59:46 +0000878 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
879 adapter->alloc_rx_buff_failed++;
880 break;
881 }
882 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700883
Bruce Allan5f450212011-07-22 06:21:46 +0000884 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
885 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700886
887 if (unlikely(++i == rx_ring->count))
888 i = 0;
889 buffer_info = &rx_ring->buffer_info[i];
890 }
891
892 if (likely(rx_ring->next_to_use != i)) {
893 rx_ring->next_to_use = i;
894 if (unlikely(i-- == 0))
895 i = (rx_ring->count - 1);
896
897 /* Force memory writes to complete before letting h/w
898 * know there are new descriptors to fetch. (Only
899 * applicable for weak-ordered memory model archs,
Bruce Allane921eb12012-11-28 09:28:37 +0000900 * such as IA-64).
901 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700902 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700903 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000904 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700905 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000906 writel(i, rx_ring->tail);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700907 }
908}
909
Bruce Allan70495a52012-01-11 01:26:50 +0000910static inline void e1000_rx_hash(struct net_device *netdev, __le32 rss,
911 struct sk_buff *skb)
912{
913 if (netdev->features & NETIF_F_RXHASH)
Tom Herberte25909b2013-12-18 16:46:48 +0000914 skb_set_hash(skb, le32_to_cpu(rss), PKT_HASH_TYPE_L3);
Bruce Allan70495a52012-01-11 01:26:50 +0000915}
916
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700917/**
Bruce Allan55aa6982011-12-16 00:45:45 +0000918 * e1000_clean_rx_irq - Send received data up the network stack
919 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700920 *
921 * the return value indicates whether actual cleaning was done, there
922 * is no guarantee that everything was cleaned
923 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000924static bool e1000_clean_rx_irq(struct e1000_ring *rx_ring, int *work_done,
925 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700926{
Bruce Allan55aa6982011-12-16 00:45:45 +0000927 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700928 struct net_device *netdev = adapter->netdev;
929 struct pci_dev *pdev = adapter->pdev;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000930 struct e1000_hw *hw = &adapter->hw;
Bruce Allan5f450212011-07-22 06:21:46 +0000931 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700932 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +0000933 u32 length, staterr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700934 unsigned int i;
935 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000936 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700937 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
938
939 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +0000940 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
941 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700942 buffer_info = &rx_ring->buffer_info[i];
943
Bruce Allan5f450212011-07-22 06:21:46 +0000944 while (staterr & E1000_RXD_STAT_DD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700945 struct sk_buff *skb;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700946
947 if (*work_done >= work_to_do)
948 break;
949 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -0700950 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700951
Auke Kokbc7f75f2007-09-17 12:30:59 -0700952 skb = buffer_info->skb;
953 buffer_info->skb = NULL;
954
955 prefetch(skb->data - NET_IP_ALIGN);
956
957 i++;
958 if (i == rx_ring->count)
959 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +0000960 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700961 prefetch(next_rxd);
962
963 next_buffer = &rx_ring->buffer_info[i];
964
Rusty Russell3db1cd52011-12-19 13:56:45 +0000965 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700966 cleaned_count++;
Bruce Allane5fe2542013-02-20 04:06:27 +0000967 dma_unmap_single(&pdev->dev, buffer_info->dma,
968 adapter->rx_buffer_len, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700969 buffer_info->dma = 0;
970
Bruce Allan5f450212011-07-22 06:21:46 +0000971 length = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700972
Bruce Allane921eb12012-11-28 09:28:37 +0000973 /* !EOP means multiple descriptors were used to store a single
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000974 * packet, if that's the case we need to toss it. In fact, we
975 * need to toss every packet with the EOP bit clear and the
976 * next frame that _does_ have the EOP bit set, as it is by
977 * definition only a frame fragment
978 */
Bruce Allan5f450212011-07-22 06:21:46 +0000979 if (unlikely(!(staterr & E1000_RXD_STAT_EOP)))
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000980 adapter->flags2 |= FLAG2_IS_DISCARDING;
981
982 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700983 /* All receives must fit into a single buffer */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000984 e_dbg("Receive packet consumed multiple buffers\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700985 /* recycle */
986 buffer_info->skb = skb;
Bruce Allan5f450212011-07-22 06:21:46 +0000987 if (staterr & E1000_RXD_STAT_EOP)
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000988 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700989 goto next_desc;
990 }
991
Ben Greearcf955e62012-02-11 15:39:51 +0000992 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
993 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700994 /* recycle */
995 buffer_info->skb = skb;
996 goto next_desc;
997 }
998
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000999 /* adjust length to remove Ethernet CRC */
Ben Greear01840392012-02-11 15:39:25 +00001000 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1001 /* If configured to store CRC, don't subtract FCS,
1002 * but keep the FCS bytes out of the total_rx_bytes
1003 * counter
1004 */
1005 if (netdev->features & NETIF_F_RXFCS)
1006 total_rx_bytes -= 4;
1007 else
1008 length -= 4;
1009 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001010
Auke Kokbc7f75f2007-09-17 12:30:59 -07001011 total_rx_bytes += length;
1012 total_rx_packets++;
1013
Bruce Allane921eb12012-11-28 09:28:37 +00001014 /* code added for copybreak, this should improve
Auke Kokbc7f75f2007-09-17 12:30:59 -07001015 * performance for small packets with large amounts
Bruce Allanad680762008-03-28 09:15:03 -07001016 * of reassembly being done in the stack
1017 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001018 if (length < copybreak) {
1019 struct sk_buff *new_skb =
Alexander Duyck67fd8932014-12-09 19:40:56 -08001020 napi_alloc_skb(&adapter->napi, length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001021 if (new_skb) {
Bruce Allan808ff672008-08-08 18:35:56 -07001022 skb_copy_to_linear_data_offset(new_skb,
1023 -NET_IP_ALIGN,
1024 (skb->data -
1025 NET_IP_ALIGN),
1026 (length +
1027 NET_IP_ALIGN));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001028 /* save the skb in buffer_info as good */
1029 buffer_info->skb = skb;
1030 skb = new_skb;
1031 }
1032 /* else just continue with the old one */
1033 }
1034 /* end copybreak code */
1035 skb_put(skb, length);
1036
1037 /* Receive Checksum Offload */
Bruce Allan2e1706f2012-06-30 20:02:42 +00001038 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001039
Bruce Allan70495a52012-01-11 01:26:50 +00001040 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1041
Bruce Allan5f450212011-07-22 06:21:46 +00001042 e1000_receive_skb(adapter, netdev, skb, staterr,
1043 rx_desc->wb.upper.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001044
1045next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001046 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001047
1048 /* return some buffers to hardware, one at a time is too slow */
1049 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001050 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001051 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001052 cleaned_count = 0;
1053 }
1054
1055 /* use prefetched values */
1056 rx_desc = next_rxd;
1057 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001058
1059 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001060 }
1061 rx_ring->next_to_clean = i;
1062
1063 cleaned_count = e1000_desc_unused(rx_ring);
1064 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001065 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001066
Auke Kokbc7f75f2007-09-17 12:30:59 -07001067 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001068 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001069 return cleaned;
1070}
1071
Bruce Allan55aa6982011-12-16 00:45:45 +00001072static void e1000_put_txbuf(struct e1000_ring *tx_ring,
1073 struct e1000_buffer *buffer_info)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001074{
Bruce Allan55aa6982011-12-16 00:45:45 +00001075 struct e1000_adapter *adapter = tx_ring->adapter;
1076
Alexander Duyck03b13202009-12-02 16:45:31 +00001077 if (buffer_info->dma) {
1078 if (buffer_info->mapped_as_page)
Nick Nunley0be3f552010-04-27 13:09:05 +00001079 dma_unmap_page(&adapter->pdev->dev, buffer_info->dma,
1080 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001081 else
Nick Nunley0be3f552010-04-27 13:09:05 +00001082 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
1083 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001084 buffer_info->dma = 0;
1085 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001086 if (buffer_info->skb) {
1087 dev_kfree_skb_any(buffer_info->skb);
1088 buffer_info->skb = NULL;
1089 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00001090 buffer_info->time_stamp = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001091}
1092
Bruce Allan41cec6f2009-11-20 23:28:56 +00001093static void e1000_print_hw_hang(struct work_struct *work)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001094{
Bruce Allan41cec6f2009-11-20 23:28:56 +00001095 struct e1000_adapter *adapter = container_of(work,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001096 struct e1000_adapter,
1097 print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001098 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001099 struct e1000_ring *tx_ring = adapter->tx_ring;
1100 unsigned int i = tx_ring->next_to_clean;
1101 unsigned int eop = tx_ring->buffer_info[i].next_to_watch;
1102 struct e1000_tx_desc *eop_desc = E1000_TX_DESC(*tx_ring, eop);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001103 struct e1000_hw *hw = &adapter->hw;
1104 u16 phy_status, phy_1000t_status, phy_ext_status;
1105 u16 pci_status;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001106
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001107 if (test_bit(__E1000_DOWN, &adapter->state))
1108 return;
1109
Bruce Allane5fe2542013-02-20 04:06:27 +00001110 if (!adapter->tx_hang_recheck && (adapter->flags2 & FLAG2_DMA_BURST)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001111 /* May be block on write-back, flush and detect again
Jeff Kirsher09357b02011-11-18 14:25:00 +00001112 * flush pending descriptor writebacks to memory
1113 */
1114 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1115 /* execute the writes immediately */
1116 e1e_flush();
Bruce Allane921eb12012-11-28 09:28:37 +00001117 /* Due to rare timing issues, write to TIDV again to ensure
Matthew Vickbf030852012-03-16 09:03:00 +00001118 * the write is successful
1119 */
1120 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1121 /* execute the writes immediately */
1122 e1e_flush();
Jeff Kirsher09357b02011-11-18 14:25:00 +00001123 adapter->tx_hang_recheck = true;
1124 return;
1125 }
Jeff Kirsher09357b02011-11-18 14:25:00 +00001126 adapter->tx_hang_recheck = false;
David Ertmand9554e92014-01-08 01:07:55 +00001127
1128 if (er32(TDH(0)) == er32(TDT(0))) {
1129 e_dbg("false hang detected, ignoring\n");
1130 return;
1131 }
1132
1133 /* Real hang detected */
Jeff Kirsher09357b02011-11-18 14:25:00 +00001134 netif_stop_queue(netdev);
1135
Bruce Allanc2ade1a2013-01-16 08:54:35 +00001136 e1e_rphy(hw, MII_BMSR, &phy_status);
1137 e1e_rphy(hw, MII_STAT1000, &phy_1000t_status);
1138 e1e_rphy(hw, MII_ESTATUS, &phy_ext_status);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001139
1140 pci_read_config_word(adapter->pdev, PCI_STATUS, &pci_status);
1141
1142 /* detected Hardware unit hang */
1143 e_err("Detected Hardware Unit Hang:\n"
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001144 " TDH <%x>\n"
1145 " TDT <%x>\n"
1146 " next_to_use <%x>\n"
1147 " next_to_clean <%x>\n"
1148 "buffer_info[next_to_clean]:\n"
1149 " time_stamp <%lx>\n"
1150 " next_to_watch <%x>\n"
1151 " jiffies <%lx>\n"
Bruce Allan41cec6f2009-11-20 23:28:56 +00001152 " next_to_watch.status <%x>\n"
1153 "MAC Status <%x>\n"
1154 "PHY Status <%x>\n"
1155 "PHY 1000BASE-T Status <%x>\n"
1156 "PHY Extended Status <%x>\n"
1157 "PCI Status <%x>\n",
Bruce Allane5fe2542013-02-20 04:06:27 +00001158 readl(tx_ring->head), readl(tx_ring->tail), tx_ring->next_to_use,
1159 tx_ring->next_to_clean, tx_ring->buffer_info[eop].time_stamp,
1160 eop, jiffies, eop_desc->upper.fields.status, er32(STATUS),
1161 phy_status, phy_1000t_status, phy_ext_status, pci_status);
Bruce Allan7c0427e2012-03-20 03:48:08 +00001162
David Ertmand9554e92014-01-08 01:07:55 +00001163 e1000e_dump(adapter);
1164
Bruce Allan7c0427e2012-03-20 03:48:08 +00001165 /* Suggest workaround for known h/w issue */
1166 if ((hw->mac.type == e1000_pchlan) && (er32(CTRL) & E1000_CTRL_TFCE))
1167 e_err("Try turning off Tx pause (flow control) via ethtool\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001168}
1169
1170/**
Bruce Allanb67e1912012-12-27 08:32:33 +00001171 * e1000e_tx_hwtstamp_work - check for Tx time stamp
1172 * @work: pointer to work struct
1173 *
1174 * This work function polls the TSYNCTXCTL valid bit to determine when a
1175 * timestamp has been taken for the current stored skb. The timestamp must
1176 * be for this skb because only one such packet is allowed in the queue.
1177 */
1178static void e1000e_tx_hwtstamp_work(struct work_struct *work)
1179{
1180 struct e1000_adapter *adapter = container_of(work, struct e1000_adapter,
1181 tx_hwtstamp_work);
1182 struct e1000_hw *hw = &adapter->hw;
1183
Bruce Allanb67e1912012-12-27 08:32:33 +00001184 if (er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID) {
1185 struct skb_shared_hwtstamps shhwtstamps;
1186 u64 txstmp;
1187
1188 txstmp = er32(TXSTMPL);
1189 txstmp |= (u64)er32(TXSTMPH) << 32;
1190
1191 e1000e_systim_to_hwtstamp(adapter, &shhwtstamps, txstmp);
1192
1193 skb_tstamp_tx(adapter->tx_hwtstamp_skb, &shhwtstamps);
1194 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1195 adapter->tx_hwtstamp_skb = NULL;
Jakub Kicinski59c871c2014-03-15 14:55:00 +00001196 } else if (time_after(jiffies, adapter->tx_hwtstamp_start
1197 + adapter->tx_timeout_factor * HZ)) {
1198 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1199 adapter->tx_hwtstamp_skb = NULL;
1200 adapter->tx_hwtstamp_timeouts++;
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +00001201 e_warn("clearing Tx timestamp hang\n");
Bruce Allanb67e1912012-12-27 08:32:33 +00001202 } else {
1203 /* reschedule to check later */
1204 schedule_work(&adapter->tx_hwtstamp_work);
1205 }
1206}
1207
1208/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001209 * e1000_clean_tx_irq - Reclaim resources after transmit completes
Bruce Allan55aa6982011-12-16 00:45:45 +00001210 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001211 *
1212 * the return value indicates whether actual cleaning was done, there
1213 * is no guarantee that everything was cleaned
1214 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001215static bool e1000_clean_tx_irq(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001216{
Bruce Allan55aa6982011-12-16 00:45:45 +00001217 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001218 struct net_device *netdev = adapter->netdev;
1219 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001220 struct e1000_tx_desc *tx_desc, *eop_desc;
1221 struct e1000_buffer *buffer_info;
1222 unsigned int i, eop;
1223 unsigned int count = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001224 unsigned int total_tx_bytes = 0, total_tx_packets = 0;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001225 unsigned int bytes_compl = 0, pkts_compl = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001226
1227 i = tx_ring->next_to_clean;
1228 eop = tx_ring->buffer_info[i].next_to_watch;
1229 eop_desc = E1000_TX_DESC(*tx_ring, eop);
1230
Alexander Duyck12d04a32009-03-25 22:05:03 +00001231 while ((eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) &&
1232 (count < tx_ring->count)) {
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001233 bool cleaned = false;
David Ertman6cf08d12014-04-05 06:07:00 +00001234
Alexander Duyck837a1db2015-04-07 16:55:27 -07001235 dma_rmb(); /* read buffer_info after eop_desc */
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001236 for (; !cleaned; count++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001237 tx_desc = E1000_TX_DESC(*tx_ring, i);
1238 buffer_info = &tx_ring->buffer_info[i];
1239 cleaned = (i == eop);
1240
1241 if (cleaned) {
Tom Herbert9ed318d2010-05-05 14:02:27 +00001242 total_tx_packets += buffer_info->segs;
1243 total_tx_bytes += buffer_info->bytecount;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001244 if (buffer_info->skb) {
1245 bytes_compl += buffer_info->skb->len;
1246 pkts_compl++;
1247 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001248 }
1249
Bruce Allan55aa6982011-12-16 00:45:45 +00001250 e1000_put_txbuf(tx_ring, buffer_info);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001251 tx_desc->upper.data = 0;
1252
1253 i++;
1254 if (i == tx_ring->count)
1255 i = 0;
1256 }
1257
Terry Loftindac87612010-04-09 10:29:49 +00001258 if (i == tx_ring->next_to_use)
1259 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001260 eop = tx_ring->buffer_info[i].next_to_watch;
1261 eop_desc = E1000_TX_DESC(*tx_ring, eop);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001262 }
1263
1264 tx_ring->next_to_clean = i;
1265
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001266 netdev_completed_queue(netdev, pkts_compl, bytes_compl);
1267
Auke Kokbc7f75f2007-09-17 12:30:59 -07001268#define TX_WAKE_THRESHOLD 32
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001269 if (count && netif_carrier_ok(netdev) &&
1270 e1000_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001271 /* Make sure that anybody stopping the queue after this
1272 * sees the new next_to_clean.
1273 */
1274 smp_mb();
1275
1276 if (netif_queue_stopped(netdev) &&
1277 !(test_bit(__E1000_DOWN, &adapter->state))) {
1278 netif_wake_queue(netdev);
1279 ++adapter->restart_queue;
1280 }
1281 }
1282
1283 if (adapter->detect_tx_hung) {
Bruce Allane921eb12012-11-28 09:28:37 +00001284 /* Detect a transmit hang in hardware, this serializes the
Bruce Allan41cec6f2009-11-20 23:28:56 +00001285 * check with the clearing of time_stamp and movement of i
1286 */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001287 adapter->detect_tx_hung = false;
Alexander Duyck12d04a32009-03-25 22:05:03 +00001288 if (tx_ring->buffer_info[i].time_stamp &&
1289 time_after(jiffies, tx_ring->buffer_info[i].time_stamp
Joe Perches8e95a202009-12-03 07:58:21 +00001290 + (adapter->tx_timeout_factor * HZ)) &&
Jeff Kirsher09357b02011-11-18 14:25:00 +00001291 !(er32(STATUS) & E1000_STATUS_TXOFF))
Bruce Allan41cec6f2009-11-20 23:28:56 +00001292 schedule_work(&adapter->print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001293 else
1294 adapter->tx_hang_recheck = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001295 }
1296 adapter->total_tx_bytes += total_tx_bytes;
1297 adapter->total_tx_packets += total_tx_packets;
Eric Dumazet807540b2010-09-23 05:40:09 +00001298 return count < tx_ring->count;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001299}
1300
1301/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001302 * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +00001303 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001304 *
1305 * the return value indicates whether actual cleaning was done, there
1306 * is no guarantee that everything was cleaned
1307 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001308static bool e1000_clean_rx_irq_ps(struct e1000_ring *rx_ring, int *work_done,
1309 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001310{
Bruce Allan55aa6982011-12-16 00:45:45 +00001311 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001312 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001313 union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
1314 struct net_device *netdev = adapter->netdev;
1315 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001316 struct e1000_buffer *buffer_info, *next_buffer;
1317 struct e1000_ps_page *ps_page;
1318 struct sk_buff *skb;
1319 unsigned int i, j;
1320 u32 length, staterr;
1321 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001322 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001323 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1324
1325 i = rx_ring->next_to_clean;
1326 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
1327 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1328 buffer_info = &rx_ring->buffer_info[i];
1329
1330 while (staterr & E1000_RXD_STAT_DD) {
1331 if (*work_done >= work_to_do)
1332 break;
1333 (*work_done)++;
1334 skb = buffer_info->skb;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001335 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001336
1337 /* in the packet split case this is header only */
1338 prefetch(skb->data - NET_IP_ALIGN);
1339
1340 i++;
1341 if (i == rx_ring->count)
1342 i = 0;
1343 next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
1344 prefetch(next_rxd);
1345
1346 next_buffer = &rx_ring->buffer_info[i];
1347
Rusty Russell3db1cd52011-12-19 13:56:45 +00001348 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001349 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001350 dma_unmap_single(&pdev->dev, buffer_info->dma,
Bruce Allanaf667a22010-12-31 06:10:01 +00001351 adapter->rx_ps_bsize0, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001352 buffer_info->dma = 0;
1353
Bruce Allanaf667a22010-12-31 06:10:01 +00001354 /* see !EOP comment in other Rx routine */
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001355 if (!(staterr & E1000_RXD_STAT_EOP))
1356 adapter->flags2 |= FLAG2_IS_DISCARDING;
1357
1358 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001359 e_dbg("Packet Split buffers didn't pick up the full packet\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001360 dev_kfree_skb_irq(skb);
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001361 if (staterr & E1000_RXD_STAT_EOP)
1362 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001363 goto next_desc;
1364 }
1365
Ben Greearcf955e62012-02-11 15:39:51 +00001366 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1367 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001368 dev_kfree_skb_irq(skb);
1369 goto next_desc;
1370 }
1371
1372 length = le16_to_cpu(rx_desc->wb.middle.length0);
1373
1374 if (!length) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001375 e_dbg("Last part of the packet spanning multiple descriptors\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001376 dev_kfree_skb_irq(skb);
1377 goto next_desc;
1378 }
1379
1380 /* Good Receive */
1381 skb_put(skb, length);
1382
1383 {
Bruce Allane921eb12012-11-28 09:28:37 +00001384 /* this looks ugly, but it seems compiler issues make
Bruce Allan0e15df42012-01-31 06:37:11 +00001385 * it more efficient than reusing j
1386 */
1387 int l1 = le16_to_cpu(rx_desc->wb.upper.length[0]);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001388
Bruce Allane921eb12012-11-28 09:28:37 +00001389 /* page alloc/put takes too long and effects small
Bruce Allan0e15df42012-01-31 06:37:11 +00001390 * packet throughput, so unsplit small packets and
1391 * save the alloc/put only valid in softirq (napi)
1392 * context to call kmap_*
Bruce Allanad680762008-03-28 09:15:03 -07001393 */
Bruce Allan0e15df42012-01-31 06:37:11 +00001394 if (l1 && (l1 <= copybreak) &&
1395 ((length + l1) <= adapter->rx_ps_bsize0)) {
1396 u8 *vaddr;
Auke Kok140a7482007-10-25 13:57:58 -07001397
Bruce Allan0e15df42012-01-31 06:37:11 +00001398 ps_page = &buffer_info->ps_pages[0];
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001399
Bruce Allane921eb12012-11-28 09:28:37 +00001400 /* there is no documentation about how to call
Bruce Allan0e15df42012-01-31 06:37:11 +00001401 * kmap_atomic, so we can't hold the mapping
1402 * very long
1403 */
1404 dma_sync_single_for_cpu(&pdev->dev,
1405 ps_page->dma,
1406 PAGE_SIZE,
1407 DMA_FROM_DEVICE);
Linus Torvalds9f393832012-03-21 09:40:26 -07001408 vaddr = kmap_atomic(ps_page->page);
Bruce Allan0e15df42012-01-31 06:37:11 +00001409 memcpy(skb_tail_pointer(skb), vaddr, l1);
Linus Torvalds9f393832012-03-21 09:40:26 -07001410 kunmap_atomic(vaddr);
Bruce Allan0e15df42012-01-31 06:37:11 +00001411 dma_sync_single_for_device(&pdev->dev,
1412 ps_page->dma,
1413 PAGE_SIZE,
1414 DMA_FROM_DEVICE);
1415
1416 /* remove the CRC */
Ben Greear01840392012-02-11 15:39:25 +00001417 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1418 if (!(netdev->features & NETIF_F_RXFCS))
1419 l1 -= 4;
1420 }
Bruce Allan0e15df42012-01-31 06:37:11 +00001421
1422 skb_put(skb, l1);
1423 goto copydone;
Bruce Allane80bd1d2013-05-01 01:19:46 +00001424 } /* if */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001425 }
1426
1427 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
1428 length = le16_to_cpu(rx_desc->wb.upper.length[j]);
1429 if (!length)
1430 break;
1431
Auke Kok47f44e42007-10-25 13:57:44 -07001432 ps_page = &buffer_info->ps_pages[j];
Nick Nunley0be3f552010-04-27 13:09:05 +00001433 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1434 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001435 ps_page->dma = 0;
1436 skb_fill_page_desc(skb, j, ps_page->page, 0, length);
1437 ps_page->page = NULL;
1438 skb->len += length;
1439 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001440 skb->truesize += PAGE_SIZE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001441 }
1442
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001443 /* strip the ethernet crc, problem is we're using pages now so
1444 * this whole operation can get a little cpu intensive
1445 */
Ben Greear01840392012-02-11 15:39:25 +00001446 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1447 if (!(netdev->features & NETIF_F_RXFCS))
1448 pskb_trim(skb, skb->len - 4);
1449 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001450
Auke Kokbc7f75f2007-09-17 12:30:59 -07001451copydone:
1452 total_rx_bytes += skb->len;
1453 total_rx_packets++;
1454
Bruce Allan2e1706f2012-06-30 20:02:42 +00001455 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001456
Bruce Allan70495a52012-01-11 01:26:50 +00001457 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1458
Auke Kokbc7f75f2007-09-17 12:30:59 -07001459 if (rx_desc->wb.upper.header_status &
Bruce Allan17e813e2013-02-20 04:06:01 +00001460 cpu_to_le16(E1000_RXDPS_HDRSTAT_HDRSP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001461 adapter->rx_hdr_split++;
1462
Bruce Allanb67e1912012-12-27 08:32:33 +00001463 e1000_receive_skb(adapter, netdev, skb, staterr,
1464 rx_desc->wb.middle.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001465
1466next_desc:
1467 rx_desc->wb.middle.status_error &= cpu_to_le32(~0xFF);
1468 buffer_info->skb = NULL;
1469
1470 /* return some buffers to hardware, one at a time is too slow */
1471 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001472 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001473 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001474 cleaned_count = 0;
1475 }
1476
1477 /* use prefetched values */
1478 rx_desc = next_rxd;
1479 buffer_info = next_buffer;
1480
1481 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1482 }
1483 rx_ring->next_to_clean = i;
1484
1485 cleaned_count = e1000_desc_unused(rx_ring);
1486 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001487 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001488
Auke Kokbc7f75f2007-09-17 12:30:59 -07001489 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001490 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001491 return cleaned;
1492}
1493
1494/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001495 * e1000_consume_page - helper function
1496 **/
1497static void e1000_consume_page(struct e1000_buffer *bi, struct sk_buff *skb,
Bruce Allan66501f52013-02-20 04:05:55 +00001498 u16 length)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001499{
1500 bi->page = NULL;
1501 skb->len += length;
1502 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001503 skb->truesize += PAGE_SIZE;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001504}
1505
1506/**
1507 * e1000_clean_jumbo_rx_irq - Send received data up the network stack; legacy
1508 * @adapter: board private structure
1509 *
1510 * the return value indicates whether actual cleaning was done, there
1511 * is no guarantee that everything was cleaned
1512 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001513static bool e1000_clean_jumbo_rx_irq(struct e1000_ring *rx_ring, int *work_done,
1514 int work_to_do)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001515{
Bruce Allan55aa6982011-12-16 00:45:45 +00001516 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001517 struct net_device *netdev = adapter->netdev;
1518 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +00001519 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001520 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001521 u32 length, staterr;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001522 unsigned int i;
1523 int cleaned_count = 0;
1524 bool cleaned = false;
Bruce Allan362e20c2013-02-20 04:05:45 +00001525 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00001526 struct skb_shared_info *shinfo;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001527
1528 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +00001529 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
1530 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001531 buffer_info = &rx_ring->buffer_info[i];
1532
Bruce Allan5f450212011-07-22 06:21:46 +00001533 while (staterr & E1000_RXD_STAT_DD) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001534 struct sk_buff *skb;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001535
1536 if (*work_done >= work_to_do)
1537 break;
1538 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001539 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001540
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001541 skb = buffer_info->skb;
1542 buffer_info->skb = NULL;
1543
1544 ++i;
1545 if (i == rx_ring->count)
1546 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +00001547 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001548 prefetch(next_rxd);
1549
1550 next_buffer = &rx_ring->buffer_info[i];
1551
1552 cleaned = true;
1553 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001554 dma_unmap_page(&pdev->dev, buffer_info->dma, PAGE_SIZE,
1555 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001556 buffer_info->dma = 0;
1557
Bruce Allan5f450212011-07-22 06:21:46 +00001558 length = le16_to_cpu(rx_desc->wb.upper.length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001559
1560 /* errors is only valid for DD + EOP descriptors */
Bruce Allan5f450212011-07-22 06:21:46 +00001561 if (unlikely((staterr & E1000_RXD_STAT_EOP) &&
Ben Greearcf955e62012-02-11 15:39:51 +00001562 ((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1563 !(netdev->features & NETIF_F_RXALL)))) {
Bruce Allan5f450212011-07-22 06:21:46 +00001564 /* recycle both page and skb */
1565 buffer_info->skb = skb;
1566 /* an error means any chain goes out the window too */
1567 if (rx_ring->rx_skb_top)
1568 dev_kfree_skb_irq(rx_ring->rx_skb_top);
1569 rx_ring->rx_skb_top = NULL;
1570 goto next_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001571 }
Bruce Allanf0f1a172010-12-11 05:53:32 +00001572#define rxtop (rx_ring->rx_skb_top)
Bruce Allan5f450212011-07-22 06:21:46 +00001573 if (!(staterr & E1000_RXD_STAT_EOP)) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001574 /* this descriptor is only the beginning (or middle) */
1575 if (!rxtop) {
1576 /* this is the beginning of a chain */
1577 rxtop = skb;
1578 skb_fill_page_desc(rxtop, 0, buffer_info->page,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001579 0, length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001580 } else {
1581 /* this is the middle of a chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001582 shinfo = skb_shinfo(rxtop);
1583 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1584 buffer_info->page, 0,
1585 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001586 /* re-use the skb, only consumed the page */
1587 buffer_info->skb = skb;
1588 }
1589 e1000_consume_page(buffer_info, rxtop, length);
1590 goto next_desc;
1591 } else {
1592 if (rxtop) {
1593 /* end of the chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001594 shinfo = skb_shinfo(rxtop);
1595 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1596 buffer_info->page, 0,
1597 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001598 /* re-use the current skb, we only consumed the
Bruce Allane921eb12012-11-28 09:28:37 +00001599 * page
1600 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001601 buffer_info->skb = skb;
1602 skb = rxtop;
1603 rxtop = NULL;
1604 e1000_consume_page(buffer_info, skb, length);
1605 } else {
1606 /* no chain, got EOP, this buf is the packet
Bruce Allane921eb12012-11-28 09:28:37 +00001607 * copybreak to save the put_page/alloc_page
1608 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001609 if (length <= copybreak &&
1610 skb_tailroom(skb) >= length) {
1611 u8 *vaddr;
Cong Wang46790262011-11-25 23:14:23 +08001612 vaddr = kmap_atomic(buffer_info->page);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001613 memcpy(skb_tail_pointer(skb), vaddr,
1614 length);
Cong Wang46790262011-11-25 23:14:23 +08001615 kunmap_atomic(vaddr);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001616 /* re-use the page, so don't erase
Bruce Allane921eb12012-11-28 09:28:37 +00001617 * buffer_info->page
1618 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001619 skb_put(skb, length);
1620 } else {
1621 skb_fill_page_desc(skb, 0,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001622 buffer_info->page, 0,
1623 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001624 e1000_consume_page(buffer_info, skb,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001625 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001626 }
1627 }
1628 }
1629
Bruce Allan2e1706f2012-06-30 20:02:42 +00001630 /* Receive Checksum Offload */
1631 e1000_rx_checksum(adapter, staterr, skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001632
Bruce Allan70495a52012-01-11 01:26:50 +00001633 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1634
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001635 /* probably a little skewed due to removing CRC */
1636 total_rx_bytes += skb->len;
1637 total_rx_packets++;
1638
1639 /* eth type trans needs skb->data to point to something */
1640 if (!pskb_may_pull(skb, ETH_HLEN)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001641 e_err("pskb_may_pull failed.\n");
Bruce Allanef5ab892011-02-10 08:17:21 +00001642 dev_kfree_skb_irq(skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001643 goto next_desc;
1644 }
1645
Bruce Allan5f450212011-07-22 06:21:46 +00001646 e1000_receive_skb(adapter, netdev, skb, staterr,
1647 rx_desc->wb.upper.vlan);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001648
1649next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001650 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001651
1652 /* return some buffers to hardware, one at a time is too slow */
1653 if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001654 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001655 GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001656 cleaned_count = 0;
1657 }
1658
1659 /* use prefetched values */
1660 rx_desc = next_rxd;
1661 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001662
1663 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001664 }
1665 rx_ring->next_to_clean = i;
1666
1667 cleaned_count = e1000_desc_unused(rx_ring);
1668 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001669 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001670
1671 adapter->total_rx_bytes += total_rx_bytes;
1672 adapter->total_rx_packets += total_rx_packets;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001673 return cleaned;
1674}
1675
1676/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001677 * e1000_clean_rx_ring - Free Rx Buffers per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00001678 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001679 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001680static void e1000_clean_rx_ring(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001681{
Bruce Allan55aa6982011-12-16 00:45:45 +00001682 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001683 struct e1000_buffer *buffer_info;
1684 struct e1000_ps_page *ps_page;
1685 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001686 unsigned int i, j;
1687
1688 /* Free all the Rx ring sk_buffs */
1689 for (i = 0; i < rx_ring->count; i++) {
1690 buffer_info = &rx_ring->buffer_info[i];
1691 if (buffer_info->dma) {
1692 if (adapter->clean_rx == e1000_clean_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001693 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001694 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +00001695 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001696 else if (adapter->clean_rx == e1000_clean_jumbo_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001697 dma_unmap_page(&pdev->dev, buffer_info->dma,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001698 PAGE_SIZE, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001699 else if (adapter->clean_rx == e1000_clean_rx_irq_ps)
Nick Nunley0be3f552010-04-27 13:09:05 +00001700 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001701 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +00001702 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001703 buffer_info->dma = 0;
1704 }
1705
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001706 if (buffer_info->page) {
1707 put_page(buffer_info->page);
1708 buffer_info->page = NULL;
1709 }
1710
Auke Kokbc7f75f2007-09-17 12:30:59 -07001711 if (buffer_info->skb) {
1712 dev_kfree_skb(buffer_info->skb);
1713 buffer_info->skb = NULL;
1714 }
1715
1716 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -07001717 ps_page = &buffer_info->ps_pages[j];
Auke Kokbc7f75f2007-09-17 12:30:59 -07001718 if (!ps_page->page)
1719 break;
Nick Nunley0be3f552010-04-27 13:09:05 +00001720 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1721 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001722 ps_page->dma = 0;
1723 put_page(ps_page->page);
1724 ps_page->page = NULL;
1725 }
1726 }
1727
1728 /* there also may be some cached data from a chained receive */
1729 if (rx_ring->rx_skb_top) {
1730 dev_kfree_skb(rx_ring->rx_skb_top);
1731 rx_ring->rx_skb_top = NULL;
1732 }
1733
Auke Kokbc7f75f2007-09-17 12:30:59 -07001734 /* Zero out the descriptor ring */
1735 memset(rx_ring->desc, 0, rx_ring->size);
1736
1737 rx_ring->next_to_clean = 0;
1738 rx_ring->next_to_use = 0;
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001739 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001740}
1741
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001742static void e1000e_downshift_workaround(struct work_struct *work)
1743{
1744 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00001745 struct e1000_adapter,
1746 downshift_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001747
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001748 if (test_bit(__E1000_DOWN, &adapter->state))
1749 return;
1750
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001751 e1000e_gig_downshift_workaround_ich8lan(&adapter->hw);
1752}
1753
Auke Kokbc7f75f2007-09-17 12:30:59 -07001754/**
1755 * e1000_intr_msi - Interrupt Handler
1756 * @irq: interrupt number
1757 * @data: pointer to a network interface device structure
1758 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001759static irqreturn_t e1000_intr_msi(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001760{
1761 struct net_device *netdev = data;
1762 struct e1000_adapter *adapter = netdev_priv(netdev);
1763 struct e1000_hw *hw = &adapter->hw;
1764 u32 icr = er32(ICR);
1765
Bruce Allane921eb12012-11-28 09:28:37 +00001766 /* read ICR disables interrupts using IAM */
dave graham573cca82009-02-10 12:52:05 +00001767 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001768 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001769 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001770 * disconnect (LSC) before accessing any PHY registers
1771 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001772 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1773 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001774 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001775
Bruce Allane921eb12012-11-28 09:28:37 +00001776 /* 80003ES2LAN workaround-- For packet buffer work-around on
Auke Kokbc7f75f2007-09-17 12:30:59 -07001777 * link down event; disable receives here in the ISR and reset
Bruce Allanad680762008-03-28 09:15:03 -07001778 * adapter in watchdog
1779 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001780 if (netif_carrier_ok(netdev) &&
1781 adapter->flags & FLAG_RX_NEEDS_RESTART) {
1782 /* disable receives */
1783 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00001784
Auke Kokbc7f75f2007-09-17 12:30:59 -07001785 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001786 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001787 }
1788 /* guard against interrupt when we're going down */
1789 if (!test_bit(__E1000_DOWN, &adapter->state))
1790 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1791 }
1792
Bruce Allan94fb8482013-01-23 09:00:03 +00001793 /* Reset on uncorrectable ECC error */
David Ertman79849eb2015-02-10 09:10:43 +00001794 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1795 (hw->mac.type == e1000_pch_spt))) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001796 u32 pbeccsts = er32(PBECCSTS);
1797
1798 adapter->corr_errors +=
1799 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1800 adapter->uncorr_errors +=
1801 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1802 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1803
1804 /* Do the reset outside of interrupt context */
1805 schedule_work(&adapter->reset_task);
1806
1807 /* return immediately since reset is imminent */
1808 return IRQ_HANDLED;
1809 }
1810
Ben Hutchings288379f2009-01-19 16:43:59 -08001811 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001812 adapter->total_tx_bytes = 0;
1813 adapter->total_tx_packets = 0;
1814 adapter->total_rx_bytes = 0;
1815 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001816 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001817 }
1818
1819 return IRQ_HANDLED;
1820}
1821
1822/**
1823 * e1000_intr - Interrupt Handler
1824 * @irq: interrupt number
1825 * @data: pointer to a network interface device structure
1826 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001827static irqreturn_t e1000_intr(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001828{
1829 struct net_device *netdev = data;
1830 struct e1000_adapter *adapter = netdev_priv(netdev);
1831 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001832 u32 rctl, icr = er32(ICR);
Bruce Allan4662e822008-08-26 18:37:06 -07001833
Bruce Allana68ea772009-11-20 23:23:16 +00001834 if (!icr || test_bit(__E1000_DOWN, &adapter->state))
Bruce Allane80bd1d2013-05-01 01:19:46 +00001835 return IRQ_NONE; /* Not our interrupt */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001836
Bruce Allane921eb12012-11-28 09:28:37 +00001837 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Bruce Allanad680762008-03-28 09:15:03 -07001838 * not set, then the adapter didn't send an interrupt
1839 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001840 if (!(icr & E1000_ICR_INT_ASSERTED))
1841 return IRQ_NONE;
1842
Bruce Allane921eb12012-11-28 09:28:37 +00001843 /* Interrupt Auto-Mask...upon reading ICR,
Bruce Allanad680762008-03-28 09:15:03 -07001844 * interrupts are masked. No need for the
1845 * IMC write
1846 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001847
dave graham573cca82009-02-10 12:52:05 +00001848 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001849 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001850 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001851 * disconnect (LSC) before accessing any PHY registers
1852 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001853 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1854 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001855 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001856
Bruce Allane921eb12012-11-28 09:28:37 +00001857 /* 80003ES2LAN workaround--
Auke Kokbc7f75f2007-09-17 12:30:59 -07001858 * For packet buffer work-around on link down event;
1859 * disable receives here in the ISR and
1860 * reset adapter in watchdog
1861 */
1862 if (netif_carrier_ok(netdev) &&
1863 (adapter->flags & FLAG_RX_NEEDS_RESTART)) {
1864 /* disable receives */
1865 rctl = er32(RCTL);
1866 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001867 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001868 }
1869 /* guard against interrupt when we're going down */
1870 if (!test_bit(__E1000_DOWN, &adapter->state))
1871 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1872 }
1873
Bruce Allan94fb8482013-01-23 09:00:03 +00001874 /* Reset on uncorrectable ECC error */
David Ertman79849eb2015-02-10 09:10:43 +00001875 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1876 (hw->mac.type == e1000_pch_spt))) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001877 u32 pbeccsts = er32(PBECCSTS);
1878
1879 adapter->corr_errors +=
1880 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1881 adapter->uncorr_errors +=
1882 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1883 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1884
1885 /* Do the reset outside of interrupt context */
1886 schedule_work(&adapter->reset_task);
1887
1888 /* return immediately since reset is imminent */
1889 return IRQ_HANDLED;
1890 }
1891
Ben Hutchings288379f2009-01-19 16:43:59 -08001892 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001893 adapter->total_tx_bytes = 0;
1894 adapter->total_tx_packets = 0;
1895 adapter->total_rx_bytes = 0;
1896 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001897 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001898 }
1899
1900 return IRQ_HANDLED;
1901}
1902
Bruce Allan8bb62862013-01-16 08:46:49 +00001903static irqreturn_t e1000_msix_other(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001904{
1905 struct net_device *netdev = data;
1906 struct e1000_adapter *adapter = netdev_priv(netdev);
1907 struct e1000_hw *hw = &adapter->hw;
Bruce Allan4662e822008-08-26 18:37:06 -07001908
Benjamin Poirier16ecba52015-11-09 15:50:19 -08001909 hw->mac.get_link_status = true;
Bruce Allan4662e822008-08-26 18:37:06 -07001910
Benjamin Poirier16ecba52015-11-09 15:50:19 -08001911 /* guard against interrupt when we're going down */
1912 if (!test_bit(__E1000_DOWN, &adapter->state)) {
1913 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1914 ew32(IMS, E1000_IMS_OTHER);
Bruce Allan4662e822008-08-26 18:37:06 -07001915 }
1916
Bruce Allan4662e822008-08-26 18:37:06 -07001917 return IRQ_HANDLED;
1918}
1919
Bruce Allan8bb62862013-01-16 08:46:49 +00001920static irqreturn_t e1000_intr_msix_tx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001921{
1922 struct net_device *netdev = data;
1923 struct e1000_adapter *adapter = netdev_priv(netdev);
1924 struct e1000_hw *hw = &adapter->hw;
1925 struct e1000_ring *tx_ring = adapter->tx_ring;
1926
Bruce Allan4662e822008-08-26 18:37:06 -07001927 adapter->total_tx_bytes = 0;
1928 adapter->total_tx_packets = 0;
1929
Bruce Allan55aa6982011-12-16 00:45:45 +00001930 if (!e1000_clean_tx_irq(tx_ring))
Bruce Allan4662e822008-08-26 18:37:06 -07001931 /* Ring was not completely cleaned, so fire another interrupt */
1932 ew32(ICS, tx_ring->ims_val);
1933
Benjamin Poirier0a8047a2015-11-09 15:50:21 -08001934 if (!test_bit(__E1000_DOWN, &adapter->state))
1935 ew32(IMS, adapter->tx_ring->ims_val);
1936
Bruce Allan4662e822008-08-26 18:37:06 -07001937 return IRQ_HANDLED;
1938}
1939
Bruce Allan8bb62862013-01-16 08:46:49 +00001940static irqreturn_t e1000_intr_msix_rx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001941{
1942 struct net_device *netdev = data;
1943 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan55aa6982011-12-16 00:45:45 +00001944 struct e1000_ring *rx_ring = adapter->rx_ring;
Bruce Allan4662e822008-08-26 18:37:06 -07001945
1946 /* Write the ITR value calculated at the end of the
1947 * previous interrupt.
1948 */
Bruce Allan55aa6982011-12-16 00:45:45 +00001949 if (rx_ring->set_itr) {
Dmitry Fleytmanb77ac462015-10-13 12:48:18 +03001950 u32 itr = rx_ring->itr_val ?
1951 1000000000 / (rx_ring->itr_val * 256) : 0;
1952
1953 writel(itr, rx_ring->itr_register);
Bruce Allan55aa6982011-12-16 00:45:45 +00001954 rx_ring->set_itr = 0;
Bruce Allan4662e822008-08-26 18:37:06 -07001955 }
1956
Ben Hutchings288379f2009-01-19 16:43:59 -08001957 if (napi_schedule_prep(&adapter->napi)) {
Bruce Allan4662e822008-08-26 18:37:06 -07001958 adapter->total_rx_bytes = 0;
1959 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001960 __napi_schedule(&adapter->napi);
Bruce Allan4662e822008-08-26 18:37:06 -07001961 }
1962 return IRQ_HANDLED;
1963}
1964
1965/**
1966 * e1000_configure_msix - Configure MSI-X hardware
1967 *
1968 * e1000_configure_msix sets up the hardware to properly
1969 * generate MSI-X interrupts.
1970 **/
1971static void e1000_configure_msix(struct e1000_adapter *adapter)
1972{
1973 struct e1000_hw *hw = &adapter->hw;
1974 struct e1000_ring *rx_ring = adapter->rx_ring;
1975 struct e1000_ring *tx_ring = adapter->tx_ring;
1976 int vector = 0;
1977 u32 ctrl_ext, ivar = 0;
1978
1979 adapter->eiac_mask = 0;
1980
1981 /* Workaround issue with spurious interrupts on 82574 in MSI-X mode */
1982 if (hw->mac.type == e1000_82574) {
1983 u32 rfctl = er32(RFCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00001984
Bruce Allan4662e822008-08-26 18:37:06 -07001985 rfctl |= E1000_RFCTL_ACK_DIS;
1986 ew32(RFCTL, rfctl);
1987 }
1988
Bruce Allan4662e822008-08-26 18:37:06 -07001989 /* Configure Rx vector */
1990 rx_ring->ims_val = E1000_IMS_RXQ0;
1991 adapter->eiac_mask |= rx_ring->ims_val;
1992 if (rx_ring->itr_val)
1993 writel(1000000000 / (rx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00001994 rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07001995 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00001996 writel(1, rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07001997 ivar = E1000_IVAR_INT_ALLOC_VALID | vector;
1998
1999 /* Configure Tx vector */
2000 tx_ring->ims_val = E1000_IMS_TXQ0;
2001 vector++;
2002 if (tx_ring->itr_val)
2003 writel(1000000000 / (tx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00002004 tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002005 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00002006 writel(1, tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002007 adapter->eiac_mask |= tx_ring->ims_val;
2008 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 8);
2009
2010 /* set vector for Other Causes, e.g. link changes */
2011 vector++;
2012 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 16);
2013 if (rx_ring->itr_val)
2014 writel(1000000000 / (rx_ring->itr_val * 256),
2015 hw->hw_addr + E1000_EITR_82574(vector));
2016 else
2017 writel(1, hw->hw_addr + E1000_EITR_82574(vector));
Benjamin Poirier16ecba52015-11-09 15:50:19 -08002018 adapter->eiac_mask |= E1000_IMS_OTHER;
Bruce Allan4662e822008-08-26 18:37:06 -07002019
2020 /* Cause Tx interrupts on every write back */
Jacob Keller18dd2392016-04-13 16:08:32 -07002021 ivar |= BIT(31);
Bruce Allan4662e822008-08-26 18:37:06 -07002022
2023 ew32(IVAR, ivar);
2024
2025 /* enable MSI-X PBA support */
Benjamin Poirier0a8047a2015-11-09 15:50:21 -08002026 ctrl_ext = er32(CTRL_EXT) & ~E1000_CTRL_EXT_IAME;
2027 ctrl_ext |= E1000_CTRL_EXT_PBA_CLR | E1000_CTRL_EXT_EIAME;
Bruce Allan4662e822008-08-26 18:37:06 -07002028 ew32(CTRL_EXT, ctrl_ext);
2029 e1e_flush();
2030}
2031
2032void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter)
2033{
2034 if (adapter->msix_entries) {
2035 pci_disable_msix(adapter->pdev);
2036 kfree(adapter->msix_entries);
2037 adapter->msix_entries = NULL;
2038 } else if (adapter->flags & FLAG_MSI_ENABLED) {
2039 pci_disable_msi(adapter->pdev);
2040 adapter->flags &= ~FLAG_MSI_ENABLED;
2041 }
Bruce Allan4662e822008-08-26 18:37:06 -07002042}
2043
2044/**
2045 * e1000e_set_interrupt_capability - set MSI or MSI-X if supported
2046 *
2047 * Attempt to configure interrupts using the best available
2048 * capabilities of the hardware and kernel.
2049 **/
2050void e1000e_set_interrupt_capability(struct e1000_adapter *adapter)
2051{
2052 int err;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002053 int i;
Bruce Allan4662e822008-08-26 18:37:06 -07002054
2055 switch (adapter->int_mode) {
2056 case E1000E_INT_MODE_MSIX:
2057 if (adapter->flags & FLAG_HAS_MSIX) {
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002058 adapter->num_vectors = 3; /* RxQ0, TxQ0 and other */
2059 adapter->msix_entries = kcalloc(adapter->num_vectors,
Bruce Allan17e813e2013-02-20 04:06:01 +00002060 sizeof(struct
2061 msix_entry),
2062 GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002063 if (adapter->msix_entries) {
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002064 struct e1000_adapter *a = adapter;
2065
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002066 for (i = 0; i < adapter->num_vectors; i++)
Bruce Allan4662e822008-08-26 18:37:06 -07002067 adapter->msix_entries[i].entry = i;
2068
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002069 err = pci_enable_msix_range(a->pdev,
2070 a->msix_entries,
2071 a->num_vectors,
2072 a->num_vectors);
2073 if (err > 0)
Bruce Allan4662e822008-08-26 18:37:06 -07002074 return;
2075 }
2076 /* MSI-X failed, so fall through and try MSI */
Jeff Kirsheref456f82011-11-03 11:40:28 +00002077 e_err("Failed to initialize MSI-X interrupts. Falling back to MSI interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002078 e1000e_reset_interrupt_capability(adapter);
2079 }
2080 adapter->int_mode = E1000E_INT_MODE_MSI;
2081 /* Fall through */
2082 case E1000E_INT_MODE_MSI:
2083 if (!pci_enable_msi(adapter->pdev)) {
2084 adapter->flags |= FLAG_MSI_ENABLED;
2085 } else {
2086 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jeff Kirsheref456f82011-11-03 11:40:28 +00002087 e_err("Failed to initialize MSI interrupts. Falling back to legacy interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002088 }
2089 /* Fall through */
2090 case E1000E_INT_MODE_LEGACY:
2091 /* Don't do anything; this is the system default */
2092 break;
2093 }
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002094
2095 /* store the number of vectors being used */
2096 adapter->num_vectors = 1;
Bruce Allan4662e822008-08-26 18:37:06 -07002097}
2098
2099/**
2100 * e1000_request_msix - Initialize MSI-X interrupts
2101 *
2102 * e1000_request_msix allocates MSI-X vectors and requests interrupts from the
2103 * kernel.
2104 **/
2105static int e1000_request_msix(struct e1000_adapter *adapter)
2106{
2107 struct net_device *netdev = adapter->netdev;
2108 int err = 0, vector = 0;
2109
2110 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002111 snprintf(adapter->rx_ring->name,
2112 sizeof(adapter->rx_ring->name) - 1,
2113 "%s-rx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002114 else
2115 memcpy(adapter->rx_ring->name, netdev->name, IFNAMSIZ);
2116 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002117 e1000_intr_msix_rx, 0, adapter->rx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002118 netdev);
2119 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002120 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002121 adapter->rx_ring->itr_register = adapter->hw.hw_addr +
2122 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002123 adapter->rx_ring->itr_val = adapter->itr;
2124 vector++;
2125
2126 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002127 snprintf(adapter->tx_ring->name,
2128 sizeof(adapter->tx_ring->name) - 1,
2129 "%s-tx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002130 else
2131 memcpy(adapter->tx_ring->name, netdev->name, IFNAMSIZ);
2132 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002133 e1000_intr_msix_tx, 0, adapter->tx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002134 netdev);
2135 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002136 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002137 adapter->tx_ring->itr_register = adapter->hw.hw_addr +
2138 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002139 adapter->tx_ring->itr_val = adapter->itr;
2140 vector++;
2141
2142 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002143 e1000_msix_other, 0, netdev->name, netdev);
Bruce Allan4662e822008-08-26 18:37:06 -07002144 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002145 return err;
Bruce Allan4662e822008-08-26 18:37:06 -07002146
2147 e1000_configure_msix(adapter);
Bruce Allan5015e532012-02-08 02:55:56 +00002148
Bruce Allan4662e822008-08-26 18:37:06 -07002149 return 0;
Bruce Allan4662e822008-08-26 18:37:06 -07002150}
2151
Bruce Allanf8d59f72008-08-08 18:36:11 -07002152/**
2153 * e1000_request_irq - initialize interrupts
2154 *
2155 * Attempts to configure interrupts using the best available
2156 * capabilities of the hardware and kernel.
2157 **/
Auke Kokbc7f75f2007-09-17 12:30:59 -07002158static int e1000_request_irq(struct e1000_adapter *adapter)
2159{
2160 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002161 int err;
2162
Bruce Allan4662e822008-08-26 18:37:06 -07002163 if (adapter->msix_entries) {
2164 err = e1000_request_msix(adapter);
2165 if (!err)
2166 return err;
2167 /* fall back to MSI */
2168 e1000e_reset_interrupt_capability(adapter);
2169 adapter->int_mode = E1000E_INT_MODE_MSI;
2170 e1000e_set_interrupt_capability(adapter);
2171 }
2172 if (adapter->flags & FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002173 err = request_irq(adapter->pdev->irq, e1000_intr_msi, 0,
Bruce Allan4662e822008-08-26 18:37:06 -07002174 netdev->name, netdev);
2175 if (!err)
2176 return err;
2177
2178 /* fall back to legacy interrupt */
2179 e1000e_reset_interrupt_capability(adapter);
2180 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002181 }
2182
Joe Perchesa0607fd2009-11-18 23:29:17 -08002183 err = request_irq(adapter->pdev->irq, e1000_intr, IRQF_SHARED,
Bruce Allan4662e822008-08-26 18:37:06 -07002184 netdev->name, netdev);
2185 if (err)
Bruce Allanf8d59f72008-08-08 18:36:11 -07002186 e_err("Unable to allocate interrupt, Error: %d\n", err);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002187
2188 return err;
2189}
2190
2191static void e1000_free_irq(struct e1000_adapter *adapter)
2192{
2193 struct net_device *netdev = adapter->netdev;
2194
Bruce Allan4662e822008-08-26 18:37:06 -07002195 if (adapter->msix_entries) {
2196 int vector = 0;
2197
2198 free_irq(adapter->msix_entries[vector].vector, netdev);
2199 vector++;
2200
2201 free_irq(adapter->msix_entries[vector].vector, netdev);
2202 vector++;
2203
2204 /* Other Causes interrupt vector */
2205 free_irq(adapter->msix_entries[vector].vector, netdev);
2206 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002207 }
Bruce Allan4662e822008-08-26 18:37:06 -07002208
2209 free_irq(adapter->pdev->irq, netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002210}
2211
2212/**
2213 * e1000_irq_disable - Mask off interrupt generation on the NIC
2214 **/
2215static void e1000_irq_disable(struct e1000_adapter *adapter)
2216{
2217 struct e1000_hw *hw = &adapter->hw;
2218
Auke Kokbc7f75f2007-09-17 12:30:59 -07002219 ew32(IMC, ~0);
Bruce Allan4662e822008-08-26 18:37:06 -07002220 if (adapter->msix_entries)
2221 ew32(EIAC_82574, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002222 e1e_flush();
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002223
2224 if (adapter->msix_entries) {
2225 int i;
David Ertman6cf08d12014-04-05 06:07:00 +00002226
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002227 for (i = 0; i < adapter->num_vectors; i++)
2228 synchronize_irq(adapter->msix_entries[i].vector);
2229 } else {
2230 synchronize_irq(adapter->pdev->irq);
2231 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002232}
2233
2234/**
2235 * e1000_irq_enable - Enable default interrupt generation settings
2236 **/
2237static void e1000_irq_enable(struct e1000_adapter *adapter)
2238{
2239 struct e1000_hw *hw = &adapter->hw;
2240
Bruce Allan4662e822008-08-26 18:37:06 -07002241 if (adapter->msix_entries) {
2242 ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574);
Benjamin Poirier16ecba52015-11-09 15:50:19 -08002243 ew32(IMS, adapter->eiac_mask | E1000_IMS_LSC);
David Ertman79849eb2015-02-10 09:10:43 +00002244 } else if ((hw->mac.type == e1000_pch_lpt) ||
2245 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00002246 ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER);
Bruce Allan4662e822008-08-26 18:37:06 -07002247 } else {
2248 ew32(IMS, IMS_ENABLE_MASK);
2249 }
Jesse Brandeburg74ef9c32008-03-21 11:06:52 -07002250 e1e_flush();
Auke Kokbc7f75f2007-09-17 12:30:59 -07002251}
2252
2253/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002254 * e1000e_get_hw_control - get control of the h/w from f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002255 * @adapter: address of board private structure
2256 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002257 * e1000e_get_hw_control sets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002258 * For ASF and Pass Through versions of f/w this means that
2259 * the driver is loaded. For AMT version (only with 82573)
2260 * of the f/w this means that the network i/f is open.
2261 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002262void e1000e_get_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002263{
2264 struct e1000_hw *hw = &adapter->hw;
2265 u32 ctrl_ext;
2266 u32 swsm;
2267
2268 /* Let firmware know the driver has taken over */
2269 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2270 swsm = er32(SWSM);
2271 ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD);
2272 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2273 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002274 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002275 }
2276}
2277
2278/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002279 * e1000e_release_hw_control - release control of the h/w to f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002280 * @adapter: address of board private structure
2281 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002282 * e1000e_release_hw_control resets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002283 * For ASF and Pass Through versions of f/w this means that the
2284 * driver is no longer loaded. For AMT version (only with 82573) i
2285 * of the f/w this means that the network i/f is closed.
2286 *
2287 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002288void e1000e_release_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002289{
2290 struct e1000_hw *hw = &adapter->hw;
2291 u32 ctrl_ext;
2292 u32 swsm;
2293
2294 /* Let firmware taken over control of h/w */
2295 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2296 swsm = er32(SWSM);
2297 ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
2298 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2299 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002300 ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002301 }
2302}
2303
Auke Kokbc7f75f2007-09-17 12:30:59 -07002304/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002305 * e1000_alloc_ring_dma - allocate memory for a ring structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002306 **/
2307static int e1000_alloc_ring_dma(struct e1000_adapter *adapter,
2308 struct e1000_ring *ring)
2309{
2310 struct pci_dev *pdev = adapter->pdev;
2311
2312 ring->desc = dma_alloc_coherent(&pdev->dev, ring->size, &ring->dma,
2313 GFP_KERNEL);
2314 if (!ring->desc)
2315 return -ENOMEM;
2316
2317 return 0;
2318}
2319
2320/**
2321 * e1000e_setup_tx_resources - allocate Tx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002322 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002323 *
2324 * Return 0 on success, negative on failure
2325 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002326int e1000e_setup_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002327{
Bruce Allan55aa6982011-12-16 00:45:45 +00002328 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002329 int err = -ENOMEM, size;
2330
2331 size = sizeof(struct e1000_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002332 tx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002333 if (!tx_ring->buffer_info)
2334 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002335
2336 /* round up to nearest 4K */
2337 tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
2338 tx_ring->size = ALIGN(tx_ring->size, 4096);
2339
2340 err = e1000_alloc_ring_dma(adapter, tx_ring);
2341 if (err)
2342 goto err;
2343
2344 tx_ring->next_to_use = 0;
2345 tx_ring->next_to_clean = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002346
2347 return 0;
2348err:
2349 vfree(tx_ring->buffer_info);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07002350 e_err("Unable to allocate memory for the transmit descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002351 return err;
2352}
2353
2354/**
2355 * e1000e_setup_rx_resources - allocate Rx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002356 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002357 *
2358 * Returns 0 on success, negative on failure
2359 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002360int e1000e_setup_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002361{
Bruce Allan55aa6982011-12-16 00:45:45 +00002362 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kok47f44e42007-10-25 13:57:44 -07002363 struct e1000_buffer *buffer_info;
2364 int i, size, desc_len, err = -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002365
2366 size = sizeof(struct e1000_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002367 rx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002368 if (!rx_ring->buffer_info)
2369 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002370
Auke Kok47f44e42007-10-25 13:57:44 -07002371 for (i = 0; i < rx_ring->count; i++) {
2372 buffer_info = &rx_ring->buffer_info[i];
2373 buffer_info->ps_pages = kcalloc(PS_PAGE_BUFFERS,
2374 sizeof(struct e1000_ps_page),
2375 GFP_KERNEL);
2376 if (!buffer_info->ps_pages)
2377 goto err_pages;
2378 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002379
2380 desc_len = sizeof(union e1000_rx_desc_packet_split);
2381
2382 /* Round up to nearest 4K */
2383 rx_ring->size = rx_ring->count * desc_len;
2384 rx_ring->size = ALIGN(rx_ring->size, 4096);
2385
2386 err = e1000_alloc_ring_dma(adapter, rx_ring);
2387 if (err)
Auke Kok47f44e42007-10-25 13:57:44 -07002388 goto err_pages;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002389
2390 rx_ring->next_to_clean = 0;
2391 rx_ring->next_to_use = 0;
2392 rx_ring->rx_skb_top = NULL;
2393
2394 return 0;
Auke Kok47f44e42007-10-25 13:57:44 -07002395
2396err_pages:
2397 for (i = 0; i < rx_ring->count; i++) {
2398 buffer_info = &rx_ring->buffer_info[i];
2399 kfree(buffer_info->ps_pages);
2400 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002401err:
2402 vfree(rx_ring->buffer_info);
Bruce Allane9262442010-11-24 06:02:06 +00002403 e_err("Unable to allocate memory for the receive descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002404 return err;
2405}
2406
2407/**
2408 * e1000_clean_tx_ring - Free Tx Buffers
Bruce Allan55aa6982011-12-16 00:45:45 +00002409 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002410 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002411static void e1000_clean_tx_ring(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002412{
Bruce Allan55aa6982011-12-16 00:45:45 +00002413 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002414 struct e1000_buffer *buffer_info;
2415 unsigned long size;
2416 unsigned int i;
2417
2418 for (i = 0; i < tx_ring->count; i++) {
2419 buffer_info = &tx_ring->buffer_info[i];
Bruce Allan55aa6982011-12-16 00:45:45 +00002420 e1000_put_txbuf(tx_ring, buffer_info);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002421 }
2422
Tom Herbert3f0cfa32011-11-28 16:33:16 +00002423 netdev_reset_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002424 size = sizeof(struct e1000_buffer) * tx_ring->count;
2425 memset(tx_ring->buffer_info, 0, size);
2426
2427 memset(tx_ring->desc, 0, tx_ring->size);
2428
2429 tx_ring->next_to_use = 0;
2430 tx_ring->next_to_clean = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002431}
2432
2433/**
2434 * e1000e_free_tx_resources - Free Tx Resources per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00002435 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002436 *
2437 * Free all transmit software resources
2438 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002439void e1000e_free_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002440{
Bruce Allan55aa6982011-12-16 00:45:45 +00002441 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002442 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002443
Bruce Allan55aa6982011-12-16 00:45:45 +00002444 e1000_clean_tx_ring(tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002445
2446 vfree(tx_ring->buffer_info);
2447 tx_ring->buffer_info = NULL;
2448
2449 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2450 tx_ring->dma);
2451 tx_ring->desc = NULL;
2452}
2453
2454/**
2455 * e1000e_free_rx_resources - Free Rx Resources
Bruce Allan55aa6982011-12-16 00:45:45 +00002456 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002457 *
2458 * Free all receive software resources
2459 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002460void e1000e_free_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002461{
Bruce Allan55aa6982011-12-16 00:45:45 +00002462 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002463 struct pci_dev *pdev = adapter->pdev;
Auke Kok47f44e42007-10-25 13:57:44 -07002464 int i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002465
Bruce Allan55aa6982011-12-16 00:45:45 +00002466 e1000_clean_rx_ring(rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002467
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002468 for (i = 0; i < rx_ring->count; i++)
Auke Kok47f44e42007-10-25 13:57:44 -07002469 kfree(rx_ring->buffer_info[i].ps_pages);
Auke Kok47f44e42007-10-25 13:57:44 -07002470
Auke Kokbc7f75f2007-09-17 12:30:59 -07002471 vfree(rx_ring->buffer_info);
2472 rx_ring->buffer_info = NULL;
2473
Auke Kokbc7f75f2007-09-17 12:30:59 -07002474 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2475 rx_ring->dma);
2476 rx_ring->desc = NULL;
2477}
2478
2479/**
2480 * e1000_update_itr - update the dynamic ITR value based on statistics
Auke Kok489815c2008-02-21 15:11:07 -08002481 * @adapter: pointer to adapter
2482 * @itr_setting: current adapter->itr
2483 * @packets: the number of packets during this measurement interval
2484 * @bytes: the number of bytes during this measurement interval
2485 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07002486 * Stores a new ITR value based on packets and byte
2487 * counts during the last interrupt. The advantage of per interrupt
2488 * computation is faster updates and more accurate ITR for the current
2489 * traffic pattern. Constants in this function were computed
2490 * based on theoretical maximum wire speed and thresholds were set based
2491 * on testing data as well as attempting to minimize response time
Bruce Allan4662e822008-08-26 18:37:06 -07002492 * while increasing bulk throughput. This functionality is controlled
2493 * by the InterruptThrottleRate module parameter.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002494 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00002495static unsigned int e1000_update_itr(u16 itr_setting, int packets, int bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002496{
2497 unsigned int retval = itr_setting;
2498
2499 if (packets == 0)
Bruce Allan5015e532012-02-08 02:55:56 +00002500 return itr_setting;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002501
2502 switch (itr_setting) {
2503 case lowest_latency:
2504 /* handle TSO and jumbo frames */
Bruce Allan362e20c2013-02-20 04:05:45 +00002505 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002506 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002507 else if ((packets < 5) && (bytes > 512))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002508 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002509 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002510 case low_latency: /* 50 usec aka 20000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002511 if (bytes > 10000) {
2512 /* this if handles the TSO accounting */
Bruce Allan362e20c2013-02-20 04:05:45 +00002513 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002514 retval = bulk_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002515 else if ((packets < 10) || ((bytes / packets) > 1200))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002516 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002517 else if ((packets > 35))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002518 retval = lowest_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002519 } else if (bytes / packets > 2000) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002520 retval = bulk_latency;
2521 } else if (packets <= 2 && bytes < 512) {
2522 retval = lowest_latency;
2523 }
2524 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002525 case bulk_latency: /* 250 usec aka 4000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002526 if (bytes > 25000) {
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002527 if (packets > 35)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002528 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002529 } else if (bytes < 6000) {
2530 retval = low_latency;
2531 }
2532 break;
2533 }
2534
Auke Kokbc7f75f2007-09-17 12:30:59 -07002535 return retval;
2536}
2537
2538static void e1000_set_itr(struct e1000_adapter *adapter)
2539{
Auke Kokbc7f75f2007-09-17 12:30:59 -07002540 u16 current_itr;
2541 u32 new_itr = adapter->itr;
2542
2543 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
2544 if (adapter->link_speed != SPEED_1000) {
2545 current_itr = 0;
2546 new_itr = 4000;
2547 goto set_itr_now;
2548 }
2549
Bruce Allan828bac82010-09-29 21:39:37 +00002550 if (adapter->flags2 & FLAG2_DISABLE_AIM) {
2551 new_itr = 0;
2552 goto set_itr_now;
2553 }
2554
Bruce Allan8bb62862013-01-16 08:46:49 +00002555 adapter->tx_itr = e1000_update_itr(adapter->tx_itr,
2556 adapter->total_tx_packets,
2557 adapter->total_tx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002558 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2559 if (adapter->itr_setting == 3 && adapter->tx_itr == lowest_latency)
2560 adapter->tx_itr = low_latency;
2561
Bruce Allan8bb62862013-01-16 08:46:49 +00002562 adapter->rx_itr = e1000_update_itr(adapter->rx_itr,
2563 adapter->total_rx_packets,
2564 adapter->total_rx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002565 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2566 if (adapter->itr_setting == 3 && adapter->rx_itr == lowest_latency)
2567 adapter->rx_itr = low_latency;
2568
2569 current_itr = max(adapter->rx_itr, adapter->tx_itr);
2570
Auke Kokbc7f75f2007-09-17 12:30:59 -07002571 /* counts and packets in update_itr are dependent on these numbers */
Bruce Allan33550ce2013-02-20 04:06:16 +00002572 switch (current_itr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002573 case lowest_latency:
2574 new_itr = 70000;
2575 break;
2576 case low_latency:
Bruce Allane80bd1d2013-05-01 01:19:46 +00002577 new_itr = 20000; /* aka hwitr = ~200 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002578 break;
2579 case bulk_latency:
2580 new_itr = 4000;
2581 break;
2582 default:
2583 break;
2584 }
2585
2586set_itr_now:
2587 if (new_itr != adapter->itr) {
Bruce Allane921eb12012-11-28 09:28:37 +00002588 /* this attempts to bias the interrupt rate towards Bulk
Auke Kokbc7f75f2007-09-17 12:30:59 -07002589 * by adding intermediate steps when interrupt rate is
Bruce Allanad680762008-03-28 09:15:03 -07002590 * increasing
2591 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002592 new_itr = new_itr > adapter->itr ?
Bruce Allanf0ff4392013-02-20 04:05:39 +00002593 min(adapter->itr + (new_itr >> 2), new_itr) : new_itr;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002594 adapter->itr = new_itr;
Bruce Allan4662e822008-08-26 18:37:06 -07002595 adapter->rx_ring->itr_val = new_itr;
2596 if (adapter->msix_entries)
2597 adapter->rx_ring->set_itr = 1;
2598 else
Bruce Allane3d14b02012-12-05 06:26:51 +00002599 e1000e_write_itr(adapter, new_itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002600 }
2601}
2602
2603/**
Matthew Vick22a4cca2012-07-12 00:02:42 +00002604 * e1000e_write_itr - write the ITR value to the appropriate registers
2605 * @adapter: address of board private structure
2606 * @itr: new ITR value to program
2607 *
2608 * e1000e_write_itr determines if the adapter is in MSI-X mode
2609 * and, if so, writes the EITR registers with the ITR value.
2610 * Otherwise, it writes the ITR value into the ITR register.
2611 **/
2612void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr)
2613{
2614 struct e1000_hw *hw = &adapter->hw;
2615 u32 new_itr = itr ? 1000000000 / (itr * 256) : 0;
2616
2617 if (adapter->msix_entries) {
2618 int vector;
2619
2620 for (vector = 0; vector < adapter->num_vectors; vector++)
2621 writel(new_itr, hw->hw_addr + E1000_EITR_82574(vector));
2622 } else {
2623 ew32(ITR, new_itr);
2624 }
2625}
2626
2627/**
Bruce Allan4662e822008-08-26 18:37:06 -07002628 * e1000_alloc_queues - Allocate memory for all rings
2629 * @adapter: board private structure to initialize
2630 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002631static int e1000_alloc_queues(struct e1000_adapter *adapter)
Bruce Allan4662e822008-08-26 18:37:06 -07002632{
Bruce Allan55aa6982011-12-16 00:45:45 +00002633 int size = sizeof(struct e1000_ring);
2634
2635 adapter->tx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002636 if (!adapter->tx_ring)
2637 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002638 adapter->tx_ring->count = adapter->tx_ring_count;
2639 adapter->tx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002640
Bruce Allan55aa6982011-12-16 00:45:45 +00002641 adapter->rx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002642 if (!adapter->rx_ring)
2643 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002644 adapter->rx_ring->count = adapter->rx_ring_count;
2645 adapter->rx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002646
2647 return 0;
2648err:
2649 e_err("Unable to allocate memory for queues\n");
2650 kfree(adapter->rx_ring);
2651 kfree(adapter->tx_ring);
2652 return -ENOMEM;
2653}
2654
2655/**
Bruce Allanc58c8a72012-03-20 03:48:19 +00002656 * e1000e_poll - NAPI Rx polling callback
Bruce Allanad680762008-03-28 09:15:03 -07002657 * @napi: struct associated with this polling callback
Bruce Allanc58c8a72012-03-20 03:48:19 +00002658 * @weight: number of packets driver is allowed to process this poll
Auke Kokbc7f75f2007-09-17 12:30:59 -07002659 **/
Bruce Allanc58c8a72012-03-20 03:48:19 +00002660static int e1000e_poll(struct napi_struct *napi, int weight)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002661{
Bruce Allanc58c8a72012-03-20 03:48:19 +00002662 struct e1000_adapter *adapter = container_of(napi, struct e1000_adapter,
2663 napi);
Bruce Allan4662e822008-08-26 18:37:06 -07002664 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002665 struct net_device *poll_dev = adapter->netdev;
Andy Gospodarek679e8a02009-06-18 11:57:37 +00002666 int tx_cleaned = 1, work_done = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002667
Wang Chen4cf16532008-11-12 23:38:14 -08002668 adapter = netdev_priv(poll_dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002669
Bruce Allanc58c8a72012-03-20 03:48:19 +00002670 if (!adapter->msix_entries ||
2671 (adapter->rx_ring->ims_val & adapter->tx_ring->ims_val))
2672 tx_cleaned = e1000_clean_tx_irq(adapter->tx_ring);
Bruce Allan4662e822008-08-26 18:37:06 -07002673
Bruce Allanc58c8a72012-03-20 03:48:19 +00002674 adapter->clean_rx(adapter->rx_ring, &work_done, weight);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002675
Alexander Duyck12d04a32009-03-25 22:05:03 +00002676 if (!tx_cleaned)
Bruce Allanc58c8a72012-03-20 03:48:19 +00002677 work_done = weight;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08002678
Bruce Allanc58c8a72012-03-20 03:48:19 +00002679 /* If weight not fully consumed, exit the polling mode */
2680 if (work_done < weight) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002681 if (adapter->itr_setting & 3)
2682 e1000_set_itr(adapter);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002683 napi_complete_done(napi, work_done);
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00002684 if (!test_bit(__E1000_DOWN, &adapter->state)) {
2685 if (adapter->msix_entries)
2686 ew32(IMS, adapter->rx_ring->ims_val);
2687 else
2688 e1000_irq_enable(adapter);
2689 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002690 }
2691
2692 return work_done;
2693}
2694
Patrick McHardy80d5c362013-04-19 02:04:28 +00002695static int e1000_vlan_rx_add_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002696 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002697{
2698 struct e1000_adapter *adapter = netdev_priv(netdev);
2699 struct e1000_hw *hw = &adapter->hw;
2700 u32 vfta, index;
2701
2702 /* don't update vlan cookie if already programmed */
2703 if ((adapter->hw.mng_cookie.status &
2704 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2705 (vid == adapter->mng_vlan_id))
Jiri Pirko8e586132011-12-08 19:52:37 -05002706 return 0;
Bruce Allancaaddaf2009-12-01 15:46:43 +00002707
Auke Kokbc7f75f2007-09-17 12:30:59 -07002708 /* add VID to filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002709 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2710 index = (vid >> 5) & 0x7F;
2711 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
Jacob Keller18dd2392016-04-13 16:08:32 -07002712 vfta |= BIT((vid & 0x1F));
Bruce Allancaaddaf2009-12-01 15:46:43 +00002713 hw->mac.ops.write_vfta(hw, index, vfta);
2714 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002715
2716 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002717
2718 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002719}
2720
Patrick McHardy80d5c362013-04-19 02:04:28 +00002721static int e1000_vlan_rx_kill_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002722 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002723{
2724 struct e1000_adapter *adapter = netdev_priv(netdev);
2725 struct e1000_hw *hw = &adapter->hw;
2726 u32 vfta, index;
2727
Auke Kokbc7f75f2007-09-17 12:30:59 -07002728 if ((adapter->hw.mng_cookie.status &
2729 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2730 (vid == adapter->mng_vlan_id)) {
2731 /* release control to f/w */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002732 e1000e_release_hw_control(adapter);
Jiri Pirko8e586132011-12-08 19:52:37 -05002733 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002734 }
2735
2736 /* remove VID from filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002737 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2738 index = (vid >> 5) & 0x7F;
2739 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
Jacob Keller18dd2392016-04-13 16:08:32 -07002740 vfta &= ~BIT((vid & 0x1F));
Bruce Allancaaddaf2009-12-01 15:46:43 +00002741 hw->mac.ops.write_vfta(hw, index, vfta);
2742 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002743
2744 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002745
2746 return 0;
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002747}
2748
2749/**
2750 * e1000e_vlan_filter_disable - helper to disable hw VLAN filtering
2751 * @adapter: board private structure to initialize
2752 **/
2753static void e1000e_vlan_filter_disable(struct e1000_adapter *adapter)
2754{
2755 struct net_device *netdev = adapter->netdev;
2756 struct e1000_hw *hw = &adapter->hw;
2757 u32 rctl;
2758
2759 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2760 /* disable VLAN receive filtering */
2761 rctl = er32(RCTL);
2762 rctl &= ~(E1000_RCTL_VFE | E1000_RCTL_CFIEN);
2763 ew32(RCTL, rctl);
2764
2765 if (adapter->mng_vlan_id != (u16)E1000_MNG_VLAN_NONE) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002766 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
2767 adapter->mng_vlan_id);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002768 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
2769 }
2770 }
2771}
2772
2773/**
2774 * e1000e_vlan_filter_enable - helper to enable HW VLAN filtering
2775 * @adapter: board private structure to initialize
2776 **/
2777static void e1000e_vlan_filter_enable(struct e1000_adapter *adapter)
2778{
2779 struct e1000_hw *hw = &adapter->hw;
2780 u32 rctl;
2781
2782 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2783 /* enable VLAN receive filtering */
2784 rctl = er32(RCTL);
2785 rctl |= E1000_RCTL_VFE;
2786 rctl &= ~E1000_RCTL_CFIEN;
2787 ew32(RCTL, rctl);
2788 }
2789}
2790
2791/**
Jarod Wilson889ad452016-06-28 20:41:31 -07002792 * e1000e_vlan_strip_disable - helper to disable HW VLAN stripping
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002793 * @adapter: board private structure to initialize
2794 **/
2795static void e1000e_vlan_strip_disable(struct e1000_adapter *adapter)
2796{
2797 struct e1000_hw *hw = &adapter->hw;
2798 u32 ctrl;
2799
2800 /* disable VLAN tag insert/strip */
2801 ctrl = er32(CTRL);
2802 ctrl &= ~E1000_CTRL_VME;
2803 ew32(CTRL, ctrl);
2804}
2805
2806/**
2807 * e1000e_vlan_strip_enable - helper to enable HW VLAN stripping
2808 * @adapter: board private structure to initialize
2809 **/
2810static void e1000e_vlan_strip_enable(struct e1000_adapter *adapter)
2811{
2812 struct e1000_hw *hw = &adapter->hw;
2813 u32 ctrl;
2814
2815 /* enable VLAN tag insert/strip */
2816 ctrl = er32(CTRL);
2817 ctrl |= E1000_CTRL_VME;
2818 ew32(CTRL, ctrl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002819}
2820
2821static void e1000_update_mng_vlan(struct e1000_adapter *adapter)
2822{
2823 struct net_device *netdev = adapter->netdev;
2824 u16 vid = adapter->hw.mng_cookie.vlan_id;
2825 u16 old_vid = adapter->mng_vlan_id;
2826
Bruce Allane5fe2542013-02-20 04:06:27 +00002827 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002828 e1000_vlan_rx_add_vid(netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002829 adapter->mng_vlan_id = vid;
2830 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002831
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002832 if ((old_vid != (u16)E1000_MNG_VLAN_NONE) && (vid != old_vid))
Patrick McHardy80d5c362013-04-19 02:04:28 +00002833 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q), old_vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002834}
2835
2836static void e1000_restore_vlan(struct e1000_adapter *adapter)
2837{
2838 u16 vid;
2839
Patrick McHardy80d5c362013-04-19 02:04:28 +00002840 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002841
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002842 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00002843 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002844}
2845
Bruce Allancd791612010-05-10 14:59:51 +00002846static void e1000_init_manageability_pt(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002847{
2848 struct e1000_hw *hw = &adapter->hw;
Bruce Allancd791612010-05-10 14:59:51 +00002849 u32 manc, manc2h, mdef, i, j;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002850
2851 if (!(adapter->flags & FLAG_MNG_PT_ENABLED))
2852 return;
2853
2854 manc = er32(MANC);
2855
Bruce Allane921eb12012-11-28 09:28:37 +00002856 /* enable receiving management packets to the host. this will probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002857 * generate destination unreachable messages from the host OS, but
Bruce Allanad680762008-03-28 09:15:03 -07002858 * the packets will be handled on SMBUS
2859 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002860 manc |= E1000_MANC_EN_MNG2HOST;
2861 manc2h = er32(MANC2H);
Bruce Allancd791612010-05-10 14:59:51 +00002862
2863 switch (hw->mac.type) {
2864 default:
2865 manc2h |= (E1000_MANC2H_PORT_623 | E1000_MANC2H_PORT_664);
2866 break;
2867 case e1000_82574:
2868 case e1000_82583:
Bruce Allane921eb12012-11-28 09:28:37 +00002869 /* Check if IPMI pass-through decision filter already exists;
Bruce Allancd791612010-05-10 14:59:51 +00002870 * if so, enable it.
2871 */
2872 for (i = 0, j = 0; i < 8; i++) {
2873 mdef = er32(MDEF(i));
2874
2875 /* Ignore filters with anything other than IPMI ports */
Dan Carpenter3b21b502010-06-02 13:43:15 +00002876 if (mdef & ~(E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
Bruce Allancd791612010-05-10 14:59:51 +00002877 continue;
2878
2879 /* Enable this decision filter in MANC2H */
2880 if (mdef)
Jacob Keller18dd2392016-04-13 16:08:32 -07002881 manc2h |= BIT(i);
Bruce Allancd791612010-05-10 14:59:51 +00002882
2883 j |= mdef;
2884 }
2885
2886 if (j == (E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
2887 break;
2888
2889 /* Create new decision filter in an empty filter */
2890 for (i = 0, j = 0; i < 8; i++)
2891 if (er32(MDEF(i)) == 0) {
2892 ew32(MDEF(i), (E1000_MDEF_PORT_623 |
2893 E1000_MDEF_PORT_664));
Jacob Keller18dd2392016-04-13 16:08:32 -07002894 manc2h |= BIT(1);
Bruce Allancd791612010-05-10 14:59:51 +00002895 j++;
2896 break;
2897 }
2898
2899 if (!j)
2900 e_warn("Unable to create IPMI pass-through filter\n");
2901 break;
2902 }
2903
Auke Kokbc7f75f2007-09-17 12:30:59 -07002904 ew32(MANC2H, manc2h);
2905 ew32(MANC, manc);
2906}
2907
2908/**
Bruce Allanaf667a22010-12-31 06:10:01 +00002909 * e1000_configure_tx - Configure Transmit Unit after Reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002910 * @adapter: board private structure
2911 *
2912 * Configure the Tx unit of the MAC after a reset.
2913 **/
2914static void e1000_configure_tx(struct e1000_adapter *adapter)
2915{
2916 struct e1000_hw *hw = &adapter->hw;
2917 struct e1000_ring *tx_ring = adapter->tx_ring;
2918 u64 tdba;
David Ertmane7e834a2014-01-13 23:19:27 +00002919 u32 tdlen, tctl, tarc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002920
2921 /* Setup the HW Tx Head and Tail descriptor pointers */
2922 tdba = tx_ring->dma;
2923 tdlen = tx_ring->count * sizeof(struct e1000_tx_desc);
Bruce Allan1e360522012-03-20 03:48:13 +00002924 ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32)));
2925 ew32(TDBAH(0), (tdba >> 32));
2926 ew32(TDLEN(0), tdlen);
2927 ew32(TDH(0), 0);
2928 ew32(TDT(0), 0);
2929 tx_ring->head = adapter->hw.hw_addr + E1000_TDH(0);
2930 tx_ring->tail = adapter->hw.hw_addr + E1000_TDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002931
Jia-Ju Bai0845d452015-08-05 18:16:10 +08002932 writel(0, tx_ring->head);
2933 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
2934 e1000e_update_tdt_wa(tx_ring, 0);
2935 else
2936 writel(0, tx_ring->tail);
2937
Auke Kokbc7f75f2007-09-17 12:30:59 -07002938 /* Set the Tx Interrupt Delay register */
2939 ew32(TIDV, adapter->tx_int_delay);
Bruce Allanad680762008-03-28 09:15:03 -07002940 /* Tx irq moderation */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002941 ew32(TADV, adapter->tx_abs_int_delay);
2942
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002943 if (adapter->flags2 & FLAG2_DMA_BURST) {
2944 u32 txdctl = er32(TXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00002945
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002946 txdctl &= ~(E1000_TXDCTL_PTHRESH | E1000_TXDCTL_HTHRESH |
2947 E1000_TXDCTL_WTHRESH);
Bruce Allane921eb12012-11-28 09:28:37 +00002948 /* set up some performance related parameters to encourage the
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002949 * hardware to use the bus more efficiently in bursts, depends
2950 * on the tx_int_delay to be enabled,
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +00002951 * wthresh = 1 ==> burst write is disabled to avoid Tx stalls
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002952 * hthresh = 1 ==> prefetch when one or more available
2953 * pthresh = 0x1f ==> prefetch if internal cache 31 or less
2954 * BEWARE: this seems to work but should be considered first if
Bruce Allanaf667a22010-12-31 06:10:01 +00002955 * there are Tx hangs or other Tx related bugs
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002956 */
2957 txdctl |= E1000_TXDCTL_DMA_BURST_ENABLE;
2958 ew32(TXDCTL(0), txdctl);
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002959 }
Bruce Allan56032be2011-12-16 00:46:01 +00002960 /* erratum work around: set txdctl the same for both queues */
2961 ew32(TXDCTL(1), er32(TXDCTL(0)));
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002962
David Ertmane7e834a2014-01-13 23:19:27 +00002963 /* Program the Transmit Control Register */
2964 tctl = er32(TCTL);
2965 tctl &= ~E1000_TCTL_CT;
2966 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2967 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2968
Auke Kokbc7f75f2007-09-17 12:30:59 -07002969 if (adapter->flags & FLAG_TARC_SPEED_MODE_BIT) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002970 tarc = er32(TARC(0));
Bruce Allane921eb12012-11-28 09:28:37 +00002971 /* set the speed mode bit, we'll clear it if we're not at
Bruce Allanad680762008-03-28 09:15:03 -07002972 * gigabit link later
2973 */
Jacob Keller18dd2392016-04-13 16:08:32 -07002974#define SPEED_MODE_BIT BIT(21)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002975 tarc |= SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002976 ew32(TARC(0), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002977 }
2978
2979 /* errata: program both queues to unweighted RR */
2980 if (adapter->flags & FLAG_TARC_SET_BIT_ZERO) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002981 tarc = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07002982 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002983 ew32(TARC(0), tarc);
2984 tarc = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07002985 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002986 ew32(TARC(1), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002987 }
2988
Auke Kokbc7f75f2007-09-17 12:30:59 -07002989 /* Setup Transmit Descriptor Settings for eop descriptor */
2990 adapter->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS;
2991
2992 /* only set IDE if we are delaying interrupts using the timers */
2993 if (adapter->tx_int_delay)
2994 adapter->txd_cmd |= E1000_TXD_CMD_IDE;
2995
2996 /* enable Report Status bit */
2997 adapter->txd_cmd |= E1000_TXD_CMD_RS;
2998
David Ertmane7e834a2014-01-13 23:19:27 +00002999 ew32(TCTL, tctl);
3000
Bruce Allan57cde762012-02-22 09:02:58 +00003001 hw->mac.ops.config_collision_dist(hw);
David Ertman79849eb2015-02-10 09:10:43 +00003002
3003 /* SPT Si errata workaround to avoid data corruption */
3004 if (hw->mac.type == e1000_pch_spt) {
3005 u32 reg_val;
3006
3007 reg_val = er32(IOSFPC);
3008 reg_val |= E1000_RCTL_RDMTS_HEX;
3009 ew32(IOSFPC, reg_val);
3010
3011 reg_val = er32(TARC(0));
3012 reg_val |= E1000_TARC0_CB_MULTIQ_3_REQ;
3013 ew32(TARC(0), reg_val);
3014 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003015}
3016
3017/**
3018 * e1000_setup_rctl - configure the receive control registers
3019 * @adapter: Board private structure
3020 **/
3021#define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
3022 (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
3023static void e1000_setup_rctl(struct e1000_adapter *adapter)
3024{
3025 struct e1000_hw *hw = &adapter->hw;
3026 u32 rctl, rfctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003027 u32 pages = 0;
3028
David Ertmanb20a7742014-03-25 04:27:55 +00003029 /* Workaround Si errata on PCHx - configure jumbo frame flow.
3030 * If jumbo frames not set, program related MAC/PHY registers
3031 * to h/w defaults
3032 */
3033 if (hw->mac.type >= e1000_pch2lan) {
3034 s32 ret_val;
3035
3036 if (adapter->netdev->mtu > ETH_DATA_LEN)
3037 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, true);
3038 else
3039 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, false);
3040
3041 if (ret_val)
3042 e_dbg("failed to enable|disable jumbo frame workaround mode\n");
3043 }
Bruce Allana1ce6472010-09-22 17:16:40 +00003044
Auke Kokbc7f75f2007-09-17 12:30:59 -07003045 /* Program MC offset vector base */
3046 rctl = er32(RCTL);
3047 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
3048 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
Bruce Allanf0ff4392013-02-20 04:05:39 +00003049 E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
3050 (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003051
3052 /* Do not Store bad packets */
3053 rctl &= ~E1000_RCTL_SBP;
3054
3055 /* Enable Long Packet receive */
3056 if (adapter->netdev->mtu <= ETH_DATA_LEN)
3057 rctl &= ~E1000_RCTL_LPE;
3058 else
3059 rctl |= E1000_RCTL_LPE;
3060
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00003061 /* Some systems expect that the CRC is included in SMBUS traffic. The
3062 * hardware strips the CRC before sending to both SMBUS (BMC) and to
3063 * host memory when this is enabled
3064 */
3065 if (adapter->flags2 & FLAG2_CRC_STRIPPING)
3066 rctl |= E1000_RCTL_SECRC;
Auke Kok5918bd82008-02-12 15:20:24 -08003067
Bruce Allana4f58f52009-06-02 11:29:18 +00003068 /* Workaround Si errata on 82577 PHY - configure IPG for jumbos */
3069 if ((hw->phy.type == e1000_phy_82577) && (rctl & E1000_RCTL_LPE)) {
3070 u16 phy_data;
3071
3072 e1e_rphy(hw, PHY_REG(770, 26), &phy_data);
3073 phy_data &= 0xfff8;
Jacob Keller18dd2392016-04-13 16:08:32 -07003074 phy_data |= BIT(2);
Bruce Allana4f58f52009-06-02 11:29:18 +00003075 e1e_wphy(hw, PHY_REG(770, 26), phy_data);
3076
3077 e1e_rphy(hw, 22, &phy_data);
3078 phy_data &= 0x0fff;
Jacob Keller18dd2392016-04-13 16:08:32 -07003079 phy_data |= BIT(14);
Bruce Allana4f58f52009-06-02 11:29:18 +00003080 e1e_wphy(hw, 0x10, 0x2823);
3081 e1e_wphy(hw, 0x11, 0x0003);
3082 e1e_wphy(hw, 22, phy_data);
3083 }
3084
Auke Kokbc7f75f2007-09-17 12:30:59 -07003085 /* Setup buffer sizes */
3086 rctl &= ~E1000_RCTL_SZ_4096;
3087 rctl |= E1000_RCTL_BSEX;
3088 switch (adapter->rx_buffer_len) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003089 case 2048:
3090 default:
3091 rctl |= E1000_RCTL_SZ_2048;
3092 rctl &= ~E1000_RCTL_BSEX;
3093 break;
3094 case 4096:
3095 rctl |= E1000_RCTL_SZ_4096;
3096 break;
3097 case 8192:
3098 rctl |= E1000_RCTL_SZ_8192;
3099 break;
3100 case 16384:
3101 rctl |= E1000_RCTL_SZ_16384;
3102 break;
3103 }
3104
Bruce Allan5f450212011-07-22 06:21:46 +00003105 /* Enable Extended Status in all Receive Descriptors */
3106 rfctl = er32(RFCTL);
3107 rfctl |= E1000_RFCTL_EXTEN;
Matthew Vickf6bd5572012-04-25 08:01:05 +00003108 ew32(RFCTL, rfctl);
Bruce Allan5f450212011-07-22 06:21:46 +00003109
Bruce Allane921eb12012-11-28 09:28:37 +00003110 /* 82571 and greater support packet-split where the protocol
Auke Kokbc7f75f2007-09-17 12:30:59 -07003111 * header is placed in skb->data and the packet data is
3112 * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
3113 * In the case of a non-split, skb->data is linearly filled,
3114 * followed by the page buffers. Therefore, skb->data is
3115 * sized to hold the largest protocol header.
3116 *
3117 * allocations using alloc_page take too long for regular MTU
3118 * so only enable packet split for jumbo frames
3119 *
3120 * Using pages when the page size is greater than 16k wastes
3121 * a lot of memory, since we allocate 3 pages at all times
3122 * per packet.
3123 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003124 pages = PAGE_USE_COUNT(adapter->netdev->mtu);
Bruce Allan79d4e902011-12-16 00:46:27 +00003125 if ((pages <= 3) && (PAGE_SIZE <= 16384) && (rctl & E1000_RCTL_LPE))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003126 adapter->rx_ps_pages = pages;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003127 else
3128 adapter->rx_ps_pages = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003129
3130 if (adapter->rx_ps_pages) {
Bruce Allan90da0662011-01-06 07:02:53 +00003131 u32 psrctl = 0;
3132
Auke Kok140a7482007-10-25 13:57:58 -07003133 /* Enable Packet split descriptors */
3134 rctl |= E1000_RCTL_DTYP_PS;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003135
Bruce Allane5fe2542013-02-20 04:06:27 +00003136 psrctl |= adapter->rx_ps_bsize0 >> E1000_PSRCTL_BSIZE0_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003137
3138 switch (adapter->rx_ps_pages) {
3139 case 3:
Bruce Allane5fe2542013-02-20 04:06:27 +00003140 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE3_SHIFT;
3141 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003142 case 2:
Bruce Allane5fe2542013-02-20 04:06:27 +00003143 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE2_SHIFT;
3144 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003145 case 1:
Bruce Allane5fe2542013-02-20 04:06:27 +00003146 psrctl |= PAGE_SIZE >> E1000_PSRCTL_BSIZE1_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003147 break;
3148 }
3149
3150 ew32(PSRCTL, psrctl);
3151 }
3152
Ben Greearcf955e62012-02-11 15:39:51 +00003153 /* This is useful for sniffing bad packets. */
3154 if (adapter->netdev->features & NETIF_F_RXALL) {
3155 /* UPE and MPE will be handled by normal PROMISC logic
Bruce Allane921eb12012-11-28 09:28:37 +00003156 * in e1000e_set_rx_mode
3157 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003158 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3159 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3160 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
Ben Greearcf955e62012-02-11 15:39:51 +00003161
Bruce Allane80bd1d2013-05-01 01:19:46 +00003162 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3163 E1000_RCTL_DPF | /* Allow filtered pause */
3164 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
Ben Greearcf955e62012-02-11 15:39:51 +00003165 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3166 * and that breaks VLANs.
3167 */
3168 }
3169
Auke Kokbc7f75f2007-09-17 12:30:59 -07003170 ew32(RCTL, rctl);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003171 /* just started the receive unit, no need to restart */
Bruce Allan12d43f72012-12-05 06:26:14 +00003172 adapter->flags &= ~FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003173}
3174
3175/**
3176 * e1000_configure_rx - Configure Receive Unit after Reset
3177 * @adapter: board private structure
3178 *
3179 * Configure the Rx unit of the MAC after a reset.
3180 **/
3181static void e1000_configure_rx(struct e1000_adapter *adapter)
3182{
3183 struct e1000_hw *hw = &adapter->hw;
3184 struct e1000_ring *rx_ring = adapter->rx_ring;
3185 u64 rdba;
3186 u32 rdlen, rctl, rxcsum, ctrl_ext;
3187
3188 if (adapter->rx_ps_pages) {
3189 /* this is a 32 byte descriptor */
3190 rdlen = rx_ring->count *
Bruce Allanaf667a22010-12-31 06:10:01 +00003191 sizeof(union e1000_rx_desc_packet_split);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003192 adapter->clean_rx = e1000_clean_rx_irq_ps;
3193 adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003194 } else if (adapter->netdev->mtu > ETH_FRAME_LEN + ETH_FCS_LEN) {
Bruce Allan5f450212011-07-22 06:21:46 +00003195 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003196 adapter->clean_rx = e1000_clean_jumbo_rx_irq;
3197 adapter->alloc_rx_buf = e1000_alloc_jumbo_rx_buffers;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003198 } else {
Bruce Allan5f450212011-07-22 06:21:46 +00003199 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003200 adapter->clean_rx = e1000_clean_rx_irq;
3201 adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
3202 }
3203
3204 /* disable receives while setting up the descriptors */
3205 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07003206 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
3207 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003208 e1e_flush();
Bruce Allan1bba4382011-03-19 00:27:20 +00003209 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003210
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003211 if (adapter->flags2 & FLAG2_DMA_BURST) {
Bruce Allane921eb12012-11-28 09:28:37 +00003212 /* set the writeback threshold (only takes effect if the RDTR
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003213 * is set). set GRAN=1 and write back up to 0x4 worth, and
Bruce Allanaf667a22010-12-31 06:10:01 +00003214 * enable prefetching of 0x20 Rx descriptors
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003215 * granularity = 01
3216 * wthresh = 04,
3217 * hthresh = 04,
3218 * pthresh = 0x20
3219 */
3220 ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE);
3221 ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE);
3222
Bruce Allane921eb12012-11-28 09:28:37 +00003223 /* override the delay timers for enabling bursting, only if
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003224 * the value was not set by the user via module options
3225 */
3226 if (adapter->rx_int_delay == DEFAULT_RDTR)
3227 adapter->rx_int_delay = BURST_RDTR;
3228 if (adapter->rx_abs_int_delay == DEFAULT_RADV)
3229 adapter->rx_abs_int_delay = BURST_RADV;
3230 }
3231
Auke Kokbc7f75f2007-09-17 12:30:59 -07003232 /* set the Receive Delay Timer Register */
3233 ew32(RDTR, adapter->rx_int_delay);
3234
3235 /* irq moderation */
3236 ew32(RADV, adapter->rx_abs_int_delay);
Bruce Allan828bac82010-09-29 21:39:37 +00003237 if ((adapter->itr_setting != 0) && (adapter->itr != 0))
Matthew Vick22a4cca2012-07-12 00:02:42 +00003238 e1000e_write_itr(adapter, adapter->itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003239
3240 ctrl_ext = er32(CTRL_EXT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003241 /* Auto-Mask interrupts upon ICR access */
3242 ctrl_ext |= E1000_CTRL_EXT_IAME;
3243 ew32(IAM, 0xffffffff);
3244 ew32(CTRL_EXT, ctrl_ext);
3245 e1e_flush();
3246
Bruce Allane921eb12012-11-28 09:28:37 +00003247 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Bruce Allanad680762008-03-28 09:15:03 -07003248 * the Base and Length of the Rx Descriptor Ring
3249 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003250 rdba = rx_ring->dma;
Bruce Allan1e360522012-03-20 03:48:13 +00003251 ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32)));
3252 ew32(RDBAH(0), (rdba >> 32));
3253 ew32(RDLEN(0), rdlen);
3254 ew32(RDH(0), 0);
3255 ew32(RDT(0), 0);
3256 rx_ring->head = adapter->hw.hw_addr + E1000_RDH(0);
3257 rx_ring->tail = adapter->hw.hw_addr + E1000_RDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003258
Jia-Ju Bai0845d452015-08-05 18:16:10 +08003259 writel(0, rx_ring->head);
3260 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
3261 e1000e_update_rdt_wa(rx_ring, 0);
3262 else
3263 writel(0, rx_ring->tail);
3264
Auke Kokbc7f75f2007-09-17 12:30:59 -07003265 /* Enable Receive Checksum Offload for TCP and UDP */
3266 rxcsum = er32(RXCSUM);
Bruce Allan2e1706f2012-06-30 20:02:42 +00003267 if (adapter->netdev->features & NETIF_F_RXCSUM)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003268 rxcsum |= E1000_RXCSUM_TUOFL;
Bruce Allan2e1706f2012-06-30 20:02:42 +00003269 else
Auke Kokbc7f75f2007-09-17 12:30:59 -07003270 rxcsum &= ~E1000_RXCSUM_TUOFL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003271 ew32(RXCSUM, rxcsum);
3272
Bruce Allan3e35d992013-01-12 07:25:22 +00003273 /* With jumbo frames, excessive C-state transition latencies result
3274 * in dropped transactions.
3275 */
3276 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3277 u32 lat =
3278 ((er32(PBA) & E1000_PBA_RXA_MASK) * 1024 -
3279 adapter->max_frame_size) * 8 / 1000;
3280
3281 if (adapter->flags & FLAG_IS_ICH) {
Bruce Allan53ec5492009-11-20 23:27:40 +00003282 u32 rxdctl = er32(RXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00003283
Bruce Allan53ec5492009-11-20 23:27:40 +00003284 ew32(RXDCTL(0), rxdctl | 0x3);
Bruce Allan53ec5492009-11-20 23:27:40 +00003285 }
Bruce Allan3e35d992013-01-12 07:25:22 +00003286
Thomas Grafe2c65442015-04-10 15:52:37 +02003287 pm_qos_update_request(&adapter->pm_qos_req, lat);
Bruce Allan3e35d992013-01-12 07:25:22 +00003288 } else {
Thomas Grafe2c65442015-04-10 15:52:37 +02003289 pm_qos_update_request(&adapter->pm_qos_req,
Bruce Allan3e35d992013-01-12 07:25:22 +00003290 PM_QOS_DEFAULT_VALUE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003291 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003292
3293 /* Enable Receives */
3294 ew32(RCTL, rctl);
3295}
3296
3297/**
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003298 * e1000e_write_mc_addr_list - write multicast addresses to MTA
Auke Kokbc7f75f2007-09-17 12:30:59 -07003299 * @netdev: network interface device structure
3300 *
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003301 * Writes multicast address list to the MTA hash table.
3302 * Returns: -ENOMEM on failure
3303 * 0 on no addresses written
3304 * X on writing X addresses to MTA
3305 */
3306static int e1000e_write_mc_addr_list(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003307{
3308 struct e1000_adapter *adapter = netdev_priv(netdev);
3309 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003310 struct netdev_hw_addr *ha;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003311 u8 *mta_list;
3312 int i;
3313
3314 if (netdev_mc_empty(netdev)) {
3315 /* nothing to program, so clear mc list */
3316 hw->mac.ops.update_mc_addr_list(hw, NULL, 0);
3317 return 0;
3318 }
3319
3320 mta_list = kzalloc(netdev_mc_count(netdev) * ETH_ALEN, GFP_ATOMIC);
3321 if (!mta_list)
3322 return -ENOMEM;
3323
3324 /* update_mc_addr_list expects a packed array of only addresses. */
3325 i = 0;
3326 netdev_for_each_mc_addr(ha, netdev)
Bruce Allanf0ff4392013-02-20 04:05:39 +00003327 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003328
3329 hw->mac.ops.update_mc_addr_list(hw, mta_list, i);
3330 kfree(mta_list);
3331
3332 return netdev_mc_count(netdev);
3333}
3334
3335/**
3336 * e1000e_write_uc_addr_list - write unicast addresses to RAR table
3337 * @netdev: network interface device structure
3338 *
3339 * Writes unicast address list to the RAR table.
3340 * Returns: -ENOMEM on failure/insufficient address space
3341 * 0 on no addresses written
3342 * X on writing X addresses to the RAR table
3343 **/
3344static int e1000e_write_uc_addr_list(struct net_device *netdev)
3345{
3346 struct e1000_adapter *adapter = netdev_priv(netdev);
3347 struct e1000_hw *hw = &adapter->hw;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003348 unsigned int rar_entries;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003349 int count = 0;
3350
David Ertmanb3e5bf12014-05-06 03:50:17 +00003351 rar_entries = hw->mac.ops.rar_get_count(hw);
3352
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003353 /* save a rar entry for our hardware address */
3354 rar_entries--;
3355
3356 /* save a rar entry for the LAA workaround */
3357 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA)
3358 rar_entries--;
3359
3360 /* return ENOMEM indicating insufficient memory for addresses */
3361 if (netdev_uc_count(netdev) > rar_entries)
3362 return -ENOMEM;
3363
3364 if (!netdev_uc_empty(netdev) && rar_entries) {
3365 struct netdev_hw_addr *ha;
3366
Bruce Allane921eb12012-11-28 09:28:37 +00003367 /* write the addresses in reverse order to avoid write
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003368 * combining
3369 */
3370 netdev_for_each_uc_addr(ha, netdev) {
Brian Walsh847042a2016-04-12 23:22:30 -04003371 int ret_val;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003372
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003373 if (!rar_entries)
3374 break;
Brian Walsh847042a2016-04-12 23:22:30 -04003375 ret_val = hw->mac.ops.rar_set(hw, ha->addr, rar_entries--);
3376 if (ret_val < 0)
David Ertmanb3e5bf12014-05-06 03:50:17 +00003377 return -ENOMEM;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003378 count++;
3379 }
3380 }
3381
3382 /* zero out the remaining RAR entries not used above */
3383 for (; rar_entries > 0; rar_entries--) {
3384 ew32(RAH(rar_entries), 0);
3385 ew32(RAL(rar_entries), 0);
3386 }
3387 e1e_flush();
3388
3389 return count;
3390}
3391
3392/**
3393 * e1000e_set_rx_mode - secondary unicast, Multicast and Promiscuous mode set
3394 * @netdev: network interface device structure
3395 *
3396 * The ndo_set_rx_mode entry point is called whenever the unicast or multicast
3397 * address list or the network interface flags are updated. This routine is
3398 * responsible for configuring the hardware for proper unicast, multicast,
3399 * promiscuous mode, and all-multi behavior.
3400 **/
3401static void e1000e_set_rx_mode(struct net_device *netdev)
3402{
3403 struct e1000_adapter *adapter = netdev_priv(netdev);
3404 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003405 u32 rctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003406
David Ertman63eb48f2014-02-14 07:16:46 +00003407 if (pm_runtime_suspended(netdev->dev.parent))
3408 return;
3409
Auke Kokbc7f75f2007-09-17 12:30:59 -07003410 /* Check for Promiscuous and All Multicast modes */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003411 rctl = er32(RCTL);
3412
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003413 /* clear the affected bits */
3414 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
3415
Auke Kokbc7f75f2007-09-17 12:30:59 -07003416 if (netdev->flags & IFF_PROMISC) {
3417 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003418 /* Do not hardware filter VLANs in promisc mode */
3419 e1000e_vlan_filter_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003420 } else {
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003421 int count;
Bruce Allan3d3a1672012-02-23 03:13:18 +00003422
Patrick McHardy746b9f02008-07-16 20:15:45 -07003423 if (netdev->flags & IFF_ALLMULTI) {
3424 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003425 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003426 /* Write addresses to the MTA, if the attempt fails
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003427 * then we should just turn on promiscuous mode so
3428 * that we can at least receive multicast traffic
3429 */
3430 count = e1000e_write_mc_addr_list(netdev);
3431 if (count < 0)
3432 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003433 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003434 e1000e_vlan_filter_enable(adapter);
Bruce Allane921eb12012-11-28 09:28:37 +00003435 /* Write addresses to available RAR registers, if there is not
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003436 * sufficient space to store all the addresses then enable
3437 * unicast promiscuous mode
3438 */
3439 count = e1000e_write_uc_addr_list(netdev);
3440 if (count < 0)
3441 rctl |= E1000_RCTL_UPE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003442 }
3443
3444 ew32(RCTL, rctl);
3445
Jarod Wilson83808642016-06-09 19:50:13 -04003446 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003447 e1000e_vlan_strip_enable(adapter);
3448 else
3449 e1000e_vlan_strip_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003450}
3451
Bruce Allan70495a52012-01-11 01:26:50 +00003452static void e1000e_setup_rss_hash(struct e1000_adapter *adapter)
3453{
3454 struct e1000_hw *hw = &adapter->hw;
3455 u32 mrqc, rxcsum;
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003456 u32 rss_key[10];
Bruce Allan70495a52012-01-11 01:26:50 +00003457 int i;
Bruce Allan70495a52012-01-11 01:26:50 +00003458
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003459 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Bruce Allan70495a52012-01-11 01:26:50 +00003460 for (i = 0; i < 10; i++)
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003461 ew32(RSSRK(i), rss_key[i]);
Bruce Allan70495a52012-01-11 01:26:50 +00003462
3463 /* Direct all traffic to queue 0 */
3464 for (i = 0; i < 32; i++)
3465 ew32(RETA(i), 0);
3466
Bruce Allane921eb12012-11-28 09:28:37 +00003467 /* Disable raw packet checksumming so that RSS hash is placed in
Bruce Allan70495a52012-01-11 01:26:50 +00003468 * descriptor on writeback.
3469 */
3470 rxcsum = er32(RXCSUM);
3471 rxcsum |= E1000_RXCSUM_PCSD;
3472
3473 ew32(RXCSUM, rxcsum);
3474
3475 mrqc = (E1000_MRQC_RSS_FIELD_IPV4 |
3476 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3477 E1000_MRQC_RSS_FIELD_IPV6 |
3478 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3479 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
3480
3481 ew32(MRQC, mrqc);
3482}
3483
Auke Kokbc7f75f2007-09-17 12:30:59 -07003484/**
Bruce Allanb67e1912012-12-27 08:32:33 +00003485 * e1000e_get_base_timinca - get default SYSTIM time increment attributes
3486 * @adapter: board private structure
3487 * @timinca: pointer to returned time increment attributes
3488 *
3489 * Get attributes for incrementing the System Time Register SYSTIML/H at
3490 * the default base frequency, and set the cyclecounter shift value.
3491 **/
Bruce Alland89777b2013-01-19 01:09:58 +00003492s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca)
Bruce Allanb67e1912012-12-27 08:32:33 +00003493{
3494 struct e1000_hw *hw = &adapter->hw;
3495 u32 incvalue, incperiod, shift;
3496
David Ertman79849eb2015-02-10 09:10:43 +00003497 /* Make sure clock is enabled on I217/I218/I219 before checking
3498 * the frequency
3499 */
3500 if (((hw->mac.type == e1000_pch_lpt) ||
3501 (hw->mac.type == e1000_pch_spt)) &&
Bruce Allanb67e1912012-12-27 08:32:33 +00003502 !(er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) &&
3503 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_ENABLED)) {
3504 u32 fextnvm7 = er32(FEXTNVM7);
3505
Jacob Keller18dd2392016-04-13 16:08:32 -07003506 if (!(fextnvm7 & BIT(0))) {
3507 ew32(FEXTNVM7, fextnvm7 | BIT(0));
Bruce Allanb67e1912012-12-27 08:32:33 +00003508 e1e_flush();
3509 }
3510 }
3511
3512 switch (hw->mac.type) {
3513 case e1000_pch2lan:
3514 case e1000_pch_lpt:
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003515 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
Bruce Allanb67e1912012-12-27 08:32:33 +00003516 /* Stable 96MHz frequency */
3517 incperiod = INCPERIOD_96MHz;
3518 incvalue = INCVALUE_96MHz;
3519 shift = INCVALUE_SHIFT_96MHz;
3520 adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHz;
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003521 } else {
3522 /* Stable 25MHz frequency */
3523 incperiod = INCPERIOD_25MHz;
3524 incvalue = INCVALUE_25MHz;
3525 shift = INCVALUE_SHIFT_25MHz;
3526 adapter->cc.shift = shift;
3527 }
3528 break;
3529 case e1000_pch_spt:
3530 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
3531 /* Stable 24MHz frequency */
3532 incperiod = INCPERIOD_24MHz;
3533 incvalue = INCVALUE_24MHz;
3534 shift = INCVALUE_SHIFT_24MHz;
3535 adapter->cc.shift = shift;
Bruce Allanb67e1912012-12-27 08:32:33 +00003536 break;
3537 }
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003538 return -EINVAL;
Bruce Allanb67e1912012-12-27 08:32:33 +00003539 case e1000_82574:
3540 case e1000_82583:
3541 /* Stable 25MHz frequency */
3542 incperiod = INCPERIOD_25MHz;
3543 incvalue = INCVALUE_25MHz;
3544 shift = INCVALUE_SHIFT_25MHz;
3545 adapter->cc.shift = shift;
3546 break;
3547 default:
3548 return -EINVAL;
3549 }
3550
3551 *timinca = ((incperiod << E1000_TIMINCA_INCPERIOD_SHIFT) |
3552 ((incvalue << shift) & E1000_TIMINCA_INCVALUE_MASK));
3553
3554 return 0;
3555}
3556
3557/**
3558 * e1000e_config_hwtstamp - configure the hwtstamp registers and enable/disable
3559 * @adapter: board private structure
3560 *
3561 * Outgoing time stamping can be enabled and disabled. Play nice and
3562 * disable it when requested, although it shouldn't cause any overhead
3563 * when no packet needs it. At most one packet in the queue may be
3564 * marked for time stamping, otherwise it would be impossible to tell
3565 * for sure to which packet the hardware time stamp belongs.
3566 *
3567 * Incoming time stamping has to be configured via the hardware filters.
3568 * Not all combinations are supported, in particular event type has to be
3569 * specified. Matching the kind of event packet is not supported, with the
3570 * exception of "all V2 events regardless of level 2 or 4".
3571 **/
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003572static int e1000e_config_hwtstamp(struct e1000_adapter *adapter,
3573 struct hwtstamp_config *config)
Bruce Allanb67e1912012-12-27 08:32:33 +00003574{
3575 struct e1000_hw *hw = &adapter->hw;
Bruce Allanb67e1912012-12-27 08:32:33 +00003576 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
3577 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Bruce Alland89777b2013-01-19 01:09:58 +00003578 u32 rxmtrl = 0;
3579 u16 rxudp = 0;
3580 bool is_l4 = false;
3581 bool is_l2 = false;
Bruce Allanb67e1912012-12-27 08:32:33 +00003582 u32 regval;
Bruce Allanb67e1912012-12-27 08:32:33 +00003583
3584 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3585 return -EINVAL;
3586
3587 /* flags reserved for future extensions - must be zero */
3588 if (config->flags)
3589 return -EINVAL;
3590
3591 switch (config->tx_type) {
3592 case HWTSTAMP_TX_OFF:
3593 tsync_tx_ctl = 0;
3594 break;
3595 case HWTSTAMP_TX_ON:
3596 break;
3597 default:
3598 return -ERANGE;
3599 }
3600
3601 switch (config->rx_filter) {
3602 case HWTSTAMP_FILTER_NONE:
3603 tsync_rx_ctl = 0;
3604 break;
Bruce Alland89777b2013-01-19 01:09:58 +00003605 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3606 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3607 rxmtrl = E1000_RXMTRL_PTP_V1_SYNC_MESSAGE;
3608 is_l4 = true;
3609 break;
3610 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3611 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3612 rxmtrl = E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE;
3613 is_l4 = true;
3614 break;
3615 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3616 /* Also time stamps V2 L2 Path Delay Request/Response */
3617 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3618 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3619 is_l2 = true;
3620 break;
3621 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3622 /* Also time stamps V2 L2 Path Delay Request/Response. */
3623 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3624 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3625 is_l2 = true;
3626 break;
3627 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3628 /* Hardware cannot filter just V2 L4 Sync messages;
3629 * fall-through to V2 (both L2 and L4) Sync.
3630 */
3631 case HWTSTAMP_FILTER_PTP_V2_SYNC:
3632 /* Also time stamps V2 Path Delay Request/Response. */
3633 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3634 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3635 is_l2 = true;
3636 is_l4 = true;
3637 break;
3638 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3639 /* Hardware cannot filter just V2 L4 Delay Request messages;
3640 * fall-through to V2 (both L2 and L4) Delay Request.
3641 */
3642 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3643 /* Also time stamps V2 Path Delay Request/Response. */
3644 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3645 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3646 is_l2 = true;
3647 is_l4 = true;
3648 break;
3649 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3650 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3651 /* Hardware cannot filter just V2 L4 or L2 Event messages;
3652 * fall-through to all V2 (both L2 and L4) Events.
3653 */
3654 case HWTSTAMP_FILTER_PTP_V2_EVENT:
3655 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
3656 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
3657 is_l2 = true;
3658 is_l4 = true;
3659 break;
3660 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3661 /* For V1, the hardware can only filter Sync messages or
3662 * Delay Request messages but not both so fall-through to
3663 * time stamp all packets.
3664 */
Bruce Allanb67e1912012-12-27 08:32:33 +00003665 case HWTSTAMP_FILTER_ALL:
Bruce Alland89777b2013-01-19 01:09:58 +00003666 is_l2 = true;
3667 is_l4 = true;
Bruce Allanb67e1912012-12-27 08:32:33 +00003668 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
3669 config->rx_filter = HWTSTAMP_FILTER_ALL;
3670 break;
3671 default:
3672 return -ERANGE;
3673 }
3674
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003675 adapter->hwtstamp_config = *config;
3676
Bruce Allanb67e1912012-12-27 08:32:33 +00003677 /* enable/disable Tx h/w time stamping */
3678 regval = er32(TSYNCTXCTL);
3679 regval &= ~E1000_TSYNCTXCTL_ENABLED;
3680 regval |= tsync_tx_ctl;
3681 ew32(TSYNCTXCTL, regval);
3682 if ((er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) !=
3683 (regval & E1000_TSYNCTXCTL_ENABLED)) {
3684 e_err("Timesync Tx Control register not set as expected\n");
3685 return -EAGAIN;
3686 }
3687
3688 /* enable/disable Rx h/w time stamping */
3689 regval = er32(TSYNCRXCTL);
3690 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
3691 regval |= tsync_rx_ctl;
3692 ew32(TSYNCRXCTL, regval);
3693 if ((er32(TSYNCRXCTL) & (E1000_TSYNCRXCTL_ENABLED |
3694 E1000_TSYNCRXCTL_TYPE_MASK)) !=
3695 (regval & (E1000_TSYNCRXCTL_ENABLED |
3696 E1000_TSYNCRXCTL_TYPE_MASK))) {
3697 e_err("Timesync Rx Control register not set as expected\n");
3698 return -EAGAIN;
3699 }
3700
Bruce Alland89777b2013-01-19 01:09:58 +00003701 /* L2: define ethertype filter for time stamped packets */
3702 if (is_l2)
3703 rxmtrl |= ETH_P_1588;
3704
3705 /* define which PTP packets get time stamped */
3706 ew32(RXMTRL, rxmtrl);
3707
3708 /* Filter by destination port */
3709 if (is_l4) {
3710 rxudp = PTP_EV_PORT;
3711 cpu_to_be16s(&rxudp);
3712 }
3713 ew32(RXUDP, rxudp);
3714
3715 e1e_flush();
3716
Bruce Allanb67e1912012-12-27 08:32:33 +00003717 /* Clear TSYNCRXCTL_VALID & TSYNCTXCTL_VALID bit */
Bruce Allan70806a72013-01-05 05:08:37 +00003718 er32(RXSTMPH);
3719 er32(TXSTMPH);
Bruce Allanb67e1912012-12-27 08:32:33 +00003720
Bruce Allanb67e1912012-12-27 08:32:33 +00003721 return 0;
3722}
3723
3724/**
Bruce Allanad680762008-03-28 09:15:03 -07003725 * e1000_configure - configure the hardware for Rx and Tx
Auke Kokbc7f75f2007-09-17 12:30:59 -07003726 * @adapter: private board structure
3727 **/
3728static void e1000_configure(struct e1000_adapter *adapter)
3729{
Bruce Allan55aa6982011-12-16 00:45:45 +00003730 struct e1000_ring *rx_ring = adapter->rx_ring;
3731
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003732 e1000e_set_rx_mode(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003733
3734 e1000_restore_vlan(adapter);
Bruce Allancd791612010-05-10 14:59:51 +00003735 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003736
3737 e1000_configure_tx(adapter);
Bruce Allan70495a52012-01-11 01:26:50 +00003738
3739 if (adapter->netdev->features & NETIF_F_RXHASH)
3740 e1000e_setup_rss_hash(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003741 e1000_setup_rctl(adapter);
3742 e1000_configure_rx(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00003743 adapter->alloc_rx_buf(rx_ring, e1000_desc_unused(rx_ring), GFP_KERNEL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003744}
3745
3746/**
3747 * e1000e_power_up_phy - restore link in case the phy was powered down
3748 * @adapter: address of board private structure
3749 *
3750 * The phy may be powered down to save power and turn off link when the
3751 * driver is unloaded and wake on lan is not enabled (among others)
3752 * *** this routine MUST be followed by a call to e1000e_reset ***
3753 **/
3754void e1000e_power_up_phy(struct e1000_adapter *adapter)
3755{
Bruce Allan17f208d2009-12-01 15:47:22 +00003756 if (adapter->hw.phy.ops.power_up)
3757 adapter->hw.phy.ops.power_up(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003758
3759 adapter->hw.mac.ops.setup_link(&adapter->hw);
3760}
3761
3762/**
3763 * e1000_power_down_phy - Power down the PHY
3764 *
Bruce Allan17f208d2009-12-01 15:47:22 +00003765 * Power down the PHY so no link is implied when interface is down.
3766 * The PHY cannot be powered down if management or WoL is active.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003767 */
3768static void e1000_power_down_phy(struct e1000_adapter *adapter)
3769{
Bruce Allan17f208d2009-12-01 15:47:22 +00003770 if (adapter->hw.phy.ops.power_down)
3771 adapter->hw.phy.ops.power_down(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003772}
3773
3774/**
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003775 * e1000_flush_tx_ring - remove all descriptors from the tx_ring
3776 *
3777 * We want to clear all pending descriptors from the TX ring.
3778 * zeroing happens when the HW reads the regs. We assign the ring itself as
3779 * the data of the next descriptor. We don't care about the data we are about
3780 * to reset the HW.
3781 */
3782static void e1000_flush_tx_ring(struct e1000_adapter *adapter)
3783{
3784 struct e1000_hw *hw = &adapter->hw;
3785 struct e1000_ring *tx_ring = adapter->tx_ring;
3786 struct e1000_tx_desc *tx_desc = NULL;
3787 u32 tdt, tctl, txd_lower = E1000_TXD_CMD_IFCS;
3788 u16 size = 512;
3789
3790 tctl = er32(TCTL);
3791 ew32(TCTL, tctl | E1000_TCTL_EN);
3792 tdt = er32(TDT(0));
3793 BUG_ON(tdt != tx_ring->next_to_use);
3794 tx_desc = E1000_TX_DESC(*tx_ring, tx_ring->next_to_use);
3795 tx_desc->buffer_addr = tx_ring->dma;
3796
3797 tx_desc->lower.data = cpu_to_le32(txd_lower | size);
3798 tx_desc->upper.data = 0;
3799 /* flush descriptors to memory before notifying the HW */
3800 wmb();
3801 tx_ring->next_to_use++;
3802 if (tx_ring->next_to_use == tx_ring->count)
3803 tx_ring->next_to_use = 0;
3804 ew32(TDT(0), tx_ring->next_to_use);
3805 mmiowb();
3806 usleep_range(200, 250);
3807}
3808
3809/**
3810 * e1000_flush_rx_ring - remove all descriptors from the rx_ring
3811 *
3812 * Mark all descriptors in the RX ring as consumed and disable the rx ring
3813 */
3814static void e1000_flush_rx_ring(struct e1000_adapter *adapter)
3815{
3816 u32 rctl, rxdctl;
3817 struct e1000_hw *hw = &adapter->hw;
3818
3819 rctl = er32(RCTL);
3820 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3821 e1e_flush();
3822 usleep_range(100, 150);
3823
3824 rxdctl = er32(RXDCTL(0));
3825 /* zero the lower 14 bits (prefetch and host thresholds) */
3826 rxdctl &= 0xffffc000;
3827
3828 /* update thresholds: prefetch threshold to 31, host threshold to 1
3829 * and make sure the granularity is "descriptors" and not "cache lines"
3830 */
Jacob Keller18dd2392016-04-13 16:08:32 -07003831 rxdctl |= (0x1F | BIT(8) | E1000_RXDCTL_THRESH_UNIT_DESC);
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003832
3833 ew32(RXDCTL(0), rxdctl);
3834 /* momentarily enable the RX ring for the changes to take effect */
3835 ew32(RCTL, rctl | E1000_RCTL_EN);
3836 e1e_flush();
3837 usleep_range(100, 150);
3838 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3839}
3840
3841/**
3842 * e1000_flush_desc_rings - remove all descriptors from the descriptor rings
3843 *
3844 * In i219, the descriptor rings must be emptied before resetting the HW
3845 * or before changing the device state to D3 during runtime (runtime PM).
3846 *
3847 * Failure to do this will cause the HW to enter a unit hang state which can
3848 * only be released by PCI reset on the device
3849 *
3850 */
3851
3852static void e1000_flush_desc_rings(struct e1000_adapter *adapter)
3853{
Yanir Lubetkinff917422015-06-02 17:05:38 +03003854 u16 hang_state;
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003855 u32 fext_nvm11, tdlen;
3856 struct e1000_hw *hw = &adapter->hw;
3857
3858 /* First, disable MULR fix in FEXTNVM11 */
3859 fext_nvm11 = er32(FEXTNVM11);
3860 fext_nvm11 |= E1000_FEXTNVM11_DISABLE_MULR_FIX;
3861 ew32(FEXTNVM11, fext_nvm11);
3862 /* do nothing if we're not in faulty state, or if the queue is empty */
3863 tdlen = er32(TDLEN(0));
Yanir Lubetkinff917422015-06-02 17:05:38 +03003864 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3865 &hang_state);
3866 if (!(hang_state & FLUSH_DESC_REQUIRED) || !tdlen)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003867 return;
3868 e1000_flush_tx_ring(adapter);
3869 /* recheck, maybe the fault is caused by the rx ring */
Yanir Lubetkinff917422015-06-02 17:05:38 +03003870 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3871 &hang_state);
3872 if (hang_state & FLUSH_DESC_REQUIRED)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003873 e1000_flush_rx_ring(adapter);
3874}
3875
3876/**
Jacob Kelleraa524b62016-04-20 11:36:42 -07003877 * e1000e_systim_reset - reset the timesync registers after a hardware reset
3878 * @adapter: board private structure
3879 *
3880 * When the MAC is reset, all hardware bits for timesync will be reset to the
3881 * default values. This function will restore the settings last in place.
3882 * Since the clock SYSTIME registers are reset, we will simply restore the
3883 * cyclecounter to the kernel real clock time.
3884 **/
3885static void e1000e_systim_reset(struct e1000_adapter *adapter)
3886{
3887 struct ptp_clock_info *info = &adapter->ptp_clock_info;
3888 struct e1000_hw *hw = &adapter->hw;
3889 unsigned long flags;
3890 u32 timinca;
3891 s32 ret_val;
3892
3893 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3894 return;
3895
3896 if (info->adjfreq) {
3897 /* restore the previous ptp frequency delta */
3898 ret_val = info->adjfreq(info, adapter->ptp_delta);
3899 } else {
3900 /* set the default base frequency if no adjustment possible */
3901 ret_val = e1000e_get_base_timinca(adapter, &timinca);
3902 if (!ret_val)
3903 ew32(TIMINCA, timinca);
3904 }
3905
3906 if (ret_val) {
3907 dev_warn(&adapter->pdev->dev,
3908 "Failed to restore TIMINCA clock rate delta: %d\n",
3909 ret_val);
3910 return;
3911 }
3912
3913 /* reset the systim ns time counter */
3914 spin_lock_irqsave(&adapter->systim_lock, flags);
3915 timecounter_init(&adapter->tc, &adapter->cc,
3916 ktime_to_ns(ktime_get_real()));
3917 spin_unlock_irqrestore(&adapter->systim_lock, flags);
3918
3919 /* restore the previous hwtstamp configuration settings */
3920 e1000e_config_hwtstamp(adapter, &adapter->hwtstamp_config);
3921}
3922
3923/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003924 * e1000e_reset - bring the hardware into a known good state
3925 *
3926 * This function boots the hardware and enables some settings that
3927 * require a configuration cycle of the hardware - those cannot be
3928 * set/changed during runtime. After reset the device needs to be
Bruce Allanad680762008-03-28 09:15:03 -07003929 * properly configured for Rx, Tx etc.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003930 */
3931void e1000e_reset(struct e1000_adapter *adapter)
3932{
3933 struct e1000_mac_info *mac = &adapter->hw.mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003934 struct e1000_fc_info *fc = &adapter->hw.fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003935 struct e1000_hw *hw = &adapter->hw;
3936 u32 tx_space, min_tx_space, min_rx_space;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003937 u32 pba = adapter->pba;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003938 u16 hwm;
3939
Bruce Allanad680762008-03-28 09:15:03 -07003940 /* reset Packet Buffer Allocation to default */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003941 ew32(PBA, pba);
Auke Kokdf762462007-10-25 13:57:53 -07003942
Alexander Duyck8084b862015-05-02 00:52:00 -07003943 if (adapter->max_frame_size > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) {
Bruce Allane921eb12012-11-28 09:28:37 +00003944 /* To maintain wire speed transmits, the Tx FIFO should be
Auke Kokbc7f75f2007-09-17 12:30:59 -07003945 * large enough to accommodate two full transmit packets,
3946 * rounded up to the next 1KB and expressed in KB. Likewise,
3947 * the Rx FIFO should be large enough to accommodate at least
3948 * one full receive packet and is similarly rounded up and
Bruce Allanad680762008-03-28 09:15:03 -07003949 * expressed in KB.
3950 */
Auke Kokdf762462007-10-25 13:57:53 -07003951 pba = er32(PBA);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003952 /* upper 16 bits has Tx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003953 tx_space = pba >> 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003954 /* lower 16 bits has Rx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003955 pba &= 0xffff;
Bruce Allane921eb12012-11-28 09:28:37 +00003956 /* the Tx fifo also stores 16 bytes of information about the Tx
Bruce Allanad680762008-03-28 09:15:03 -07003957 * but don't include ethernet FCS because hardware appends it
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003958 */
3959 min_tx_space = (adapter->max_frame_size +
Bruce Allane5fe2542013-02-20 04:06:27 +00003960 sizeof(struct e1000_tx_desc) - ETH_FCS_LEN) * 2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003961 min_tx_space = ALIGN(min_tx_space, 1024);
3962 min_tx_space >>= 10;
3963 /* software strips receive CRC, so leave room for it */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003964 min_rx_space = adapter->max_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003965 min_rx_space = ALIGN(min_rx_space, 1024);
3966 min_rx_space >>= 10;
3967
Bruce Allane921eb12012-11-28 09:28:37 +00003968 /* If current Tx allocation is less than the min Tx FIFO size,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003969 * and the min Tx FIFO size is less than the current Rx FIFO
Bruce Allanad680762008-03-28 09:15:03 -07003970 * allocation, take space away from current Rx allocation
3971 */
Auke Kokdf762462007-10-25 13:57:53 -07003972 if ((tx_space < min_tx_space) &&
3973 ((min_tx_space - tx_space) < pba)) {
3974 pba -= min_tx_space - tx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003975
Bruce Allane921eb12012-11-28 09:28:37 +00003976 /* if short on Rx space, Rx wins and must trump Tx
Bruce Allan419e5512012-08-17 06:18:02 +00003977 * adjustment
Bruce Allanad680762008-03-28 09:15:03 -07003978 */
Bruce Allan79d4e902011-12-16 00:46:27 +00003979 if (pba < min_rx_space)
Auke Kokdf762462007-10-25 13:57:53 -07003980 pba = min_rx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003981 }
Auke Kokdf762462007-10-25 13:57:53 -07003982
3983 ew32(PBA, pba);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003984 }
3985
Bruce Allane921eb12012-11-28 09:28:37 +00003986 /* flow control settings
Bruce Allanad680762008-03-28 09:15:03 -07003987 *
Bruce Allan38eb3942009-11-19 12:34:20 +00003988 * The high water mark must be low enough to fit one full frame
Auke Kokbc7f75f2007-09-17 12:30:59 -07003989 * (or the size used for early receive) above it in the Rx FIFO.
3990 * Set it to the lower of:
3991 * - 90% of the Rx FIFO size, and
Bruce Allan38eb3942009-11-19 12:34:20 +00003992 * - the full Rx FIFO size minus one full frame
Bruce Allanad680762008-03-28 09:15:03 -07003993 */
Bruce Alland3738bb2010-06-16 13:27:28 +00003994 if (adapter->flags & FLAG_DISABLE_FC_PAUSE_TIME)
3995 fc->pause_time = 0xFFFF;
3996 else
3997 fc->pause_time = E1000_FC_PAUSE_TIME;
Bruce Allanb20caa82012-02-22 09:03:03 +00003998 fc->send_xon = true;
Bruce Alland3738bb2010-06-16 13:27:28 +00003999 fc->current_mode = fc->requested_mode;
4000
4001 switch (hw->mac.type) {
Bruce Allan79d4e902011-12-16 00:46:27 +00004002 case e1000_ich9lan:
4003 case e1000_ich10lan:
4004 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4005 pba = 14;
4006 ew32(PBA, pba);
4007 fc->high_water = 0x2800;
4008 fc->low_water = fc->high_water - 8;
4009 break;
4010 }
4011 /* fall-through */
Bruce Alland3738bb2010-06-16 13:27:28 +00004012 default:
Bruce Allan79d4e902011-12-16 00:46:27 +00004013 hwm = min(((pba << 10) * 9 / 10),
4014 ((pba << 10) - adapter->max_frame_size));
Bruce Alland3738bb2010-06-16 13:27:28 +00004015
Bruce Allane80bd1d2013-05-01 01:19:46 +00004016 fc->high_water = hwm & E1000_FCRTH_RTH; /* 8-byte granularity */
Bruce Alland3738bb2010-06-16 13:27:28 +00004017 fc->low_water = fc->high_water - 8;
4018 break;
4019 case e1000_pchlan:
Bruce Allane921eb12012-11-28 09:28:37 +00004020 /* Workaround PCH LOM adapter hangs with certain network
Bruce Allan38eb3942009-11-19 12:34:20 +00004021 * loads. If hangs persist, try disabling Tx flow control.
4022 */
4023 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4024 fc->high_water = 0x3500;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004025 fc->low_water = 0x1500;
Bruce Allan38eb3942009-11-19 12:34:20 +00004026 } else {
4027 fc->high_water = 0x5000;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004028 fc->low_water = 0x3000;
Bruce Allan38eb3942009-11-19 12:34:20 +00004029 }
Bruce Allana3055952010-05-10 15:02:12 +00004030 fc->refresh_time = 0x1000;
Bruce Alland3738bb2010-06-16 13:27:28 +00004031 break;
4032 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00004033 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004034 case e1000_pch_spt:
Bruce Alland3738bb2010-06-16 13:27:28 +00004035 fc->refresh_time = 0x0400;
Bruce Allan347b5202012-12-08 00:35:35 +00004036
4037 if (adapter->netdev->mtu <= ETH_DATA_LEN) {
4038 fc->high_water = 0x05C20;
4039 fc->low_water = 0x05048;
4040 fc->pause_time = 0x0650;
4041 break;
Bruce Allan828bac82010-09-29 21:39:37 +00004042 }
Bruce Allan347b5202012-12-08 00:35:35 +00004043
Bruce Allance345e02013-06-21 09:07:07 +00004044 pba = 14;
4045 ew32(PBA, pba);
Bruce Allan347b5202012-12-08 00:35:35 +00004046 fc->high_water = ((pba << 10) * 9 / 10) & E1000_FCRTH_RTH;
4047 fc->low_water = ((pba << 10) * 8 / 10) & E1000_FCRTL_RTL;
Bruce Alland3738bb2010-06-16 13:27:28 +00004048 break;
Bruce Allan38eb3942009-11-19 12:34:20 +00004049 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004050
Bruce Allane921eb12012-11-28 09:28:37 +00004051 /* Alignment of Tx data is on an arbitrary byte boundary with the
Bruce Alland821a4c2012-08-24 20:38:11 +00004052 * maximum size per Tx descriptor limited only to the transmit
4053 * allocation of the packet buffer minus 96 bytes with an upper
4054 * limit of 24KB due to receive synchronization limitations.
4055 */
4056 adapter->tx_fifo_limit = min_t(u32, ((er32(PBA) >> 16) << 10) - 96,
4057 24 << 10);
4058
Bruce Allane921eb12012-11-28 09:28:37 +00004059 /* Disable Adaptive Interrupt Moderation if 2 full packets cannot
Bruce Allan79d4e902011-12-16 00:46:27 +00004060 * fit in receive buffer.
Bruce Allan828bac82010-09-29 21:39:37 +00004061 */
4062 if (adapter->itr_setting & 0x3) {
Bruce Allan79d4e902011-12-16 00:46:27 +00004063 if ((adapter->max_frame_size * 2) > (pba << 10)) {
Bruce Allan828bac82010-09-29 21:39:37 +00004064 if (!(adapter->flags2 & FLAG2_DISABLE_AIM)) {
4065 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004066 "Interrupt Throttle Rate off\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004067 adapter->flags2 |= FLAG2_DISABLE_AIM;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004068 e1000e_write_itr(adapter, 0);
Bruce Allan828bac82010-09-29 21:39:37 +00004069 }
4070 } else if (adapter->flags2 & FLAG2_DISABLE_AIM) {
4071 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004072 "Interrupt Throttle Rate on\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004073 adapter->flags2 &= ~FLAG2_DISABLE_AIM;
4074 adapter->itr = 20000;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004075 e1000e_write_itr(adapter, adapter->itr);
Bruce Allan828bac82010-09-29 21:39:37 +00004076 }
4077 }
4078
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004079 if (hw->mac.type == e1000_pch_spt)
4080 e1000_flush_desc_rings(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004081 /* Allow time for pending master requests to run */
4082 mac->ops.reset_hw(hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004083
Bruce Allane921eb12012-11-28 09:28:37 +00004084 /* For parts with AMT enabled, let the firmware know
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004085 * that the network interface is in control
4086 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07004087 if (adapter->flags & FLAG_HAS_AMT)
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004088 e1000e_get_hw_control(adapter);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004089
Auke Kokbc7f75f2007-09-17 12:30:59 -07004090 ew32(WUC, 0);
4091
4092 if (mac->ops.init_hw(hw))
Jeff Kirsher44defeb2008-08-04 17:20:41 -07004093 e_err("Hardware Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004094
4095 e1000_update_mng_vlan(adapter);
4096
4097 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
4098 ew32(VET, ETH_P_8021Q);
4099
4100 e1000e_reset_adaptive(hw);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004101
Jacob Kelleraa524b62016-04-20 11:36:42 -07004102 /* restore systim and hwtstamp settings */
4103 e1000e_systim_reset(adapter);
Bruce Allanb67e1912012-12-27 08:32:33 +00004104
Bruce Alland495bcb2013-03-20 07:23:11 +00004105 /* Set EEE advertisement as appropriate */
4106 if (adapter->flags2 & FLAG2_HAS_EEE) {
4107 s32 ret_val;
4108 u16 adv_addr;
4109
4110 switch (hw->phy.type) {
4111 case e1000_phy_82579:
4112 adv_addr = I82579_EEE_ADVERTISEMENT;
4113 break;
4114 case e1000_phy_i217:
4115 adv_addr = I217_EEE_ADVERTISEMENT;
4116 break;
4117 default:
4118 dev_err(&adapter->pdev->dev,
4119 "Invalid PHY type setting EEE advertisement\n");
4120 return;
4121 }
4122
4123 ret_val = hw->phy.ops.acquire(hw);
4124 if (ret_val) {
4125 dev_err(&adapter->pdev->dev,
4126 "EEE advertisement - unable to acquire PHY\n");
4127 return;
4128 }
4129
4130 e1000_write_emi_reg_locked(hw, adv_addr,
4131 hw->dev_spec.ich8lan.eee_disable ?
4132 0 : adapter->eee_advert);
4133
4134 hw->phy.ops.release(hw);
4135 }
4136
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004137 if (!netif_running(adapter->netdev) &&
David Ertman28002092014-02-14 07:16:41 +00004138 !test_bit(__E1000_TESTING, &adapter->state))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004139 e1000_power_down_phy(adapter);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004140
Auke Kokbc7f75f2007-09-17 12:30:59 -07004141 e1000_get_phy_info(hw);
4142
Bruce Allan918d7192009-06-02 11:28:20 +00004143 if ((adapter->flags & FLAG_HAS_SMART_POWER_DOWN) &&
4144 !(adapter->flags & FLAG_SMART_POWER_DOWN)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004145 u16 phy_data = 0;
Bruce Allane921eb12012-11-28 09:28:37 +00004146 /* speed up time to link by disabling smart power down, ignore
Auke Kokbc7f75f2007-09-17 12:30:59 -07004147 * the return value of this function because there is nothing
Bruce Allanad680762008-03-28 09:15:03 -07004148 * different we would do if it failed
4149 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004150 e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &phy_data);
4151 phy_data &= ~IGP02E1000_PM_SPD;
4152 e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, phy_data);
4153 }
Yanir Lubetkinec945cf2015-06-02 17:05:42 +03004154 if (hw->mac.type == e1000_pch_spt && adapter->int_mode == 0) {
4155 u32 reg;
4156
4157 /* Fextnvm7 @ 0xe4[2] = 1 */
4158 reg = er32(FEXTNVM7);
4159 reg |= E1000_FEXTNVM7_SIDE_CLK_UNGATE;
4160 ew32(FEXTNVM7, reg);
4161 /* Fextnvm9 @ 0x5bb4[13:12] = 11 */
4162 reg = er32(FEXTNVM9);
4163 reg |= E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS |
4164 E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS;
4165 ew32(FEXTNVM9, reg);
4166 }
4167
Auke Kokbc7f75f2007-09-17 12:30:59 -07004168}
4169
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004170/**
4171 * e1000e_trigger_lsc - trigger an LSC interrupt
4172 * @adapter:
4173 *
4174 * Fire a link status change interrupt to start the watchdog.
4175 **/
4176static void e1000e_trigger_lsc(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004177{
4178 struct e1000_hw *hw = &adapter->hw;
4179
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004180 if (adapter->msix_entries)
4181 ew32(ICS, E1000_ICS_OTHER);
4182 else
4183 ew32(ICS, E1000_ICS_LSC);
4184}
4185
4186void e1000e_up(struct e1000_adapter *adapter)
4187{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004188 /* hardware has been reset, we need to reload some things */
4189 e1000_configure(adapter);
4190
4191 clear_bit(__E1000_DOWN, &adapter->state);
4192
Bruce Allan4662e822008-08-26 18:37:06 -07004193 if (adapter->msix_entries)
4194 e1000_configure_msix(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004195 e1000_irq_enable(adapter);
4196
Bruce Allan400484f2011-05-13 07:20:03 +00004197 netif_start_queue(adapter->netdev);
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004198
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004199 e1000e_trigger_lsc(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004200}
4201
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004202static void e1000e_flush_descriptors(struct e1000_adapter *adapter)
4203{
4204 struct e1000_hw *hw = &adapter->hw;
4205
4206 if (!(adapter->flags2 & FLAG2_DMA_BURST))
4207 return;
4208
4209 /* flush pending descriptor writebacks to memory */
4210 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4211 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4212
4213 /* execute the writes immediately */
4214 e1e_flush();
Matthew Vickbf030852012-03-16 09:03:00 +00004215
Bruce Allane921eb12012-11-28 09:28:37 +00004216 /* due to rare timing issues, write to TIDV/RDTR again to ensure the
Matthew Vickbf030852012-03-16 09:03:00 +00004217 * write is successful
4218 */
4219 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4220 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4221
4222 /* execute the writes immediately */
4223 e1e_flush();
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004224}
4225
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004226static void e1000e_update_stats(struct e1000_adapter *adapter);
4227
David Ertman28002092014-02-14 07:16:41 +00004228/**
4229 * e1000e_down - quiesce the device and optionally reset the hardware
4230 * @adapter: board private structure
4231 * @reset: boolean flag to reset the hardware or not
4232 */
4233void e1000e_down(struct e1000_adapter *adapter, bool reset)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004234{
4235 struct net_device *netdev = adapter->netdev;
4236 struct e1000_hw *hw = &adapter->hw;
4237 u32 tctl, rctl;
4238
Bruce Allane921eb12012-11-28 09:28:37 +00004239 /* signal that we're down so the interrupt handler does not
Bruce Allanad680762008-03-28 09:15:03 -07004240 * reschedule our watchdog timer
4241 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004242 set_bit(__E1000_DOWN, &adapter->state);
4243
Eliezer Tamira60a1322015-03-20 17:41:52 -07004244 netif_carrier_off(netdev);
4245
Auke Kokbc7f75f2007-09-17 12:30:59 -07004246 /* disable receives in the hardware */
4247 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07004248 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
4249 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004250 /* flush and sleep below */
4251
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004252 netif_stop_queue(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004253
4254 /* disable transmits in the hardware */
4255 tctl = er32(TCTL);
4256 tctl &= ~E1000_TCTL_EN;
4257 ew32(TCTL, tctl);
David S. Miller823dcd22011-08-20 10:39:12 -07004258
Auke Kokbc7f75f2007-09-17 12:30:59 -07004259 /* flush both disables and wait for them to finish */
4260 e1e_flush();
Bruce Allan1bba4382011-03-19 00:27:20 +00004261 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004262
Auke Kokbc7f75f2007-09-17 12:30:59 -07004263 e1000_irq_disable(adapter);
4264
Bruce Allana3b87a42013-04-20 05:37:29 +00004265 napi_synchronize(&adapter->napi);
4266
Auke Kokbc7f75f2007-09-17 12:30:59 -07004267 del_timer_sync(&adapter->watchdog_timer);
4268 del_timer_sync(&adapter->phy_info_timer);
4269
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004270 spin_lock(&adapter->stats64_lock);
4271 e1000e_update_stats(adapter);
4272 spin_unlock(&adapter->stats64_lock);
4273
Bruce Allan400484f2011-05-13 07:20:03 +00004274 e1000e_flush_descriptors(adapter);
Bruce Allan400484f2011-05-13 07:20:03 +00004275
Auke Kokbc7f75f2007-09-17 12:30:59 -07004276 adapter->link_speed = 0;
4277 adapter->link_duplex = 0;
4278
Bruce Allanda1e2042013-06-21 09:07:02 +00004279 /* Disable Si errata workaround on PCHx for jumbo frame flow */
4280 if ((hw->mac.type >= e1000_pch2lan) &&
4281 (adapter->netdev->mtu > ETH_DATA_LEN) &&
4282 e1000_lv_jumbo_workaround_ich8lan(hw, false))
4283 e_dbg("failed to disable jumbo frame workaround mode\n");
4284
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004285 if (!pci_channel_offline(adapter->pdev)) {
4286 if (reset)
4287 e1000e_reset(adapter);
4288 else if (hw->mac.type == e1000_pch_spt)
4289 e1000_flush_desc_rings(adapter);
4290 }
4291 e1000_clean_tx_ring(adapter->tx_ring);
4292 e1000_clean_rx_ring(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004293}
4294
4295void e1000e_reinit_locked(struct e1000_adapter *adapter)
4296{
4297 might_sleep();
4298 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Bruce Allan1bba4382011-03-19 00:27:20 +00004299 usleep_range(1000, 2000);
David Ertman28002092014-02-14 07:16:41 +00004300 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004301 e1000e_up(adapter);
4302 clear_bit(__E1000_RESETTING, &adapter->state);
4303}
4304
4305/**
Jarod Wilson0be5b962016-07-26 14:25:34 -04004306 * e1000e_sanitize_systim - sanitize raw cycle counter reads
4307 * @hw: pointer to the HW structure
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004308 * @systim: time value read, sanitized and returned
Jarod Wilson0be5b962016-07-26 14:25:34 -04004309 *
4310 * Errata for 82574/82583 possible bad bits read from SYSTIMH/L:
4311 * check to see that the time is incrementing at a reasonable
4312 * rate and is a multiple of incvalue.
4313 **/
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004314static u64 e1000e_sanitize_systim(struct e1000_hw *hw, u64 systim)
Jarod Wilson0be5b962016-07-26 14:25:34 -04004315{
4316 u64 time_delta, rem, temp;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004317 u64 systim_next;
Jarod Wilson0be5b962016-07-26 14:25:34 -04004318 u32 incvalue;
4319 int i;
4320
4321 incvalue = er32(TIMINCA) & E1000_TIMINCA_INCVALUE_MASK;
4322 for (i = 0; i < E1000_MAX_82574_SYSTIM_REREADS; i++) {
4323 /* latch SYSTIMH on read of SYSTIML */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004324 systim_next = (u64)er32(SYSTIML);
4325 systim_next |= (u64)er32(SYSTIMH) << 32;
Jarod Wilson0be5b962016-07-26 14:25:34 -04004326
4327 time_delta = systim_next - systim;
4328 temp = time_delta;
4329 /* VMWare users have seen incvalue of zero, don't div / 0 */
4330 rem = incvalue ? do_div(temp, incvalue) : (time_delta != 0);
4331
4332 systim = systim_next;
4333
4334 if ((time_delta < E1000_82574_SYSTIM_EPSILON) && (rem == 0))
4335 break;
4336 }
4337
4338 return systim;
4339}
4340
4341/**
Bruce Allanb67e1912012-12-27 08:32:33 +00004342 * e1000e_cyclecounter_read - read raw cycle counter (used by time counter)
4343 * @cc: cyclecounter structure
4344 **/
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004345static u64 e1000e_cyclecounter_read(const struct cyclecounter *cc)
Bruce Allanb67e1912012-12-27 08:32:33 +00004346{
4347 struct e1000_adapter *adapter = container_of(cc, struct e1000_adapter,
4348 cc);
4349 struct e1000_hw *hw = &adapter->hw;
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004350 u32 systimel, systimeh;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004351 u64 systim;
Raanan Avargil37b129102015-07-19 16:33:20 +03004352 /* SYSTIMH latching upon SYSTIML read does not work well.
4353 * This means that if SYSTIML overflows after we read it but before
4354 * we read SYSTIMH, the value of SYSTIMH has been incremented and we
4355 * will experience a huge non linear increment in the systime value
4356 * to fix that we test for overflow and if true, we re-read systime.
Yanir Lubetkin83129b32015-06-02 17:05:45 +03004357 */
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004358 systimel = er32(SYSTIML);
Raanan Avargil37b129102015-07-19 16:33:20 +03004359 systimeh = er32(SYSTIMH);
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004360 /* Is systimel is so large that overflow is possible? */
4361 if (systimel >= (u32)0xffffffff - E1000_TIMINCA_INCVALUE_MASK) {
4362 u32 systimel_2 = er32(SYSTIML);
4363 if (systimel > systimel_2) {
4364 /* There was an overflow, read again SYSTIMH, and use
4365 * systimel_2
4366 */
4367 systimeh = er32(SYSTIMH);
4368 systimel = systimel_2;
4369 }
Raanan Avargil37b129102015-07-19 16:33:20 +03004370 }
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004371 systim = (u64)systimel;
4372 systim |= (u64)systimeh << 32;
Bruce Allanb67e1912012-12-27 08:32:33 +00004373
Jarod Wilson0be5b962016-07-26 14:25:34 -04004374 if (adapter->flags2 & FLAG2_CHECK_SYSTIM_OVERFLOW)
4375 systim = e1000e_sanitize_systim(hw, systim);
Todd Fujinaka5e7ff972014-05-03 06:41:37 +00004376
Bruce Allanb67e1912012-12-27 08:32:33 +00004377 return systim;
4378}
4379
4380/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004381 * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
4382 * @adapter: board private structure to initialize
4383 *
4384 * e1000_sw_init initializes the Adapter private data structure.
4385 * Fields are initialized based on PCI device information and
4386 * OS network device settings (MTU size).
4387 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004388static int e1000_sw_init(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004389{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004390 struct net_device *netdev = adapter->netdev;
4391
Alexander Duyck8084b862015-05-02 00:52:00 -07004392 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004393 adapter->rx_ps_bsize0 = 128;
Alexander Duyck8084b862015-05-02 00:52:00 -07004394 adapter->max_frame_size = netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004395 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
Bruce Allan55aa6982011-12-16 00:45:45 +00004396 adapter->tx_ring_count = E1000_DEFAULT_TXD;
4397 adapter->rx_ring_count = E1000_DEFAULT_RXD;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004398
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004399 spin_lock_init(&adapter->stats64_lock);
4400
Bruce Allan4662e822008-08-26 18:37:06 -07004401 e1000e_set_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004402
Bruce Allan4662e822008-08-26 18:37:06 -07004403 if (e1000_alloc_queues(adapter))
4404 return -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004405
Bruce Allanb67e1912012-12-27 08:32:33 +00004406 /* Setup hardware time stamping cyclecounter */
4407 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
4408 adapter->cc.read = e1000e_cyclecounter_read;
Richard Cochran4d045b42015-01-02 20:22:05 +01004409 adapter->cc.mask = CYCLECOUNTER_MASK(64);
Bruce Allanb67e1912012-12-27 08:32:33 +00004410 adapter->cc.mult = 1;
4411 /* cc.shift set in e1000e_get_base_tininca() */
4412
4413 spin_lock_init(&adapter->systim_lock);
4414 INIT_WORK(&adapter->tx_hwtstamp_work, e1000e_tx_hwtstamp_work);
4415 }
4416
Auke Kokbc7f75f2007-09-17 12:30:59 -07004417 /* Explicitly disable IRQ since the NIC can be in any state. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004418 e1000_irq_disable(adapter);
4419
Auke Kokbc7f75f2007-09-17 12:30:59 -07004420 set_bit(__E1000_DOWN, &adapter->state);
4421 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004422}
4423
4424/**
Bruce Allanf8d59f72008-08-08 18:36:11 -07004425 * e1000_intr_msi_test - Interrupt Handler
4426 * @irq: interrupt number
4427 * @data: pointer to a network interface device structure
4428 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00004429static irqreturn_t e1000_intr_msi_test(int __always_unused irq, void *data)
Bruce Allanf8d59f72008-08-08 18:36:11 -07004430{
4431 struct net_device *netdev = data;
4432 struct e1000_adapter *adapter = netdev_priv(netdev);
4433 struct e1000_hw *hw = &adapter->hw;
4434 u32 icr = er32(ICR);
4435
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004436 e_dbg("icr is %08X\n", icr);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004437 if (icr & E1000_ICR_RXSEQ) {
4438 adapter->flags &= ~FLAG_MSI_TEST_FAILED;
Bruce Allane921eb12012-11-28 09:28:37 +00004439 /* Force memory writes to complete before acknowledging the
Bruce Allanbc763292012-08-17 06:18:07 +00004440 * interrupt is handled.
4441 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004442 wmb();
4443 }
4444
4445 return IRQ_HANDLED;
4446}
4447
4448/**
4449 * e1000_test_msi_interrupt - Returns 0 for successful test
4450 * @adapter: board private struct
4451 *
4452 * code flow taken from tg3.c
4453 **/
4454static int e1000_test_msi_interrupt(struct e1000_adapter *adapter)
4455{
4456 struct net_device *netdev = adapter->netdev;
4457 struct e1000_hw *hw = &adapter->hw;
4458 int err;
4459
4460 /* poll_enable hasn't been called yet, so don't need disable */
4461 /* clear any pending events */
4462 er32(ICR);
4463
4464 /* free the real vector and request a test handler */
4465 e1000_free_irq(adapter);
Bruce Allan4662e822008-08-26 18:37:06 -07004466 e1000e_reset_interrupt_capability(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004467
4468 /* Assume that the test fails, if it succeeds then the test
Bruce Allane921eb12012-11-28 09:28:37 +00004469 * MSI irq handler will unset this flag
4470 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004471 adapter->flags |= FLAG_MSI_TEST_FAILED;
4472
4473 err = pci_enable_msi(adapter->pdev);
4474 if (err)
4475 goto msi_test_failed;
4476
Joe Perchesa0607fd2009-11-18 23:29:17 -08004477 err = request_irq(adapter->pdev->irq, e1000_intr_msi_test, 0,
Bruce Allanf8d59f72008-08-08 18:36:11 -07004478 netdev->name, netdev);
4479 if (err) {
4480 pci_disable_msi(adapter->pdev);
4481 goto msi_test_failed;
4482 }
4483
Bruce Allane921eb12012-11-28 09:28:37 +00004484 /* Force memory writes to complete before enabling and firing an
Bruce Allanbc763292012-08-17 06:18:07 +00004485 * interrupt.
4486 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004487 wmb();
4488
4489 e1000_irq_enable(adapter);
4490
4491 /* fire an unusual interrupt on the test handler */
4492 ew32(ICS, E1000_ICS_RXSEQ);
4493 e1e_flush();
Prasanna S Panchamukhi569a3af2012-04-19 17:01:00 +00004494 msleep(100);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004495
4496 e1000_irq_disable(adapter);
4497
Bruce Allanbc763292012-08-17 06:18:07 +00004498 rmb(); /* read flags after interrupt has been fired */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004499
4500 if (adapter->flags & FLAG_MSI_TEST_FAILED) {
Bruce Allan4662e822008-08-26 18:37:06 -07004501 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jean Delvare068e8a32010-09-12 22:45:39 +00004502 e_info("MSI interrupt test failed, using legacy interrupt.\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004503 } else {
Jean Delvare068e8a32010-09-12 22:45:39 +00004504 e_dbg("MSI interrupt test succeeded!\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004505 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004506
4507 free_irq(adapter->pdev->irq, netdev);
4508 pci_disable_msi(adapter->pdev);
4509
Bruce Allanf8d59f72008-08-08 18:36:11 -07004510msi_test_failed:
Bruce Allan4662e822008-08-26 18:37:06 -07004511 e1000e_set_interrupt_capability(adapter);
Jean Delvare068e8a32010-09-12 22:45:39 +00004512 return e1000_request_irq(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004513}
4514
4515/**
4516 * e1000_test_msi - Returns 0 if MSI test succeeds or INTx mode is restored
4517 * @adapter: board private struct
4518 *
4519 * code flow taken from tg3.c, called with e1000 interrupts disabled.
4520 **/
4521static int e1000_test_msi(struct e1000_adapter *adapter)
4522{
4523 int err;
4524 u16 pci_cmd;
4525
4526 if (!(adapter->flags & FLAG_MSI_ENABLED))
4527 return 0;
4528
4529 /* disable SERR in case the MSI write causes a master abort */
4530 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
Dean Nelson36f24072010-06-29 18:12:05 +00004531 if (pci_cmd & PCI_COMMAND_SERR)
4532 pci_write_config_word(adapter->pdev, PCI_COMMAND,
4533 pci_cmd & ~PCI_COMMAND_SERR);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004534
4535 err = e1000_test_msi_interrupt(adapter);
4536
Dean Nelson36f24072010-06-29 18:12:05 +00004537 /* re-enable SERR */
4538 if (pci_cmd & PCI_COMMAND_SERR) {
4539 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
4540 pci_cmd |= PCI_COMMAND_SERR;
4541 pci_write_config_word(adapter->pdev, PCI_COMMAND, pci_cmd);
4542 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004543
Bruce Allanf8d59f72008-08-08 18:36:11 -07004544 return err;
4545}
4546
4547/**
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004548 * e1000e_open - Called when a network interface is made active
Auke Kokbc7f75f2007-09-17 12:30:59 -07004549 * @netdev: network interface device structure
4550 *
4551 * Returns 0 on success, negative value on failure
4552 *
4553 * The open entry point is called when a network interface is made
4554 * active by the system (IFF_UP). At this point all resources needed
4555 * for transmit and receive operations are allocated, the interrupt
4556 * handler is registered with the OS, the watchdog timer is started,
4557 * and the stack is notified that the interface is ready.
4558 **/
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004559int e1000e_open(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004560{
4561 struct e1000_adapter *adapter = netdev_priv(netdev);
4562 struct e1000_hw *hw = &adapter->hw;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004563 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004564 int err;
4565
4566 /* disallow open during test */
4567 if (test_bit(__E1000_TESTING, &adapter->state))
4568 return -EBUSY;
4569
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004570 pm_runtime_get_sync(&pdev->dev);
4571
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00004572 netif_carrier_off(netdev);
4573
Auke Kokbc7f75f2007-09-17 12:30:59 -07004574 /* allocate transmit descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004575 err = e1000e_setup_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004576 if (err)
4577 goto err_setup_tx;
4578
4579 /* allocate receive descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004580 err = e1000e_setup_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004581 if (err)
4582 goto err_setup_rx;
4583
Bruce Allane921eb12012-11-28 09:28:37 +00004584 /* If AMT is enabled, let the firmware know that the network
Bruce Allan11b08be2010-05-10 14:59:31 +00004585 * interface is now open and reset the part to a known state.
4586 */
4587 if (adapter->flags & FLAG_HAS_AMT) {
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004588 e1000e_get_hw_control(adapter);
Bruce Allan11b08be2010-05-10 14:59:31 +00004589 e1000e_reset(adapter);
4590 }
4591
Auke Kokbc7f75f2007-09-17 12:30:59 -07004592 e1000e_power_up_phy(adapter);
4593
4594 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
Bruce Allane5fe2542013-02-20 04:06:27 +00004595 if ((adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004596 e1000_update_mng_vlan(adapter);
4597
Bruce Allan79d4e902011-12-16 00:46:27 +00004598 /* DMA latency requirement to workaround jumbo issue */
Thomas Grafe2c65442015-04-10 15:52:37 +02004599 pm_qos_add_request(&adapter->pm_qos_req, PM_QOS_CPU_DMA_LATENCY,
Bruce Allan3e35d992013-01-12 07:25:22 +00004600 PM_QOS_DEFAULT_VALUE);
Florian Micklerc128ec22010-08-02 14:27:00 +00004601
Bruce Allane921eb12012-11-28 09:28:37 +00004602 /* before we allocate an interrupt, we must be ready to handle it.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004603 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
4604 * as soon as we call pci_request_irq, so we have to setup our
Bruce Allanad680762008-03-28 09:15:03 -07004605 * clean_rx handler before we do so.
4606 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004607 e1000_configure(adapter);
4608
4609 err = e1000_request_irq(adapter);
4610 if (err)
4611 goto err_req_irq;
4612
Bruce Allane921eb12012-11-28 09:28:37 +00004613 /* Work around PCIe errata with MSI interrupts causing some chipsets to
Bruce Allanf8d59f72008-08-08 18:36:11 -07004614 * ignore e1000e MSI messages, which means we need to test our MSI
4615 * interrupt now
4616 */
Bruce Allan4662e822008-08-26 18:37:06 -07004617 if (adapter->int_mode != E1000E_INT_MODE_LEGACY) {
Bruce Allanf8d59f72008-08-08 18:36:11 -07004618 err = e1000_test_msi(adapter);
4619 if (err) {
4620 e_err("Interrupt allocation failed\n");
4621 goto err_req_irq;
4622 }
4623 }
4624
Auke Kokbc7f75f2007-09-17 12:30:59 -07004625 /* From here on the code is the same as e1000e_up() */
4626 clear_bit(__E1000_DOWN, &adapter->state);
4627
4628 napi_enable(&adapter->napi);
4629
4630 e1000_irq_enable(adapter);
4631
Jeff Kirsher09357b02011-11-18 14:25:00 +00004632 adapter->tx_hang_recheck = false;
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004633 netif_start_queue(netdev);
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07004634
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00004635 hw->mac.get_link_status = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004636 pm_runtime_put(&pdev->dev);
4637
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004638 e1000e_trigger_lsc(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004639
4640 return 0;
4641
4642err_req_irq:
Jia-Ju Bai7faae962015-06-04 21:07:27 +08004643 pm_qos_remove_request(&adapter->pm_qos_req);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004644 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004645 e1000_power_down_phy(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00004646 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004647err_setup_rx:
Bruce Allan55aa6982011-12-16 00:45:45 +00004648 e1000e_free_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004649err_setup_tx:
4650 e1000e_reset(adapter);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004651 pm_runtime_put_sync(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004652
4653 return err;
4654}
4655
4656/**
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004657 * e1000e_close - Disables a network interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07004658 * @netdev: network interface device structure
4659 *
4660 * Returns 0, this is not allowed to fail
4661 *
4662 * The close entry point is called when an interface is de-activated
4663 * by the OS. The hardware is still under the drivers control, but
4664 * needs to be disabled. A global MAC reset is issued to stop the
4665 * hardware, and all transmit and receive resources are freed.
4666 **/
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004667int e1000e_close(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004668{
4669 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004670 struct pci_dev *pdev = adapter->pdev;
Bruce Allanbb9e44d2012-03-21 00:39:12 +00004671 int count = E1000_CHECK_RESET_COUNT;
4672
4673 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
4674 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004675
4676 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004677
4678 pm_runtime_get_sync(&pdev->dev);
4679
4680 if (!test_bit(__E1000_DOWN, &adapter->state)) {
David Ertman28002092014-02-14 07:16:41 +00004681 e1000e_down(adapter, true);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004682 e1000_free_irq(adapter);
David Ertman63eb48f2014-02-14 07:16:46 +00004683
4684 /* Link status message must follow this format */
4685 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004686 }
Bruce Allana3b87a42013-04-20 05:37:29 +00004687
4688 napi_disable(&adapter->napi);
4689
Bruce Allan55aa6982011-12-16 00:45:45 +00004690 e1000e_free_tx_resources(adapter->tx_ring);
4691 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004692
Bruce Allane921eb12012-11-28 09:28:37 +00004693 /* kill manageability vlan ID if supported, but not if a vlan with
Bruce Allanad680762008-03-28 09:15:03 -07004694 * the same ID is registered on the host OS (let 8021q kill it)
4695 */
Bruce Allane5fe2542013-02-20 04:06:27 +00004696 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN)
Patrick McHardy80d5c362013-04-19 02:04:28 +00004697 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
4698 adapter->mng_vlan_id);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004699
Bruce Allane921eb12012-11-28 09:28:37 +00004700 /* If AMT is enabled, let the firmware know that the network
Bruce Allanad680762008-03-28 09:15:03 -07004701 * interface is now closed
4702 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004703 if ((adapter->flags & FLAG_HAS_AMT) &&
4704 !test_bit(__E1000_TESTING, &adapter->state))
4705 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004706
Thomas Grafe2c65442015-04-10 15:52:37 +02004707 pm_qos_remove_request(&adapter->pm_qos_req);
Florian Micklerc128ec22010-08-02 14:27:00 +00004708
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004709 pm_runtime_put_sync(&pdev->dev);
4710
Auke Kokbc7f75f2007-09-17 12:30:59 -07004711 return 0;
4712}
Bruce Allanfc830b72013-02-20 04:06:11 +00004713
Auke Kokbc7f75f2007-09-17 12:30:59 -07004714/**
4715 * e1000_set_mac - Change the Ethernet Address of the NIC
4716 * @netdev: network interface device structure
4717 * @p: pointer to an address structure
4718 *
4719 * Returns 0 on success, negative on failure
4720 **/
4721static int e1000_set_mac(struct net_device *netdev, void *p)
4722{
4723 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan69e1e012012-04-14 03:28:50 +00004724 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004725 struct sockaddr *addr = p;
4726
4727 if (!is_valid_ether_addr(addr->sa_data))
4728 return -EADDRNOTAVAIL;
4729
4730 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4731 memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
4732
Bruce Allan69e1e012012-04-14 03:28:50 +00004733 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004734
4735 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA) {
4736 /* activate the work around */
4737 e1000e_set_laa_state_82571(&adapter->hw, 1);
4738
Bruce Allane921eb12012-11-28 09:28:37 +00004739 /* Hold a copy of the LAA in RAR[14] This is done so that
Auke Kokbc7f75f2007-09-17 12:30:59 -07004740 * between the time RAR[0] gets clobbered and the time it
4741 * gets fixed (in e1000_watchdog), the actual LAA is in one
4742 * of the RARs and no incoming packets directed to this port
4743 * are dropped. Eventually the LAA will be in RAR[0] and
Bruce Allanad680762008-03-28 09:15:03 -07004744 * RAR[14]
4745 */
Bruce Allan69e1e012012-04-14 03:28:50 +00004746 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr,
4747 adapter->hw.mac.rar_entry_count - 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004748 }
4749
4750 return 0;
4751}
4752
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004753/**
4754 * e1000e_update_phy_task - work thread to update phy
4755 * @work: pointer to our work struct
4756 *
4757 * this worker thread exists because we must acquire a
4758 * semaphore to read the phy, which we could msleep while
4759 * waiting for it, and we can't msleep in a timer.
4760 **/
4761static void e1000e_update_phy_task(struct work_struct *work)
4762{
4763 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00004764 struct e1000_adapter,
4765 update_phy_task);
David Ertmana03206e2014-01-24 23:07:48 +00004766 struct e1000_hw *hw = &adapter->hw;
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004767
4768 if (test_bit(__E1000_DOWN, &adapter->state))
4769 return;
4770
David Ertmana03206e2014-01-24 23:07:48 +00004771 e1000_get_phy_info(hw);
4772
4773 /* Enable EEE on 82579 after link up */
David Ertman50844bb2014-05-13 00:06:26 +00004774 if (hw->phy.type >= e1000_phy_82579)
David Ertmana03206e2014-01-24 23:07:48 +00004775 e1000_set_eee_pchlan(hw);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004776}
4777
Bruce Allane921eb12012-11-28 09:28:37 +00004778/**
4779 * e1000_update_phy_info - timre call-back to update PHY info
4780 * @data: pointer to adapter cast into an unsigned long
4781 *
Bruce Allanad680762008-03-28 09:15:03 -07004782 * Need to wait a few seconds after link up to get diagnostic information from
4783 * the phy
Bruce Allane921eb12012-11-28 09:28:37 +00004784 **/
Auke Kokbc7f75f2007-09-17 12:30:59 -07004785static void e1000_update_phy_info(unsigned long data)
4786{
Bruce Allan53aa82d2013-02-20 04:06:06 +00004787 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004788
4789 if (test_bit(__E1000_DOWN, &adapter->state))
4790 return;
4791
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004792 schedule_work(&adapter->update_phy_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004793}
4794
4795/**
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004796 * e1000e_update_phy_stats - Update the PHY statistics counters
4797 * @adapter: board private structure
Bruce Allan2b6b1682011-05-13 07:20:09 +00004798 *
4799 * Read/clear the upper 16-bit PHY registers and read/accumulate lower
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004800 **/
4801static void e1000e_update_phy_stats(struct e1000_adapter *adapter)
4802{
4803 struct e1000_hw *hw = &adapter->hw;
4804 s32 ret_val;
4805 u16 phy_data;
4806
4807 ret_val = hw->phy.ops.acquire(hw);
4808 if (ret_val)
4809 return;
4810
Bruce Allane921eb12012-11-28 09:28:37 +00004811 /* A page set is expensive so check if already on desired page.
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004812 * If not, set to the page with the PHY status registers.
4813 */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004814 hw->phy.addr = 1;
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004815 ret_val = e1000e_read_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
4816 &phy_data);
4817 if (ret_val)
4818 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00004819 if (phy_data != (HV_STATS_PAGE << IGP_PAGE_SHIFT)) {
4820 ret_val = hw->phy.ops.set_page(hw,
4821 HV_STATS_PAGE << IGP_PAGE_SHIFT);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004822 if (ret_val)
4823 goto release;
4824 }
4825
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004826 /* Single Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004827 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4828 ret_val = hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004829 if (!ret_val)
4830 adapter->stats.scc += phy_data;
4831
4832 /* Excessive Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004833 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4834 ret_val = hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004835 if (!ret_val)
4836 adapter->stats.ecol += phy_data;
4837
4838 /* Multiple Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004839 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4840 ret_val = hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004841 if (!ret_val)
4842 adapter->stats.mcc += phy_data;
4843
4844 /* Late Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004845 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4846 ret_val = hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004847 if (!ret_val)
4848 adapter->stats.latecol += phy_data;
4849
4850 /* Collision Count - also used for adaptive IFS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004851 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4852 ret_val = hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004853 if (!ret_val)
4854 hw->mac.collision_delta = phy_data;
4855
4856 /* Defer Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004857 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4858 ret_val = hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004859 if (!ret_val)
4860 adapter->stats.dc += phy_data;
4861
4862 /* Transmit with no CRS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004863 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4864 ret_val = hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004865 if (!ret_val)
4866 adapter->stats.tncrs += phy_data;
4867
4868release:
4869 hw->phy.ops.release(hw);
4870}
4871
4872/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004873 * e1000e_update_stats - Update the board statistics counters
4874 * @adapter: board private structure
4875 **/
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004876static void e1000e_update_stats(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004877{
Ajit Khaparde7274c202009-10-07 02:44:26 +00004878 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004879 struct e1000_hw *hw = &adapter->hw;
4880 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004881
Bruce Allane921eb12012-11-28 09:28:37 +00004882 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kokbc7f75f2007-09-17 12:30:59 -07004883 * connection is down.
4884 */
4885 if (adapter->link_speed == 0)
4886 return;
4887 if (pci_channel_offline(pdev))
4888 return;
4889
Auke Kokbc7f75f2007-09-17 12:30:59 -07004890 adapter->stats.crcerrs += er32(CRCERRS);
4891 adapter->stats.gprc += er32(GPRC);
Bruce Allan7c257692008-04-23 11:09:00 -07004892 adapter->stats.gorc += er32(GORCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004893 er32(GORCH); /* Clear gorc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004894 adapter->stats.bprc += er32(BPRC);
4895 adapter->stats.mprc += er32(MPRC);
4896 adapter->stats.roc += er32(ROC);
4897
Auke Kokbc7f75f2007-09-17 12:30:59 -07004898 adapter->stats.mpc += er32(MPC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004899
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004900 /* Half-duplex statistics */
4901 if (adapter->link_duplex == HALF_DUPLEX) {
4902 if (adapter->flags2 & FLAG2_HAS_PHY_STATS) {
4903 e1000e_update_phy_stats(adapter);
4904 } else {
4905 adapter->stats.scc += er32(SCC);
4906 adapter->stats.ecol += er32(ECOL);
4907 adapter->stats.mcc += er32(MCC);
4908 adapter->stats.latecol += er32(LATECOL);
4909 adapter->stats.dc += er32(DC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004910
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004911 hw->mac.collision_delta = er32(COLC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004912
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004913 if ((hw->mac.type != e1000_82574) &&
4914 (hw->mac.type != e1000_82583))
4915 adapter->stats.tncrs += er32(TNCRS);
4916 }
4917 adapter->stats.colc += hw->mac.collision_delta;
Bruce Allana4f58f52009-06-02 11:29:18 +00004918 }
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004919
Auke Kokbc7f75f2007-09-17 12:30:59 -07004920 adapter->stats.xonrxc += er32(XONRXC);
4921 adapter->stats.xontxc += er32(XONTXC);
4922 adapter->stats.xoffrxc += er32(XOFFRXC);
4923 adapter->stats.xofftxc += er32(XOFFTXC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004924 adapter->stats.gptc += er32(GPTC);
Bruce Allan7c257692008-04-23 11:09:00 -07004925 adapter->stats.gotc += er32(GOTCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004926 er32(GOTCH); /* Clear gotc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004927 adapter->stats.rnbc += er32(RNBC);
4928 adapter->stats.ruc += er32(RUC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004929
4930 adapter->stats.mptc += er32(MPTC);
4931 adapter->stats.bptc += er32(BPTC);
4932
4933 /* used for adaptive IFS */
4934
4935 hw->mac.tx_packet_delta = er32(TPT);
4936 adapter->stats.tpt += hw->mac.tx_packet_delta;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004937
4938 adapter->stats.algnerrc += er32(ALGNERRC);
4939 adapter->stats.rxerrc += er32(RXERRC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004940 adapter->stats.cexterr += er32(CEXTERR);
4941 adapter->stats.tsctc += er32(TSCTC);
4942 adapter->stats.tsctfc += er32(TSCTFC);
4943
Auke Kokbc7f75f2007-09-17 12:30:59 -07004944 /* Fill out the OS statistics structure */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004945 netdev->stats.multicast = adapter->stats.mprc;
4946 netdev->stats.collisions = adapter->stats.colc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004947
4948 /* Rx Errors */
4949
Bruce Allane921eb12012-11-28 09:28:37 +00004950 /* RLEC on some newer hardware can be incorrect so build
Bruce Allanad680762008-03-28 09:15:03 -07004951 * our own version based on RUC and ROC
4952 */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004953 netdev->stats.rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004954 adapter->stats.crcerrs + adapter->stats.algnerrc +
4955 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004956 netdev->stats.rx_length_errors = adapter->stats.ruc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004957 adapter->stats.roc;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004958 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
4959 netdev->stats.rx_frame_errors = adapter->stats.algnerrc;
4960 netdev->stats.rx_missed_errors = adapter->stats.mpc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004961
4962 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00004963 netdev->stats.tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004964 netdev->stats.tx_aborted_errors = adapter->stats.ecol;
4965 netdev->stats.tx_window_errors = adapter->stats.latecol;
4966 netdev->stats.tx_carrier_errors = adapter->stats.tncrs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004967
4968 /* Tx Dropped needs to be maintained elsewhere */
4969
Auke Kokbc7f75f2007-09-17 12:30:59 -07004970 /* Management Stats */
4971 adapter->stats.mgptc += er32(MGTPTC);
4972 adapter->stats.mgprc += er32(MGTPRC);
4973 adapter->stats.mgpdc += er32(MGTPDC);
Bruce Allan94fb8482013-01-23 09:00:03 +00004974
4975 /* Correctable ECC Errors */
David Ertman79849eb2015-02-10 09:10:43 +00004976 if ((hw->mac.type == e1000_pch_lpt) ||
4977 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00004978 u32 pbeccsts = er32(PBECCSTS);
David Ertman6cf08d12014-04-05 06:07:00 +00004979
Bruce Allan94fb8482013-01-23 09:00:03 +00004980 adapter->corr_errors +=
4981 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
4982 adapter->uncorr_errors +=
4983 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
4984 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
4985 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004986}
4987
Bruce Allan7c257692008-04-23 11:09:00 -07004988/**
4989 * e1000_phy_read_status - Update the PHY register status snapshot
4990 * @adapter: board private structure
4991 **/
4992static void e1000_phy_read_status(struct e1000_adapter *adapter)
4993{
4994 struct e1000_hw *hw = &adapter->hw;
4995 struct e1000_phy_regs *phy = &adapter->phy_regs;
Bruce Allan7c257692008-04-23 11:09:00 -07004996
Bruce Allan97390ab2013-06-29 07:42:25 +00004997 if (!pm_runtime_suspended((&adapter->pdev->dev)->parent) &&
4998 (er32(STATUS) & E1000_STATUS_LU) &&
Bruce Allan7c257692008-04-23 11:09:00 -07004999 (adapter->hw.phy.media_type == e1000_media_type_copper)) {
Bruce Allan90da0662011-01-06 07:02:53 +00005000 int ret_val;
5001
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005002 ret_val = e1e_rphy(hw, MII_BMCR, &phy->bmcr);
5003 ret_val |= e1e_rphy(hw, MII_BMSR, &phy->bmsr);
5004 ret_val |= e1e_rphy(hw, MII_ADVERTISE, &phy->advertise);
5005 ret_val |= e1e_rphy(hw, MII_LPA, &phy->lpa);
5006 ret_val |= e1e_rphy(hw, MII_EXPANSION, &phy->expansion);
5007 ret_val |= e1e_rphy(hw, MII_CTRL1000, &phy->ctrl1000);
5008 ret_val |= e1e_rphy(hw, MII_STAT1000, &phy->stat1000);
5009 ret_val |= e1e_rphy(hw, MII_ESTATUS, &phy->estatus);
Bruce Allan7c257692008-04-23 11:09:00 -07005010 if (ret_val)
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005011 e_warn("Error reading PHY register\n");
Bruce Allan7c257692008-04-23 11:09:00 -07005012 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00005013 /* Do not read PHY registers if link is not up
Bruce Allan7c257692008-04-23 11:09:00 -07005014 * Set values to typical power-on defaults
5015 */
5016 phy->bmcr = (BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_FULLDPLX);
5017 phy->bmsr = (BMSR_100FULL | BMSR_100HALF | BMSR_10FULL |
5018 BMSR_10HALF | BMSR_ESTATEN | BMSR_ANEGCAPABLE |
5019 BMSR_ERCAP);
5020 phy->advertise = (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP |
5021 ADVERTISE_ALL | ADVERTISE_CSMA);
5022 phy->lpa = 0;
5023 phy->expansion = EXPANSION_ENABLENPAGE;
5024 phy->ctrl1000 = ADVERTISE_1000FULL;
5025 phy->stat1000 = 0;
5026 phy->estatus = (ESTATUS_1000_TFULL | ESTATUS_1000_THALF);
5027 }
Bruce Allan7c257692008-04-23 11:09:00 -07005028}
5029
Auke Kokbc7f75f2007-09-17 12:30:59 -07005030static void e1000_print_link_info(struct e1000_adapter *adapter)
5031{
Auke Kokbc7f75f2007-09-17 12:30:59 -07005032 struct e1000_hw *hw = &adapter->hw;
5033 u32 ctrl = er32(CTRL);
5034
Bruce Allan8f12fe82008-11-21 16:54:43 -08005035 /* Link status message must follow this format for user tools */
Bruce Allan7dbc1672013-01-12 03:11:25 +00005036 pr_info("%s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
5037 adapter->netdev->name, adapter->link_speed,
Jeff Kirsheref456f82011-11-03 11:40:28 +00005038 adapter->link_duplex == FULL_DUPLEX ? "Full" : "Half",
5039 (ctrl & E1000_CTRL_TFCE) && (ctrl & E1000_CTRL_RFCE) ? "Rx/Tx" :
5040 (ctrl & E1000_CTRL_RFCE) ? "Rx" :
5041 (ctrl & E1000_CTRL_TFCE) ? "Tx" : "None");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005042}
5043
Bruce Allan0c6bdb32010-06-17 18:58:43 +00005044static bool e1000e_has_link(struct e1000_adapter *adapter)
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005045{
5046 struct e1000_hw *hw = &adapter->hw;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005047 bool link_active = false;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005048 s32 ret_val = 0;
5049
Bruce Allane921eb12012-11-28 09:28:37 +00005050 /* get_link_status is set on LSC (link status) interrupt or
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005051 * Rx sequence error interrupt. get_link_status will stay
5052 * false until the check_for_link establishes link
5053 * for copper adapters ONLY
5054 */
5055 switch (hw->phy.media_type) {
5056 case e1000_media_type_copper:
5057 if (hw->mac.get_link_status) {
5058 ret_val = hw->mac.ops.check_for_link(hw);
5059 link_active = !hw->mac.get_link_status;
5060 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005061 link_active = true;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005062 }
5063 break;
5064 case e1000_media_type_fiber:
5065 ret_val = hw->mac.ops.check_for_link(hw);
5066 link_active = !!(er32(STATUS) & E1000_STATUS_LU);
5067 break;
5068 case e1000_media_type_internal_serdes:
5069 ret_val = hw->mac.ops.check_for_link(hw);
5070 link_active = adapter->hw.mac.serdes_has_link;
5071 break;
5072 default:
5073 case e1000_media_type_unknown:
5074 break;
5075 }
5076
5077 if ((ret_val == E1000_ERR_PHY) && (hw->phy.type == e1000_phy_igp_3) &&
5078 (er32(CTRL) & E1000_PHY_CTRL_GBE_DISABLE)) {
5079 /* See e1000_kmrn_lock_loss_workaround_ich8lan() */
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005080 e_info("Gigabit has been disabled, downgrading speed\n");
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005081 }
5082
5083 return link_active;
5084}
5085
5086static void e1000e_enable_receives(struct e1000_adapter *adapter)
5087{
5088 /* make sure the receive unit is started */
5089 if ((adapter->flags & FLAG_RX_NEEDS_RESTART) &&
Bruce Allan12d43f72012-12-05 06:26:14 +00005090 (adapter->flags & FLAG_RESTART_NOW)) {
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005091 struct e1000_hw *hw = &adapter->hw;
5092 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00005093
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005094 ew32(RCTL, rctl | E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00005095 adapter->flags &= ~FLAG_RESTART_NOW;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005096 }
5097}
5098
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005099static void e1000e_check_82574_phy_workaround(struct e1000_adapter *adapter)
5100{
5101 struct e1000_hw *hw = &adapter->hw;
5102
Bruce Allane921eb12012-11-28 09:28:37 +00005103 /* With 82574 controllers, PHY needs to be checked periodically
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005104 * for hung state and reset, if two calls return true
5105 */
5106 if (e1000_check_phy_82574(hw))
5107 adapter->phy_hang_count++;
5108 else
5109 adapter->phy_hang_count = 0;
5110
5111 if (adapter->phy_hang_count > 1) {
5112 adapter->phy_hang_count = 0;
David Ertmand9554e92014-01-08 01:07:55 +00005113 e_dbg("PHY appears hung - resetting\n");
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005114 schedule_work(&adapter->reset_task);
5115 }
5116}
5117
Auke Kokbc7f75f2007-09-17 12:30:59 -07005118/**
5119 * e1000_watchdog - Timer Call-back
5120 * @data: pointer to adapter cast into an unsigned long
5121 **/
5122static void e1000_watchdog(unsigned long data)
5123{
Bruce Allan53aa82d2013-02-20 04:06:06 +00005124 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005125
5126 /* Do the rest outside of interrupt context */
5127 schedule_work(&adapter->watchdog_task);
5128
5129 /* TODO: make this use queue_delayed_work() */
5130}
5131
5132static void e1000_watchdog_task(struct work_struct *work)
5133{
5134 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00005135 struct e1000_adapter,
5136 watchdog_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005137 struct net_device *netdev = adapter->netdev;
5138 struct e1000_mac_info *mac = &adapter->hw.mac;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005139 struct e1000_phy_info *phy = &adapter->hw.phy;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005140 struct e1000_ring *tx_ring = adapter->tx_ring;
5141 struct e1000_hw *hw = &adapter->hw;
5142 u32 link, tctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005143
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005144 if (test_bit(__E1000_DOWN, &adapter->state))
5145 return;
5146
David S. Millerb405e8d2010-02-04 22:31:41 -08005147 link = e1000e_has_link(adapter);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005148 if ((netif_carrier_ok(netdev)) && link) {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005149 /* Cancel scheduled suspend requests. */
5150 pm_runtime_resume(netdev->dev.parent);
5151
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005152 e1000e_enable_receives(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005153 goto link_up;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005154 }
5155
5156 if ((e1000e_enable_tx_pkt_filtering(hw)) &&
5157 (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id))
5158 e1000_update_mng_vlan(adapter);
5159
Auke Kokbc7f75f2007-09-17 12:30:59 -07005160 if (link) {
5161 if (!netif_carrier_ok(netdev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005162 bool txb2b = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005163
5164 /* Cancel scheduled suspend requests. */
5165 pm_runtime_resume(netdev->dev.parent);
5166
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005167 /* update snapshot of PHY registers on LSC */
Bruce Allan7c257692008-04-23 11:09:00 -07005168 e1000_phy_read_status(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005169 mac->ops.get_link_up_info(&adapter->hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005170 &adapter->link_speed,
5171 &adapter->link_duplex);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005172 e1000_print_link_info(adapter);
Koki Sanagie792cd92013-02-03 14:03:55 +00005173
5174 /* check if SmartSpeed worked */
5175 e1000e_check_downshift(hw);
5176 if (phy->speed_downgraded)
5177 netdev_warn(netdev,
5178 "Link Speed was downgraded by SmartSpeed\n");
5179
Bruce Allane921eb12012-11-28 09:28:37 +00005180 /* On supported PHYs, check for duplex mismatch only
Bruce Allanf4187b52008-08-26 18:36:50 -07005181 * if link has autonegotiated at 10/100 half
5182 */
5183 if ((hw->phy.type == e1000_phy_igp_3 ||
5184 hw->phy.type == e1000_phy_bm) &&
David Ertman138953b2013-08-30 05:45:25 +00005185 hw->mac.autoneg &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005186 (adapter->link_speed == SPEED_10 ||
5187 adapter->link_speed == SPEED_100) &&
5188 (adapter->link_duplex == HALF_DUPLEX)) {
5189 u16 autoneg_exp;
5190
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005191 e1e_rphy(hw, MII_EXPANSION, &autoneg_exp);
Bruce Allanf4187b52008-08-26 18:36:50 -07005192
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005193 if (!(autoneg_exp & EXPANSION_NWAY))
Jeff Kirsheref456f82011-11-03 11:40:28 +00005194 e_info("Autonegotiated half duplex but link partner cannot autoneg. Try forcing full duplex if link gets many collisions.\n");
Bruce Allanf4187b52008-08-26 18:36:50 -07005195 }
5196
Emil Tantilovf49c57e2010-03-24 12:55:02 +00005197 /* adjust timeout factor according to speed/duplex */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005198 adapter->tx_timeout_factor = 1;
5199 switch (adapter->link_speed) {
5200 case SPEED_10:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005201 txb2b = false;
Bruce Allan10f1b492008-08-08 18:36:01 -07005202 adapter->tx_timeout_factor = 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005203 break;
5204 case SPEED_100:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005205 txb2b = false;
Bruce Allan4c86e0b2009-11-19 12:35:26 +00005206 adapter->tx_timeout_factor = 10;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005207 break;
5208 }
5209
Bruce Allane921eb12012-11-28 09:28:37 +00005210 /* workaround: re-program speed mode bit after
Bruce Allanad680762008-03-28 09:15:03 -07005211 * link-up event
5212 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005213 if ((adapter->flags & FLAG_TARC_SPEED_MODE_BIT) &&
5214 !txb2b) {
5215 u32 tarc0;
David Ertman6cf08d12014-04-05 06:07:00 +00005216
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005217 tarc0 = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005218 tarc0 &= ~SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005219 ew32(TARC(0), tarc0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005220 }
5221
Bruce Allane921eb12012-11-28 09:28:37 +00005222 /* disable TSO for pcie and 10/100 speeds, to avoid
Bruce Allanad680762008-03-28 09:15:03 -07005223 * some hardware issues
5224 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005225 if (!(adapter->flags & FLAG_TSO_FORCE)) {
5226 switch (adapter->link_speed) {
5227 case SPEED_10:
5228 case SPEED_100:
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005229 e_info("10/100 speed: disabling TSO\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005230 netdev->features &= ~NETIF_F_TSO;
5231 netdev->features &= ~NETIF_F_TSO6;
5232 break;
5233 case SPEED_1000:
5234 netdev->features |= NETIF_F_TSO;
5235 netdev->features |= NETIF_F_TSO6;
5236 break;
5237 default:
5238 /* oops */
5239 break;
5240 }
5241 }
5242
Bruce Allane921eb12012-11-28 09:28:37 +00005243 /* enable transmits in the hardware, need to do this
Bruce Allanad680762008-03-28 09:15:03 -07005244 * after setting TARC(0)
5245 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005246 tctl = er32(TCTL);
5247 tctl |= E1000_TCTL_EN;
5248 ew32(TCTL, tctl);
5249
Bruce Allane921eb12012-11-28 09:28:37 +00005250 /* Perform any post-link-up configuration before
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005251 * reporting link up.
5252 */
5253 if (phy->ops.cfg_on_link_up)
5254 phy->ops.cfg_on_link_up(hw);
5255
Auke Kokbc7f75f2007-09-17 12:30:59 -07005256 netif_carrier_on(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005257
5258 if (!test_bit(__E1000_DOWN, &adapter->state))
5259 mod_timer(&adapter->phy_info_timer,
5260 round_jiffies(jiffies + 2 * HZ));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005261 }
5262 } else {
5263 if (netif_carrier_ok(netdev)) {
5264 adapter->link_speed = 0;
5265 adapter->link_duplex = 0;
Bruce Allan8f12fe82008-11-21 16:54:43 -08005266 /* Link status message must follow this format */
Bruce Allan7dbc1672013-01-12 03:11:25 +00005267 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005268 netif_carrier_off(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005269 if (!test_bit(__E1000_DOWN, &adapter->state))
5270 mod_timer(&adapter->phy_info_timer,
5271 round_jiffies(jiffies + 2 * HZ));
5272
David Ertmand9554e92014-01-08 01:07:55 +00005273 /* 8000ES2LAN requires a Rx packet buffer work-around
5274 * on link down event; reset the controller to flush
5275 * the Rx packet buffer.
Bruce Allan12d43f72012-12-05 06:26:14 +00005276 */
David Ertmand9554e92014-01-08 01:07:55 +00005277 if (adapter->flags & FLAG_RX_NEEDS_RESTART)
Bruce Allan12d43f72012-12-05 06:26:14 +00005278 adapter->flags |= FLAG_RESTART_NOW;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005279 else
5280 pm_schedule_suspend(netdev->dev.parent,
Bruce Allan17e813e2013-02-20 04:06:01 +00005281 LINK_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005282 }
5283 }
5284
5285link_up:
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005286 spin_lock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005287 e1000e_update_stats(adapter);
5288
5289 mac->tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
5290 adapter->tpt_old = adapter->stats.tpt;
5291 mac->collision_delta = adapter->stats.colc - adapter->colc_old;
5292 adapter->colc_old = adapter->stats.colc;
5293
Bruce Allan7c257692008-04-23 11:09:00 -07005294 adapter->gorc = adapter->stats.gorc - adapter->gorc_old;
5295 adapter->gorc_old = adapter->stats.gorc;
5296 adapter->gotc = adapter->stats.gotc - adapter->gotc_old;
5297 adapter->gotc_old = adapter->stats.gotc;
Flavio Leitner2084b112011-04-05 04:27:43 +00005298 spin_unlock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005299
David Ertmand9554e92014-01-08 01:07:55 +00005300 /* If the link is lost the controller stops DMA, but
5301 * if there is queued Tx work it cannot be done. So
5302 * reset the controller to flush the Tx packet buffers.
5303 */
5304 if (!netif_carrier_ok(netdev) &&
5305 (e1000_desc_unused(tx_ring) + 1 < tx_ring->count))
5306 adapter->flags |= FLAG_RESTART_NOW;
5307
5308 /* If reset is necessary, do it outside of interrupt context. */
Bruce Allan12d43f72012-12-05 06:26:14 +00005309 if (adapter->flags & FLAG_RESTART_NOW) {
Bruce Allan90da0662011-01-06 07:02:53 +00005310 schedule_work(&adapter->reset_task);
5311 /* return immediately since reset is imminent */
5312 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005313 }
5314
Bruce Allan12d43f72012-12-05 06:26:14 +00005315 e1000e_update_adaptive(&adapter->hw);
5316
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005317 /* Simple mode for Interrupt Throttle Rate (ITR) */
5318 if (adapter->itr_setting == 4) {
Bruce Allane921eb12012-11-28 09:28:37 +00005319 /* Symmetric Tx/Rx gets a reduced ITR=2000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005320 * Total asymmetrical Tx or Rx gets ITR=8000;
5321 * everyone else is between 2000-8000.
5322 */
5323 u32 goc = (adapter->gotc + adapter->gorc) / 10000;
5324 u32 dif = (adapter->gotc > adapter->gorc ?
Bruce Allan17e813e2013-02-20 04:06:01 +00005325 adapter->gotc - adapter->gorc :
5326 adapter->gorc - adapter->gotc) / 10000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005327 u32 itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
5328
Matthew Vick22a4cca2012-07-12 00:02:42 +00005329 e1000e_write_itr(adapter, itr);
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005330 }
5331
Bruce Allanad680762008-03-28 09:15:03 -07005332 /* Cause software interrupt to ensure Rx ring is cleaned */
Bruce Allan4662e822008-08-26 18:37:06 -07005333 if (adapter->msix_entries)
5334 ew32(ICS, adapter->rx_ring->ims_val);
5335 else
5336 ew32(ICS, E1000_ICS_RXDMT0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005337
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00005338 /* flush pending descriptors to memory before detecting Tx hang */
5339 e1000e_flush_descriptors(adapter);
5340
Auke Kokbc7f75f2007-09-17 12:30:59 -07005341 /* Force detection of hung controller every watchdog period */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005342 adapter->detect_tx_hung = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005343
Bruce Allane921eb12012-11-28 09:28:37 +00005344 /* With 82571 controllers, LAA may be overwritten due to controller
Bruce Allanad680762008-03-28 09:15:03 -07005345 * reset from the other port. Set the appropriate LAA in RAR[0]
5346 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005347 if (e1000e_get_laa_state_82571(hw))
Bruce Allan69e1e012012-04-14 03:28:50 +00005348 hw->mac.ops.rar_set(hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005349
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005350 if (adapter->flags2 & FLAG2_CHECK_PHY_HANG)
5351 e1000e_check_82574_phy_workaround(adapter);
5352
Bruce Allanb67e1912012-12-27 08:32:33 +00005353 /* Clear valid timestamp stuck in RXSTMPL/H due to a Rx error */
5354 if (adapter->hwtstamp_config.rx_filter != HWTSTAMP_FILTER_NONE) {
5355 if ((adapter->flags2 & FLAG2_CHECK_RX_HWTSTAMP) &&
5356 (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID)) {
5357 er32(RXSTMPH);
5358 adapter->rx_hwtstamp_cleared++;
5359 } else {
5360 adapter->flags2 |= FLAG2_CHECK_RX_HWTSTAMP;
5361 }
5362 }
5363
Auke Kokbc7f75f2007-09-17 12:30:59 -07005364 /* Reset the timer */
5365 if (!test_bit(__E1000_DOWN, &adapter->state))
5366 mod_timer(&adapter->watchdog_timer,
5367 round_jiffies(jiffies + 2 * HZ));
5368}
5369
5370#define E1000_TX_FLAGS_CSUM 0x00000001
5371#define E1000_TX_FLAGS_VLAN 0x00000002
5372#define E1000_TX_FLAGS_TSO 0x00000004
5373#define E1000_TX_FLAGS_IPV4 0x00000008
Ben Greear943146d2012-02-11 15:39:40 +00005374#define E1000_TX_FLAGS_NO_FCS 0x00000010
Bruce Allanb67e1912012-12-27 08:32:33 +00005375#define E1000_TX_FLAGS_HWTSTAMP 0x00000020
Auke Kokbc7f75f2007-09-17 12:30:59 -07005376#define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
5377#define E1000_TX_FLAGS_VLAN_SHIFT 16
5378
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005379static int e1000_tso(struct e1000_ring *tx_ring, struct sk_buff *skb,
5380 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005381{
Auke Kokbc7f75f2007-09-17 12:30:59 -07005382 struct e1000_context_desc *context_desc;
5383 struct e1000_buffer *buffer_info;
5384 unsigned int i;
5385 u32 cmd_length = 0;
Bruce Allan70443ae2012-08-17 06:18:13 +00005386 u16 ipcse = 0, mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005387 u8 ipcss, ipcso, tucss, tucso, hdr_len;
Francois Romieubcf1f572014-03-30 03:14:43 +00005388 int err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005389
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005390 if (!skb_is_gso(skb))
5391 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005392
Francois Romieubcf1f572014-03-30 03:14:43 +00005393 err = skb_cow_head(skb, 0);
5394 if (err < 0)
5395 return err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005396
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005397 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
5398 mss = skb_shinfo(skb)->gso_size;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005399 if (protocol == htons(ETH_P_IP)) {
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005400 struct iphdr *iph = ip_hdr(skb);
5401 iph->tot_len = 0;
5402 iph->check = 0;
5403 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005404 0, IPPROTO_TCP, 0);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005405 cmd_length = E1000_TXD_CMD_IP;
5406 ipcse = skb_transport_offset(skb) - 1;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005407 } else if (skb_is_gso_v6(skb)) {
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005408 ipv6_hdr(skb)->payload_len = 0;
5409 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005410 &ipv6_hdr(skb)->daddr,
5411 0, IPPROTO_TCP, 0);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005412 ipcse = 0;
5413 }
5414 ipcss = skb_network_offset(skb);
5415 ipcso = (void *)&(ip_hdr(skb)->check) - (void *)skb->data;
5416 tucss = skb_transport_offset(skb);
5417 tucso = (void *)&(tcp_hdr(skb)->check) - (void *)skb->data;
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005418
5419 cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005420 E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005421
5422 i = tx_ring->next_to_use;
5423 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5424 buffer_info = &tx_ring->buffer_info[i];
5425
Bruce Allane80bd1d2013-05-01 01:19:46 +00005426 context_desc->lower_setup.ip_fields.ipcss = ipcss;
5427 context_desc->lower_setup.ip_fields.ipcso = ipcso;
5428 context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005429 context_desc->upper_setup.tcp_fields.tucss = tucss;
5430 context_desc->upper_setup.tcp_fields.tucso = tucso;
Bruce Allan70443ae2012-08-17 06:18:13 +00005431 context_desc->upper_setup.tcp_fields.tucse = 0;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005432 context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005433 context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
5434 context_desc->cmd_and_length = cpu_to_le32(cmd_length);
5435
5436 buffer_info->time_stamp = jiffies;
5437 buffer_info->next_to_watch = i;
5438
5439 i++;
5440 if (i == tx_ring->count)
5441 i = 0;
5442 tx_ring->next_to_use = i;
5443
5444 return 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005445}
5446
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005447static bool e1000_tx_csum(struct e1000_ring *tx_ring, struct sk_buff *skb,
5448 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005449{
Bruce Allan55aa6982011-12-16 00:45:45 +00005450 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005451 struct e1000_context_desc *context_desc;
5452 struct e1000_buffer *buffer_info;
5453 unsigned int i;
5454 u8 css;
Dave Grahamaf807c82008-10-09 14:28:58 -07005455 u32 cmd_len = E1000_TXD_CMD_DEXT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005456
Dave Grahamaf807c82008-10-09 14:28:58 -07005457 if (skb->ip_summed != CHECKSUM_PARTIAL)
David Ertman3992c8e2014-04-05 03:36:15 +00005458 return false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005459
Arthur Jones3f518392009-03-20 15:56:35 -07005460 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08005461 case cpu_to_be16(ETH_P_IP):
Dave Grahamaf807c82008-10-09 14:28:58 -07005462 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5463 cmd_len |= E1000_TXD_CMD_TCP;
5464 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08005465 case cpu_to_be16(ETH_P_IPV6):
Dave Grahamaf807c82008-10-09 14:28:58 -07005466 /* XXX not handling all IPV6 headers */
5467 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5468 cmd_len |= E1000_TXD_CMD_TCP;
5469 break;
5470 default:
5471 if (unlikely(net_ratelimit()))
Arthur Jones5f66f202009-03-19 01:13:08 +00005472 e_warn("checksum_partial proto=%x!\n",
5473 be16_to_cpu(protocol));
Dave Grahamaf807c82008-10-09 14:28:58 -07005474 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005475 }
5476
Michał Mirosław0d0b1672010-12-14 15:24:08 +00005477 css = skb_checksum_start_offset(skb);
Dave Grahamaf807c82008-10-09 14:28:58 -07005478
5479 i = tx_ring->next_to_use;
5480 buffer_info = &tx_ring->buffer_info[i];
5481 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5482
5483 context_desc->lower_setup.ip_config = 0;
5484 context_desc->upper_setup.tcp_fields.tucss = css;
Bruce Allanf0ff4392013-02-20 04:05:39 +00005485 context_desc->upper_setup.tcp_fields.tucso = css + skb->csum_offset;
Dave Grahamaf807c82008-10-09 14:28:58 -07005486 context_desc->upper_setup.tcp_fields.tucse = 0;
5487 context_desc->tcp_seg_setup.data = 0;
5488 context_desc->cmd_and_length = cpu_to_le32(cmd_len);
5489
5490 buffer_info->time_stamp = jiffies;
5491 buffer_info->next_to_watch = i;
5492
5493 i++;
5494 if (i == tx_ring->count)
5495 i = 0;
5496 tx_ring->next_to_use = i;
5497
David Ertman3992c8e2014-04-05 03:36:15 +00005498 return true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005499}
5500
Bruce Allan55aa6982011-12-16 00:45:45 +00005501static int e1000_tx_map(struct e1000_ring *tx_ring, struct sk_buff *skb,
5502 unsigned int first, unsigned int max_per_txd,
Bruce Alland821a4c2012-08-24 20:38:11 +00005503 unsigned int nr_frags)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005504{
Bruce Allan55aa6982011-12-16 00:45:45 +00005505 struct e1000_adapter *adapter = tx_ring->adapter;
Alexander Duyck03b13202009-12-02 16:45:31 +00005506 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005507 struct e1000_buffer *buffer_info;
Jesse Brandeburg8ddc9512009-03-02 16:02:53 -08005508 unsigned int len = skb_headlen(skb);
Alexander Duyck03b13202009-12-02 16:45:31 +00005509 unsigned int offset = 0, size, count = 0, i;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005510 unsigned int f, bytecount, segs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005511
5512 i = tx_ring->next_to_use;
5513
5514 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005515 buffer_info = &tx_ring->buffer_info[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07005516 size = min(len, max_per_txd);
5517
Auke Kokbc7f75f2007-09-17 12:30:59 -07005518 buffer_info->length = size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005519 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005520 buffer_info->next_to_watch = i;
Nick Nunley0be3f552010-04-27 13:09:05 +00005521 buffer_info->dma = dma_map_single(&pdev->dev,
5522 skb->data + offset,
Bruce Allanaf667a22010-12-31 06:10:01 +00005523 size, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005524 buffer_info->mapped_as_page = false;
Nick Nunley0be3f552010-04-27 13:09:05 +00005525 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005526 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005527
5528 len -= size;
5529 offset += size;
Alexander Duyck03b13202009-12-02 16:45:31 +00005530 count++;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005531
5532 if (len) {
5533 i++;
5534 if (i == tx_ring->count)
5535 i = 0;
5536 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005537 }
5538
5539 for (f = 0; f < nr_frags; f++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005540 const struct skb_frag_struct *frag;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005541
5542 frag = &skb_shinfo(skb)->frags[f];
Eric Dumazet9e903e02011-10-18 21:00:24 +00005543 len = skb_frag_size(frag);
Ian Campbell877749b2011-08-29 23:18:26 +00005544 offset = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005545
5546 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005547 i++;
5548 if (i == tx_ring->count)
5549 i = 0;
5550
Auke Kokbc7f75f2007-09-17 12:30:59 -07005551 buffer_info = &tx_ring->buffer_info[i];
5552 size = min(len, max_per_txd);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005553
5554 buffer_info->length = size;
5555 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005556 buffer_info->next_to_watch = i;
Ian Campbell877749b2011-08-29 23:18:26 +00005557 buffer_info->dma = skb_frag_dma_map(&pdev->dev, frag,
Bruce Allan17e813e2013-02-20 04:06:01 +00005558 offset, size,
5559 DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005560 buffer_info->mapped_as_page = true;
Nick Nunley0be3f552010-04-27 13:09:05 +00005561 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005562 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005563
5564 len -= size;
5565 offset += size;
5566 count++;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005567 }
5568 }
5569
Bruce Allanaf667a22010-12-31 06:10:01 +00005570 segs = skb_shinfo(skb)->gso_segs ? : 1;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005571 /* multiply data chunks by size of headers */
5572 bytecount = ((segs - 1) * skb_headlen(skb)) + skb->len;
5573
Auke Kokbc7f75f2007-09-17 12:30:59 -07005574 tx_ring->buffer_info[i].skb = skb;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005575 tx_ring->buffer_info[i].segs = segs;
5576 tx_ring->buffer_info[i].bytecount = bytecount;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005577 tx_ring->buffer_info[first].next_to_watch = i;
5578
5579 return count;
Alexander Duyck03b13202009-12-02 16:45:31 +00005580
5581dma_error:
Bruce Allanaf667a22010-12-31 06:10:01 +00005582 dev_err(&pdev->dev, "Tx DMA map failed\n");
Alexander Duyck03b13202009-12-02 16:45:31 +00005583 buffer_info->dma = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005584 if (count)
Alexander Duyck03b13202009-12-02 16:45:31 +00005585 count--;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005586
5587 while (count--) {
Bruce Allanaf667a22010-12-31 06:10:01 +00005588 if (i == 0)
Alexander Duyck03b13202009-12-02 16:45:31 +00005589 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005590 i--;
Alexander Duyck03b13202009-12-02 16:45:31 +00005591 buffer_info = &tx_ring->buffer_info[i];
Bruce Allan55aa6982011-12-16 00:45:45 +00005592 e1000_put_txbuf(tx_ring, buffer_info);
Alexander Duyck03b13202009-12-02 16:45:31 +00005593 }
5594
5595 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005596}
5597
Bruce Allan55aa6982011-12-16 00:45:45 +00005598static void e1000_tx_queue(struct e1000_ring *tx_ring, int tx_flags, int count)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005599{
Bruce Allan55aa6982011-12-16 00:45:45 +00005600 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005601 struct e1000_tx_desc *tx_desc = NULL;
5602 struct e1000_buffer *buffer_info;
5603 u32 txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
5604 unsigned int i;
5605
5606 if (tx_flags & E1000_TX_FLAGS_TSO) {
5607 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005608 E1000_TXD_CMD_TSE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005609 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5610
5611 if (tx_flags & E1000_TX_FLAGS_IPV4)
5612 txd_upper |= E1000_TXD_POPTS_IXSM << 8;
5613 }
5614
5615 if (tx_flags & E1000_TX_FLAGS_CSUM) {
5616 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5617 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5618 }
5619
5620 if (tx_flags & E1000_TX_FLAGS_VLAN) {
5621 txd_lower |= E1000_TXD_CMD_VLE;
5622 txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
5623 }
5624
Ben Greear943146d2012-02-11 15:39:40 +00005625 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5626 txd_lower &= ~(E1000_TXD_CMD_IFCS);
5627
Bruce Allanb67e1912012-12-27 08:32:33 +00005628 if (unlikely(tx_flags & E1000_TX_FLAGS_HWTSTAMP)) {
5629 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5630 txd_upper |= E1000_TXD_EXTCMD_TSTAMP;
5631 }
5632
Auke Kokbc7f75f2007-09-17 12:30:59 -07005633 i = tx_ring->next_to_use;
5634
Bruce Allan36b973d2010-11-24 07:42:43 +00005635 do {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005636 buffer_info = &tx_ring->buffer_info[i];
5637 tx_desc = E1000_TX_DESC(*tx_ring, i);
5638 tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allanf0ff4392013-02-20 04:05:39 +00005639 tx_desc->lower.data = cpu_to_le32(txd_lower |
5640 buffer_info->length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005641 tx_desc->upper.data = cpu_to_le32(txd_upper);
5642
5643 i++;
5644 if (i == tx_ring->count)
5645 i = 0;
Bruce Allan36b973d2010-11-24 07:42:43 +00005646 } while (--count > 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005647
5648 tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
5649
Ben Greear943146d2012-02-11 15:39:40 +00005650 /* txd_cmd re-enables FCS, so we'll re-disable it here as desired. */
5651 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5652 tx_desc->lower.data &= ~(cpu_to_le32(E1000_TXD_CMD_IFCS));
5653
Bruce Allane921eb12012-11-28 09:28:37 +00005654 /* Force memory writes to complete before letting h/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07005655 * know there are new descriptors to fetch. (Only
5656 * applicable for weak-ordered memory model archs,
Bruce Allanad680762008-03-28 09:15:03 -07005657 * such as IA-64).
5658 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005659 wmb();
5660
5661 tx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005662}
5663
5664#define MINIMUM_DHCP_PACKET_SIZE 282
5665static int e1000_transfer_dhcp_info(struct e1000_adapter *adapter,
5666 struct sk_buff *skb)
5667{
Bruce Allane80bd1d2013-05-01 01:19:46 +00005668 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005669 u16 length, offset;
5670
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005671 if (skb_vlan_tag_present(skb) &&
5672 !((skb_vlan_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
Bruce Alland60923c2012-12-05 06:26:56 +00005673 (adapter->hw.mng_cookie.status &
5674 E1000_MNG_DHCP_COOKIE_STATUS_VLAN)))
5675 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005676
5677 if (skb->len <= MINIMUM_DHCP_PACKET_SIZE)
5678 return 0;
5679
Bruce Allan53aa82d2013-02-20 04:06:06 +00005680 if (((struct ethhdr *)skb->data)->h_proto != htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005681 return 0;
5682
5683 {
Bruce Allan362e20c2013-02-20 04:05:45 +00005684 const struct iphdr *ip = (struct iphdr *)((u8 *)skb->data + 14);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005685 struct udphdr *udp;
5686
5687 if (ip->protocol != IPPROTO_UDP)
5688 return 0;
5689
5690 udp = (struct udphdr *)((u8 *)ip + (ip->ihl << 2));
5691 if (ntohs(udp->dest) != 67)
5692 return 0;
5693
5694 offset = (u8 *)udp + 8 - skb->data;
5695 length = skb->len - offset;
5696 return e1000e_mng_write_dhcp_info(hw, (u8 *)udp + 8, length);
5697 }
5698
5699 return 0;
5700}
5701
Bruce Allan55aa6982011-12-16 00:45:45 +00005702static int __e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005703{
Bruce Allan55aa6982011-12-16 00:45:45 +00005704 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005705
Bruce Allan55aa6982011-12-16 00:45:45 +00005706 netif_stop_queue(adapter->netdev);
Bruce Allane921eb12012-11-28 09:28:37 +00005707 /* Herbert's original patch had:
Auke Kokbc7f75f2007-09-17 12:30:59 -07005708 * smp_mb__after_netif_stop_queue();
Bruce Allanad680762008-03-28 09:15:03 -07005709 * but since that doesn't exist yet, just open code it.
5710 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005711 smp_mb();
5712
Bruce Allane921eb12012-11-28 09:28:37 +00005713 /* We need to check again in a case another CPU has just
Bruce Allanad680762008-03-28 09:15:03 -07005714 * made room available.
5715 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005716 if (e1000_desc_unused(tx_ring) < size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005717 return -EBUSY;
5718
5719 /* A reprieve! */
Bruce Allan55aa6982011-12-16 00:45:45 +00005720 netif_start_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005721 ++adapter->restart_queue;
5722 return 0;
5723}
5724
Bruce Allan55aa6982011-12-16 00:45:45 +00005725static int e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005726{
Bruce Alland821a4c2012-08-24 20:38:11 +00005727 BUG_ON(size > tx_ring->count);
5728
Bruce Allan55aa6982011-12-16 00:45:45 +00005729 if (e1000_desc_unused(tx_ring) >= size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005730 return 0;
Bruce Allan55aa6982011-12-16 00:45:45 +00005731 return __e1000_maybe_stop_tx(tx_ring, size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005732}
5733
Stephen Hemminger3b29a562009-08-31 19:50:55 +00005734static netdev_tx_t e1000_xmit_frame(struct sk_buff *skb,
5735 struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005736{
5737 struct e1000_adapter *adapter = netdev_priv(netdev);
5738 struct e1000_ring *tx_ring = adapter->tx_ring;
5739 unsigned int first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005740 unsigned int tx_flags = 0;
Eric Dumazete743d312010-04-14 15:59:40 -07005741 unsigned int len = skb_headlen(skb);
Auke Kok4e6c7092007-10-05 14:15:23 -07005742 unsigned int nr_frags;
5743 unsigned int mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005744 int count = 0;
5745 int tso;
5746 unsigned int f;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005747 __be16 protocol = vlan_get_protocol(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005748
5749 if (test_bit(__E1000_DOWN, &adapter->state)) {
5750 dev_kfree_skb_any(skb);
5751 return NETDEV_TX_OK;
5752 }
5753
5754 if (skb->len <= 0) {
5755 dev_kfree_skb_any(skb);
5756 return NETDEV_TX_OK;
5757 }
5758
Bruce Allane921eb12012-11-28 09:28:37 +00005759 /* The minimum packet size with TCTL.PSP set is 17 bytes so
Tushar Dave6e97c172012-09-14 02:21:37 +00005760 * pad skb in order to meet this minimum size requirement
5761 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08005762 if (skb_put_padto(skb, 17))
5763 return NETDEV_TX_OK;
Tushar Dave6e97c172012-09-14 02:21:37 +00005764
Auke Kokbc7f75f2007-09-17 12:30:59 -07005765 mss = skb_shinfo(skb)->gso_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005766 if (mss) {
5767 u8 hdr_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005768
Bruce Allane921eb12012-11-28 09:28:37 +00005769 /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
Bruce Allanad680762008-03-28 09:15:03 -07005770 * points to just header, pull a few bytes of payload from
5771 * frags into skb->data
5772 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005773 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
Bruce Allane921eb12012-11-28 09:28:37 +00005774 /* we do this workaround for ES2LAN, but it is un-necessary,
Bruce Allanad680762008-03-28 09:15:03 -07005775 * avoiding it could save a lot of cycles
5776 */
Auke Kok4e6c7092007-10-05 14:15:23 -07005777 if (skb->data_len && (hdr_len == len)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005778 unsigned int pull_size;
5779
Bruce Allana2a5b322012-01-31 06:37:17 +00005780 pull_size = min_t(unsigned int, 4, skb->data_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005781 if (!__pskb_pull_tail(skb, pull_size)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005782 e_err("__pskb_pull_tail failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005783 dev_kfree_skb_any(skb);
5784 return NETDEV_TX_OK;
5785 }
Eric Dumazete743d312010-04-14 15:59:40 -07005786 len = skb_headlen(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005787 }
5788 }
5789
5790 /* reserve a descriptor for the offload context */
5791 if ((mss) || (skb->ip_summed == CHECKSUM_PARTIAL))
5792 count++;
5793 count++;
5794
Bruce Alland821a4c2012-08-24 20:38:11 +00005795 count += DIV_ROUND_UP(len, adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005796
5797 nr_frags = skb_shinfo(skb)->nr_frags;
5798 for (f = 0; f < nr_frags; f++)
Bruce Alland821a4c2012-08-24 20:38:11 +00005799 count += DIV_ROUND_UP(skb_frag_size(&skb_shinfo(skb)->frags[f]),
5800 adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005801
5802 if (adapter->hw.mac.tx_pkt_filtering)
5803 e1000_transfer_dhcp_info(adapter, skb);
5804
Bruce Allane921eb12012-11-28 09:28:37 +00005805 /* need: count + 2 desc gap to keep tail from touching
Bruce Allanad680762008-03-28 09:15:03 -07005806 * head, otherwise try next time
5807 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005808 if (e1000_maybe_stop_tx(tx_ring, count + 2))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005809 return NETDEV_TX_BUSY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005810
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005811 if (skb_vlan_tag_present(skb)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005812 tx_flags |= E1000_TX_FLAGS_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005813 tx_flags |= (skb_vlan_tag_get(skb) <<
5814 E1000_TX_FLAGS_VLAN_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005815 }
5816
5817 first = tx_ring->next_to_use;
5818
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005819 tso = e1000_tso(tx_ring, skb, protocol);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005820 if (tso < 0) {
5821 dev_kfree_skb_any(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005822 return NETDEV_TX_OK;
5823 }
5824
5825 if (tso)
5826 tx_flags |= E1000_TX_FLAGS_TSO;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005827 else if (e1000_tx_csum(tx_ring, skb, protocol))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005828 tx_flags |= E1000_TX_FLAGS_CSUM;
5829
Bruce Allane921eb12012-11-28 09:28:37 +00005830 /* Old method was to assume IPv4 packet by default if TSO was enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005831 * 82571 hardware supports TSO capabilities for IPv6 as well...
Bruce Allanad680762008-03-28 09:15:03 -07005832 * no longer assume, we must.
5833 */
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005834 if (protocol == htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005835 tx_flags |= E1000_TX_FLAGS_IPV4;
5836
Ben Greear943146d2012-02-11 15:39:40 +00005837 if (unlikely(skb->no_fcs))
5838 tx_flags |= E1000_TX_FLAGS_NO_FCS;
5839
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005840 /* if count is 0 then mapping error has occurred */
Bruce Alland821a4c2012-08-24 20:38:11 +00005841 count = e1000_tx_map(tx_ring, skb, first, adapter->tx_fifo_limit,
5842 nr_frags);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005843 if (count) {
Mathias Koehrer69308952014-08-07 18:51:53 +00005844 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
5845 (adapter->flags & FLAG_HAS_HW_TIMESTAMP) &&
5846 !adapter->tx_hwtstamp_skb) {
Bruce Allanb67e1912012-12-27 08:32:33 +00005847 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5848 tx_flags |= E1000_TX_FLAGS_HWTSTAMP;
5849 adapter->tx_hwtstamp_skb = skb_get(skb);
Jakub Kicinski59c871c2014-03-15 14:55:00 +00005850 adapter->tx_hwtstamp_start = jiffies;
Bruce Allanb67e1912012-12-27 08:32:33 +00005851 schedule_work(&adapter->tx_hwtstamp_work);
5852 } else {
5853 skb_tx_timestamp(skb);
5854 }
Willem de Bruijn80be3122012-04-27 09:04:05 +00005855
Tom Herbert3f0cfa32011-11-28 16:33:16 +00005856 netdev_sent_queue(netdev, skb->len);
Bruce Allan55aa6982011-12-16 00:45:45 +00005857 e1000_tx_queue(tx_ring, tx_flags, count);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005858 /* Make sure there is space in the ring for the next send. */
Bruce Alland821a4c2012-08-24 20:38:11 +00005859 e1000_maybe_stop_tx(tx_ring,
5860 (MAX_SKB_FRAGS *
5861 DIV_ROUND_UP(PAGE_SIZE,
5862 adapter->tx_fifo_limit) + 2));
Florian Westphal472f31f2015-01-09 09:26:14 +00005863
5864 if (!skb->xmit_more ||
5865 netif_xmit_stopped(netdev_get_tx_queue(netdev, 0))) {
5866 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
5867 e1000e_update_tdt_wa(tx_ring,
5868 tx_ring->next_to_use);
5869 else
5870 writel(tx_ring->next_to_use, tx_ring->tail);
5871
5872 /* we need this if more than one processor can write
5873 * to our tail at a time, it synchronizes IO on
5874 *IA64/Altix systems
5875 */
5876 mmiowb();
5877 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005878 } else {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005879 dev_kfree_skb_any(skb);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005880 tx_ring->buffer_info[first].time_stamp = 0;
5881 tx_ring->next_to_use = first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005882 }
5883
Auke Kokbc7f75f2007-09-17 12:30:59 -07005884 return NETDEV_TX_OK;
5885}
5886
5887/**
5888 * e1000_tx_timeout - Respond to a Tx Hang
5889 * @netdev: network interface device structure
5890 **/
5891static void e1000_tx_timeout(struct net_device *netdev)
5892{
5893 struct e1000_adapter *adapter = netdev_priv(netdev);
5894
5895 /* Do the reset outside of interrupt context */
5896 adapter->tx_timeout_count++;
5897 schedule_work(&adapter->reset_task);
5898}
5899
5900static void e1000_reset_task(struct work_struct *work)
5901{
5902 struct e1000_adapter *adapter;
5903 adapter = container_of(work, struct e1000_adapter, reset_task);
5904
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005905 /* don't run the task if already down */
5906 if (test_bit(__E1000_DOWN, &adapter->state))
5907 return;
5908
Bruce Allan12d43f72012-12-05 06:26:14 +00005909 if (!(adapter->flags & FLAG_RESTART_NOW)) {
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005910 e1000e_dump(adapter);
Bruce Allan12d43f72012-12-05 06:26:14 +00005911 e_err("Reset adapter unexpectedly\n");
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005912 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005913 e1000e_reinit_locked(adapter);
5914}
5915
5916/**
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005917 * e1000_get_stats64 - Get System Network Statistics
Auke Kokbc7f75f2007-09-17 12:30:59 -07005918 * @netdev: network interface device structure
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005919 * @stats: rtnl_link_stats64 pointer
Auke Kokbc7f75f2007-09-17 12:30:59 -07005920 *
5921 * Returns the address of the device statistics structure.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005922 **/
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005923struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
Bruce Allan66501f52013-02-20 04:05:55 +00005924 struct rtnl_link_stats64 *stats)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005925{
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005926 struct e1000_adapter *adapter = netdev_priv(netdev);
5927
5928 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5929 spin_lock(&adapter->stats64_lock);
5930 e1000e_update_stats(adapter);
5931 /* Fill out the OS statistics structure */
5932 stats->rx_bytes = adapter->stats.gorc;
5933 stats->rx_packets = adapter->stats.gprc;
5934 stats->tx_bytes = adapter->stats.gotc;
5935 stats->tx_packets = adapter->stats.gptc;
5936 stats->multicast = adapter->stats.mprc;
5937 stats->collisions = adapter->stats.colc;
5938
5939 /* Rx Errors */
5940
Bruce Allane921eb12012-11-28 09:28:37 +00005941 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005942 * our own version based on RUC and ROC
5943 */
5944 stats->rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00005945 adapter->stats.crcerrs + adapter->stats.algnerrc +
5946 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
5947 stats->rx_length_errors = adapter->stats.ruc + adapter->stats.roc;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005948 stats->rx_crc_errors = adapter->stats.crcerrs;
5949 stats->rx_frame_errors = adapter->stats.algnerrc;
5950 stats->rx_missed_errors = adapter->stats.mpc;
5951
5952 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00005953 stats->tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005954 stats->tx_aborted_errors = adapter->stats.ecol;
5955 stats->tx_window_errors = adapter->stats.latecol;
5956 stats->tx_carrier_errors = adapter->stats.tncrs;
5957
5958 /* Tx Dropped needs to be maintained elsewhere */
5959
5960 spin_unlock(&adapter->stats64_lock);
5961 return stats;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005962}
5963
5964/**
5965 * e1000_change_mtu - Change the Maximum Transfer Unit
5966 * @netdev: network interface device structure
5967 * @new_mtu: new value for maximum frame size
5968 *
5969 * Returns 0 on success, negative on failure
5970 **/
5971static int e1000_change_mtu(struct net_device *netdev, int new_mtu)
5972{
5973 struct e1000_adapter *adapter = netdev_priv(netdev);
Alexander Duyck8084b862015-05-02 00:52:00 -07005974 int max_frame = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005975
Bruce Allan2adc55c2009-06-02 11:28:58 +00005976 /* Jumbo frame support */
Jarod Wilson91c527a2016-10-17 15:54:05 -04005977 if ((new_mtu > ETH_DATA_LEN) &&
Bruce Allan2e1706f2012-06-30 20:02:42 +00005978 !(adapter->flags & FLAG_HAS_JUMBO_FRAMES)) {
5979 e_err("Jumbo Frames not supported.\n");
5980 return -EINVAL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005981 }
5982
Bruce Allan2fbe4522012-04-19 03:21:47 +00005983 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
5984 if ((adapter->hw.mac.type >= e1000_pch2lan) &&
Bruce Allana1ce6472010-09-22 17:16:40 +00005985 !(adapter->flags2 & FLAG2_CRC_STRIPPING) &&
5986 (new_mtu > ETH_DATA_LEN)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005987 e_err("Jumbo Frames not supported on this device when CRC stripping is disabled.\n");
Bruce Allana1ce6472010-09-22 17:16:40 +00005988 return -EINVAL;
5989 }
5990
Auke Kokbc7f75f2007-09-17 12:30:59 -07005991 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Bruce Allan1bba4382011-03-19 00:27:20 +00005992 usleep_range(1000, 2000);
Bruce Allan610c9922009-11-19 12:35:45 +00005993 /* e1000e_down -> e1000e_reset dependent on max_frame_size & mtu */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005994 adapter->max_frame_size = max_frame;
Bruce Allan610c9922009-11-19 12:35:45 +00005995 e_info("changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5996 netdev->mtu = new_mtu;
David Ertman63eb48f2014-02-14 07:16:46 +00005997
5998 pm_runtime_get_sync(netdev->dev.parent);
5999
Auke Kokbc7f75f2007-09-17 12:30:59 -07006000 if (netif_running(netdev))
David Ertman28002092014-02-14 07:16:41 +00006001 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006002
Bruce Allane921eb12012-11-28 09:28:37 +00006003 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
Auke Kokbc7f75f2007-09-17 12:30:59 -07006004 * means we reserve 2 more, this pushes us to allocate from the next
6005 * larger slab size.
Bruce Allanad680762008-03-28 09:15:03 -07006006 * i.e. RXBUFFER_2048 --> size-4096 slab
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006007 * However with the new *_jumbo_rx* routines, jumbo receives will use
6008 * fragmented skbs
Bruce Allanad680762008-03-28 09:15:03 -07006009 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07006010
Jesse Brandeburg99261462010-01-22 22:56:16 +00006011 if (max_frame <= 2048)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006012 adapter->rx_buffer_len = 2048;
6013 else
6014 adapter->rx_buffer_len = 4096;
6015
6016 /* adjust allocation if LPE protects us, and we aren't using SBP */
Alexander Duyck8084b862015-05-02 00:52:00 -07006017 if (max_frame <= (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN))
6018 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006019
Auke Kokbc7f75f2007-09-17 12:30:59 -07006020 if (netif_running(netdev))
6021 e1000e_up(adapter);
6022 else
6023 e1000e_reset(adapter);
6024
David Ertman63eb48f2014-02-14 07:16:46 +00006025 pm_runtime_put_sync(netdev->dev.parent);
6026
Auke Kokbc7f75f2007-09-17 12:30:59 -07006027 clear_bit(__E1000_RESETTING, &adapter->state);
6028
6029 return 0;
6030}
6031
6032static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
6033 int cmd)
6034{
6035 struct e1000_adapter *adapter = netdev_priv(netdev);
6036 struct mii_ioctl_data *data = if_mii(ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006037
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006038 if (adapter->hw.phy.media_type != e1000_media_type_copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006039 return -EOPNOTSUPP;
6040
6041 switch (cmd) {
6042 case SIOCGMIIPHY:
6043 data->phy_id = adapter->hw.phy.addr;
6044 break;
6045 case SIOCGMIIREG:
Bruce Allanb16a0022009-11-20 23:24:30 +00006046 e1000_phy_read_status(adapter);
6047
Bruce Allan7c257692008-04-23 11:09:00 -07006048 switch (data->reg_num & 0x1F) {
6049 case MII_BMCR:
6050 data->val_out = adapter->phy_regs.bmcr;
6051 break;
6052 case MII_BMSR:
6053 data->val_out = adapter->phy_regs.bmsr;
6054 break;
6055 case MII_PHYSID1:
6056 data->val_out = (adapter->hw.phy.id >> 16);
6057 break;
6058 case MII_PHYSID2:
6059 data->val_out = (adapter->hw.phy.id & 0xFFFF);
6060 break;
6061 case MII_ADVERTISE:
6062 data->val_out = adapter->phy_regs.advertise;
6063 break;
6064 case MII_LPA:
6065 data->val_out = adapter->phy_regs.lpa;
6066 break;
6067 case MII_EXPANSION:
6068 data->val_out = adapter->phy_regs.expansion;
6069 break;
6070 case MII_CTRL1000:
6071 data->val_out = adapter->phy_regs.ctrl1000;
6072 break;
6073 case MII_STAT1000:
6074 data->val_out = adapter->phy_regs.stat1000;
6075 break;
6076 case MII_ESTATUS:
6077 data->val_out = adapter->phy_regs.estatus;
6078 break;
6079 default:
Auke Kokbc7f75f2007-09-17 12:30:59 -07006080 return -EIO;
6081 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006082 break;
6083 case SIOCSMIIREG:
6084 default:
6085 return -EOPNOTSUPP;
6086 }
6087 return 0;
6088}
6089
Bruce Allanb67e1912012-12-27 08:32:33 +00006090/**
6091 * e1000e_hwtstamp_ioctl - control hardware time stamping
6092 * @netdev: network interface device structure
6093 * @ifreq: interface request
6094 *
6095 * Outgoing time stamping can be enabled and disabled. Play nice and
6096 * disable it when requested, although it shouldn't cause any overhead
6097 * when no packet needs it. At most one packet in the queue may be
6098 * marked for time stamping, otherwise it would be impossible to tell
6099 * for sure to which packet the hardware time stamp belongs.
6100 *
6101 * Incoming time stamping has to be configured via the hardware filters.
6102 * Not all combinations are supported, in particular event type has to be
6103 * specified. Matching the kind of event packet is not supported, with the
6104 * exception of "all V2 events regardless of level 2 or 4".
6105 **/
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006106static int e1000e_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Bruce Allanb67e1912012-12-27 08:32:33 +00006107{
6108 struct e1000_adapter *adapter = netdev_priv(netdev);
6109 struct hwtstamp_config config;
6110 int ret_val;
6111
6112 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
6113 return -EFAULT;
6114
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00006115 ret_val = e1000e_config_hwtstamp(adapter, &config);
Bruce Allanb67e1912012-12-27 08:32:33 +00006116 if (ret_val)
6117 return ret_val;
6118
Bruce Alland89777b2013-01-19 01:09:58 +00006119 switch (config.rx_filter) {
6120 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
6121 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
6122 case HWTSTAMP_FILTER_PTP_V2_SYNC:
6123 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
6124 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
6125 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
6126 /* With V2 type filters which specify a Sync or Delay Request,
6127 * Path Delay Request/Response messages are also time stamped
6128 * by hardware so notify the caller the requested packets plus
6129 * some others are time stamped.
6130 */
6131 config.rx_filter = HWTSTAMP_FILTER_SOME;
6132 break;
6133 default:
6134 break;
6135 }
6136
Bruce Allanb67e1912012-12-27 08:32:33 +00006137 return copy_to_user(ifr->ifr_data, &config,
6138 sizeof(config)) ? -EFAULT : 0;
6139}
6140
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006141static int e1000e_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
6142{
6143 struct e1000_adapter *adapter = netdev_priv(netdev);
6144
6145 return copy_to_user(ifr->ifr_data, &adapter->hwtstamp_config,
6146 sizeof(adapter->hwtstamp_config)) ? -EFAULT : 0;
6147}
6148
Auke Kokbc7f75f2007-09-17 12:30:59 -07006149static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6150{
6151 switch (cmd) {
6152 case SIOCGMIIPHY:
6153 case SIOCGMIIREG:
6154 case SIOCSMIIREG:
6155 return e1000_mii_ioctl(netdev, ifr, cmd);
Bruce Allanb67e1912012-12-27 08:32:33 +00006156 case SIOCSHWTSTAMP:
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006157 return e1000e_hwtstamp_set(netdev, ifr);
6158 case SIOCGHWTSTAMP:
6159 return e1000e_hwtstamp_get(netdev, ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006160 default:
6161 return -EOPNOTSUPP;
6162 }
6163}
6164
Bruce Allana4f58f52009-06-02 11:29:18 +00006165static int e1000_init_phy_wakeup(struct e1000_adapter *adapter, u32 wufc)
6166{
6167 struct e1000_hw *hw = &adapter->hw;
David Ertman74f350e2014-02-22 03:15:17 +00006168 u32 i, mac_reg, wuc;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006169 u16 phy_reg, wuc_enable;
Bruce Allan70806a72013-01-05 05:08:37 +00006170 int retval;
Bruce Allana4f58f52009-06-02 11:29:18 +00006171
6172 /* copy MAC RARs to PHY RARs */
Bruce Alland3738bb2010-06-16 13:27:28 +00006173 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006174
Bruce Allan2b6b1682011-05-13 07:20:09 +00006175 retval = hw->phy.ops.acquire(hw);
6176 if (retval) {
6177 e_err("Could not acquire PHY\n");
6178 return retval;
6179 }
6180
6181 /* Enable access to wakeup registers on and set page to BM_WUC_PAGE */
6182 retval = e1000_enable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
6183 if (retval)
Bruce Allan75ce1532012-02-08 02:54:48 +00006184 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006185
6186 /* copy MAC MTA to PHY MTA - only needed for pchlan */
Bruce Allana4f58f52009-06-02 11:29:18 +00006187 for (i = 0; i < adapter->hw.mac.mta_reg_count; i++) {
6188 mac_reg = E1000_READ_REG_ARRAY(hw, E1000_MTA, i);
Bruce Allan2b6b1682011-05-13 07:20:09 +00006189 hw->phy.ops.write_reg_page(hw, BM_MTA(i),
6190 (u16)(mac_reg & 0xFFFF));
6191 hw->phy.ops.write_reg_page(hw, BM_MTA(i) + 1,
6192 (u16)((mac_reg >> 16) & 0xFFFF));
Bruce Allana4f58f52009-06-02 11:29:18 +00006193 }
6194
6195 /* configure PHY Rx Control register */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006196 hw->phy.ops.read_reg_page(&adapter->hw, BM_RCTL, &phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006197 mac_reg = er32(RCTL);
6198 if (mac_reg & E1000_RCTL_UPE)
6199 phy_reg |= BM_RCTL_UPE;
6200 if (mac_reg & E1000_RCTL_MPE)
6201 phy_reg |= BM_RCTL_MPE;
6202 phy_reg &= ~(BM_RCTL_MO_MASK);
6203 if (mac_reg & E1000_RCTL_MO_3)
6204 phy_reg |= (((mac_reg & E1000_RCTL_MO_3) >> E1000_RCTL_MO_SHIFT)
Bruce Allan17e813e2013-02-20 04:06:01 +00006205 << BM_RCTL_MO_SHIFT);
Bruce Allana4f58f52009-06-02 11:29:18 +00006206 if (mac_reg & E1000_RCTL_BAM)
6207 phy_reg |= BM_RCTL_BAM;
6208 if (mac_reg & E1000_RCTL_PMCF)
6209 phy_reg |= BM_RCTL_PMCF;
6210 mac_reg = er32(CTRL);
6211 if (mac_reg & E1000_CTRL_RFCE)
6212 phy_reg |= BM_RCTL_RFCE;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006213 hw->phy.ops.write_reg_page(&adapter->hw, BM_RCTL, phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006214
David Ertman74f350e2014-02-22 03:15:17 +00006215 wuc = E1000_WUC_PME_EN;
6216 if (wufc & (E1000_WUFC_MAG | E1000_WUFC_LNKC))
6217 wuc |= E1000_WUC_APME;
6218
Bruce Allana4f58f52009-06-02 11:29:18 +00006219 /* enable PHY wakeup in MAC register */
6220 ew32(WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006221 ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME |
6222 E1000_WUC_PME_STATUS | wuc));
Bruce Allana4f58f52009-06-02 11:29:18 +00006223
6224 /* configure and enable PHY wakeup in PHY registers */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006225 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006226 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUC, wuc);
Bruce Allana4f58f52009-06-02 11:29:18 +00006227
6228 /* activate PHY wakeup */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006229 wuc_enable |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
6230 retval = e1000_disable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
Bruce Allana4f58f52009-06-02 11:29:18 +00006231 if (retval)
6232 e_err("Could not set PHY Host Wakeup bit\n");
Bruce Allan75ce1532012-02-08 02:54:48 +00006233release:
Bruce Allan94d81862009-11-20 23:25:26 +00006234 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006235
6236 return retval;
6237}
6238
David Ertman2a7e19a2014-07-11 06:21:31 +00006239static void e1000e_flush_lpic(struct pci_dev *pdev)
6240{
6241 struct net_device *netdev = pci_get_drvdata(pdev);
6242 struct e1000_adapter *adapter = netdev_priv(netdev);
6243 struct e1000_hw *hw = &adapter->hw;
6244 u32 ret_val;
6245
6246 pm_runtime_get_sync(netdev->dev.parent);
6247
6248 ret_val = hw->phy.ops.acquire(hw);
6249 if (ret_val)
6250 goto fl_out;
6251
6252 pr_info("EEE TX LPI TIMER: %08X\n",
6253 er32(LPIC) >> E1000_LPIC_LPIET_SHIFT);
6254
6255 hw->phy.ops.release(hw);
6256
6257fl_out:
6258 pm_runtime_put_sync(netdev->dev.parent);
6259}
6260
David Ertman28002092014-02-14 07:16:41 +00006261static int e1000e_pm_freeze(struct device *dev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006262{
David Ertman28002092014-02-14 07:16:41 +00006263 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
Auke Kokbc7f75f2007-09-17 12:30:59 -07006264 struct e1000_adapter *adapter = netdev_priv(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006265
6266 netif_device_detach(netdev);
6267
6268 if (netif_running(netdev)) {
Bruce Allanbb9e44d2012-03-21 00:39:12 +00006269 int count = E1000_CHECK_RESET_COUNT;
6270
6271 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6272 usleep_range(10000, 20000);
6273
Auke Kokbc7f75f2007-09-17 12:30:59 -07006274 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
David Ertman28002092014-02-14 07:16:41 +00006275
6276 /* Quiesce the device without resetting the hardware */
6277 e1000e_down(adapter, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006278 e1000_free_irq(adapter);
6279 }
Bruce Allan4662e822008-08-26 18:37:06 -07006280 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006281
David Ertman28002092014-02-14 07:16:41 +00006282 /* Allow time for pending master requests to run */
6283 e1000e_disable_pcie_master(&adapter->hw);
6284
6285 return 0;
6286}
6287
6288static int __e1000_shutdown(struct pci_dev *pdev, bool runtime)
6289{
6290 struct net_device *netdev = pci_get_drvdata(pdev);
6291 struct e1000_adapter *adapter = netdev_priv(netdev);
6292 struct e1000_hw *hw = &adapter->hw;
6293 u32 ctrl, ctrl_ext, rctl, status;
6294 /* Runtime suspend should only enable wakeup for link changes */
6295 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
6296 int retval = 0;
6297
Auke Kokbc7f75f2007-09-17 12:30:59 -07006298 status = er32(STATUS);
6299 if (status & E1000_STATUS_LU)
6300 wufc &= ~E1000_WUFC_LNKC;
6301
6302 if (wufc) {
6303 e1000_setup_rctl(adapter);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00006304 e1000e_set_rx_mode(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006305
6306 /* turn on all-multi mode if wake on multicast is enabled */
6307 if (wufc & E1000_WUFC_MC) {
6308 rctl = er32(RCTL);
6309 rctl |= E1000_RCTL_MPE;
6310 ew32(RCTL, rctl);
6311 }
6312
6313 ctrl = er32(CTRL);
Bruce Allana4f58f52009-06-02 11:29:18 +00006314 ctrl |= E1000_CTRL_ADVD3WUC;
6315 if (!(adapter->flags2 & FLAG2_HAS_PHY_WAKEUP))
6316 ctrl |= E1000_CTRL_EN_PHY_PWR_MGMT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006317 ew32(CTRL, ctrl);
6318
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006319 if (adapter->hw.phy.media_type == e1000_media_type_fiber ||
6320 adapter->hw.phy.media_type ==
6321 e1000_media_type_internal_serdes) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006322 /* keep the laser running in D3 */
6323 ctrl_ext = er32(CTRL_EXT);
Bruce Allan93a23f42009-12-08 07:27:41 +00006324 ctrl_ext |= E1000_CTRL_EXT_SDP3_DATA;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006325 ew32(CTRL_EXT, ctrl_ext);
6326 }
6327
David Ertman63eb48f2014-02-14 07:16:46 +00006328 if (!runtime)
6329 e1000e_power_up_phy(adapter);
6330
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006331 if (adapter->flags & FLAG_IS_ICH)
Bruce Allan99730e42011-05-13 07:19:48 +00006332 e1000_suspend_workarounds_ich8lan(&adapter->hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006333
Bruce Allan82776a42009-08-14 14:35:33 +00006334 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
Bruce Allana4f58f52009-06-02 11:29:18 +00006335 /* enable wakeup by the PHY */
6336 retval = e1000_init_phy_wakeup(adapter, wufc);
6337 if (retval)
6338 return retval;
6339 } else {
6340 /* enable wakeup by the MAC */
6341 ew32(WUFC, wufc);
6342 ew32(WUC, E1000_WUC_PME_EN);
6343 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006344 } else {
6345 ew32(WUC, 0);
6346 ew32(WUFC, 0);
David Ertman28002092014-02-14 07:16:41 +00006347
6348 e1000_power_down_phy(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006349 }
6350
David Ertman74f350e2014-02-22 03:15:17 +00006351 if (adapter->hw.phy.type == e1000_phy_igp_3) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006352 e1000e_igp3_phy_powerdown_workaround_ich8lan(&adapter->hw);
David Ertman79849eb2015-02-10 09:10:43 +00006353 } else if ((hw->mac.type == e1000_pch_lpt) ||
6354 (hw->mac.type == e1000_pch_spt)) {
David Ertman74f350e2014-02-22 03:15:17 +00006355 if (!(wufc & (E1000_WUFC_EX | E1000_WUFC_MC | E1000_WUFC_BC)))
6356 /* ULP does not support wake from unicast, multicast
6357 * or broadcast.
6358 */
6359 retval = e1000_enable_ulp_lpt_lp(hw, !runtime);
6360
6361 if (retval)
6362 return retval;
6363 }
6364
Raanan Avargilf5ac7442015-07-06 16:48:00 +03006365 /* Ensure that the appropriate bits are set in LPI_CTRL
6366 * for EEE in Sx
6367 */
6368 if ((hw->phy.type >= e1000_phy_i217) &&
6369 adapter->eee_advert && hw->dev_spec.ich8lan.eee_lp_ability) {
6370 u16 lpi_ctrl = 0;
6371
6372 retval = hw->phy.ops.acquire(hw);
6373 if (!retval) {
6374 retval = e1e_rphy_locked(hw, I82579_LPI_CTRL,
6375 &lpi_ctrl);
6376 if (!retval) {
6377 if (adapter->eee_advert &
6378 hw->dev_spec.ich8lan.eee_lp_ability &
6379 I82579_EEE_100_SUPPORTED)
6380 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
6381 if (adapter->eee_advert &
6382 hw->dev_spec.ich8lan.eee_lp_ability &
6383 I82579_EEE_1000_SUPPORTED)
6384 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
6385
6386 retval = e1e_wphy_locked(hw, I82579_LPI_CTRL,
6387 lpi_ctrl);
6388 }
6389 }
6390 hw->phy.ops.release(hw);
6391 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006392
Bruce Allane921eb12012-11-28 09:28:37 +00006393 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07006394 * would have already happened in close and is redundant.
6395 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006396 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006397
Dean Nelson24b41c92013-06-13 03:55:44 +00006398 pci_clear_master(pdev);
6399
Bruce Allane921eb12012-11-28 09:28:37 +00006400 /* The pci-e switch on some quad port adapters will report a
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006401 * correctable error when the MAC transitions from D0 to D3. To
6402 * prevent this we need to mask off the correctable errors on the
6403 * downstream port of the pci-e switch.
Li Zhange8c254c2013-08-13 18:42:58 +00006404 *
6405 * We don't have the associated upstream bridge while assigning
6406 * the PCI device into guest. For example, the KVM on power is
6407 * one of the cases.
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006408 */
6409 if (adapter->flags & FLAG_IS_QUAD_PORT) {
6410 struct pci_dev *us_dev = pdev->bus->self;
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006411 u16 devctl;
6412
Li Zhange8c254c2013-08-13 18:42:58 +00006413 if (!us_dev)
6414 return 0;
6415
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006416 pcie_capability_read_word(us_dev, PCI_EXP_DEVCTL, &devctl);
6417 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL,
6418 (devctl & ~PCI_EXP_DEVCTL_CERE));
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006419
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006420 pci_save_state(pdev);
6421 pci_prepare_to_sleep(pdev);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006422
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006423 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL, devctl);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006424 }
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006425
6426 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006427}
6428
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006429/**
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006430 * __e1000e_disable_aspm - Disable ASPM states
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006431 * @pdev: pointer to PCI device struct
6432 * @state: bit-mask of ASPM states to disable
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006433 * @locked: indication if this context holds pci_bus_sem locked.
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006434 *
6435 * Some devices *must* have certain ASPM states disabled per hardware errata.
6436 **/
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006437static void __e1000e_disable_aspm(struct pci_dev *pdev, u16 state, int locked)
Bruce Allan6f461f62010-04-27 03:33:04 +00006438{
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006439 struct pci_dev *parent = pdev->bus->self;
6440 u16 aspm_dis_mask = 0;
6441 u16 pdev_aspmc, parent_aspmc;
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006442
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006443 switch (state) {
6444 case PCIE_LINK_STATE_L0S:
6445 case PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1:
6446 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L0S;
6447 /* fall-through - can't have L1 without L0s */
6448 case PCIE_LINK_STATE_L1:
6449 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L1;
6450 break;
6451 default:
6452 return;
6453 }
6454
6455 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6456 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6457
6458 if (parent) {
6459 pcie_capability_read_word(parent, PCI_EXP_LNKCTL,
6460 &parent_aspmc);
6461 parent_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6462 }
6463
6464 /* Nothing to do if the ASPM states to be disabled already are */
6465 if (!(pdev_aspmc & aspm_dis_mask) &&
6466 (!parent || !(parent_aspmc & aspm_dis_mask)))
6467 return;
6468
6469 dev_info(&pdev->dev, "Disabling ASPM %s %s\n",
6470 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L0S) ?
6471 "L0s" : "",
6472 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L1) ?
6473 "L1" : "");
6474
6475#ifdef CONFIG_PCIEASPM
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006476 if (locked)
6477 pci_disable_link_state_locked(pdev, state);
6478 else
6479 pci_disable_link_state(pdev, state);
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006480
6481 /* Double-check ASPM control. If not disabled by the above, the
6482 * BIOS is preventing that from happening (or CONFIG_PCIEASPM is
6483 * not enabled); override by writing PCI config space directly.
6484 */
6485 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6486 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6487
6488 if (!(aspm_dis_mask & pdev_aspmc))
6489 return;
6490#endif
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006491
Bruce Allane921eb12012-11-28 09:28:37 +00006492 /* Both device and parent should have the same ASPM setting.
Bruce Allan6f461f62010-04-27 03:33:04 +00006493 * Disable ASPM in downstream component first and then upstream.
Auke Kok1eae4eb2007-10-31 15:22:00 -07006494 */
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006495 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, aspm_dis_mask);
Bruce Allan6f461f62010-04-27 03:33:04 +00006496
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006497 if (parent)
6498 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
6499 aspm_dis_mask);
Auke Kok1eae4eb2007-10-31 15:22:00 -07006500}
6501
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006502/**
6503 * e1000e_disable_aspm - Disable ASPM states.
6504 * @pdev: pointer to PCI device struct
6505 * @state: bit-mask of ASPM states to disable
6506 *
6507 * This function acquires the pci_bus_sem!
6508 * Some devices *must* have certain ASPM states disabled per hardware errata.
6509 **/
6510static void e1000e_disable_aspm(struct pci_dev *pdev, u16 state)
6511{
6512 __e1000e_disable_aspm(pdev, state, 0);
6513}
6514
6515/**
6516 * e1000e_disable_aspm_locked Disable ASPM states.
6517 * @pdev: pointer to PCI device struct
6518 * @state: bit-mask of ASPM states to disable
6519 *
6520 * This function must be called with pci_bus_sem acquired!
6521 * Some devices *must* have certain ASPM states disabled per hardware errata.
6522 **/
6523static void e1000e_disable_aspm_locked(struct pci_dev *pdev, u16 state)
6524{
6525 __e1000e_disable_aspm(pdev, state, 1);
6526}
6527
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01006528#ifdef CONFIG_PM
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006529static int __e1000_resume(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006530{
6531 struct net_device *netdev = pci_get_drvdata(pdev);
6532 struct e1000_adapter *adapter = netdev_priv(netdev);
6533 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006534 u16 aspm_disable_flag = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006535
Bruce Allan78cd29d2011-03-24 03:09:03 +00006536 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6537 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6538 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
6539 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6540 if (aspm_disable_flag)
Raanan Avargil2758f9e2015-07-06 17:57:36 +03006541 e1000e_disable_aspm(pdev, aspm_disable_flag);
Bruce Allan78cd29d2011-03-24 03:09:03 +00006542
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006543 pci_set_master(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006544
Bruce Allan2fbe4522012-04-19 03:21:47 +00006545 if (hw->mac.type >= e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00006546 e1000_resume_workarounds_pchlan(&adapter->hw);
6547
Auke Kokbc7f75f2007-09-17 12:30:59 -07006548 e1000e_power_up_phy(adapter);
Bruce Allana4f58f52009-06-02 11:29:18 +00006549
6550 /* report the system wakeup cause from S3/S4 */
6551 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
6552 u16 phy_data;
6553
6554 e1e_rphy(&adapter->hw, BM_WUS, &phy_data);
6555 if (phy_data) {
6556 e_info("PHY Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006557 phy_data & E1000_WUS_EX ? "Unicast Packet" :
6558 phy_data & E1000_WUS_MC ? "Multicast Packet" :
6559 phy_data & E1000_WUS_BC ? "Broadcast Packet" :
6560 phy_data & E1000_WUS_MAG ? "Magic Packet" :
6561 phy_data & E1000_WUS_LNKC ?
6562 "Link Status Change" : "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006563 }
6564 e1e_wphy(&adapter->hw, BM_WUS, ~0);
6565 } else {
6566 u32 wus = er32(WUS);
David Ertman6cf08d12014-04-05 06:07:00 +00006567
Bruce Allana4f58f52009-06-02 11:29:18 +00006568 if (wus) {
6569 e_info("MAC Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006570 wus & E1000_WUS_EX ? "Unicast Packet" :
6571 wus & E1000_WUS_MC ? "Multicast Packet" :
6572 wus & E1000_WUS_BC ? "Broadcast Packet" :
6573 wus & E1000_WUS_MAG ? "Magic Packet" :
6574 wus & E1000_WUS_LNKC ? "Link Status Change" :
6575 "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006576 }
6577 ew32(WUS, ~0);
6578 }
6579
Auke Kokbc7f75f2007-09-17 12:30:59 -07006580 e1000e_reset(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006581
Bruce Allancd791612010-05-10 14:59:51 +00006582 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006583
Bruce Allane921eb12012-11-28 09:28:37 +00006584 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07006585 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07006586 * under the control of the driver.
6587 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07006588 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006589 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006590
6591 return 0;
6592}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006593
Hiroaki SHIMODA3e7986f2014-04-15 08:20:19 +00006594#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00006595static int e1000e_pm_thaw(struct device *dev)
6596{
6597 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
6598 struct e1000_adapter *adapter = netdev_priv(netdev);
6599
6600 e1000e_set_interrupt_capability(adapter);
6601 if (netif_running(netdev)) {
6602 u32 err = e1000_request_irq(adapter);
6603
6604 if (err)
6605 return err;
6606
6607 e1000e_up(adapter);
6608 }
6609
6610 netif_device_attach(netdev);
6611
6612 return 0;
6613}
6614
David Ertman28002092014-02-14 07:16:41 +00006615static int e1000e_pm_suspend(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006616{
6617 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006618
David Ertman2a7e19a2014-07-11 06:21:31 +00006619 e1000e_flush_lpic(pdev);
6620
David Ertman28002092014-02-14 07:16:41 +00006621 e1000e_pm_freeze(dev);
6622
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006623 return __e1000_shutdown(pdev, false);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006624}
6625
David Ertman28002092014-02-14 07:16:41 +00006626static int e1000e_pm_resume(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006627{
6628 struct pci_dev *pdev = to_pci_dev(dev);
David Ertman28002092014-02-14 07:16:41 +00006629 int rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006630
David Ertman28002092014-02-14 07:16:41 +00006631 rc = __e1000_resume(pdev);
6632 if (rc)
6633 return rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006634
David Ertman28002092014-02-14 07:16:41 +00006635 return e1000e_pm_thaw(dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006636}
Mika Westerberg38a529b2014-01-16 14:39:39 +02006637#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006638
David Ertman63eb48f2014-02-14 07:16:46 +00006639static int e1000e_pm_runtime_idle(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006640{
6641 struct pci_dev *pdev = to_pci_dev(dev);
6642 struct net_device *netdev = pci_get_drvdata(pdev);
6643 struct e1000_adapter *adapter = netdev_priv(netdev);
David Ertman2116bc22014-07-11 06:21:23 +00006644 u16 eee_lp;
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006645
David Ertman2116bc22014-07-11 06:21:23 +00006646 eee_lp = adapter->hw.dev_spec.ich8lan.eee_lp_ability;
6647
6648 if (!e1000e_has_link(adapter)) {
6649 adapter->hw.dev_spec.ich8lan.eee_lp_ability = eee_lp;
David Ertman63eb48f2014-02-14 07:16:46 +00006650 pm_schedule_suspend(dev, 5 * MSEC_PER_SEC);
David Ertman2116bc22014-07-11 06:21:23 +00006651 }
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006652
6653 return -EBUSY;
6654}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006655
David Ertman63eb48f2014-02-14 07:16:46 +00006656static int e1000e_pm_runtime_resume(struct device *dev)
6657{
6658 struct pci_dev *pdev = to_pci_dev(dev);
6659 struct net_device *netdev = pci_get_drvdata(pdev);
6660 struct e1000_adapter *adapter = netdev_priv(netdev);
6661 int rc;
6662
6663 rc = __e1000_resume(pdev);
6664 if (rc)
6665 return rc;
6666
6667 if (netdev->flags & IFF_UP)
Alexander Duyck386164d2015-10-27 16:59:31 -07006668 e1000e_up(adapter);
David Ertman63eb48f2014-02-14 07:16:46 +00006669
6670 return rc;
6671}
6672
6673static int e1000e_pm_runtime_suspend(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006674{
6675 struct pci_dev *pdev = to_pci_dev(dev);
6676 struct net_device *netdev = pci_get_drvdata(pdev);
6677 struct e1000_adapter *adapter = netdev_priv(netdev);
6678
David Ertman63eb48f2014-02-14 07:16:46 +00006679 if (netdev->flags & IFF_UP) {
6680 int count = E1000_CHECK_RESET_COUNT;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006681
David Ertman63eb48f2014-02-14 07:16:46 +00006682 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6683 usleep_range(10000, 20000);
6684
6685 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
6686
6687 /* Down the device without resetting the hardware */
6688 e1000e_down(adapter, false);
6689 }
6690
6691 if (__e1000_shutdown(pdev, true)) {
6692 e1000e_pm_runtime_resume(dev);
6693 return -EBUSY;
6694 }
6695
6696 return 0;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006697}
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01006698#endif /* CONFIG_PM */
Auke Kokbc7f75f2007-09-17 12:30:59 -07006699
6700static void e1000_shutdown(struct pci_dev *pdev)
6701{
David Ertman2a7e19a2014-07-11 06:21:31 +00006702 e1000e_flush_lpic(pdev);
6703
David Ertman28002092014-02-14 07:16:41 +00006704 e1000e_pm_freeze(&pdev->dev);
6705
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006706 __e1000_shutdown(pdev, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006707}
6708
6709#ifdef CONFIG_NET_POLL_CONTROLLER
Dongdong Deng147b2c82010-11-16 19:50:15 -08006710
Bruce Allan8bb62862013-01-16 08:46:49 +00006711static irqreturn_t e1000_intr_msix(int __always_unused irq, void *data)
Dongdong Deng147b2c82010-11-16 19:50:15 -08006712{
6713 struct net_device *netdev = data;
6714 struct e1000_adapter *adapter = netdev_priv(netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08006715
6716 if (adapter->msix_entries) {
Bruce Allan90da0662011-01-06 07:02:53 +00006717 int vector, msix_irq;
6718
Dongdong Deng147b2c82010-11-16 19:50:15 -08006719 vector = 0;
6720 msix_irq = adapter->msix_entries[vector].vector;
6721 disable_irq(msix_irq);
6722 e1000_intr_msix_rx(msix_irq, netdev);
6723 enable_irq(msix_irq);
6724
6725 vector++;
6726 msix_irq = adapter->msix_entries[vector].vector;
6727 disable_irq(msix_irq);
6728 e1000_intr_msix_tx(msix_irq, netdev);
6729 enable_irq(msix_irq);
6730
6731 vector++;
6732 msix_irq = adapter->msix_entries[vector].vector;
6733 disable_irq(msix_irq);
6734 e1000_msix_other(msix_irq, netdev);
6735 enable_irq(msix_irq);
6736 }
6737
6738 return IRQ_HANDLED;
6739}
6740
Bruce Allane921eb12012-11-28 09:28:37 +00006741/**
6742 * e1000_netpoll
6743 * @netdev: network interface device structure
6744 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07006745 * Polling 'interrupt' - used by things like netconsole to send skbs
6746 * without having to re-enable interrupts. It's not called while
6747 * the interrupt routine is executing.
6748 */
6749static void e1000_netpoll(struct net_device *netdev)
6750{
6751 struct e1000_adapter *adapter = netdev_priv(netdev);
6752
Dongdong Deng147b2c82010-11-16 19:50:15 -08006753 switch (adapter->int_mode) {
6754 case E1000E_INT_MODE_MSIX:
6755 e1000_intr_msix(adapter->pdev->irq, netdev);
6756 break;
6757 case E1000E_INT_MODE_MSI:
WANG Cong31119122016-12-10 14:22:42 -08006758 if (disable_hardirq(adapter->pdev->irq))
6759 e1000_intr_msi(adapter->pdev->irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08006760 enable_irq(adapter->pdev->irq);
6761 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00006762 default: /* E1000E_INT_MODE_LEGACY */
WANG Cong31119122016-12-10 14:22:42 -08006763 if (disable_hardirq(adapter->pdev->irq))
6764 e1000_intr(adapter->pdev->irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08006765 enable_irq(adapter->pdev->irq);
6766 break;
6767 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006768}
6769#endif
6770
6771/**
6772 * e1000_io_error_detected - called when PCI error is detected
6773 * @pdev: Pointer to PCI device
6774 * @state: The current pci connection state
6775 *
6776 * This function is called after a PCI bus error affecting
6777 * this device has been detected.
6778 */
6779static pci_ers_result_t e1000_io_error_detected(struct pci_dev *pdev,
6780 pci_channel_state_t state)
6781{
6782 struct net_device *netdev = pci_get_drvdata(pdev);
6783 struct e1000_adapter *adapter = netdev_priv(netdev);
6784
6785 netif_device_detach(netdev);
6786
Mike Masonc93b5a72009-06-30 12:45:53 +00006787 if (state == pci_channel_io_perm_failure)
6788 return PCI_ERS_RESULT_DISCONNECT;
6789
Auke Kokbc7f75f2007-09-17 12:30:59 -07006790 if (netif_running(netdev))
David Ertman28002092014-02-14 07:16:41 +00006791 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006792 pci_disable_device(pdev);
6793
6794 /* Request a slot slot reset. */
6795 return PCI_ERS_RESULT_NEED_RESET;
6796}
6797
6798/**
6799 * e1000_io_slot_reset - called after the pci bus has been reset.
6800 * @pdev: Pointer to PCI device
6801 *
6802 * Restart the card from scratch, as if from a cold-boot. Implementation
David Ertman28002092014-02-14 07:16:41 +00006803 * resembles the first-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07006804 */
6805static pci_ers_result_t e1000_io_slot_reset(struct pci_dev *pdev)
6806{
6807 struct net_device *netdev = pci_get_drvdata(pdev);
6808 struct e1000_adapter *adapter = netdev_priv(netdev);
6809 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006810 u16 aspm_disable_flag = 0;
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006811 int err;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006812 pci_ers_result_t result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006813
Bruce Allan78cd29d2011-03-24 03:09:03 +00006814 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6815 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00006816 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00006817 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6818 if (aspm_disable_flag)
Raanan Avargil2758f9e2015-07-06 17:57:36 +03006819 e1000e_disable_aspm_locked(pdev, aspm_disable_flag);
Bruce Allan78cd29d2011-03-24 03:09:03 +00006820
Bruce Allanf0f422e2008-08-04 17:21:53 -07006821 err = pci_enable_device_mem(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006822 if (err) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006823 dev_err(&pdev->dev,
6824 "Cannot re-enable PCI device after reset.\n");
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006825 result = PCI_ERS_RESULT_DISCONNECT;
6826 } else {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006827 pdev->state_saved = true;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006828 pci_restore_state(pdev);
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006829 pci_set_master(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006830
6831 pci_enable_wake(pdev, PCI_D3hot, 0);
6832 pci_enable_wake(pdev, PCI_D3cold, 0);
6833
6834 e1000e_reset(adapter);
6835 ew32(WUS, ~0);
6836 result = PCI_ERS_RESULT_RECOVERED;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006837 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006838
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006839 pci_cleanup_aer_uncorrect_error_status(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006840
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006841 return result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006842}
6843
6844/**
6845 * e1000_io_resume - called when traffic can start flowing again.
6846 * @pdev: Pointer to PCI device
6847 *
6848 * This callback is called when the error recovery driver tells us that
6849 * its OK to resume normal operation. Implementation resembles the
David Ertman28002092014-02-14 07:16:41 +00006850 * second-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07006851 */
6852static void e1000_io_resume(struct pci_dev *pdev)
6853{
6854 struct net_device *netdev = pci_get_drvdata(pdev);
6855 struct e1000_adapter *adapter = netdev_priv(netdev);
6856
Bruce Allancd791612010-05-10 14:59:51 +00006857 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006858
Alexander Duyck386164d2015-10-27 16:59:31 -07006859 if (netif_running(netdev))
6860 e1000e_up(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006861
6862 netif_device_attach(netdev);
6863
Bruce Allane921eb12012-11-28 09:28:37 +00006864 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07006865 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07006866 * under the control of the driver.
6867 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07006868 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006869 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006870}
6871
6872static void e1000_print_device_info(struct e1000_adapter *adapter)
6873{
6874 struct e1000_hw *hw = &adapter->hw;
6875 struct net_device *netdev = adapter->netdev;
Bruce Allan073287c2010-11-24 06:01:51 +00006876 u32 ret_val;
6877 u8 pba_str[E1000_PBANUM_LENGTH];
Auke Kokbc7f75f2007-09-17 12:30:59 -07006878
6879 /* print bus type/speed/width info */
Bruce Allana5cc7642011-03-19 00:31:23 +00006880 e_info("(PCI Express:2.5GT/s:%s) %pM\n",
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006881 /* bus width */
6882 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
Bruce Allanf0ff4392013-02-20 04:05:39 +00006883 "Width x1"),
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006884 /* MAC address */
Johannes Berg7c510e42008-10-27 17:47:26 -07006885 netdev->dev_addr);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006886 e_info("Intel(R) PRO/%s Network Connection\n",
6887 (hw->phy.type == e1000_phy_ife) ? "10/100" : "1000");
Bruce Allan073287c2010-11-24 06:01:51 +00006888 ret_val = e1000_read_pba_string_generic(hw, pba_str,
6889 E1000_PBANUM_LENGTH);
6890 if (ret_val)
Bruce Allanf2315bf2011-12-16 00:46:59 +00006891 strlcpy((char *)pba_str, "Unknown", sizeof(pba_str));
Bruce Allan073287c2010-11-24 06:01:51 +00006892 e_info("MAC: %d, PHY: %d, PBA No: %s\n",
6893 hw->mac.type, hw->phy.type, pba_str);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006894}
6895
Auke Kok10aa4c02008-08-04 17:21:20 -07006896static void e1000_eeprom_checks(struct e1000_adapter *adapter)
6897{
6898 struct e1000_hw *hw = &adapter->hw;
6899 int ret_val;
6900 u16 buf = 0;
6901
6902 if (hw->mac.type != e1000_82573)
6903 return;
6904
6905 ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &buf);
Bruce Allane885d762012-01-31 06:37:32 +00006906 le16_to_cpus(&buf);
Jacob Keller18dd2392016-04-13 16:08:32 -07006907 if (!ret_val && (!(buf & BIT(0)))) {
Auke Kok10aa4c02008-08-04 17:21:20 -07006908 /* Deep Smart Power Down (DSPD) */
Frans Pop6c2a9ef2008-09-22 14:52:22 -07006909 dev_warn(&adapter->pdev->dev,
6910 "Warning: detected DSPD enabled in EEPROM\n");
Auke Kok10aa4c02008-08-04 17:21:20 -07006911 }
Auke Kok10aa4c02008-08-04 17:21:20 -07006912}
6913
Alexander Duyck55e7fe52015-05-02 01:09:59 -07006914static netdev_features_t e1000_fix_features(struct net_device *netdev,
6915 netdev_features_t features)
6916{
6917 struct e1000_adapter *adapter = netdev_priv(netdev);
6918 struct e1000_hw *hw = &adapter->hw;
6919
6920 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
6921 if ((hw->mac.type >= e1000_pch2lan) && (netdev->mtu > ETH_DATA_LEN))
6922 features &= ~NETIF_F_RXFCS;
6923
Jarod Wilson83808642016-06-09 19:50:13 -04006924 /* Since there is no support for separate Rx/Tx vlan accel
6925 * enable/disable make sure Tx flag is always in same state as Rx.
6926 */
6927 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6928 features |= NETIF_F_HW_VLAN_CTAG_TX;
6929 else
6930 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
6931
Alexander Duyck55e7fe52015-05-02 01:09:59 -07006932 return features;
6933}
6934
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006935static int e1000_set_features(struct net_device *netdev,
Bruce Allan70495a52012-01-11 01:26:50 +00006936 netdev_features_t features)
Bruce Allandc221292011-08-19 03:23:48 +00006937{
6938 struct e1000_adapter *adapter = netdev_priv(netdev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006939 netdev_features_t changed = features ^ netdev->features;
Bruce Allandc221292011-08-19 03:23:48 +00006940
6941 if (changed & (NETIF_F_TSO | NETIF_F_TSO6))
6942 adapter->flags |= FLAG_TSO_FORCE;
6943
Patrick McHardyf6469682013-04-19 02:04:27 +00006944 if (!(changed & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
Ben Greearcf955e62012-02-11 15:39:51 +00006945 NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_RXFCS |
6946 NETIF_F_RXALL)))
Bruce Allandc221292011-08-19 03:23:48 +00006947 return 0;
6948
Ben Greear01840392012-02-11 15:39:25 +00006949 if (changed & NETIF_F_RXFCS) {
6950 if (features & NETIF_F_RXFCS) {
6951 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6952 } else {
6953 /* We need to take it back to defaults, which might mean
6954 * stripping is still disabled at the adapter level.
6955 */
6956 if (adapter->flags2 & FLAG2_DFLT_CRC_STRIPPING)
6957 adapter->flags2 |= FLAG2_CRC_STRIPPING;
6958 else
6959 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6960 }
6961 }
6962
Bruce Allan70495a52012-01-11 01:26:50 +00006963 netdev->features = features;
6964
Bruce Allandc221292011-08-19 03:23:48 +00006965 if (netif_running(netdev))
6966 e1000e_reinit_locked(adapter);
6967 else
6968 e1000e_reset(adapter);
6969
6970 return 0;
6971}
6972
Stephen Hemminger651c2462008-11-19 21:57:48 -08006973static const struct net_device_ops e1000e_netdev_ops = {
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01006974 .ndo_open = e1000e_open,
6975 .ndo_stop = e1000e_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006976 .ndo_start_xmit = e1000_xmit_frame,
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00006977 .ndo_get_stats64 = e1000e_get_stats64,
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00006978 .ndo_set_rx_mode = e1000e_set_rx_mode,
Stephen Hemminger651c2462008-11-19 21:57:48 -08006979 .ndo_set_mac_address = e1000_set_mac,
6980 .ndo_change_mtu = e1000_change_mtu,
6981 .ndo_do_ioctl = e1000_ioctl,
6982 .ndo_tx_timeout = e1000_tx_timeout,
6983 .ndo_validate_addr = eth_validate_addr,
6984
Stephen Hemminger651c2462008-11-19 21:57:48 -08006985 .ndo_vlan_rx_add_vid = e1000_vlan_rx_add_vid,
6986 .ndo_vlan_rx_kill_vid = e1000_vlan_rx_kill_vid,
6987#ifdef CONFIG_NET_POLL_CONTROLLER
6988 .ndo_poll_controller = e1000_netpoll,
6989#endif
Bruce Allandc221292011-08-19 03:23:48 +00006990 .ndo_set_features = e1000_set_features,
Alexander Duyck55e7fe52015-05-02 01:09:59 -07006991 .ndo_fix_features = e1000_fix_features,
Toshiaki Makitaf2701b12015-08-06 17:57:29 +09006992 .ndo_features_check = passthru_features_check,
Stephen Hemminger651c2462008-11-19 21:57:48 -08006993};
6994
Auke Kokbc7f75f2007-09-17 12:30:59 -07006995/**
6996 * e1000_probe - Device Initialization Routine
6997 * @pdev: PCI device information struct
6998 * @ent: entry in e1000_pci_tbl
6999 *
7000 * Returns 0 on success, negative on failure
7001 *
7002 * e1000_probe initializes an adapter identified by a pci_dev structure.
7003 * The OS initialization, configuring of the adapter private structure,
7004 * and a hardware reset occur.
7005 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007006static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007007{
7008 struct net_device *netdev;
7009 struct e1000_adapter *adapter;
7010 struct e1000_hw *hw;
7011 const struct e1000_info *ei = e1000_info_tbl[ent->driver_data];
Becky Brucef47e81f2008-05-01 18:03:11 -05007012 resource_size_t mmio_start, mmio_len;
7013 resource_size_t flash_start, flash_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007014 static int cards_found;
Bruce Allan78cd29d2011-03-24 03:09:03 +00007015 u16 aspm_disable_flag = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00007016 int bars, i, err, pci_using_dac;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007017 u16 eeprom_data = 0;
7018 u16 eeprom_apme_mask = E1000_EEPROM_APME;
Brian Walsh847042a2016-04-12 23:22:30 -04007019 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007020
Bruce Allan78cd29d2011-03-24 03:09:03 +00007021 if (ei->flags2 & FLAG2_DISABLE_ASPM_L0S)
7022 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00007023 if (ei->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00007024 aspm_disable_flag |= PCIE_LINK_STATE_L1;
7025 if (aspm_disable_flag)
7026 e1000e_disable_aspm(pdev, aspm_disable_flag);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09007027
Bruce Allanf0f422e2008-08-04 17:21:53 -07007028 err = pci_enable_device_mem(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007029 if (err)
7030 return err;
7031
7032 pci_using_dac = 0;
Russell King718a39e2013-06-10 12:22:30 +01007033 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007034 if (!err) {
Russell King718a39e2013-06-10 12:22:30 +01007035 pci_using_dac = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007036 } else {
Russell King718a39e2013-06-10 12:22:30 +01007037 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007038 if (err) {
Russell King718a39e2013-06-10 12:22:30 +01007039 dev_err(&pdev->dev,
7040 "No usable DMA configuration, aborting\n");
7041 goto err_dma;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007042 }
7043 }
7044
Bruce Allan17e813e2013-02-20 04:06:01 +00007045 bars = pci_select_bars(pdev, IORESOURCE_MEM);
7046 err = pci_request_selected_regions_exclusive(pdev, bars,
7047 e1000e_driver_name);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007048 if (err)
7049 goto err_pci_reg;
7050
Xiaotian Feng68eac462009-08-14 14:35:52 +00007051 /* AER (Advanced Error Reporting) hooks */
Frans Pop19d5afd2009-10-02 10:04:12 -07007052 pci_enable_pcie_error_reporting(pdev);
Xiaotian Feng68eac462009-08-14 14:35:52 +00007053
Auke Kokbc7f75f2007-09-17 12:30:59 -07007054 pci_set_master(pdev);
Bruce Allan438b3652008-11-21 16:51:33 -08007055 /* PCI config space info */
7056 err = pci_save_state(pdev);
7057 if (err)
7058 goto err_alloc_etherdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007059
7060 err = -ENOMEM;
7061 netdev = alloc_etherdev(sizeof(struct e1000_adapter));
7062 if (!netdev)
7063 goto err_alloc_etherdev;
7064
Auke Kokbc7f75f2007-09-17 12:30:59 -07007065 SET_NETDEV_DEV(netdev, &pdev->dev);
7066
Tom Herbertf85e4df2010-05-05 14:03:32 +00007067 netdev->irq = pdev->irq;
7068
Auke Kokbc7f75f2007-09-17 12:30:59 -07007069 pci_set_drvdata(pdev, netdev);
7070 adapter = netdev_priv(netdev);
7071 hw = &adapter->hw;
7072 adapter->netdev = netdev;
7073 adapter->pdev = pdev;
7074 adapter->ei = ei;
7075 adapter->pba = ei->pba;
7076 adapter->flags = ei->flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00007077 adapter->flags2 = ei->flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007078 adapter->hw.adapter = adapter;
7079 adapter->hw.mac.type = ei->mac;
Bruce Allan2adc55c2009-06-02 11:28:58 +00007080 adapter->max_hw_frame_size = ei->max_hw_frame_size;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007081 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007082
7083 mmio_start = pci_resource_start(pdev, 0);
7084 mmio_len = pci_resource_len(pdev, 0);
7085
7086 err = -EIO;
7087 adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
7088 if (!adapter->hw.hw_addr)
7089 goto err_ioremap;
7090
7091 if ((adapter->flags & FLAG_HAS_FLASH) &&
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007092 (pci_resource_flags(pdev, 1) & IORESOURCE_MEM) &&
7093 (hw->mac.type < e1000_pch_spt)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007094 flash_start = pci_resource_start(pdev, 1);
7095 flash_len = pci_resource_len(pdev, 1);
7096 adapter->hw.flash_address = ioremap(flash_start, flash_len);
7097 if (!adapter->hw.flash_address)
7098 goto err_flashmap;
7099 }
7100
Bruce Alland495bcb2013-03-20 07:23:11 +00007101 /* Set default EEE advertisement */
7102 if (adapter->flags2 & FLAG2_HAS_EEE)
7103 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
7104
Auke Kokbc7f75f2007-09-17 12:30:59 -07007105 /* construct the net_device struct */
Bruce Allane80bd1d2013-05-01 01:19:46 +00007106 netdev->netdev_ops = &e1000e_netdev_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007107 e1000e_set_ethtool_ops(netdev);
Bruce Allane80bd1d2013-05-01 01:19:46 +00007108 netdev->watchdog_timeo = 5 * HZ;
Bruce Allanc58c8a72012-03-20 03:48:19 +00007109 netif_napi_add(netdev, &adapter->napi, e1000e_poll, 64);
Bruce Allanf2315bf2011-12-16 00:46:59 +00007110 strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007111
7112 netdev->mem_start = mmio_start;
7113 netdev->mem_end = mmio_start + mmio_len;
7114
7115 adapter->bd_number = cards_found++;
7116
Bruce Allan4662e822008-08-26 18:37:06 -07007117 e1000e_check_options(adapter);
7118
Auke Kokbc7f75f2007-09-17 12:30:59 -07007119 /* setup adapter struct */
7120 err = e1000_sw_init(adapter);
7121 if (err)
7122 goto err_sw_init;
7123
Auke Kokbc7f75f2007-09-17 12:30:59 -07007124 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
7125 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
7126 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
7127
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07007128 err = ei->get_variants(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007129 if (err)
7130 goto err_hw_init;
7131
Bruce Allan4a770352008-10-01 17:18:35 -07007132 if ((adapter->flags & FLAG_IS_ICH) &&
Yanir Lubetkin152c0a92015-03-20 17:41:53 -07007133 (adapter->flags & FLAG_READ_ONLY_NVM) &&
7134 (hw->mac.type < e1000_pch_spt))
Bruce Allan4a770352008-10-01 17:18:35 -07007135 e1000e_write_protect_nvm_ich8lan(&adapter->hw);
7136
Auke Kokbc7f75f2007-09-17 12:30:59 -07007137 hw->mac.ops.get_bus_info(&adapter->hw);
7138
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007139 adapter->hw.phy.autoneg_wait_to_complete = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007140
7141 /* Copper options */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007142 if (adapter->hw.phy.media_type == e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007143 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7144 adapter->hw.phy.disable_polarity_correction = 0;
7145 adapter->hw.phy.ms_type = e1000_ms_hw_default;
7146 }
7147
Bruce Allan470a5422012-05-26 06:08:48 +00007148 if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007149 dev_info(&pdev->dev,
7150 "PHY reset is blocked due to SOL/IDER session.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007151
Bruce Allandc221292011-08-19 03:23:48 +00007152 /* Set initial default active device features */
7153 netdev->features = (NETIF_F_SG |
Patrick McHardyf6469682013-04-19 02:04:27 +00007154 NETIF_F_HW_VLAN_CTAG_RX |
7155 NETIF_F_HW_VLAN_CTAG_TX |
Bruce Allandc221292011-08-19 03:23:48 +00007156 NETIF_F_TSO |
7157 NETIF_F_TSO6 |
Bruce Allan70495a52012-01-11 01:26:50 +00007158 NETIF_F_RXHASH |
Bruce Allandc221292011-08-19 03:23:48 +00007159 NETIF_F_RXCSUM |
7160 NETIF_F_HW_CSUM);
7161
7162 /* Set user-changeable features (subset of all device features) */
7163 netdev->hw_features = netdev->features;
Ben Greear01840392012-02-11 15:39:25 +00007164 netdev->hw_features |= NETIF_F_RXFCS;
Ben Greear943146d2012-02-11 15:39:40 +00007165 netdev->priv_flags |= IFF_SUPP_NOFCS;
Ben Greearcf955e62012-02-11 15:39:51 +00007166 netdev->hw_features |= NETIF_F_RXALL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007167
7168 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER)
Patrick McHardyf6469682013-04-19 02:04:27 +00007169 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007170
Bruce Allandc221292011-08-19 03:23:48 +00007171 netdev->vlan_features |= (NETIF_F_SG |
7172 NETIF_F_TSO |
7173 NETIF_F_TSO6 |
7174 NETIF_F_HW_CSUM);
Jeff Kirshera5136e22008-06-05 04:07:28 -07007175
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00007176 netdev->priv_flags |= IFF_UNICAST_FLT;
7177
Yi Zou7b872a52010-09-22 17:57:58 +00007178 if (pci_using_dac) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007179 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007180 netdev->vlan_features |= NETIF_F_HIGHDMA;
7181 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07007182
Jarod Wilson91c527a2016-10-17 15:54:05 -04007183 /* MTU range: 68 - max_hw_frame_size */
7184 netdev->min_mtu = ETH_MIN_MTU;
7185 netdev->max_mtu = adapter->max_hw_frame_size -
7186 (VLAN_ETH_HLEN + ETH_FCS_LEN);
7187
Auke Kokbc7f75f2007-09-17 12:30:59 -07007188 if (e1000e_enable_mng_pass_thru(&adapter->hw))
7189 adapter->flags |= FLAG_MNG_PT_ENABLED;
7190
Bruce Allane921eb12012-11-28 09:28:37 +00007191 /* before reading the NVM, reset the controller to
Bruce Allanad680762008-03-28 09:15:03 -07007192 * put the device in a known good starting state
7193 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007194 adapter->hw.mac.ops.reset_hw(&adapter->hw);
7195
Bruce Allane921eb12012-11-28 09:28:37 +00007196 /* systems with ASPM and others may see the checksum fail on the first
Auke Kokbc7f75f2007-09-17 12:30:59 -07007197 * attempt. Let's give it a few tries
7198 */
7199 for (i = 0;; i++) {
7200 if (e1000_validate_nvm_checksum(&adapter->hw) >= 0)
7201 break;
7202 if (i == 2) {
Bruce Allan185095f2012-06-07 02:23:37 +00007203 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007204 err = -EIO;
7205 goto err_eeprom;
7206 }
7207 }
7208
Auke Kok10aa4c02008-08-04 17:21:20 -07007209 e1000_eeprom_checks(adapter);
7210
Bruce Allan608f8a02010-01-13 02:04:58 +00007211 /* copy the MAC address */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007212 if (e1000e_read_mac_addr(&adapter->hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007213 dev_err(&pdev->dev,
7214 "NVM Read Error while reading MAC address\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007215
7216 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007217
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007218 if (!is_valid_ether_addr(netdev->dev_addr)) {
Bruce Allan185095f2012-06-07 02:23:37 +00007219 dev_err(&pdev->dev, "Invalid MAC Address: %pM\n",
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007220 netdev->dev_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007221 err = -EIO;
7222 goto err_eeprom;
7223 }
7224
7225 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007226 adapter->watchdog_timer.function = e1000_watchdog;
Bruce Allan53aa82d2013-02-20 04:06:06 +00007227 adapter->watchdog_timer.data = (unsigned long)adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007228
7229 init_timer(&adapter->phy_info_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007230 adapter->phy_info_timer.function = e1000_update_phy_info;
Bruce Allan53aa82d2013-02-20 04:06:06 +00007231 adapter->phy_info_timer.data = (unsigned long)adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007232
7233 INIT_WORK(&adapter->reset_task, e1000_reset_task);
7234 INIT_WORK(&adapter->watchdog_task, e1000_watchdog_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07007235 INIT_WORK(&adapter->downshift_task, e1000e_downshift_workaround);
7236 INIT_WORK(&adapter->update_phy_task, e1000e_update_phy_task);
Bruce Allan41cec6f2009-11-20 23:28:56 +00007237 INIT_WORK(&adapter->print_hang_task, e1000_print_hw_hang);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007238
Auke Kokbc7f75f2007-09-17 12:30:59 -07007239 /* Initialize link parameters. User can change them with ethtool */
7240 adapter->hw.mac.autoneg = 1;
Rusty Russell3db1cd52011-12-19 13:56:45 +00007241 adapter->fc_autoneg = true;
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08007242 adapter->hw.fc.requested_mode = e1000_fc_default;
7243 adapter->hw.fc.current_mode = e1000_fc_default;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007244 adapter->hw.phy.autoneg_advertised = 0x2f;
7245
Bruce Allane921eb12012-11-28 09:28:37 +00007246 /* Initial Wake on LAN setting - If APM wake is enabled in
Auke Kokbc7f75f2007-09-17 12:30:59 -07007247 * the EEPROM, enable the ACPI Magic Packet filter
7248 */
7249 if (adapter->flags & FLAG_APME_IN_WUC) {
7250 /* APME bit in EEPROM is mapped to WUC.APME */
7251 eeprom_data = er32(WUC);
7252 eeprom_apme_mask = E1000_WUC_APME;
Bruce Allan4def99b2011-02-02 09:30:36 +00007253 if ((hw->mac.type > e1000_ich10lan) &&
7254 (eeprom_data & E1000_WUC_PHY_WAKE))
Bruce Allana4f58f52009-06-02 11:29:18 +00007255 adapter->flags2 |= FLAG2_HAS_PHY_WAKEUP;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007256 } else if (adapter->flags & FLAG_APME_IN_CTRL3) {
7257 if (adapter->flags & FLAG_APME_CHECK_PORT_B &&
7258 (adapter->hw.bus.func == 1))
Brian Walsh847042a2016-04-12 23:22:30 -04007259 ret_val = e1000_read_nvm(&adapter->hw,
David Ertman491a04d2014-07-09 16:07:42 +00007260 NVM_INIT_CONTROL3_PORT_B,
7261 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007262 else
Brian Walsh847042a2016-04-12 23:22:30 -04007263 ret_val = e1000_read_nvm(&adapter->hw,
David Ertman491a04d2014-07-09 16:07:42 +00007264 NVM_INIT_CONTROL3_PORT_A,
7265 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007266 }
7267
7268 /* fetch WoL from EEPROM */
Brian Walsh847042a2016-04-12 23:22:30 -04007269 if (ret_val)
7270 e_dbg("NVM read error getting WoL initial values: %d\n", ret_val);
David Ertman491a04d2014-07-09 16:07:42 +00007271 else if (eeprom_data & eeprom_apme_mask)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007272 adapter->eeprom_wol |= E1000_WUFC_MAG;
7273
Bruce Allane921eb12012-11-28 09:28:37 +00007274 /* now that we have the eeprom settings, apply the special cases
Auke Kokbc7f75f2007-09-17 12:30:59 -07007275 * where the eeprom may be wrong or the board simply won't support
7276 * wake on lan on a particular port
7277 */
7278 if (!(adapter->flags & FLAG_HAS_WOL))
7279 adapter->eeprom_wol = 0;
7280
7281 /* initialize the wol settings based on the eeprom settings */
7282 adapter->wol = adapter->eeprom_wol;
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00007283
7284 /* make sure adapter isn't asleep if manageability is enabled */
7285 if (adapter->wol || (adapter->flags & FLAG_MNG_PT_ENABLED) ||
7286 (hw->mac.ops.check_mng_mode(hw)))
7287 device_wakeup_enable(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007288
Bruce Allan84527592008-11-21 17:00:22 -08007289 /* save off EEPROM version number */
Brian Walsh847042a2016-04-12 23:22:30 -04007290 ret_val = e1000_read_nvm(&adapter->hw, 5, 1, &adapter->eeprom_vers);
David Ertman491a04d2014-07-09 16:07:42 +00007291
Brian Walsh847042a2016-04-12 23:22:30 -04007292 if (ret_val) {
7293 e_dbg("NVM read error getting EEPROM version: %d\n", ret_val);
David Ertman491a04d2014-07-09 16:07:42 +00007294 adapter->eeprom_vers = 0;
7295 }
Bruce Allan84527592008-11-21 17:00:22 -08007296
Jacob Kelleraa524b62016-04-20 11:36:42 -07007297 /* init PTP hardware clock */
7298 e1000e_ptp_init(adapter);
7299
Auke Kokbc7f75f2007-09-17 12:30:59 -07007300 /* reset the hardware with the new settings */
7301 e1000e_reset(adapter);
7302
Bruce Allane921eb12012-11-28 09:28:37 +00007303 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07007304 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07007305 * under the control of the driver.
7306 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007307 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007308 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007309
Bruce Allanf2315bf2011-12-16 00:46:59 +00007310 strlcpy(netdev->name, "eth%d", sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007311 err = register_netdev(netdev);
7312 if (err)
7313 goto err_register;
7314
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00007315 /* carrier off reporting is important to ethtool even BEFORE open */
7316 netif_carrier_off(netdev);
7317
Auke Kokbc7f75f2007-09-17 12:30:59 -07007318 e1000_print_device_info(adapter);
7319
Alan Sternf3ec4f82010-06-08 15:23:51 -04007320 if (pci_dev_run_wake(pdev))
7321 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007322
Auke Kokbc7f75f2007-09-17 12:30:59 -07007323 return 0;
7324
7325err_register:
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007326 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007327 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007328err_eeprom:
Bruce Allan470a5422012-05-26 06:08:48 +00007329 if (hw->phy.ops.check_reset_block && !hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007330 e1000_phy_hw_reset(&adapter->hw);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007331err_hw_init:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007332 kfree(adapter->tx_ring);
7333 kfree(adapter->rx_ring);
7334err_sw_init:
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007335 if ((adapter->hw.flash_address) && (hw->mac.type < e1000_pch_spt))
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007336 iounmap(adapter->hw.flash_address);
Jeff Kirshere82f54b2008-11-14 06:45:07 +00007337 e1000e_reset_interrupt_capability(adapter);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007338err_flashmap:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007339 iounmap(adapter->hw.hw_addr);
7340err_ioremap:
7341 free_netdev(netdev);
7342err_alloc_etherdev:
Johannes Thumshirn56d766d2016-06-07 09:44:05 +02007343 pci_release_mem_regions(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007344err_pci_reg:
7345err_dma:
7346 pci_disable_device(pdev);
7347 return err;
7348}
7349
7350/**
7351 * e1000_remove - Device Removal Routine
7352 * @pdev: PCI device information struct
7353 *
7354 * e1000_remove is called by the PCI subsystem to alert the driver
7355 * that it should release a PCI device. The could be caused by a
7356 * Hot-Plug event, or because the driver is going to be removed from
7357 * memory.
7358 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007359static void e1000_remove(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007360{
7361 struct net_device *netdev = pci_get_drvdata(pdev);
7362 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007363 bool down = test_bit(__E1000_DOWN, &adapter->state);
7364
Bruce Alland89777b2013-01-19 01:09:58 +00007365 e1000e_ptp_remove(adapter);
7366
Bruce Allane921eb12012-11-28 09:28:37 +00007367 /* The timers may be rescheduled, so explicitly disable them
Tejun Heo23f333a2010-12-12 16:45:14 +01007368 * from being rescheduled.
Bruce Allanad680762008-03-28 09:15:03 -07007369 */
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007370 if (!down)
7371 set_bit(__E1000_DOWN, &adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007372 del_timer_sync(&adapter->watchdog_timer);
7373 del_timer_sync(&adapter->phy_info_timer);
7374
Bruce Allan41cec6f2009-11-20 23:28:56 +00007375 cancel_work_sync(&adapter->reset_task);
7376 cancel_work_sync(&adapter->watchdog_task);
7377 cancel_work_sync(&adapter->downshift_task);
7378 cancel_work_sync(&adapter->update_phy_task);
7379 cancel_work_sync(&adapter->print_hang_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007380
Bruce Allanb67e1912012-12-27 08:32:33 +00007381 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
7382 cancel_work_sync(&adapter->tx_hwtstamp_work);
7383 if (adapter->tx_hwtstamp_skb) {
7384 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
7385 adapter->tx_hwtstamp_skb = NULL;
7386 }
7387 }
7388
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007389 /* Don't lie to e1000_close() down the road. */
7390 if (!down)
7391 clear_bit(__E1000_DOWN, &adapter->state);
Bruce Allan17f208d2009-12-01 15:47:22 +00007392 unregister_netdev(netdev);
7393
Alan Sternf3ec4f82010-06-08 15:23:51 -04007394 if (pci_dev_run_wake(pdev))
7395 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007396
Bruce Allane921eb12012-11-28 09:28:37 +00007397 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07007398 * would have already happened in close and is redundant.
7399 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007400 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007401
Bruce Allan4662e822008-08-26 18:37:06 -07007402 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007403 kfree(adapter->tx_ring);
7404 kfree(adapter->rx_ring);
7405
7406 iounmap(adapter->hw.hw_addr);
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007407 if ((adapter->hw.flash_address) &&
7408 (adapter->hw.mac.type < e1000_pch_spt))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007409 iounmap(adapter->hw.flash_address);
Johannes Thumshirn56d766d2016-06-07 09:44:05 +02007410 pci_release_mem_regions(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007411
7412 free_netdev(netdev);
7413
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007414 /* AER disable */
Frans Pop19d5afd2009-10-02 10:04:12 -07007415 pci_disable_pcie_error_reporting(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007416
Auke Kokbc7f75f2007-09-17 12:30:59 -07007417 pci_disable_device(pdev);
7418}
7419
7420/* PCI Error Recovery (ERS) */
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007421static const struct pci_error_handlers e1000_err_handler = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007422 .error_detected = e1000_io_error_detected,
7423 .slot_reset = e1000_io_slot_reset,
7424 .resume = e1000_io_resume,
7425};
7426
David Ertman0e8e8422014-04-08 22:10:31 +00007427static const struct pci_device_id e1000_pci_tbl[] = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007428 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_COPPER), board_82571 },
7429 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_FIBER), board_82571 },
7430 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER), board_82571 },
Bruce Allanc29c3ba2013-02-20 04:05:50 +00007431 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER_LP),
7432 board_82571 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007433 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_FIBER), board_82571 },
7434 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES), board_82571 },
Auke Kok040babf2007-10-31 15:22:05 -07007435 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_DUAL), board_82571 },
7436 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_QUAD), board_82571 },
7437 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571PT_QUAD_COPPER), board_82571 },
Bruce Allanad680762008-03-28 09:15:03 -07007438
Auke Kokbc7f75f2007-09-17 12:30:59 -07007439 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI), board_82572 },
7440 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_COPPER), board_82572 },
7441 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_FIBER), board_82572 },
7442 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_SERDES), board_82572 },
Bruce Allanad680762008-03-28 09:15:03 -07007443
Auke Kokbc7f75f2007-09-17 12:30:59 -07007444 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E), board_82573 },
7445 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E_IAMT), board_82573 },
7446 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573L), board_82573 },
Bruce Allanad680762008-03-28 09:15:03 -07007447
Bruce Allan4662e822008-08-26 18:37:06 -07007448 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574L), board_82574 },
Bruce Allanbef28b12009-03-24 23:28:02 -07007449 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574LA), board_82574 },
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00007450 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82583V), board_82583 },
Bruce Allan4662e822008-08-26 18:37:06 -07007451
Auke Kokbc7f75f2007-09-17 12:30:59 -07007452 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_DPT),
7453 board_80003es2lan },
7454 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_SPT),
7455 board_80003es2lan },
7456 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_DPT),
7457 board_80003es2lan },
7458 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_SPT),
7459 board_80003es2lan },
Bruce Allanad680762008-03-28 09:15:03 -07007460
Auke Kokbc7f75f2007-09-17 12:30:59 -07007461 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE), board_ich8lan },
7462 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_G), board_ich8lan },
7463 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_GT), board_ich8lan },
7464 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_AMT), board_ich8lan },
7465 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_C), board_ich8lan },
7466 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M), board_ich8lan },
7467 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M_AMT), board_ich8lan },
Bruce Allan9e135a22009-12-01 15:50:31 +00007468 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_82567V_3), board_ich8lan },
Bruce Allanad680762008-03-28 09:15:03 -07007469
Auke Kokbc7f75f2007-09-17 12:30:59 -07007470 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE), board_ich9lan },
7471 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_G), board_ich9lan },
7472 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_GT), board_ich9lan },
7473 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_AMT), board_ich9lan },
7474 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_C), board_ich9lan },
Bruce Allan2f15f9d2008-08-26 18:36:36 -07007475 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_BM), board_ich9lan },
Bruce Allan97ac8ca2008-04-29 09:16:05 -07007476 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M), board_ich9lan },
7477 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_AMT), board_ich9lan },
7478 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_V), board_ich9lan },
7479
7480 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LM), board_ich9lan },
7481 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LF), board_ich9lan },
7482 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_V), board_ich9lan },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007483
Bruce Allanf4187b52008-08-26 18:36:50 -07007484 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LM), board_ich10lan },
7485 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LF), board_ich10lan },
Bruce Allan10df0b92010-05-10 15:02:52 +00007486 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_V), board_ich10lan },
Bruce Allanf4187b52008-08-26 18:36:50 -07007487
Bruce Allana4f58f52009-06-02 11:29:18 +00007488 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LM), board_pchlan },
7489 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LC), board_pchlan },
7490 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DM), board_pchlan },
7491 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DC), board_pchlan },
7492
Bruce Alland3738bb2010-06-16 13:27:28 +00007493 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_LM), board_pch2lan },
7494 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_V), board_pch2lan },
7495
Bruce Allan2fbe4522012-04-19 03:21:47 +00007496 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_LM), board_pch_lpt },
7497 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_V), board_pch_lpt },
Bruce Allan16e310a2012-10-09 01:11:26 +00007498 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_LM), board_pch_lpt },
7499 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_V), board_pch_lpt },
Bruce Allan91a3d822013-06-29 01:15:16 +00007500 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM2), board_pch_lpt },
7501 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V2), board_pch_lpt },
7502 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM3), board_pch_lpt },
7503 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V3), board_pch_lpt },
David Ertman79849eb2015-02-10 09:10:43 +00007504 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM), board_pch_spt },
7505 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V), board_pch_spt },
7506 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM2), board_pch_spt },
7507 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V2), board_pch_spt },
Raanan Avargilf3ed9352015-10-20 17:13:01 +03007508 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LBG_I219_LM3), board_pch_spt },
Raanan Avargil9cd34b32015-12-22 15:35:05 +02007509 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM4), board_pch_spt },
7510 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V4), board_pch_spt },
7511 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM5), board_pch_spt },
7512 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V5), board_pch_spt },
Bruce Allan2fbe4522012-04-19 03:21:47 +00007513
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007514 { 0, 0, 0, 0, 0, 0, 0 } /* terminate list */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007515};
7516MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
7517
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007518static const struct dev_pm_ops e1000_pm_ops = {
Kevin Hao72f72dc2014-03-18 00:26:49 -07007519#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00007520 .suspend = e1000e_pm_suspend,
7521 .resume = e1000e_pm_resume,
7522 .freeze = e1000e_pm_freeze,
7523 .thaw = e1000e_pm_thaw,
7524 .poweroff = e1000e_pm_suspend,
7525 .restore = e1000e_pm_resume,
Kevin Hao72f72dc2014-03-18 00:26:49 -07007526#endif
David Ertman63eb48f2014-02-14 07:16:46 +00007527 SET_RUNTIME_PM_OPS(e1000e_pm_runtime_suspend, e1000e_pm_runtime_resume,
7528 e1000e_pm_runtime_idle)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007529};
7530
Auke Kokbc7f75f2007-09-17 12:30:59 -07007531/* PCI Device API Driver */
7532static struct pci_driver e1000_driver = {
7533 .name = e1000e_driver_name,
7534 .id_table = e1000_pci_tbl,
7535 .probe = e1000_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007536 .remove = e1000_remove,
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007537 .driver = {
7538 .pm = &e1000_pm_ops,
7539 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007540 .shutdown = e1000_shutdown,
7541 .err_handler = &e1000_err_handler
7542};
7543
7544/**
7545 * e1000_init_module - Driver Registration Routine
7546 *
7547 * e1000_init_module is the first routine called when the driver is
7548 * loaded. All it does is register with the PCI subsystem.
7549 **/
7550static int __init e1000_init_module(void)
7551{
Bruce Allan8544b9f2010-03-24 12:55:30 +00007552 pr_info("Intel(R) PRO/1000 Network Driver - %s\n",
7553 e1000e_driver_version);
Yanir Lubetkin529498c2015-06-02 17:05:50 +03007554 pr_info("Copyright(c) 1999 - 2015 Intel Corporation.\n");
Bruce Allan53ec5492009-11-20 23:27:40 +00007555
Jean Sacren5a5e8892015-09-19 05:08:42 -06007556 return pci_register_driver(&e1000_driver);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007557}
7558module_init(e1000_init_module);
7559
7560/**
7561 * e1000_exit_module - Driver Exit Cleanup Routine
7562 *
7563 * e1000_exit_module is called just before the driver is removed
7564 * from memory.
7565 **/
7566static void __exit e1000_exit_module(void)
7567{
7568 pci_unregister_driver(&e1000_driver);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007569}
7570module_exit(e1000_exit_module);
7571
Auke Kokbc7f75f2007-09-17 12:30:59 -07007572MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
7573MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
7574MODULE_LICENSE("GPL");
7575MODULE_VERSION(DRV_VERSION);
7576
Bruce Allan06c24b92012-02-23 03:13:13 +00007577/* netdev.c */