blob: a4407eabf0e64fbacba5573bc3eb91204c97a19c [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000448 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
mark gross5e0d2a62008-03-04 15:22:08 -0800459static void flush_unmaps_timeout(unsigned long data);
460
Omer Peleg314f1dc2016-04-20 11:32:45 +0300461struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300462 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300463 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300464 struct dmar_domain *domain;
465 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700466};
467
Omer Peleg314f1dc2016-04-20 11:32:45 +0300468#define HIGH_WATER_MARK 250
469struct deferred_flush_table {
470 int next;
471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
472};
473
Omer Pelegaa473242016-04-20 11:33:02 +0300474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
480};
481
482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700483
mark gross5e0d2a62008-03-04 15:22:08 -0800484/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800485static int g_num_of_iommus;
486
Jiang Liu92d03cc2014-02-19 14:07:28 +0800487static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700488static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700496
Suresh Siddhad3f13812011-08-23 17:05:25 -0700497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800502
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
David Woodhouse2d9e6672010-06-15 10:57:57 +0100506static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700507static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800508static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100509static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100510static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100513
David Woodhouseae853dd2015-09-09 11:58:59 +0100514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100517
David Woodhoused42fde72015-10-24 21:33:01 +0200518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542
David Woodhousec0771df2011-10-14 20:59:46 +0100543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
Thierry Redingb22f6432014-06-27 09:03:12 +0200550static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100551
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
Joerg Roedel091d42e2015-06-12 11:56:10 +0200557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
Joerg Roedel00a77de2015-03-26 13:43:08 +0100571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200584 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800585 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700586 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200587 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200590 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700591 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800594 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200595 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800596 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200598 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200650}
651
Suresh Siddha4c923d42009-10-02 11:01:24 -0700652static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700653{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700654 struct page *page;
655 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700656
Suresh Siddha4c923d42009-10-02 11:01:24 -0700657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700660 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700671}
672
Kay, Allen M38717942008-09-09 18:37:29 +0300673static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
Jiang Liuab8dfe22014-07-11 14:19:27 +0800688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
Joerg Roedel28ccce02015-07-21 14:45:31 +0200693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
Jiang Liuab8dfe22014-07-11 14:19:27 +0800698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
Weidong Han1b573682008-12-08 15:34:06 +0800703
Jiang Liu162d1b12014-07-11 14:19:35 +0800704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700745/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700750 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800751 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
Weidong Han8c11e792008-12-08 15:29:22 +0800755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
Weidong Han8e6040972008-12-08 15:49:06 +0800761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
David Woodhoused0501962014-03-11 17:10:29 -0700763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100765 bool found = false;
766 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800767
David Woodhoused0501962014-03-11 17:10:29 -0700768 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800769
Joerg Roedel29a27712015-07-21 17:17:12 +0200770 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
Weidong Han8e6040972008-12-08 15:49:06 +0800776 }
David Woodhoused0501962014-03-11 17:10:29 -0700777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800789}
790
Jiang Liu161f6932014-07-11 14:19:37 +0800791static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100792{
Allen Kay8140a952011-10-14 12:32:17 -0700793 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800794 struct intel_iommu *iommu;
795 int ret = 1;
796
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
804 }
805 }
806 rcu_read_unlock();
807
808 return ret;
809}
810
811static int domain_update_iommu_superpage(struct intel_iommu *skip)
812{
813 struct dmar_drhd_unit *drhd;
814 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700815 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100816
817 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800818 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100819 }
820
Allen Kay8140a952011-10-14 12:32:17 -0700821 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800822 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700823 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100828 }
829 }
Jiang Liu0e242612014-02-19 14:07:34 +0800830 rcu_read_unlock();
831
Jiang Liu161f6932014-07-11 14:19:37 +0800832 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100833}
834
Sheng Yang58c610b2009-03-18 15:33:05 +0800835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800841}
842
David Woodhouse03ecc322015-02-13 14:35:21 +0000843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200850 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100851 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
David Woodhouse4ed6a542015-05-11 14:59:20 +0100877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800883{
884 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800885 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800888 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 int i;
890
David Woodhouse4ed6a542015-05-11 14:59:20 +0100891 if (iommu_dummy(dev))
892 return NULL;
893
David Woodhouse156baca2014-03-09 14:00:57 -0700894 if (dev_is_pci(dev)) {
895 pdev = to_pci_dev(dev);
896 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100897 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700898 dev = &ACPI_COMPANION(dev)->dev;
899
Jiang Liu0e242612014-02-19 14:07:34 +0800900 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800901 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700902 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100903 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800904
Jiang Liub683b232014-02-19 14:07:32 +0800905 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700906 drhd->devices_cnt, i, tmp) {
907 if (tmp == dev) {
908 *bus = drhd->devices[i].bus;
909 *devfn = drhd->devices[i].devfn;
910 goto out;
911 }
912
913 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000914 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700915
916 ptmp = to_pci_dev(tmp);
917 if (ptmp->subordinate &&
918 ptmp->subordinate->number <= pdev->bus->number &&
919 ptmp->subordinate->busn_res.end >= pdev->bus->number)
920 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100921 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800922
David Woodhouse156baca2014-03-09 14:00:57 -0700923 if (pdev && drhd->include_all) {
924 got_pdev:
925 *bus = pdev->bus->number;
926 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800927 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700928 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800929 }
Jiang Liub683b232014-02-19 14:07:32 +0800930 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700931 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800932 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800933
Jiang Liub683b232014-02-19 14:07:32 +0800934 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800935}
936
Weidong Han5331fe62008-12-08 23:00:00 +0800937static void domain_flush_cache(struct dmar_domain *domain,
938 void *addr, int size)
939{
940 if (!domain->iommu_coherency)
941 clflush_cache_range(addr, size);
942}
943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700944static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
945{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000947 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700948 unsigned long flags;
949
950 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000951 context = iommu_context_addr(iommu, bus, devfn, 0);
952 if (context)
953 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 spin_unlock_irqrestore(&iommu->lock, flags);
955 return ret;
956}
957
958static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct context_entry *context;
961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000964 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000966 context_clear_entry(context);
967 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700968 }
969 spin_unlock_irqrestore(&iommu->lock, flags);
970}
971
972static void free_context_table(struct intel_iommu *iommu)
973{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 int i;
975 unsigned long flags;
976 struct context_entry *context;
977
978 spin_lock_irqsave(&iommu->lock, flags);
979 if (!iommu->root_entry) {
980 goto out;
981 }
982 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000983 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 if (context)
985 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000986
David Woodhousec83b2f22015-06-12 10:15:49 +0100987 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000988 continue;
989
990 context = iommu_context_addr(iommu, i, 0x80, 0);
991 if (context)
992 free_pgtable_page(context);
993
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700994 }
995 free_pgtable_page(iommu->root_entry);
996 iommu->root_entry = NULL;
997out:
998 spin_unlock_irqrestore(&iommu->lock, flags);
999}
1000
David Woodhouseb026fd22009-06-28 10:37:25 +01001001static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001002 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001004 struct dma_pte *parent, *pte = NULL;
1005 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001006 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001007
1008 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001009
Jiang Liu162d1b12014-07-11 14:19:35 +08001010 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001011 /* Address beyond IOMMU's addressing capabilities. */
1012 return NULL;
1013
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001014 parent = domain->pgd;
1015
David Woodhouse5cf0a762014-03-19 16:07:49 +00001016 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017 void *tmp_page;
1018
David Woodhouseb026fd22009-06-28 10:37:25 +01001019 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001021 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001022 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001023 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001024 break;
1025
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001026 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001027 uint64_t pteval;
1028
Suresh Siddha4c923d42009-10-02 11:01:24 -07001029 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030
David Woodhouse206a73c2009-07-01 19:30:28 +01001031 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001032 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001033
David Woodhousec85994e2009-07-01 19:21:24 +01001034 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001035 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001036 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001037 /* Someone else set it while we were thinking; use theirs. */
1038 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001039 else
David Woodhousec85994e2009-07-01 19:21:24 +01001040 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001041 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001042 if (level == 1)
1043 break;
1044
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001045 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001046 level--;
1047 }
1048
David Woodhouse5cf0a762014-03-19 16:07:49 +00001049 if (!*target_level)
1050 *target_level = level;
1051
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052 return pte;
1053}
1054
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001055
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001056/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001057static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1058 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001059 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060{
1061 struct dma_pte *parent, *pte = NULL;
1062 int total = agaw_to_level(domain->agaw);
1063 int offset;
1064
1065 parent = domain->pgd;
1066 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001067 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001068 pte = &parent[offset];
1069 if (level == total)
1070 return pte;
1071
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001072 if (!dma_pte_present(pte)) {
1073 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001075 }
1076
Yijing Wange16922a2014-05-20 20:37:51 +08001077 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001078 *large_page = total;
1079 return pte;
1080 }
1081
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001082 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001083 total--;
1084 }
1085 return NULL;
1086}
1087
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001088/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001089static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001090 unsigned long start_pfn,
1091 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001092{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001093 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001094 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095
Jiang Liu162d1b12014-07-11 14:19:35 +08001096 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1097 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001098 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001099
David Woodhouse04b18e62009-06-27 19:15:01 +01001100 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001101 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001102 large_page = 1;
1103 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001104 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001105 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001106 continue;
1107 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001108 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001109 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001110 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001111 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001112 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1113
David Woodhouse310a5ab2009-06-28 18:52:20 +01001114 domain_flush_cache(domain, first_pte,
1115 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001116
1117 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118}
1119
Alex Williamson3269ee02013-06-15 10:27:19 -06001120static void dma_pte_free_level(struct dmar_domain *domain, int level,
1121 struct dma_pte *pte, unsigned long pfn,
1122 unsigned long start_pfn, unsigned long last_pfn)
1123{
1124 pfn = max(start_pfn, pfn);
1125 pte = &pte[pfn_level_offset(pfn, level)];
1126
1127 do {
1128 unsigned long level_pfn;
1129 struct dma_pte *level_pte;
1130
1131 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1132 goto next;
1133
1134 level_pfn = pfn & level_mask(level - 1);
1135 level_pte = phys_to_virt(dma_pte_addr(pte));
1136
1137 if (level > 2)
1138 dma_pte_free_level(domain, level - 1, level_pte,
1139 level_pfn, start_pfn, last_pfn);
1140
1141 /* If range covers entire pagetable, free it */
1142 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001143 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001144 dma_clear_pte(pte);
1145 domain_flush_cache(domain, pte, sizeof(*pte));
1146 free_pgtable_page(level_pte);
1147 }
1148next:
1149 pfn += level_size(level);
1150 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1151}
1152
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001153/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001154static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001155 unsigned long start_pfn,
1156 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001157{
Jiang Liu162d1b12014-07-11 14:19:35 +08001158 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1159 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001160 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001161
Jiang Liud41a4ad2014-07-11 14:19:34 +08001162 dma_pte_clear_range(domain, start_pfn, last_pfn);
1163
David Woodhousef3a0a522009-06-30 03:40:07 +01001164 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001165 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1166 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001167
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001168 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001169 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170 free_pgtable_page(domain->pgd);
1171 domain->pgd = NULL;
1172 }
1173}
1174
David Woodhouseea8ea462014-03-05 17:09:32 +00001175/* When a page at a given level is being unlinked from its parent, we don't
1176 need to *modify* it at all. All we need to do is make a list of all the
1177 pages which can be freed just as soon as we've flushed the IOTLB and we
1178 know the hardware page-walk will no longer touch them.
1179 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1180 be freed. */
1181static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1182 int level, struct dma_pte *pte,
1183 struct page *freelist)
1184{
1185 struct page *pg;
1186
1187 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1188 pg->freelist = freelist;
1189 freelist = pg;
1190
1191 if (level == 1)
1192 return freelist;
1193
Jiang Liuadeb25902014-04-09 10:20:39 +08001194 pte = page_address(pg);
1195 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001196 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1197 freelist = dma_pte_list_pagetables(domain, level - 1,
1198 pte, freelist);
Jiang Liuadeb25902014-04-09 10:20:39 +08001199 pte++;
1200 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001201
1202 return freelist;
1203}
1204
1205static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1206 struct dma_pte *pte, unsigned long pfn,
1207 unsigned long start_pfn,
1208 unsigned long last_pfn,
1209 struct page *freelist)
1210{
1211 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1212
1213 pfn = max(start_pfn, pfn);
1214 pte = &pte[pfn_level_offset(pfn, level)];
1215
1216 do {
1217 unsigned long level_pfn;
1218
1219 if (!dma_pte_present(pte))
1220 goto next;
1221
1222 level_pfn = pfn & level_mask(level);
1223
1224 /* If range covers entire pagetable, free it */
1225 if (start_pfn <= level_pfn &&
1226 last_pfn >= level_pfn + level_size(level) - 1) {
1227 /* These suborbinate page tables are going away entirely. Don't
1228 bother to clear them; we're just going to *free* them. */
1229 if (level > 1 && !dma_pte_superpage(pte))
1230 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1231
1232 dma_clear_pte(pte);
1233 if (!first_pte)
1234 first_pte = pte;
1235 last_pte = pte;
1236 } else if (level > 1) {
1237 /* Recurse down into a level that isn't *entirely* obsolete */
1238 freelist = dma_pte_clear_level(domain, level - 1,
1239 phys_to_virt(dma_pte_addr(pte)),
1240 level_pfn, start_pfn, last_pfn,
1241 freelist);
1242 }
1243next:
1244 pfn += level_size(level);
1245 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1246
1247 if (first_pte)
1248 domain_flush_cache(domain, first_pte,
1249 (void *)++last_pte - (void *)first_pte);
1250
1251 return freelist;
1252}
1253
1254/* We can't just free the pages because the IOMMU may still be walking
1255 the page tables, and may have cached the intermediate levels. The
1256 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001257static struct page *domain_unmap(struct dmar_domain *domain,
1258 unsigned long start_pfn,
1259 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001260{
David Woodhouseea8ea462014-03-05 17:09:32 +00001261 struct page *freelist = NULL;
1262
Jiang Liu162d1b12014-07-11 14:19:35 +08001263 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1264 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001265 BUG_ON(start_pfn > last_pfn);
1266
1267 /* we don't need lock here; nobody else touches the iova range */
1268 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1269 domain->pgd, 0, start_pfn, last_pfn, NULL);
1270
1271 /* free pgd */
1272 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1273 struct page *pgd_page = virt_to_page(domain->pgd);
1274 pgd_page->freelist = freelist;
1275 freelist = pgd_page;
1276
1277 domain->pgd = NULL;
1278 }
1279
1280 return freelist;
1281}
1282
Joerg Roedelb6904202015-08-13 11:32:18 +02001283static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001284{
1285 struct page *pg;
1286
1287 while ((pg = freelist)) {
1288 freelist = pg->freelist;
1289 free_pgtable_page(page_address(pg));
1290 }
1291}
1292
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001293/* iommu handling */
1294static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1295{
1296 struct root_entry *root;
1297 unsigned long flags;
1298
Suresh Siddha4c923d42009-10-02 11:01:24 -07001299 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001300 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001301 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001302 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001304 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001305
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001306 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307
1308 spin_lock_irqsave(&iommu->lock, flags);
1309 iommu->root_entry = root;
1310 spin_unlock_irqrestore(&iommu->lock, flags);
1311
1312 return 0;
1313}
1314
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315static void iommu_set_root_entry(struct intel_iommu *iommu)
1316{
David Woodhouse03ecc322015-02-13 14:35:21 +00001317 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001318 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319 unsigned long flag;
1320
David Woodhouse03ecc322015-02-13 14:35:21 +00001321 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001322 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001323 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001325 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001326 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327
David Woodhousec416daa2009-05-10 20:30:58 +01001328 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329
1330 /* Make sure hardware complete it */
1331 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001332 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001334 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001335}
1336
1337static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1338{
1339 u32 val;
1340 unsigned long flag;
1341
David Woodhouse9af88142009-02-13 23:18:03 +00001342 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001344
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001345 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001346 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347
1348 /* Make sure hardware complete it */
1349 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001350 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001351
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001352 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353}
1354
1355/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001356static void __iommu_flush_context(struct intel_iommu *iommu,
1357 u16 did, u16 source_id, u8 function_mask,
1358 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001359{
1360 u64 val = 0;
1361 unsigned long flag;
1362
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001363 switch (type) {
1364 case DMA_CCMD_GLOBAL_INVL:
1365 val = DMA_CCMD_GLOBAL_INVL;
1366 break;
1367 case DMA_CCMD_DOMAIN_INVL:
1368 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1369 break;
1370 case DMA_CCMD_DEVICE_INVL:
1371 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1372 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1373 break;
1374 default:
1375 BUG();
1376 }
1377 val |= DMA_CCMD_ICC;
1378
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001379 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001380 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1381
1382 /* Make sure hardware complete it */
1383 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1384 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1385
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001386 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001387}
1388
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001389/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001390static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1391 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392{
1393 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1394 u64 val = 0, val_iva = 0;
1395 unsigned long flag;
1396
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001397 switch (type) {
1398 case DMA_TLB_GLOBAL_FLUSH:
1399 /* global flush doesn't need set IVA_REG */
1400 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1401 break;
1402 case DMA_TLB_DSI_FLUSH:
1403 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1404 break;
1405 case DMA_TLB_PSI_FLUSH:
1406 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001407 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408 val_iva = size_order | addr;
1409 break;
1410 default:
1411 BUG();
1412 }
1413 /* Note: set drain read/write */
1414#if 0
1415 /*
1416 * This is probably to be super secure.. Looks like we can
1417 * ignore it without any impact.
1418 */
1419 if (cap_read_drain(iommu->cap))
1420 val |= DMA_TLB_READ_DRAIN;
1421#endif
1422 if (cap_write_drain(iommu->cap))
1423 val |= DMA_TLB_WRITE_DRAIN;
1424
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001425 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001426 /* Note: Only uses first TLB reg currently */
1427 if (val_iva)
1428 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1429 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1430
1431 /* Make sure hardware complete it */
1432 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1433 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1434
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001435 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001436
1437 /* check IOTLB invalidation granularity */
1438 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001439 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001440 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001441 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001442 (unsigned long long)DMA_TLB_IIRG(type),
1443 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001444}
1445
David Woodhouse64ae8922014-03-09 12:52:30 -07001446static struct device_domain_info *
1447iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1448 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449{
Yu Zhao93a23a72009-05-18 13:51:37 +08001450 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001451
Joerg Roedel55d94042015-07-22 16:50:40 +02001452 assert_spin_locked(&device_domain_lock);
1453
Yu Zhao93a23a72009-05-18 13:51:37 +08001454 if (!iommu->qi)
1455 return NULL;
1456
Yu Zhao93a23a72009-05-18 13:51:37 +08001457 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001458 if (info->iommu == iommu && info->bus == bus &&
1459 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001460 if (info->ats_supported && info->dev)
1461 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001462 break;
1463 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001464
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001465 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001466}
1467
Omer Peleg0824c592016-04-20 19:03:35 +03001468static void domain_update_iotlb(struct dmar_domain *domain)
1469{
1470 struct device_domain_info *info;
1471 bool has_iotlb_device = false;
1472
1473 assert_spin_locked(&device_domain_lock);
1474
1475 list_for_each_entry(info, &domain->devices, link) {
1476 struct pci_dev *pdev;
1477
1478 if (!info->dev || !dev_is_pci(info->dev))
1479 continue;
1480
1481 pdev = to_pci_dev(info->dev);
1482 if (pdev->ats_enabled) {
1483 has_iotlb_device = true;
1484 break;
1485 }
1486 }
1487
1488 domain->has_iotlb_device = has_iotlb_device;
1489}
1490
Yu Zhao93a23a72009-05-18 13:51:37 +08001491static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1492{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001493 struct pci_dev *pdev;
1494
Omer Peleg0824c592016-04-20 19:03:35 +03001495 assert_spin_locked(&device_domain_lock);
1496
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001497 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001498 return;
1499
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001500 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001501
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001502#ifdef CONFIG_INTEL_IOMMU_SVM
1503 /* The PCIe spec, in its wisdom, declares that the behaviour of
1504 the device if you enable PASID support after ATS support is
1505 undefined. So always enable PASID support on devices which
1506 have it, even if we can't yet know if we're ever going to
1507 use it. */
1508 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1509 info->pasid_enabled = 1;
1510
1511 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1512 info->pri_enabled = 1;
1513#endif
1514 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1515 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001516 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001517 info->ats_qdep = pci_ats_queue_depth(pdev);
1518 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001519}
1520
1521static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1522{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001523 struct pci_dev *pdev;
1524
Omer Peleg0824c592016-04-20 19:03:35 +03001525 assert_spin_locked(&device_domain_lock);
1526
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001527 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001528 return;
1529
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530 pdev = to_pci_dev(info->dev);
1531
1532 if (info->ats_enabled) {
1533 pci_disable_ats(pdev);
1534 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001535 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 }
1537#ifdef CONFIG_INTEL_IOMMU_SVM
1538 if (info->pri_enabled) {
1539 pci_disable_pri(pdev);
1540 info->pri_enabled = 0;
1541 }
1542 if (info->pasid_enabled) {
1543 pci_disable_pasid(pdev);
1544 info->pasid_enabled = 0;
1545 }
1546#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001547}
1548
1549static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1550 u64 addr, unsigned mask)
1551{
1552 u16 sid, qdep;
1553 unsigned long flags;
1554 struct device_domain_info *info;
1555
Omer Peleg0824c592016-04-20 19:03:35 +03001556 if (!domain->has_iotlb_device)
1557 return;
1558
Yu Zhao93a23a72009-05-18 13:51:37 +08001559 spin_lock_irqsave(&device_domain_lock, flags);
1560 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001561 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001562 continue;
1563
1564 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001565 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001566 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1567 }
1568 spin_unlock_irqrestore(&device_domain_lock, flags);
1569}
1570
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001571static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1572 struct dmar_domain *domain,
1573 unsigned long pfn, unsigned int pages,
1574 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001576 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001577 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001578 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001580 BUG_ON(pages == 0);
1581
David Woodhouseea8ea462014-03-05 17:09:32 +00001582 if (ih)
1583 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001584 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001585 * Fallback to domain selective flush if no PSI support or the size is
1586 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 * PSI requires page size to be 2 ^ x, and the base address is naturally
1588 * aligned to the size
1589 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001590 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1591 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001592 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001593 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001594 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001595 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001596
1597 /*
Nadav Amit82653632010-04-01 13:24:40 +03001598 * In caching mode, changes of pages from non-present to present require
1599 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001600 */
Nadav Amit82653632010-04-01 13:24:40 +03001601 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001602 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1603 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001604}
1605
mark grossf8bab732008-02-08 04:18:38 -08001606static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1607{
1608 u32 pmen;
1609 unsigned long flags;
1610
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001611 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001612 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1613 pmen &= ~DMA_PMEN_EPM;
1614 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1615
1616 /* wait for the protected region status bit to clear */
1617 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1618 readl, !(pmen & DMA_PMEN_PRS), pmen);
1619
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001620 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001621}
1622
Jiang Liu2a41cce2014-07-11 14:19:33 +08001623static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624{
1625 u32 sts;
1626 unsigned long flags;
1627
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001628 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001629 iommu->gcmd |= DMA_GCMD_TE;
1630 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001631
1632 /* Make sure hardware complete it */
1633 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001634 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001635
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001636 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637}
1638
Jiang Liu2a41cce2014-07-11 14:19:33 +08001639static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640{
1641 u32 sts;
1642 unsigned long flag;
1643
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001644 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001645 iommu->gcmd &= ~DMA_GCMD_TE;
1646 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1647
1648 /* Make sure hardware complete it */
1649 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001650 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001651
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001652 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653}
1654
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001655
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001656static int iommu_init_domains(struct intel_iommu *iommu)
1657{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001658 u32 ndomains, nlongs;
1659 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660
1661 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001662 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001663 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664 nlongs = BITS_TO_LONGS(ndomains);
1665
Donald Dutile94a91b52009-08-20 16:51:34 -04001666 spin_lock_init(&iommu->lock);
1667
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1669 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001670 pr_err("%s: Allocating domain id array failed\n",
1671 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672 return -ENOMEM;
1673 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001674
Wei Yang86f004c2016-05-21 02:41:51 +00001675 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001676 iommu->domains = kzalloc(size, GFP_KERNEL);
1677
1678 if (iommu->domains) {
1679 size = 256 * sizeof(struct dmar_domain *);
1680 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1681 }
1682
1683 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001684 pr_err("%s: Allocating domain array failed\n",
1685 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001686 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001688 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001690 return -ENOMEM;
1691 }
1692
Joerg Roedel8bf47812015-07-21 10:41:21 +02001693
1694
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001695 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001696 * If Caching mode is set, then invalid translations are tagged
1697 * with domain-id 0, hence we need to pre-allocate it. We also
1698 * use domain-id 0 as a marker for non-allocated domain-id, so
1699 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001700 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001701 set_bit(0, iommu->domain_ids);
1702
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return 0;
1704}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705
Jiang Liuffebeb42014-11-09 22:48:02 +08001706static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707{
Joerg Roedel29a27712015-07-21 17:17:12 +02001708 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001709 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710
Joerg Roedel29a27712015-07-21 17:17:12 +02001711 if (!iommu->domains || !iommu->domain_ids)
1712 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001713
Joerg Roedel55d94042015-07-22 16:50:40 +02001714 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001715 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1716 struct dmar_domain *domain;
1717
1718 if (info->iommu != iommu)
1719 continue;
1720
1721 if (!info->dev || !info->domain)
1722 continue;
1723
1724 domain = info->domain;
1725
Joerg Roedele6de0f82015-07-22 16:30:36 +02001726 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001727
1728 if (!domain_type_is_vm_or_si(domain))
1729 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001730 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001731 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732
1733 if (iommu->gcmd & DMA_GCMD_TE)
1734 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001735}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736
Jiang Liuffebeb42014-11-09 22:48:02 +08001737static void free_dmar_iommu(struct intel_iommu *iommu)
1738{
1739 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001740 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001741 int i;
1742
1743 for (i = 0; i < elems; i++)
1744 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001745 kfree(iommu->domains);
1746 kfree(iommu->domain_ids);
1747 iommu->domains = NULL;
1748 iommu->domain_ids = NULL;
1749 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001750
Weidong Hand9630fe2008-12-08 11:06:32 +08001751 g_iommus[iommu->seq_id] = NULL;
1752
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753 /* free context mapping */
1754 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001755
1756#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001757 if (pasid_enabled(iommu)) {
1758 if (ecap_prs(iommu->ecap))
1759 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001760 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001761 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001762#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001763}
1764
Jiang Liuab8dfe22014-07-11 14:19:27 +08001765static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001766{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001767 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001768
1769 domain = alloc_domain_mem();
1770 if (!domain)
1771 return NULL;
1772
Jiang Liuab8dfe22014-07-11 14:19:27 +08001773 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001774 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001775 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001776 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001777 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001778
1779 return domain;
1780}
1781
Joerg Roedeld160aca2015-07-22 11:52:53 +02001782/* Must be called with iommu->lock */
1783static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001784 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785{
Jiang Liu44bde612014-07-11 14:19:29 +08001786 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001787 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001788
Joerg Roedel55d94042015-07-22 16:50:40 +02001789 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001790 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001791
Joerg Roedel29a27712015-07-21 17:17:12 +02001792 domain->iommu_refcnt[iommu->seq_id] += 1;
1793 domain->iommu_count += 1;
1794 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001795 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001796 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1797
1798 if (num >= ndomains) {
1799 pr_err("%s: No free domain ids\n", iommu->name);
1800 domain->iommu_refcnt[iommu->seq_id] -= 1;
1801 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001802 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001803 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001804
Joerg Roedeld160aca2015-07-22 11:52:53 +02001805 set_bit(num, iommu->domain_ids);
1806 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001807
Joerg Roedeld160aca2015-07-22 11:52:53 +02001808 domain->iommu_did[iommu->seq_id] = num;
1809 domain->nid = iommu->node;
1810
Jiang Liufb170fb2014-07-11 14:19:28 +08001811 domain_update_iommu_cap(domain);
1812 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001813
Joerg Roedel55d94042015-07-22 16:50:40 +02001814 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001815}
1816
1817static int domain_detach_iommu(struct dmar_domain *domain,
1818 struct intel_iommu *iommu)
1819{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001820 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001821
Joerg Roedel55d94042015-07-22 16:50:40 +02001822 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001823 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001824
Joerg Roedel29a27712015-07-21 17:17:12 +02001825 domain->iommu_refcnt[iommu->seq_id] -= 1;
1826 count = --domain->iommu_count;
1827 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001828 num = domain->iommu_did[iommu->seq_id];
1829 clear_bit(num, iommu->domain_ids);
1830 set_iommu_domain(iommu, num, NULL);
1831
Jiang Liufb170fb2014-07-11 14:19:28 +08001832 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001833 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001834 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001835
1836 return count;
1837}
1838
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001839static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001840static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001841
Joseph Cihula51a63e62011-03-21 11:04:24 -07001842static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843{
1844 struct pci_dev *pdev = NULL;
1845 struct iova *iova;
1846 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001847
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001848 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1849 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850
Mark Gross8a443df2008-03-04 14:59:31 -08001851 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1852 &reserved_rbtree_key);
1853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854 /* IOAPIC ranges shouldn't be accessed by DMA */
1855 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1856 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001857 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001858 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001859 return -ENODEV;
1860 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861
1862 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1863 for_each_pci_dev(pdev) {
1864 struct resource *r;
1865
1866 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1867 r = &pdev->resource[i];
1868 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1869 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001870 iova = reserve_iova(&reserved_iova_list,
1871 IOVA_PFN(r->start),
1872 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001873 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001874 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001875 return -ENODEV;
1876 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 }
1878 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001879 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001880}
1881
1882static void domain_reserve_special_ranges(struct dmar_domain *domain)
1883{
1884 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1885}
1886
1887static inline int guestwidth_to_adjustwidth(int gaw)
1888{
1889 int agaw;
1890 int r = (gaw - 12) % 9;
1891
1892 if (r == 0)
1893 agaw = gaw;
1894 else
1895 agaw = gaw + 9 - r;
1896 if (agaw > 64)
1897 agaw = 64;
1898 return agaw;
1899}
1900
Joerg Roedeldc534b22015-07-22 12:44:02 +02001901static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1902 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001904 int adjust_width, agaw;
1905 unsigned long sagaw;
1906
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001907 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1908 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001909 domain_reserve_special_ranges(domain);
1910
1911 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912 if (guest_width > cap_mgaw(iommu->cap))
1913 guest_width = cap_mgaw(iommu->cap);
1914 domain->gaw = guest_width;
1915 adjust_width = guestwidth_to_adjustwidth(guest_width);
1916 agaw = width_to_agaw(adjust_width);
1917 sagaw = cap_sagaw(iommu->cap);
1918 if (!test_bit(agaw, &sagaw)) {
1919 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001920 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921 agaw = find_next_bit(&sagaw, 5, agaw);
1922 if (agaw >= 5)
1923 return -ENODEV;
1924 }
1925 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926
Weidong Han8e6040972008-12-08 15:49:06 +08001927 if (ecap_coherent(iommu->ecap))
1928 domain->iommu_coherency = 1;
1929 else
1930 domain->iommu_coherency = 0;
1931
Sheng Yang58c610b2009-03-18 15:33:05 +08001932 if (ecap_sc_support(iommu->ecap))
1933 domain->iommu_snooping = 1;
1934 else
1935 domain->iommu_snooping = 0;
1936
David Woodhouse214e39a2014-03-19 10:38:49 +00001937 if (intel_iommu_superpage)
1938 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1939 else
1940 domain->iommu_superpage = 0;
1941
Suresh Siddha4c923d42009-10-02 11:01:24 -07001942 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001945 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946 if (!domain->pgd)
1947 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001948 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949 return 0;
1950}
1951
1952static void domain_exit(struct dmar_domain *domain)
1953{
David Woodhouseea8ea462014-03-05 17:09:32 +00001954 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001955
1956 /* Domain 0 is reserved, so dont process it */
1957 if (!domain)
1958 return;
1959
Alex Williamson7b668352011-05-24 12:02:41 +01001960 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001961 if (!intel_iommu_strict) {
1962 int cpu;
1963
1964 for_each_possible_cpu(cpu)
1965 flush_unmaps_timeout(cpu);
1966 }
Alex Williamson7b668352011-05-24 12:02:41 +01001967
Joerg Roedeld160aca2015-07-22 11:52:53 +02001968 /* Remove associated devices and clear attached or cached domains */
1969 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001970 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001971 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001972
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001973 /* destroy iovas */
1974 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001975
David Woodhouseea8ea462014-03-05 17:09:32 +00001976 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001977
David Woodhouseea8ea462014-03-05 17:09:32 +00001978 dma_free_pagelist(freelist);
1979
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001980 free_domain_mem(domain);
1981}
1982
David Woodhouse64ae8922014-03-09 12:52:30 -07001983static int domain_context_mapping_one(struct dmar_domain *domain,
1984 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001985 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001986{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001987 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001988 int translation = CONTEXT_TT_MULTI_LEVEL;
1989 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001990 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001991 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001992 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02001993 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001994
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001995 WARN_ON(did == 0);
1996
Joerg Roedel28ccce02015-07-21 14:45:31 +02001997 if (hw_pass_through && domain_type_is_si(domain))
1998 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999
2000 pr_debug("Set context mapping for %02x:%02x.%d\n",
2001 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002002
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002004
Joerg Roedel55d94042015-07-22 16:50:40 +02002005 spin_lock_irqsave(&device_domain_lock, flags);
2006 spin_lock(&iommu->lock);
2007
2008 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002009 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002010 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002011 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012
Joerg Roedel55d94042015-07-22 16:50:40 +02002013 ret = 0;
2014 if (context_present(context))
2015 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002016
Weidong Hanea6606b2008-12-08 23:08:15 +08002017 pgd = domain->pgd;
2018
Joerg Roedelde24e552015-07-21 14:53:04 +02002019 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002020 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002021
Joerg Roedelde24e552015-07-21 14:53:04 +02002022 /*
2023 * Skip top levels of page tables for iommu which has less agaw
2024 * than default. Unnecessary for PT mode.
2025 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002026 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002027 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002028 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002029 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002030 if (!dma_pte_present(pgd))
2031 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002032 }
2033
David Woodhouse64ae8922014-03-09 12:52:30 -07002034 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002035 if (info && info->ats_supported)
2036 translation = CONTEXT_TT_DEV_IOTLB;
2037 else
2038 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002039
Yu Zhao93a23a72009-05-18 13:51:37 +08002040 context_set_address_root(context, virt_to_phys(pgd));
2041 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002042 } else {
2043 /*
2044 * In pass through mode, AW must be programmed to
2045 * indicate the largest AGAW value supported by
2046 * hardware. And ASR is ignored by hardware.
2047 */
2048 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002049 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002050
2051 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002052 context_set_fault_enable(context);
2053 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002054 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002055
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002056 /*
2057 * It's a non-present to present mapping. If hardware doesn't cache
2058 * non-present entry we only need to flush the write-buffer. If the
2059 * _does_ cache non-present entries, then it does so in the special
2060 * domain #0, which we have to flush:
2061 */
2062 if (cap_caching_mode(iommu->cap)) {
2063 iommu->flush.flush_context(iommu, 0,
2064 (((u16)bus) << 8) | devfn,
2065 DMA_CCMD_MASK_NOBIT,
2066 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002067 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002068 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002069 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002070 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002071 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002072
Joerg Roedel55d94042015-07-22 16:50:40 +02002073 ret = 0;
2074
2075out_unlock:
2076 spin_unlock(&iommu->lock);
2077 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002078
Wei Yang5c365d12016-07-13 13:53:21 +00002079 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002080}
2081
Alex Williamson579305f2014-07-03 09:51:43 -06002082struct domain_context_mapping_data {
2083 struct dmar_domain *domain;
2084 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002085};
2086
2087static int domain_context_mapping_cb(struct pci_dev *pdev,
2088 u16 alias, void *opaque)
2089{
2090 struct domain_context_mapping_data *data = opaque;
2091
2092 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002093 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002094}
2095
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002097domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002098{
David Woodhouse64ae8922014-03-09 12:52:30 -07002099 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002100 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002101 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002102
David Woodhousee1f167f2014-03-09 15:24:46 -07002103 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002104 if (!iommu)
2105 return -ENODEV;
2106
Alex Williamson579305f2014-07-03 09:51:43 -06002107 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002108 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002109
2110 data.domain = domain;
2111 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002112
2113 return pci_for_each_dma_alias(to_pci_dev(dev),
2114 &domain_context_mapping_cb, &data);
2115}
2116
2117static int domain_context_mapped_cb(struct pci_dev *pdev,
2118 u16 alias, void *opaque)
2119{
2120 struct intel_iommu *iommu = opaque;
2121
2122 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002123}
2124
David Woodhousee1f167f2014-03-09 15:24:46 -07002125static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002126{
Weidong Han5331fe62008-12-08 23:00:00 +08002127 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002128 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002129
David Woodhousee1f167f2014-03-09 15:24:46 -07002130 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002131 if (!iommu)
2132 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002133
Alex Williamson579305f2014-07-03 09:51:43 -06002134 if (!dev_is_pci(dev))
2135 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002136
Alex Williamson579305f2014-07-03 09:51:43 -06002137 return !pci_for_each_dma_alias(to_pci_dev(dev),
2138 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002139}
2140
Fenghua Yuf5329592009-08-04 15:09:37 -07002141/* Returns a number of VTD pages, but aligned to MM page size */
2142static inline unsigned long aligned_nrpages(unsigned long host_addr,
2143 size_t size)
2144{
2145 host_addr &= ~PAGE_MASK;
2146 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2147}
2148
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002149/* Return largest possible superpage level for a given mapping */
2150static inline int hardware_largepage_caps(struct dmar_domain *domain,
2151 unsigned long iov_pfn,
2152 unsigned long phy_pfn,
2153 unsigned long pages)
2154{
2155 int support, level = 1;
2156 unsigned long pfnmerge;
2157
2158 support = domain->iommu_superpage;
2159
2160 /* To use a large page, the virtual *and* physical addresses
2161 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2162 of them will mean we have to use smaller pages. So just
2163 merge them and check both at once. */
2164 pfnmerge = iov_pfn | phy_pfn;
2165
2166 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2167 pages >>= VTD_STRIDE_SHIFT;
2168 if (!pages)
2169 break;
2170 pfnmerge >>= VTD_STRIDE_SHIFT;
2171 level++;
2172 support--;
2173 }
2174 return level;
2175}
2176
David Woodhouse9051aa02009-06-29 12:30:54 +01002177static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2178 struct scatterlist *sg, unsigned long phys_pfn,
2179 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002180{
2181 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002182 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002183 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002184 unsigned int largepage_lvl = 0;
2185 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002186
Jiang Liu162d1b12014-07-11 14:19:35 +08002187 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002188
2189 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2190 return -EINVAL;
2191
2192 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2193
Jiang Liucc4f14a2014-11-26 09:42:10 +08002194 if (!sg) {
2195 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002196 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2197 }
2198
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002199 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002200 uint64_t tmp;
2201
David Woodhousee1605492009-06-29 11:17:38 +01002202 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002203 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002204 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2205 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002206 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002207 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002208 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002209
David Woodhousee1605492009-06-29 11:17:38 +01002210 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002211 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2212
David Woodhouse5cf0a762014-03-19 16:07:49 +00002213 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002214 if (!pte)
2215 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002216 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002217 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002218 unsigned long nr_superpages, end_pfn;
2219
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002220 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002221 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002222
2223 nr_superpages = sg_res / lvl_pages;
2224 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2225
Jiang Liud41a4ad2014-07-11 14:19:34 +08002226 /*
2227 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002228 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002229 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002230 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002231 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002232 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002233 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002234
David Woodhousee1605492009-06-29 11:17:38 +01002235 }
2236 /* We don't need lock here, nobody else
2237 * touches the iova range
2238 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002239 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002240 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002241 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002242 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2243 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002244 if (dumps) {
2245 dumps--;
2246 debug_dma_dump_mappings(NULL);
2247 }
2248 WARN_ON(1);
2249 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002250
2251 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2252
2253 BUG_ON(nr_pages < lvl_pages);
2254 BUG_ON(sg_res < lvl_pages);
2255
2256 nr_pages -= lvl_pages;
2257 iov_pfn += lvl_pages;
2258 phys_pfn += lvl_pages;
2259 pteval += lvl_pages * VTD_PAGE_SIZE;
2260 sg_res -= lvl_pages;
2261
2262 /* If the next PTE would be the first in a new page, then we
2263 need to flush the cache on the entries we've just written.
2264 And then we'll need to recalculate 'pte', so clear it and
2265 let it get set again in the if (!pte) block above.
2266
2267 If we're done (!nr_pages) we need to flush the cache too.
2268
2269 Also if we've been setting superpages, we may need to
2270 recalculate 'pte' and switch back to smaller pages for the
2271 end of the mapping, if the trailing size is not enough to
2272 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002273 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002274 if (!nr_pages || first_pte_in_page(pte) ||
2275 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002276 domain_flush_cache(domain, first_pte,
2277 (void *)pte - (void *)first_pte);
2278 pte = NULL;
2279 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002280
2281 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002282 sg = sg_next(sg);
2283 }
2284 return 0;
2285}
2286
David Woodhouse9051aa02009-06-29 12:30:54 +01002287static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2288 struct scatterlist *sg, unsigned long nr_pages,
2289 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002290{
David Woodhouse9051aa02009-06-29 12:30:54 +01002291 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2292}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002293
David Woodhouse9051aa02009-06-29 12:30:54 +01002294static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2295 unsigned long phys_pfn, unsigned long nr_pages,
2296 int prot)
2297{
2298 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002299}
2300
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002301static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002302{
Weidong Hanc7151a82008-12-08 22:51:37 +08002303 if (!iommu)
2304 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002305
2306 clear_context_table(iommu, bus, devfn);
2307 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002308 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002309 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002310}
2311
David Woodhouse109b9b02012-05-25 17:43:02 +01002312static inline void unlink_domain_info(struct device_domain_info *info)
2313{
2314 assert_spin_locked(&device_domain_lock);
2315 list_del(&info->link);
2316 list_del(&info->global);
2317 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002318 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002319}
2320
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002321static void domain_remove_dev_info(struct dmar_domain *domain)
2322{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002323 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002324 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002325
2326 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002327 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002328 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002329 spin_unlock_irqrestore(&device_domain_lock, flags);
2330}
2331
2332/*
2333 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002334 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002335 */
David Woodhouse1525a292014-03-06 16:19:30 +00002336static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002337{
2338 struct device_domain_info *info;
2339
2340 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002341 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002342 if (info)
2343 return info->domain;
2344 return NULL;
2345}
2346
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002347static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002348dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2349{
2350 struct device_domain_info *info;
2351
2352 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002353 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002354 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002355 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002356
2357 return NULL;
2358}
2359
Joerg Roedel5db31562015-07-22 12:40:43 +02002360static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2361 int bus, int devfn,
2362 struct device *dev,
2363 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002364{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002365 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002366 struct device_domain_info *info;
2367 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002368 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002369
2370 info = alloc_devinfo_mem();
2371 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002372 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002373
Jiang Liu745f2582014-02-19 14:07:26 +08002374 info->bus = bus;
2375 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002376 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2377 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2378 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002379 info->dev = dev;
2380 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002381 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002382
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002383 if (dev && dev_is_pci(dev)) {
2384 struct pci_dev *pdev = to_pci_dev(info->dev);
2385
2386 if (ecap_dev_iotlb_support(iommu->ecap) &&
2387 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2388 dmar_find_matched_atsr_unit(pdev))
2389 info->ats_supported = 1;
2390
2391 if (ecs_enabled(iommu)) {
2392 if (pasid_enabled(iommu)) {
2393 int features = pci_pasid_features(pdev);
2394 if (features >= 0)
2395 info->pasid_supported = features | 1;
2396 }
2397
2398 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2399 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2400 info->pri_supported = 1;
2401 }
2402 }
2403
Jiang Liu745f2582014-02-19 14:07:26 +08002404 spin_lock_irqsave(&device_domain_lock, flags);
2405 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002406 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002407
2408 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002409 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002410 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002411 if (info2) {
2412 found = info2->domain;
2413 info2->dev = dev;
2414 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002415 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002416
Jiang Liu745f2582014-02-19 14:07:26 +08002417 if (found) {
2418 spin_unlock_irqrestore(&device_domain_lock, flags);
2419 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002420 /* Caller must free the original domain */
2421 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002422 }
2423
Joerg Roedeld160aca2015-07-22 11:52:53 +02002424 spin_lock(&iommu->lock);
2425 ret = domain_attach_iommu(domain, iommu);
2426 spin_unlock(&iommu->lock);
2427
2428 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002429 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302430 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002431 return NULL;
2432 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002433
David Woodhouseb718cd32014-03-09 13:11:33 -07002434 list_add(&info->link, &domain->devices);
2435 list_add(&info->global, &device_domain_list);
2436 if (dev)
2437 dev->archdata.iommu = info;
2438 spin_unlock_irqrestore(&device_domain_lock, flags);
2439
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002440 if (dev && domain_context_mapping(domain, dev)) {
2441 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002442 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002443 return NULL;
2444 }
2445
David Woodhouseb718cd32014-03-09 13:11:33 -07002446 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002447}
2448
Alex Williamson579305f2014-07-03 09:51:43 -06002449static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2450{
2451 *(u16 *)opaque = alias;
2452 return 0;
2453}
2454
Joerg Roedel76208352016-08-25 14:25:12 +02002455static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002456{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002457 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002458 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002459 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002460 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002461 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002462 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002463
David Woodhouse146922e2014-03-09 15:44:17 -07002464 iommu = device_to_iommu(dev, &bus, &devfn);
2465 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002466 return NULL;
2467
Joerg Roedel08a7f452015-07-23 18:09:11 +02002468 req_id = ((u16)bus << 8) | devfn;
2469
Alex Williamson579305f2014-07-03 09:51:43 -06002470 if (dev_is_pci(dev)) {
2471 struct pci_dev *pdev = to_pci_dev(dev);
2472
2473 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2474
2475 spin_lock_irqsave(&device_domain_lock, flags);
2476 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2477 PCI_BUS_NUM(dma_alias),
2478 dma_alias & 0xff);
2479 if (info) {
2480 iommu = info->iommu;
2481 domain = info->domain;
2482 }
2483 spin_unlock_irqrestore(&device_domain_lock, flags);
2484
Joerg Roedel76208352016-08-25 14:25:12 +02002485 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002486 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002487 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002488 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002489
David Woodhouse146922e2014-03-09 15:44:17 -07002490 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002491 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002492 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002493 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002494 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002495 domain_exit(domain);
2496 return NULL;
2497 }
2498
Joerg Roedel76208352016-08-25 14:25:12 +02002499out:
Alex Williamson579305f2014-07-03 09:51:43 -06002500
Joerg Roedel76208352016-08-25 14:25:12 +02002501 return domain;
2502}
2503
2504static struct dmar_domain *set_domain_for_dev(struct device *dev,
2505 struct dmar_domain *domain)
2506{
2507 struct intel_iommu *iommu;
2508 struct dmar_domain *tmp;
2509 u16 req_id, dma_alias;
2510 u8 bus, devfn;
2511
2512 iommu = device_to_iommu(dev, &bus, &devfn);
2513 if (!iommu)
2514 return NULL;
2515
2516 req_id = ((u16)bus << 8) | devfn;
2517
2518 if (dev_is_pci(dev)) {
2519 struct pci_dev *pdev = to_pci_dev(dev);
2520
2521 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2522
2523 /* register PCI DMA alias device */
2524 if (req_id != dma_alias) {
2525 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2526 dma_alias & 0xff, NULL, domain);
2527
2528 if (!tmp || tmp != domain)
2529 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002530 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002531 }
2532
Joerg Roedel5db31562015-07-22 12:40:43 +02002533 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002534 if (!tmp || tmp != domain)
2535 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002536
Joerg Roedel76208352016-08-25 14:25:12 +02002537 return domain;
2538}
2539
2540static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2541{
2542 struct dmar_domain *domain, *tmp;
2543
2544 domain = find_domain(dev);
2545 if (domain)
2546 goto out;
2547
2548 domain = find_or_alloc_domain(dev, gaw);
2549 if (!domain)
2550 goto out;
2551
2552 tmp = set_domain_for_dev(dev, domain);
2553 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002554 domain_exit(domain);
2555 domain = tmp;
2556 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002557
Joerg Roedel76208352016-08-25 14:25:12 +02002558out:
2559
David Woodhouseb718cd32014-03-09 13:11:33 -07002560 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002561}
2562
David Woodhouseb2132032009-06-26 18:50:28 +01002563static int iommu_domain_identity_map(struct dmar_domain *domain,
2564 unsigned long long start,
2565 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002566{
David Woodhousec5395d52009-06-28 16:35:56 +01002567 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2568 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002569
David Woodhousec5395d52009-06-28 16:35:56 +01002570 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2571 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002572 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002573 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002574 }
2575
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002576 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002577 /*
2578 * RMRR range might have overlap with physical memory range,
2579 * clear it first
2580 */
David Woodhousec5395d52009-06-28 16:35:56 +01002581 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002582
David Woodhousec5395d52009-06-28 16:35:56 +01002583 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2584 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002585 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002586}
2587
Joerg Roedeld66ce542015-09-23 19:00:10 +02002588static int domain_prepare_identity_map(struct device *dev,
2589 struct dmar_domain *domain,
2590 unsigned long long start,
2591 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002592{
David Woodhouse19943b02009-08-04 16:19:20 +01002593 /* For _hardware_ passthrough, don't bother. But for software
2594 passthrough, we do it anyway -- it may indicate a memory
2595 range which is reserved in E820, so which didn't get set
2596 up to start with in si_domain */
2597 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002598 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2599 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002600 return 0;
2601 }
2602
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002603 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2604 dev_name(dev), start, end);
2605
David Woodhouse5595b522009-12-02 09:21:55 +00002606 if (end < start) {
2607 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2608 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2609 dmi_get_system_info(DMI_BIOS_VENDOR),
2610 dmi_get_system_info(DMI_BIOS_VERSION),
2611 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002612 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002613 }
2614
David Woodhouse2ff729f2009-08-26 14:25:41 +01002615 if (end >> agaw_to_width(domain->agaw)) {
2616 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2617 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2618 agaw_to_width(domain->agaw),
2619 dmi_get_system_info(DMI_BIOS_VENDOR),
2620 dmi_get_system_info(DMI_BIOS_VERSION),
2621 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002622 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002623 }
David Woodhouse19943b02009-08-04 16:19:20 +01002624
Joerg Roedeld66ce542015-09-23 19:00:10 +02002625 return iommu_domain_identity_map(domain, start, end);
2626}
2627
2628static int iommu_prepare_identity_map(struct device *dev,
2629 unsigned long long start,
2630 unsigned long long end)
2631{
2632 struct dmar_domain *domain;
2633 int ret;
2634
2635 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2636 if (!domain)
2637 return -ENOMEM;
2638
2639 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002640 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002641 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002642
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002643 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002644}
2645
2646static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002647 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002648{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002649 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002650 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002651 return iommu_prepare_identity_map(dev, rmrr->base_address,
2652 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002653}
2654
Suresh Siddhad3f13812011-08-23 17:05:25 -07002655#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002656static inline void iommu_prepare_isa(void)
2657{
2658 struct pci_dev *pdev;
2659 int ret;
2660
2661 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2662 if (!pdev)
2663 return;
2664
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002665 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002666 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002667
2668 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002669 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002670
Yijing Wang9b27e822014-05-20 20:37:52 +08002671 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002672}
2673#else
2674static inline void iommu_prepare_isa(void)
2675{
2676 return;
2677}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002678#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002679
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002680static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002681
Matt Kraai071e1372009-08-23 22:30:22 -07002682static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002683{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002684 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002685
Jiang Liuab8dfe22014-07-11 14:19:27 +08002686 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002687 if (!si_domain)
2688 return -EFAULT;
2689
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002690 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2691 domain_exit(si_domain);
2692 return -EFAULT;
2693 }
2694
Joerg Roedel0dc79712015-07-21 15:40:06 +02002695 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002696
David Woodhouse19943b02009-08-04 16:19:20 +01002697 if (hw)
2698 return 0;
2699
David Woodhousec7ab48d2009-06-26 19:10:36 +01002700 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002701 unsigned long start_pfn, end_pfn;
2702 int i;
2703
2704 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2705 ret = iommu_domain_identity_map(si_domain,
2706 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2707 if (ret)
2708 return ret;
2709 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002710 }
2711
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002712 return 0;
2713}
2714
David Woodhouse9b226622014-03-09 14:03:28 -07002715static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002716{
2717 struct device_domain_info *info;
2718
2719 if (likely(!iommu_identity_mapping))
2720 return 0;
2721
David Woodhouse9b226622014-03-09 14:03:28 -07002722 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002723 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2724 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002726 return 0;
2727}
2728
Joerg Roedel28ccce02015-07-21 14:45:31 +02002729static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002730{
David Woodhouse0ac72662014-03-09 13:19:22 -07002731 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002732 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002733 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002734
David Woodhouse5913c9b2014-03-09 16:27:31 -07002735 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002736 if (!iommu)
2737 return -ENODEV;
2738
Joerg Roedel5db31562015-07-22 12:40:43 +02002739 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002740 if (ndomain != domain)
2741 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002742
2743 return 0;
2744}
2745
David Woodhouse0b9d9752014-03-09 15:48:15 -07002746static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002747{
2748 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002749 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002750 int i;
2751
Jiang Liu0e242612014-02-19 14:07:34 +08002752 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002753 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002754 /*
2755 * Return TRUE if this RMRR contains the device that
2756 * is passed in.
2757 */
2758 for_each_active_dev_scope(rmrr->devices,
2759 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002760 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002761 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002762 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002763 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002764 }
Jiang Liu0e242612014-02-19 14:07:34 +08002765 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002766 return false;
2767}
2768
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002769/*
2770 * There are a couple cases where we need to restrict the functionality of
2771 * devices associated with RMRRs. The first is when evaluating a device for
2772 * identity mapping because problems exist when devices are moved in and out
2773 * of domains and their respective RMRR information is lost. This means that
2774 * a device with associated RMRRs will never be in a "passthrough" domain.
2775 * The second is use of the device through the IOMMU API. This interface
2776 * expects to have full control of the IOVA space for the device. We cannot
2777 * satisfy both the requirement that RMRR access is maintained and have an
2778 * unencumbered IOVA space. We also have no ability to quiesce the device's
2779 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2780 * We therefore prevent devices associated with an RMRR from participating in
2781 * the IOMMU API, which eliminates them from device assignment.
2782 *
2783 * In both cases we assume that PCI USB devices with RMRRs have them largely
2784 * for historical reasons and that the RMRR space is not actively used post
2785 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002786 *
2787 * The same exception is made for graphics devices, with the requirement that
2788 * any use of the RMRR regions will be torn down before assigning the device
2789 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002790 */
2791static bool device_is_rmrr_locked(struct device *dev)
2792{
2793 if (!device_has_rmrr(dev))
2794 return false;
2795
2796 if (dev_is_pci(dev)) {
2797 struct pci_dev *pdev = to_pci_dev(dev);
2798
David Woodhouse18436af2015-03-25 15:05:47 +00002799 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002800 return false;
2801 }
2802
2803 return true;
2804}
2805
David Woodhouse3bdb2592014-03-09 16:03:08 -07002806static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002807{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002808
David Woodhouse3bdb2592014-03-09 16:03:08 -07002809 if (dev_is_pci(dev)) {
2810 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002811
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002812 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002813 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002814
David Woodhouse3bdb2592014-03-09 16:03:08 -07002815 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2816 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002817
David Woodhouse3bdb2592014-03-09 16:03:08 -07002818 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2819 return 1;
2820
2821 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2822 return 0;
2823
2824 /*
2825 * We want to start off with all devices in the 1:1 domain, and
2826 * take them out later if we find they can't access all of memory.
2827 *
2828 * However, we can't do this for PCI devices behind bridges,
2829 * because all PCI devices behind the same bridge will end up
2830 * with the same source-id on their transactions.
2831 *
2832 * Practically speaking, we can't change things around for these
2833 * devices at run-time, because we can't be sure there'll be no
2834 * DMA transactions in flight for any of their siblings.
2835 *
2836 * So PCI devices (unless they're on the root bus) as well as
2837 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2838 * the 1:1 domain, just in _case_ one of their siblings turns out
2839 * not to be able to map all of memory.
2840 */
2841 if (!pci_is_pcie(pdev)) {
2842 if (!pci_is_root_bus(pdev->bus))
2843 return 0;
2844 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2845 return 0;
2846 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2847 return 0;
2848 } else {
2849 if (device_has_rmrr(dev))
2850 return 0;
2851 }
David Woodhouse6941af22009-07-04 18:24:27 +01002852
David Woodhouse3dfc8132009-07-04 19:11:08 +01002853 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002854 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002855 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002856 * take them out of the 1:1 domain later.
2857 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002858 if (!startup) {
2859 /*
2860 * If the device's dma_mask is less than the system's memory
2861 * size then this is not a candidate for identity mapping.
2862 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002863 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002864
David Woodhouse3bdb2592014-03-09 16:03:08 -07002865 if (dev->coherent_dma_mask &&
2866 dev->coherent_dma_mask < dma_mask)
2867 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002868
David Woodhouse3bdb2592014-03-09 16:03:08 -07002869 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002870 }
David Woodhouse6941af22009-07-04 18:24:27 +01002871
2872 return 1;
2873}
2874
David Woodhousecf04eee2014-03-21 16:49:04 +00002875static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2876{
2877 int ret;
2878
2879 if (!iommu_should_identity_map(dev, 1))
2880 return 0;
2881
Joerg Roedel28ccce02015-07-21 14:45:31 +02002882 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002883 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002884 pr_info("%s identity mapping for device %s\n",
2885 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002886 else if (ret == -ENODEV)
2887 /* device not associated with an iommu */
2888 ret = 0;
2889
2890 return ret;
2891}
2892
2893
Matt Kraai071e1372009-08-23 22:30:22 -07002894static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002895{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002896 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002897 struct dmar_drhd_unit *drhd;
2898 struct intel_iommu *iommu;
2899 struct device *dev;
2900 int i;
2901 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002902
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002903 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002904 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2905 if (ret)
2906 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002907 }
2908
David Woodhousecf04eee2014-03-21 16:49:04 +00002909 for_each_active_iommu(iommu, drhd)
2910 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2911 struct acpi_device_physical_node *pn;
2912 struct acpi_device *adev;
2913
2914 if (dev->bus != &acpi_bus_type)
2915 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002916
David Woodhousecf04eee2014-03-21 16:49:04 +00002917 adev= to_acpi_device(dev);
2918 mutex_lock(&adev->physical_node_lock);
2919 list_for_each_entry(pn, &adev->physical_node_list, node) {
2920 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2921 if (ret)
2922 break;
2923 }
2924 mutex_unlock(&adev->physical_node_lock);
2925 if (ret)
2926 return ret;
2927 }
2928
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002929 return 0;
2930}
2931
Jiang Liuffebeb42014-11-09 22:48:02 +08002932static void intel_iommu_init_qi(struct intel_iommu *iommu)
2933{
2934 /*
2935 * Start from the sane iommu hardware state.
2936 * If the queued invalidation is already initialized by us
2937 * (for example, while enabling interrupt-remapping) then
2938 * we got the things already rolling from a sane state.
2939 */
2940 if (!iommu->qi) {
2941 /*
2942 * Clear any previous faults.
2943 */
2944 dmar_fault(-1, iommu);
2945 /*
2946 * Disable queued invalidation if supported and already enabled
2947 * before OS handover.
2948 */
2949 dmar_disable_qi(iommu);
2950 }
2951
2952 if (dmar_enable_qi(iommu)) {
2953 /*
2954 * Queued Invalidate not enabled, use Register Based Invalidate
2955 */
2956 iommu->flush.flush_context = __iommu_flush_context;
2957 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002958 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002959 iommu->name);
2960 } else {
2961 iommu->flush.flush_context = qi_flush_context;
2962 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002963 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002964 }
2965}
2966
Joerg Roedel091d42e2015-06-12 11:56:10 +02002967static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04002968 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02002969 struct context_entry **tbl,
2970 int bus, bool ext)
2971{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002972 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002973 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04002974 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002975 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002976 phys_addr_t old_ce_phys;
2977
2978 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04002979 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002980
2981 for (devfn = 0; devfn < 256; devfn++) {
2982 /* First calculate the correct index */
2983 idx = (ext ? devfn * 2 : devfn) % 256;
2984
2985 if (idx == 0) {
2986 /* First save what we may have and clean up */
2987 if (new_ce) {
2988 tbl[tbl_idx] = new_ce;
2989 __iommu_flush_cache(iommu, new_ce,
2990 VTD_PAGE_SIZE);
2991 pos = 1;
2992 }
2993
2994 if (old_ce)
2995 iounmap(old_ce);
2996
2997 ret = 0;
2998 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002999 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003000 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003001 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003002
3003 if (!old_ce_phys) {
3004 if (ext && devfn == 0) {
3005 /* No LCTP, try UCTP */
3006 devfn = 0x7f;
3007 continue;
3008 } else {
3009 goto out;
3010 }
3011 }
3012
3013 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003014 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3015 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003016 if (!old_ce)
3017 goto out;
3018
3019 new_ce = alloc_pgtable_page(iommu->node);
3020 if (!new_ce)
3021 goto out_unmap;
3022
3023 ret = 0;
3024 }
3025
3026 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003027 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003028
Joerg Roedelcf484d02015-06-12 12:21:46 +02003029 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003030 continue;
3031
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003032 did = context_domain_id(&ce);
3033 if (did >= 0 && did < cap_ndoms(iommu->cap))
3034 set_bit(did, iommu->domain_ids);
3035
Joerg Roedelcf484d02015-06-12 12:21:46 +02003036 /*
3037 * We need a marker for copied context entries. This
3038 * marker needs to work for the old format as well as
3039 * for extended context entries.
3040 *
3041 * Bit 67 of the context entry is used. In the old
3042 * format this bit is available to software, in the
3043 * extended format it is the PGE bit, but PGE is ignored
3044 * by HW if PASIDs are disabled (and thus still
3045 * available).
3046 *
3047 * So disable PASIDs first and then mark the entry
3048 * copied. This means that we don't copy PASID
3049 * translations from the old kernel, but this is fine as
3050 * faults there are not fatal.
3051 */
3052 context_clear_pasid_enable(&ce);
3053 context_set_copied(&ce);
3054
Joerg Roedel091d42e2015-06-12 11:56:10 +02003055 new_ce[idx] = ce;
3056 }
3057
3058 tbl[tbl_idx + pos] = new_ce;
3059
3060 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3061
3062out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003063 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003064
3065out:
3066 return ret;
3067}
3068
3069static int copy_translation_tables(struct intel_iommu *iommu)
3070{
3071 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003072 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003073 phys_addr_t old_rt_phys;
3074 int ctxt_table_entries;
3075 unsigned long flags;
3076 u64 rtaddr_reg;
3077 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003078 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003079
3080 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3081 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003082 new_ext = !!ecap_ecs(iommu->ecap);
3083
3084 /*
3085 * The RTT bit can only be changed when translation is disabled,
3086 * but disabling translation means to open a window for data
3087 * corruption. So bail out and don't copy anything if we would
3088 * have to change the bit.
3089 */
3090 if (new_ext != ext)
3091 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003092
3093 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3094 if (!old_rt_phys)
3095 return -EINVAL;
3096
Dan Williamsdfddb962015-10-09 18:16:46 -04003097 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003098 if (!old_rt)
3099 return -ENOMEM;
3100
3101 /* This is too big for the stack - allocate it from slab */
3102 ctxt_table_entries = ext ? 512 : 256;
3103 ret = -ENOMEM;
3104 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3105 if (!ctxt_tbls)
3106 goto out_unmap;
3107
3108 for (bus = 0; bus < 256; bus++) {
3109 ret = copy_context_table(iommu, &old_rt[bus],
3110 ctxt_tbls, bus, ext);
3111 if (ret) {
3112 pr_err("%s: Failed to copy context table for bus %d\n",
3113 iommu->name, bus);
3114 continue;
3115 }
3116 }
3117
3118 spin_lock_irqsave(&iommu->lock, flags);
3119
3120 /* Context tables are copied, now write them to the root_entry table */
3121 for (bus = 0; bus < 256; bus++) {
3122 int idx = ext ? bus * 2 : bus;
3123 u64 val;
3124
3125 if (ctxt_tbls[idx]) {
3126 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3127 iommu->root_entry[bus].lo = val;
3128 }
3129
3130 if (!ext || !ctxt_tbls[idx + 1])
3131 continue;
3132
3133 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3134 iommu->root_entry[bus].hi = val;
3135 }
3136
3137 spin_unlock_irqrestore(&iommu->lock, flags);
3138
3139 kfree(ctxt_tbls);
3140
3141 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3142
3143 ret = 0;
3144
3145out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003146 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003147
3148 return ret;
3149}
3150
Joseph Cihulab7792602011-05-03 00:08:37 -07003151static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003152{
3153 struct dmar_drhd_unit *drhd;
3154 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003155 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003156 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003157 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003158 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003159
3160 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003161 * for each drhd
3162 * allocate root
3163 * initialize and program root entry to not present
3164 * endfor
3165 */
3166 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003167 /*
3168 * lock not needed as this is only incremented in the single
3169 * threaded kernel __init code path all other access are read
3170 * only
3171 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003172 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003173 g_num_of_iommus++;
3174 continue;
3175 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003176 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003177 }
3178
Jiang Liuffebeb42014-11-09 22:48:02 +08003179 /* Preallocate enough resources for IOMMU hot-addition */
3180 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3181 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3182
Weidong Hand9630fe2008-12-08 11:06:32 +08003183 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3184 GFP_KERNEL);
3185 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003186 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003187 ret = -ENOMEM;
3188 goto error;
3189 }
3190
Omer Pelegaa473242016-04-20 11:33:02 +03003191 for_each_possible_cpu(cpu) {
3192 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3193 cpu);
3194
3195 dfd->tables = kzalloc(g_num_of_iommus *
3196 sizeof(struct deferred_flush_table),
3197 GFP_KERNEL);
3198 if (!dfd->tables) {
3199 ret = -ENOMEM;
3200 goto free_g_iommus;
3201 }
3202
3203 spin_lock_init(&dfd->lock);
3204 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003205 }
3206
Jiang Liu7c919772014-01-06 14:18:18 +08003207 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003208 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003209
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003210 intel_iommu_init_qi(iommu);
3211
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003212 ret = iommu_init_domains(iommu);
3213 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003214 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003215
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003216 init_translation_status(iommu);
3217
Joerg Roedel091d42e2015-06-12 11:56:10 +02003218 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3219 iommu_disable_translation(iommu);
3220 clear_translation_pre_enabled(iommu);
3221 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3222 iommu->name);
3223 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003224
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003225 /*
3226 * TBD:
3227 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003228 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003229 */
3230 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003231 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003232 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003233
Joerg Roedel091d42e2015-06-12 11:56:10 +02003234 if (translation_pre_enabled(iommu)) {
3235 pr_info("Translation already enabled - trying to copy translation structures\n");
3236
3237 ret = copy_translation_tables(iommu);
3238 if (ret) {
3239 /*
3240 * We found the IOMMU with translation
3241 * enabled - but failed to copy over the
3242 * old root-entry table. Try to proceed
3243 * by disabling translation now and
3244 * allocating a clean root-entry table.
3245 * This might cause DMAR faults, but
3246 * probably the dump will still succeed.
3247 */
3248 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3249 iommu->name);
3250 iommu_disable_translation(iommu);
3251 clear_translation_pre_enabled(iommu);
3252 } else {
3253 pr_info("Copied translation tables from previous kernel for %s\n",
3254 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003255 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003256 }
3257 }
3258
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003259 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003260 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003261#ifdef CONFIG_INTEL_IOMMU_SVM
3262 if (pasid_enabled(iommu))
3263 intel_svm_alloc_pasid_tables(iommu);
3264#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003265 }
3266
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003267 /*
3268 * Now that qi is enabled on all iommus, set the root entry and flush
3269 * caches. This is required on some Intel X58 chipsets, otherwise the
3270 * flush_context function will loop forever and the boot hangs.
3271 */
3272 for_each_active_iommu(iommu, drhd) {
3273 iommu_flush_write_buffer(iommu);
3274 iommu_set_root_entry(iommu);
3275 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3276 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3277 }
3278
David Woodhouse19943b02009-08-04 16:19:20 +01003279 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003280 iommu_identity_mapping |= IDENTMAP_ALL;
3281
Suresh Siddhad3f13812011-08-23 17:05:25 -07003282#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003283 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003284#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003285
Joerg Roedel86080cc2015-06-12 12:27:16 +02003286 if (iommu_identity_mapping) {
3287 ret = si_domain_init(hw_pass_through);
3288 if (ret)
3289 goto free_iommu;
3290 }
3291
David Woodhousee0fc7e02009-09-30 09:12:17 -07003292 check_tylersburg_isoch();
3293
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003294 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003295 * If we copied translations from a previous kernel in the kdump
3296 * case, we can not assign the devices to domains now, as that
3297 * would eliminate the old mappings. So skip this part and defer
3298 * the assignment to device driver initialization time.
3299 */
3300 if (copied_tables)
3301 goto domains_done;
3302
3303 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003304 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003305 * identity mappings for rmrr, gfx, and isa and may fall back to static
3306 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003307 */
David Woodhouse19943b02009-08-04 16:19:20 +01003308 if (iommu_identity_mapping) {
3309 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3310 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003311 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003312 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003313 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003314 }
David Woodhouse19943b02009-08-04 16:19:20 +01003315 /*
3316 * For each rmrr
3317 * for each dev attached to rmrr
3318 * do
3319 * locate drhd for dev, alloc domain for dev
3320 * allocate free domain
3321 * allocate page table entries for rmrr
3322 * if context not allocated for bus
3323 * allocate and init context
3324 * set present in root table for this bus
3325 * init context with domain, translation etc
3326 * endfor
3327 * endfor
3328 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003329 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003330 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003331 /* some BIOS lists non-exist devices in DMAR table. */
3332 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003333 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003334 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003335 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003336 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003337 }
3338 }
3339
3340 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003341
Joerg Roedela87f4912015-06-12 12:32:54 +02003342domains_done:
3343
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003344 /*
3345 * for each drhd
3346 * enable fault log
3347 * global invalidate context cache
3348 * global invalidate iotlb
3349 * enable translation
3350 */
Jiang Liu7c919772014-01-06 14:18:18 +08003351 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003352 if (drhd->ignored) {
3353 /*
3354 * we always have to disable PMRs or DMA may fail on
3355 * this device
3356 */
3357 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003358 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003359 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003360 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003361
3362 iommu_flush_write_buffer(iommu);
3363
David Woodhousea222a7f2015-10-07 23:35:18 +01003364#ifdef CONFIG_INTEL_IOMMU_SVM
3365 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3366 ret = intel_svm_enable_prq(iommu);
3367 if (ret)
3368 goto free_iommu;
3369 }
3370#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003371 ret = dmar_set_interrupt(iommu);
3372 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003373 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003374
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003375 if (!translation_pre_enabled(iommu))
3376 iommu_enable_translation(iommu);
3377
David Woodhouseb94996c2009-09-19 15:28:12 -07003378 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003379 }
3380
3381 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003382
3383free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003384 for_each_active_iommu(iommu, drhd) {
3385 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003386 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003387 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003388free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003389 for_each_possible_cpu(cpu)
3390 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003391 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003392error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003393 return ret;
3394}
3395
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003396/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003397static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003398 struct dmar_domain *domain,
3399 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003400{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003401 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003402
David Woodhouse875764d2009-06-28 21:20:51 +01003403 /* Restrict dma_mask to the width that the iommu can handle */
3404 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003405 /* Ensure we reserve the whole size-aligned region */
3406 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003407
3408 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003409 /*
3410 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003411 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003412 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003413 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003414 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3415 IOVA_PFN(DMA_BIT_MASK(32)));
3416 if (iova_pfn)
3417 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003418 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003419 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3420 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003421 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003422 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003423 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003424 }
3425
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003426 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003427}
3428
David Woodhoused4b709f2014-03-09 16:07:40 -07003429static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003430{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003431 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003432 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003433 struct device *i_dev;
3434 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003435
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003436 domain = find_domain(dev);
3437 if (domain)
3438 goto out;
3439
3440 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3441 if (!domain)
3442 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003443
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003444 /* We have a new domain - setup possible RMRRs for the device */
3445 rcu_read_lock();
3446 for_each_rmrr_units(rmrr) {
3447 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3448 i, i_dev) {
3449 if (i_dev != dev)
3450 continue;
3451
3452 ret = domain_prepare_identity_map(dev, domain,
3453 rmrr->base_address,
3454 rmrr->end_address);
3455 if (ret)
3456 dev_err(dev, "Mapping reserved region failed\n");
3457 }
3458 }
3459 rcu_read_unlock();
3460
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003461 tmp = set_domain_for_dev(dev, domain);
3462 if (!tmp || domain != tmp) {
3463 domain_exit(domain);
3464 domain = tmp;
3465 }
3466
3467out:
3468
3469 if (!domain)
3470 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3471
3472
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003473 return domain;
3474}
3475
David Woodhoused4b709f2014-03-09 16:07:40 -07003476static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003477{
3478 struct device_domain_info *info;
3479
3480 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003481 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003482 if (likely(info))
3483 return info->domain;
3484
3485 return __get_valid_domain_for_dev(dev);
3486}
3487
David Woodhouseecb509e2014-03-09 16:29:55 -07003488/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003489static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003490{
3491 int found;
3492
David Woodhouse3d891942014-03-06 15:59:26 +00003493 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003494 return 1;
3495
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003496 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003497 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003498
David Woodhouse9b226622014-03-09 14:03:28 -07003499 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003500 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003501 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003502 return 1;
3503 else {
3504 /*
3505 * 32 bit DMA is removed from si_domain and fall back
3506 * to non-identity mapping.
3507 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003508 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003509 pr_info("32bit %s uses non-identity mapping\n",
3510 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003511 return 0;
3512 }
3513 } else {
3514 /*
3515 * In case of a detached 64 bit DMA device from vm, the device
3516 * is put into si_domain for identity mapping.
3517 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003518 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003519 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003520 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003521 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003522 pr_info("64bit %s uses identity mapping\n",
3523 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003524 return 1;
3525 }
3526 }
3527 }
3528
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003529 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003530}
3531
David Woodhouse5040a912014-03-09 16:14:00 -07003532static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003533 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003534{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003535 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003536 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003537 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003538 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003539 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003540 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003541 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003542
3543 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003544
David Woodhouse5040a912014-03-09 16:14:00 -07003545 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003546 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003547
David Woodhouse5040a912014-03-09 16:14:00 -07003548 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003549 if (!domain)
3550 return 0;
3551
Weidong Han8c11e792008-12-08 15:29:22 +08003552 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003553 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003554
Omer Peleg2aac6302016-04-20 11:33:57 +03003555 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3556 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003557 goto error;
3558
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003559 /*
3560 * Check if DMAR supports zero-length reads on write only
3561 * mappings..
3562 */
3563 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003564 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003565 prot |= DMA_PTE_READ;
3566 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3567 prot |= DMA_PTE_WRITE;
3568 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003569 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003570 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003571 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003572 * is not a big problem
3573 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003574 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003575 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003576 if (ret)
3577 goto error;
3578
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003579 /* it's a non-present to present mapping. Only flush if caching mode */
3580 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003581 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003582 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003583 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003584 else
Weidong Han8c11e792008-12-08 15:29:22 +08003585 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003586
Omer Peleg2aac6302016-04-20 11:33:57 +03003587 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003588 start_paddr += paddr & ~PAGE_MASK;
3589 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003590
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003591error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003592 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003593 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003594 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003595 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003596 return 0;
3597}
3598
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003599static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3600 unsigned long offset, size_t size,
3601 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003602 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003603{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003604 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003605 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003606}
3607
Omer Pelegaa473242016-04-20 11:33:02 +03003608static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003609{
mark gross80b20dd2008-04-18 13:53:58 -07003610 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003611
Omer Pelegaa473242016-04-20 11:33:02 +03003612 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003613
3614 /* just flush them all */
3615 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003616 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003617 struct deferred_flush_table *flush_table =
3618 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003619 if (!iommu)
3620 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003621
Omer Pelegaa473242016-04-20 11:33:02 +03003622 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003623 continue;
3624
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003625 /* In caching mode, global flushes turn emulation expensive */
3626 if (!cap_caching_mode(iommu->cap))
3627 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003628 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003629 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003630 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003631 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003632 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003633 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003634 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003635 struct dmar_domain *domain = entry->domain;
3636 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003637
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003638 /* On real hardware multiple invalidations are expensive */
3639 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003640 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003641 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003642 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003643 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003644 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003645 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003646 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003647 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003648 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003649 if (freelist)
3650 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003651 }
Omer Pelegaa473242016-04-20 11:33:02 +03003652 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003653 }
3654
Omer Pelegaa473242016-04-20 11:33:02 +03003655 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003656}
3657
Omer Pelegaa473242016-04-20 11:33:02 +03003658static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003659{
Omer Pelegaa473242016-04-20 11:33:02 +03003660 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003661 unsigned long flags;
3662
Omer Pelegaa473242016-04-20 11:33:02 +03003663 spin_lock_irqsave(&flush_data->lock, flags);
3664 flush_unmaps(flush_data);
3665 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003666}
3667
Omer Peleg2aac6302016-04-20 11:33:57 +03003668static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003669 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003670{
3671 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003672 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003673 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003674 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003675 struct deferred_flush_data *flush_data;
3676 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003677
Omer Pelegaa473242016-04-20 11:33:02 +03003678 cpuid = get_cpu();
3679 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3680
3681 /* Flush all CPUs' entries to avoid deferring too much. If
3682 * this becomes a bottleneck, can just flush us, and rely on
3683 * flush timer for the rest.
3684 */
3685 if (flush_data->size == HIGH_WATER_MARK) {
3686 int cpu;
3687
3688 for_each_online_cpu(cpu)
3689 flush_unmaps_timeout(cpu);
3690 }
3691
3692 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003693
Weidong Han8c11e792008-12-08 15:29:22 +08003694 iommu = domain_get_iommu(dom);
3695 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003696
Omer Pelegaa473242016-04-20 11:33:02 +03003697 entry_id = flush_data->tables[iommu_id].next;
3698 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003699
Omer Pelegaa473242016-04-20 11:33:02 +03003700 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003701 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003702 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003703 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003704 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003705
Omer Pelegaa473242016-04-20 11:33:02 +03003706 if (!flush_data->timer_on) {
3707 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3708 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003709 }
Omer Pelegaa473242016-04-20 11:33:02 +03003710 flush_data->size++;
3711 spin_unlock_irqrestore(&flush_data->lock, flags);
3712
3713 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003714}
3715
Omer Peleg769530e2016-04-20 11:33:25 +03003716static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003717{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003718 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003719 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003720 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003721 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003722 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003723 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003724
David Woodhouse73676832009-07-04 14:08:36 +01003725 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003726 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003727
David Woodhouse1525a292014-03-06 16:19:30 +00003728 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003729 BUG_ON(!domain);
3730
Weidong Han8c11e792008-12-08 15:29:22 +08003731 iommu = domain_get_iommu(domain);
3732
Omer Peleg2aac6302016-04-20 11:33:57 +03003733 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003734
Omer Peleg769530e2016-04-20 11:33:25 +03003735 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003736 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003737 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003738
David Woodhoused794dc92009-06-28 00:27:49 +01003739 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003740 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003741
David Woodhouseea8ea462014-03-05 17:09:32 +00003742 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003743
mark gross5e0d2a62008-03-04 15:22:08 -08003744 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003745 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003746 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003747 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003748 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003749 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003750 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003751 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003752 /*
3753 * queue up the release of the unmap to save the 1/6th of the
3754 * cpu used up by the iotlb flush operation...
3755 */
mark gross5e0d2a62008-03-04 15:22:08 -08003756 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003757}
3758
Jiang Liud41a4ad2014-07-11 14:19:34 +08003759static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3760 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003761 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003762{
Omer Peleg769530e2016-04-20 11:33:25 +03003763 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003764}
3765
David Woodhouse5040a912014-03-09 16:14:00 -07003766static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003767 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003768 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003769{
Akinobu Mita36746432014-06-04 16:06:51 -07003770 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003771 int order;
3772
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003773 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003774 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003775
David Woodhouse5040a912014-03-09 16:14:00 -07003776 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003777 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003778 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3779 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003780 flags |= GFP_DMA;
3781 else
3782 flags |= GFP_DMA32;
3783 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003784
Mel Gormand0164ad2015-11-06 16:28:21 -08003785 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003786 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003787
Akinobu Mita36746432014-06-04 16:06:51 -07003788 page = dma_alloc_from_contiguous(dev, count, order);
3789 if (page && iommu_no_mapping(dev) &&
3790 page_to_phys(page) + size > dev->coherent_dma_mask) {
3791 dma_release_from_contiguous(dev, page, count);
3792 page = NULL;
3793 }
3794 }
3795
3796 if (!page)
3797 page = alloc_pages(flags, order);
3798 if (!page)
3799 return NULL;
3800 memset(page_address(page), 0, size);
3801
3802 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003803 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003804 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003805 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003806 return page_address(page);
3807 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3808 __free_pages(page, order);
3809
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003810 return NULL;
3811}
3812
David Woodhouse5040a912014-03-09 16:14:00 -07003813static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003814 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003815{
3816 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003817 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003818
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003819 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003820 order = get_order(size);
3821
Omer Peleg769530e2016-04-20 11:33:25 +03003822 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003823 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3824 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003825}
3826
David Woodhouse5040a912014-03-09 16:14:00 -07003827static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003828 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003829 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003830{
Omer Peleg769530e2016-04-20 11:33:25 +03003831 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3832 unsigned long nrpages = 0;
3833 struct scatterlist *sg;
3834 int i;
3835
3836 for_each_sg(sglist, sg, nelems, i) {
3837 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3838 }
3839
3840 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003841}
3842
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003843static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003844 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003845{
3846 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003847 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003848
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003849 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003850 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003851 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003852 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003853 }
3854 return nelems;
3855}
3856
David Woodhouse5040a912014-03-09 16:14:00 -07003857static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003858 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003859{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003860 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003861 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003862 size_t size = 0;
3863 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003864 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003865 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003866 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003867 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003868 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003869
3870 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003871 if (iommu_no_mapping(dev))
3872 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003873
David Woodhouse5040a912014-03-09 16:14:00 -07003874 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003875 if (!domain)
3876 return 0;
3877
Weidong Han8c11e792008-12-08 15:29:22 +08003878 iommu = domain_get_iommu(domain);
3879
David Woodhouseb536d242009-06-28 14:49:31 +01003880 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003881 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003882
Omer Peleg2aac6302016-04-20 11:33:57 +03003883 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003884 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003885 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003886 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003887 return 0;
3888 }
3889
3890 /*
3891 * Check if DMAR supports zero-length reads on write only
3892 * mappings..
3893 */
3894 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003895 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003896 prot |= DMA_PTE_READ;
3897 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3898 prot |= DMA_PTE_WRITE;
3899
Omer Peleg2aac6302016-04-20 11:33:57 +03003900 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003901
Fenghua Yuf5329592009-08-04 15:09:37 -07003902 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003903 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003904 dma_pte_free_pagetable(domain, start_vpfn,
3905 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003906 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003907 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003908 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003909
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003910 /* it's a non-present to present mapping. Only flush if caching mode */
3911 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003912 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003913 else
Weidong Han8c11e792008-12-08 15:29:22 +08003914 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003915
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003916 return nelems;
3917}
3918
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003919static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3920{
3921 return !dma_addr;
3922}
3923
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003924struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003925 .alloc = intel_alloc_coherent,
3926 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003927 .map_sg = intel_map_sg,
3928 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003929 .map_page = intel_map_page,
3930 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003931 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003932};
3933
3934static inline int iommu_domain_cache_init(void)
3935{
3936 int ret = 0;
3937
3938 iommu_domain_cache = kmem_cache_create("iommu_domain",
3939 sizeof(struct dmar_domain),
3940 0,
3941 SLAB_HWCACHE_ALIGN,
3942
3943 NULL);
3944 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003945 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003946 ret = -ENOMEM;
3947 }
3948
3949 return ret;
3950}
3951
3952static inline int iommu_devinfo_cache_init(void)
3953{
3954 int ret = 0;
3955
3956 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3957 sizeof(struct device_domain_info),
3958 0,
3959 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003960 NULL);
3961 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003962 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003963 ret = -ENOMEM;
3964 }
3965
3966 return ret;
3967}
3968
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003969static int __init iommu_init_mempool(void)
3970{
3971 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003972 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003973 if (ret)
3974 return ret;
3975
3976 ret = iommu_domain_cache_init();
3977 if (ret)
3978 goto domain_error;
3979
3980 ret = iommu_devinfo_cache_init();
3981 if (!ret)
3982 return ret;
3983
3984 kmem_cache_destroy(iommu_domain_cache);
3985domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003986 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003987
3988 return -ENOMEM;
3989}
3990
3991static void __init iommu_exit_mempool(void)
3992{
3993 kmem_cache_destroy(iommu_devinfo_cache);
3994 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003995 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003996}
3997
Dan Williams556ab452010-07-23 15:47:56 -07003998static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3999{
4000 struct dmar_drhd_unit *drhd;
4001 u32 vtbar;
4002 int rc;
4003
4004 /* We know that this device on this chipset has its own IOMMU.
4005 * If we find it under a different IOMMU, then the BIOS is lying
4006 * to us. Hope that the IOMMU for this device is actually
4007 * disabled, and it needs no translation...
4008 */
4009 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4010 if (rc) {
4011 /* "can't" happen */
4012 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4013 return;
4014 }
4015 vtbar &= 0xffff0000;
4016
4017 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4018 drhd = dmar_find_matched_drhd_unit(pdev);
4019 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4020 TAINT_FIRMWARE_WORKAROUND,
4021 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4022 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4023}
4024DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4025
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004026static void __init init_no_remapping_devices(void)
4027{
4028 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004029 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004030 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004031
4032 for_each_drhd_unit(drhd) {
4033 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004034 for_each_active_dev_scope(drhd->devices,
4035 drhd->devices_cnt, i, dev)
4036 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004037 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004038 if (i == drhd->devices_cnt)
4039 drhd->ignored = 1;
4040 }
4041 }
4042
Jiang Liu7c919772014-01-06 14:18:18 +08004043 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004044 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004045 continue;
4046
Jiang Liub683b232014-02-19 14:07:32 +08004047 for_each_active_dev_scope(drhd->devices,
4048 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004049 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004050 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004051 if (i < drhd->devices_cnt)
4052 continue;
4053
David Woodhousec0771df2011-10-14 20:59:46 +01004054 /* This IOMMU has *only* gfx devices. Either bypass it or
4055 set the gfx_mapped flag, as appropriate */
4056 if (dmar_map_gfx) {
4057 intel_iommu_gfx_mapped = 1;
4058 } else {
4059 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004060 for_each_active_dev_scope(drhd->devices,
4061 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004062 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004063 }
4064 }
4065}
4066
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004067#ifdef CONFIG_SUSPEND
4068static int init_iommu_hw(void)
4069{
4070 struct dmar_drhd_unit *drhd;
4071 struct intel_iommu *iommu = NULL;
4072
4073 for_each_active_iommu(iommu, drhd)
4074 if (iommu->qi)
4075 dmar_reenable_qi(iommu);
4076
Joseph Cihulab7792602011-05-03 00:08:37 -07004077 for_each_iommu(iommu, drhd) {
4078 if (drhd->ignored) {
4079 /*
4080 * we always have to disable PMRs or DMA may fail on
4081 * this device
4082 */
4083 if (force_on)
4084 iommu_disable_protect_mem_regions(iommu);
4085 continue;
4086 }
4087
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004088 iommu_flush_write_buffer(iommu);
4089
4090 iommu_set_root_entry(iommu);
4091
4092 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004093 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004094 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4095 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004096 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004097 }
4098
4099 return 0;
4100}
4101
4102static void iommu_flush_all(void)
4103{
4104 struct dmar_drhd_unit *drhd;
4105 struct intel_iommu *iommu;
4106
4107 for_each_active_iommu(iommu, drhd) {
4108 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004109 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004110 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004111 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004112 }
4113}
4114
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004115static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004116{
4117 struct dmar_drhd_unit *drhd;
4118 struct intel_iommu *iommu = NULL;
4119 unsigned long flag;
4120
4121 for_each_active_iommu(iommu, drhd) {
4122 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4123 GFP_ATOMIC);
4124 if (!iommu->iommu_state)
4125 goto nomem;
4126 }
4127
4128 iommu_flush_all();
4129
4130 for_each_active_iommu(iommu, drhd) {
4131 iommu_disable_translation(iommu);
4132
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004133 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004134
4135 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4136 readl(iommu->reg + DMAR_FECTL_REG);
4137 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4138 readl(iommu->reg + DMAR_FEDATA_REG);
4139 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4140 readl(iommu->reg + DMAR_FEADDR_REG);
4141 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4142 readl(iommu->reg + DMAR_FEUADDR_REG);
4143
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004144 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004145 }
4146 return 0;
4147
4148nomem:
4149 for_each_active_iommu(iommu, drhd)
4150 kfree(iommu->iommu_state);
4151
4152 return -ENOMEM;
4153}
4154
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004155static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004156{
4157 struct dmar_drhd_unit *drhd;
4158 struct intel_iommu *iommu = NULL;
4159 unsigned long flag;
4160
4161 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004162 if (force_on)
4163 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4164 else
4165 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004166 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004167 }
4168
4169 for_each_active_iommu(iommu, drhd) {
4170
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004171 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004172
4173 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4174 iommu->reg + DMAR_FECTL_REG);
4175 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4176 iommu->reg + DMAR_FEDATA_REG);
4177 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4178 iommu->reg + DMAR_FEADDR_REG);
4179 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4180 iommu->reg + DMAR_FEUADDR_REG);
4181
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004182 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004183 }
4184
4185 for_each_active_iommu(iommu, drhd)
4186 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004187}
4188
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004189static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004190 .resume = iommu_resume,
4191 .suspend = iommu_suspend,
4192};
4193
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004194static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004195{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004196 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004197}
4198
4199#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004200static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004201#endif /* CONFIG_PM */
4202
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004203
Jiang Liuc2a0b532014-11-09 22:47:56 +08004204int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004205{
4206 struct acpi_dmar_reserved_memory *rmrr;
4207 struct dmar_rmrr_unit *rmrru;
4208
4209 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4210 if (!rmrru)
4211 return -ENOMEM;
4212
4213 rmrru->hdr = header;
4214 rmrr = (struct acpi_dmar_reserved_memory *)header;
4215 rmrru->base_address = rmrr->base_address;
4216 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004217 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4218 ((void *)rmrr) + rmrr->header.length,
4219 &rmrru->devices_cnt);
4220 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4221 kfree(rmrru);
4222 return -ENOMEM;
4223 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004224
Jiang Liu2e455282014-02-19 14:07:36 +08004225 list_add(&rmrru->list, &dmar_rmrr_units);
4226
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004227 return 0;
4228}
4229
Jiang Liu6b197242014-11-09 22:47:58 +08004230static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4231{
4232 struct dmar_atsr_unit *atsru;
4233 struct acpi_dmar_atsr *tmp;
4234
4235 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4236 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4237 if (atsr->segment != tmp->segment)
4238 continue;
4239 if (atsr->header.length != tmp->header.length)
4240 continue;
4241 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4242 return atsru;
4243 }
4244
4245 return NULL;
4246}
4247
4248int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004249{
4250 struct acpi_dmar_atsr *atsr;
4251 struct dmar_atsr_unit *atsru;
4252
Jiang Liu6b197242014-11-09 22:47:58 +08004253 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4254 return 0;
4255
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004256 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004257 atsru = dmar_find_atsr(atsr);
4258 if (atsru)
4259 return 0;
4260
4261 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004262 if (!atsru)
4263 return -ENOMEM;
4264
Jiang Liu6b197242014-11-09 22:47:58 +08004265 /*
4266 * If memory is allocated from slab by ACPI _DSM method, we need to
4267 * copy the memory content because the memory buffer will be freed
4268 * on return.
4269 */
4270 atsru->hdr = (void *)(atsru + 1);
4271 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004272 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004273 if (!atsru->include_all) {
4274 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4275 (void *)atsr + atsr->header.length,
4276 &atsru->devices_cnt);
4277 if (atsru->devices_cnt && atsru->devices == NULL) {
4278 kfree(atsru);
4279 return -ENOMEM;
4280 }
4281 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004282
Jiang Liu0e242612014-02-19 14:07:34 +08004283 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004284
4285 return 0;
4286}
4287
Jiang Liu9bdc5312014-01-06 14:18:27 +08004288static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4289{
4290 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4291 kfree(atsru);
4292}
4293
Jiang Liu6b197242014-11-09 22:47:58 +08004294int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4295{
4296 struct acpi_dmar_atsr *atsr;
4297 struct dmar_atsr_unit *atsru;
4298
4299 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4300 atsru = dmar_find_atsr(atsr);
4301 if (atsru) {
4302 list_del_rcu(&atsru->list);
4303 synchronize_rcu();
4304 intel_iommu_free_atsr(atsru);
4305 }
4306
4307 return 0;
4308}
4309
4310int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4311{
4312 int i;
4313 struct device *dev;
4314 struct acpi_dmar_atsr *atsr;
4315 struct dmar_atsr_unit *atsru;
4316
4317 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4318 atsru = dmar_find_atsr(atsr);
4319 if (!atsru)
4320 return 0;
4321
Linus Torvalds194dc872016-07-27 20:03:31 -07004322 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004323 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4324 i, dev)
4325 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004326 }
Jiang Liu6b197242014-11-09 22:47:58 +08004327
4328 return 0;
4329}
4330
Jiang Liuffebeb42014-11-09 22:48:02 +08004331static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4332{
4333 int sp, ret = 0;
4334 struct intel_iommu *iommu = dmaru->iommu;
4335
4336 if (g_iommus[iommu->seq_id])
4337 return 0;
4338
4339 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004340 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004341 iommu->name);
4342 return -ENXIO;
4343 }
4344 if (!ecap_sc_support(iommu->ecap) &&
4345 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004346 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004347 iommu->name);
4348 return -ENXIO;
4349 }
4350 sp = domain_update_iommu_superpage(iommu) - 1;
4351 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004352 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004353 iommu->name);
4354 return -ENXIO;
4355 }
4356
4357 /*
4358 * Disable translation if already enabled prior to OS handover.
4359 */
4360 if (iommu->gcmd & DMA_GCMD_TE)
4361 iommu_disable_translation(iommu);
4362
4363 g_iommus[iommu->seq_id] = iommu;
4364 ret = iommu_init_domains(iommu);
4365 if (ret == 0)
4366 ret = iommu_alloc_root_entry(iommu);
4367 if (ret)
4368 goto out;
4369
David Woodhouse8a94ade2015-03-24 14:54:56 +00004370#ifdef CONFIG_INTEL_IOMMU_SVM
4371 if (pasid_enabled(iommu))
4372 intel_svm_alloc_pasid_tables(iommu);
4373#endif
4374
Jiang Liuffebeb42014-11-09 22:48:02 +08004375 if (dmaru->ignored) {
4376 /*
4377 * we always have to disable PMRs or DMA may fail on this device
4378 */
4379 if (force_on)
4380 iommu_disable_protect_mem_regions(iommu);
4381 return 0;
4382 }
4383
4384 intel_iommu_init_qi(iommu);
4385 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004386
4387#ifdef CONFIG_INTEL_IOMMU_SVM
4388 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4389 ret = intel_svm_enable_prq(iommu);
4390 if (ret)
4391 goto disable_iommu;
4392 }
4393#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004394 ret = dmar_set_interrupt(iommu);
4395 if (ret)
4396 goto disable_iommu;
4397
4398 iommu_set_root_entry(iommu);
4399 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4400 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4401 iommu_enable_translation(iommu);
4402
Jiang Liuffebeb42014-11-09 22:48:02 +08004403 iommu_disable_protect_mem_regions(iommu);
4404 return 0;
4405
4406disable_iommu:
4407 disable_dmar_iommu(iommu);
4408out:
4409 free_dmar_iommu(iommu);
4410 return ret;
4411}
4412
Jiang Liu6b197242014-11-09 22:47:58 +08004413int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4414{
Jiang Liuffebeb42014-11-09 22:48:02 +08004415 int ret = 0;
4416 struct intel_iommu *iommu = dmaru->iommu;
4417
4418 if (!intel_iommu_enabled)
4419 return 0;
4420 if (iommu == NULL)
4421 return -EINVAL;
4422
4423 if (insert) {
4424 ret = intel_iommu_add(dmaru);
4425 } else {
4426 disable_dmar_iommu(iommu);
4427 free_dmar_iommu(iommu);
4428 }
4429
4430 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004431}
4432
Jiang Liu9bdc5312014-01-06 14:18:27 +08004433static void intel_iommu_free_dmars(void)
4434{
4435 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4436 struct dmar_atsr_unit *atsru, *atsr_n;
4437
4438 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4439 list_del(&rmrru->list);
4440 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4441 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004442 }
4443
Jiang Liu9bdc5312014-01-06 14:18:27 +08004444 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4445 list_del(&atsru->list);
4446 intel_iommu_free_atsr(atsru);
4447 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004448}
4449
4450int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4451{
Jiang Liub683b232014-02-19 14:07:32 +08004452 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004453 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004454 struct pci_dev *bridge = NULL;
4455 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004456 struct acpi_dmar_atsr *atsr;
4457 struct dmar_atsr_unit *atsru;
4458
4459 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004460 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004461 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004462 /* If it's an integrated device, allow ATS */
4463 if (!bridge)
4464 return 1;
4465 /* Connected via non-PCIe: no ATS */
4466 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004467 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004468 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004469 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004470 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004471 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004472 }
4473
Jiang Liu0e242612014-02-19 14:07:34 +08004474 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004475 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4476 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4477 if (atsr->segment != pci_domain_nr(dev->bus))
4478 continue;
4479
Jiang Liub683b232014-02-19 14:07:32 +08004480 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004481 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004482 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004483
4484 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004485 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004486 }
Jiang Liub683b232014-02-19 14:07:32 +08004487 ret = 0;
4488out:
Jiang Liu0e242612014-02-19 14:07:34 +08004489 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004490
Jiang Liub683b232014-02-19 14:07:32 +08004491 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004492}
4493
Jiang Liu59ce0512014-02-19 14:07:35 +08004494int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4495{
4496 int ret = 0;
4497 struct dmar_rmrr_unit *rmrru;
4498 struct dmar_atsr_unit *atsru;
4499 struct acpi_dmar_atsr *atsr;
4500 struct acpi_dmar_reserved_memory *rmrr;
4501
4502 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4503 return 0;
4504
4505 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4506 rmrr = container_of(rmrru->hdr,
4507 struct acpi_dmar_reserved_memory, header);
4508 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4509 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4510 ((void *)rmrr) + rmrr->header.length,
4511 rmrr->segment, rmrru->devices,
4512 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004513 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004514 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004515 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004516 dmar_remove_dev_scope(info, rmrr->segment,
4517 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004518 }
4519 }
4520
4521 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4522 if (atsru->include_all)
4523 continue;
4524
4525 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4526 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4527 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4528 (void *)atsr + atsr->header.length,
4529 atsr->segment, atsru->devices,
4530 atsru->devices_cnt);
4531 if (ret > 0)
4532 break;
4533 else if(ret < 0)
4534 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004535 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004536 if (dmar_remove_dev_scope(info, atsr->segment,
4537 atsru->devices, atsru->devices_cnt))
4538 break;
4539 }
4540 }
4541
4542 return 0;
4543}
4544
Fenghua Yu99dcade2009-11-11 07:23:06 -08004545/*
4546 * Here we only respond to action of unbound device from driver.
4547 *
4548 * Added device is not attached to its DMAR domain here yet. That will happen
4549 * when mapping the device to iova.
4550 */
4551static int device_notifier(struct notifier_block *nb,
4552 unsigned long action, void *data)
4553{
4554 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004555 struct dmar_domain *domain;
4556
David Woodhouse3d891942014-03-06 15:59:26 +00004557 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004558 return 0;
4559
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004560 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004561 return 0;
4562
David Woodhouse1525a292014-03-06 16:19:30 +00004563 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004564 if (!domain)
4565 return 0;
4566
Joerg Roedele6de0f82015-07-22 16:30:36 +02004567 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004568 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004569 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004570
Fenghua Yu99dcade2009-11-11 07:23:06 -08004571 return 0;
4572}
4573
4574static struct notifier_block device_nb = {
4575 .notifier_call = device_notifier,
4576};
4577
Jiang Liu75f05562014-02-19 14:07:37 +08004578static int intel_iommu_memory_notifier(struct notifier_block *nb,
4579 unsigned long val, void *v)
4580{
4581 struct memory_notify *mhp = v;
4582 unsigned long long start, end;
4583 unsigned long start_vpfn, last_vpfn;
4584
4585 switch (val) {
4586 case MEM_GOING_ONLINE:
4587 start = mhp->start_pfn << PAGE_SHIFT;
4588 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4589 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004590 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004591 start, end);
4592 return NOTIFY_BAD;
4593 }
4594 break;
4595
4596 case MEM_OFFLINE:
4597 case MEM_CANCEL_ONLINE:
4598 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4599 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4600 while (start_vpfn <= last_vpfn) {
4601 struct iova *iova;
4602 struct dmar_drhd_unit *drhd;
4603 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004604 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004605
4606 iova = find_iova(&si_domain->iovad, start_vpfn);
4607 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004608 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004609 start_vpfn);
4610 break;
4611 }
4612
4613 iova = split_and_remove_iova(&si_domain->iovad, iova,
4614 start_vpfn, last_vpfn);
4615 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004616 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004617 start_vpfn, last_vpfn);
4618 return NOTIFY_BAD;
4619 }
4620
David Woodhouseea8ea462014-03-05 17:09:32 +00004621 freelist = domain_unmap(si_domain, iova->pfn_lo,
4622 iova->pfn_hi);
4623
Jiang Liu75f05562014-02-19 14:07:37 +08004624 rcu_read_lock();
4625 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004626 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004627 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004628 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004629 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004630 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004631
4632 start_vpfn = iova->pfn_hi + 1;
4633 free_iova_mem(iova);
4634 }
4635 break;
4636 }
4637
4638 return NOTIFY_OK;
4639}
4640
4641static struct notifier_block intel_iommu_memory_nb = {
4642 .notifier_call = intel_iommu_memory_notifier,
4643 .priority = 0
4644};
4645
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004646static void free_all_cpu_cached_iovas(unsigned int cpu)
4647{
4648 int i;
4649
4650 for (i = 0; i < g_num_of_iommus; i++) {
4651 struct intel_iommu *iommu = g_iommus[i];
4652 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004653 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004654
4655 if (!iommu)
4656 continue;
4657
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004658 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004659 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004660
4661 if (!domain)
4662 continue;
4663 free_cpu_cached_iovas(cpu, &domain->iovad);
4664 }
4665 }
4666}
4667
Omer Pelegaa473242016-04-20 11:33:02 +03004668static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4669 unsigned long action, void *v)
4670{
4671 unsigned int cpu = (unsigned long)v;
4672
4673 switch (action) {
4674 case CPU_DEAD:
4675 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004676 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004677 flush_unmaps_timeout(cpu);
4678 break;
4679 }
4680 return NOTIFY_OK;
4681}
4682
4683static struct notifier_block intel_iommu_cpu_nb = {
4684 .notifier_call = intel_iommu_cpu_notifier,
4685};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004686
4687static ssize_t intel_iommu_show_version(struct device *dev,
4688 struct device_attribute *attr,
4689 char *buf)
4690{
4691 struct intel_iommu *iommu = dev_get_drvdata(dev);
4692 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4693 return sprintf(buf, "%d:%d\n",
4694 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4695}
4696static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4697
4698static ssize_t intel_iommu_show_address(struct device *dev,
4699 struct device_attribute *attr,
4700 char *buf)
4701{
4702 struct intel_iommu *iommu = dev_get_drvdata(dev);
4703 return sprintf(buf, "%llx\n", iommu->reg_phys);
4704}
4705static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4706
4707static ssize_t intel_iommu_show_cap(struct device *dev,
4708 struct device_attribute *attr,
4709 char *buf)
4710{
4711 struct intel_iommu *iommu = dev_get_drvdata(dev);
4712 return sprintf(buf, "%llx\n", iommu->cap);
4713}
4714static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4715
4716static ssize_t intel_iommu_show_ecap(struct device *dev,
4717 struct device_attribute *attr,
4718 char *buf)
4719{
4720 struct intel_iommu *iommu = dev_get_drvdata(dev);
4721 return sprintf(buf, "%llx\n", iommu->ecap);
4722}
4723static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4724
Alex Williamson2238c082015-07-14 15:24:53 -06004725static ssize_t intel_iommu_show_ndoms(struct device *dev,
4726 struct device_attribute *attr,
4727 char *buf)
4728{
4729 struct intel_iommu *iommu = dev_get_drvdata(dev);
4730 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4731}
4732static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4733
4734static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4735 struct device_attribute *attr,
4736 char *buf)
4737{
4738 struct intel_iommu *iommu = dev_get_drvdata(dev);
4739 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4740 cap_ndoms(iommu->cap)));
4741}
4742static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4743
Alex Williamsona5459cf2014-06-12 16:12:31 -06004744static struct attribute *intel_iommu_attrs[] = {
4745 &dev_attr_version.attr,
4746 &dev_attr_address.attr,
4747 &dev_attr_cap.attr,
4748 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004749 &dev_attr_domains_supported.attr,
4750 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004751 NULL,
4752};
4753
4754static struct attribute_group intel_iommu_group = {
4755 .name = "intel-iommu",
4756 .attrs = intel_iommu_attrs,
4757};
4758
4759const struct attribute_group *intel_iommu_groups[] = {
4760 &intel_iommu_group,
4761 NULL,
4762};
4763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004764int __init intel_iommu_init(void)
4765{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004766 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004767 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004768 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004769
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004770 /* VT-d is required for a TXT/tboot launch, so enforce that */
4771 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004772
Jiang Liu3a5670e2014-02-19 14:07:33 +08004773 if (iommu_init_mempool()) {
4774 if (force_on)
4775 panic("tboot: Failed to initialize iommu memory\n");
4776 return -ENOMEM;
4777 }
4778
4779 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004780 if (dmar_table_init()) {
4781 if (force_on)
4782 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004783 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004784 }
4785
Suresh Siddhac2c72862011-08-23 17:05:19 -07004786 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004787 if (force_on)
4788 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004789 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004790 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004791
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004792 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004793 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004794
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004795 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004796 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004797
4798 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004799 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004800
Joseph Cihula51a63e62011-03-21 11:04:24 -07004801 if (dmar_init_reserved_ranges()) {
4802 if (force_on)
4803 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004804 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004805 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004806
4807 init_no_remapping_devices();
4808
Joseph Cihulab7792602011-05-03 00:08:37 -07004809 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004810 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004811 if (force_on)
4812 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004813 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004814 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004815 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004816 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004817 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004818
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004819#ifdef CONFIG_SWIOTLB
4820 swiotlb = 0;
4821#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004822 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004823
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004824 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004825
Alex Williamsona5459cf2014-06-12 16:12:31 -06004826 for_each_active_iommu(iommu, drhd)
4827 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4828 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004829 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004830
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004831 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004832 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004833 if (si_domain && !hw_pass_through)
4834 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004835 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004836
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004837 intel_iommu_enabled = 1;
4838
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004839 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004840
4841out_free_reserved_range:
4842 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004843out_free_dmar:
4844 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004845 up_write(&dmar_global_lock);
4846 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004847 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004848}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004849
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004850static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004851{
4852 struct intel_iommu *iommu = opaque;
4853
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004854 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004855 return 0;
4856}
4857
4858/*
4859 * NB - intel-iommu lacks any sort of reference counting for the users of
4860 * dependent devices. If multiple endpoints have intersecting dependent
4861 * devices, unbinding the driver from any one of them will possibly leave
4862 * the others unable to operate.
4863 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004864static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004865{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004866 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004867 return;
4868
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004869 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004870}
4871
Joerg Roedel127c7612015-07-23 17:44:46 +02004872static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004873{
Weidong Hanc7151a82008-12-08 22:51:37 +08004874 struct intel_iommu *iommu;
4875 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004876
Joerg Roedel55d94042015-07-22 16:50:40 +02004877 assert_spin_locked(&device_domain_lock);
4878
Joerg Roedelb608ac32015-07-21 18:19:08 +02004879 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004880 return;
4881
Joerg Roedel127c7612015-07-23 17:44:46 +02004882 iommu = info->iommu;
4883
4884 if (info->dev) {
4885 iommu_disable_dev_iotlb(info);
4886 domain_context_clear(iommu, info->dev);
4887 }
4888
Joerg Roedelb608ac32015-07-21 18:19:08 +02004889 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004890
Joerg Roedeld160aca2015-07-22 11:52:53 +02004891 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004892 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004893 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004894
4895 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004896}
4897
Joerg Roedel55d94042015-07-22 16:50:40 +02004898static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4899 struct device *dev)
4900{
Joerg Roedel127c7612015-07-23 17:44:46 +02004901 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004902 unsigned long flags;
4903
Weidong Hanc7151a82008-12-08 22:51:37 +08004904 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004905 info = dev->archdata.iommu;
4906 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004907 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004908}
4909
4910static int md_domain_init(struct dmar_domain *domain, int guest_width)
4911{
4912 int adjust_width;
4913
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004914 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4915 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004916 domain_reserve_special_ranges(domain);
4917
4918 /* calculate AGAW */
4919 domain->gaw = guest_width;
4920 adjust_width = guestwidth_to_adjustwidth(guest_width);
4921 domain->agaw = width_to_agaw(adjust_width);
4922
Weidong Han5e98c4b2008-12-08 23:03:27 +08004923 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004924 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004925 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004926 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004927
4928 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004929 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004930 if (!domain->pgd)
4931 return -ENOMEM;
4932 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4933 return 0;
4934}
4935
Joerg Roedel00a77de2015-03-26 13:43:08 +01004936static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004937{
Joerg Roedel5d450802008-12-03 14:52:32 +01004938 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004939 struct iommu_domain *domain;
4940
4941 if (type != IOMMU_DOMAIN_UNMANAGED)
4942 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004943
Jiang Liuab8dfe22014-07-11 14:19:27 +08004944 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004945 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004946 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004947 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004948 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004949 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004950 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004951 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004952 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004953 }
Allen Kay8140a952011-10-14 12:32:17 -07004954 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004955
Joerg Roedel00a77de2015-03-26 13:43:08 +01004956 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004957 domain->geometry.aperture_start = 0;
4958 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4959 domain->geometry.force_aperture = true;
4960
Joerg Roedel00a77de2015-03-26 13:43:08 +01004961 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004962}
Kay, Allen M38717942008-09-09 18:37:29 +03004963
Joerg Roedel00a77de2015-03-26 13:43:08 +01004964static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004965{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004966 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004967}
Kay, Allen M38717942008-09-09 18:37:29 +03004968
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004969static int intel_iommu_attach_device(struct iommu_domain *domain,
4970 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004971{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004972 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004973 struct intel_iommu *iommu;
4974 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004975 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004976
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004977 if (device_is_rmrr_locked(dev)) {
4978 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4979 return -EPERM;
4980 }
4981
David Woodhouse7207d8f2014-03-09 16:31:06 -07004982 /* normally dev is not mapped */
4983 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004984 struct dmar_domain *old_domain;
4985
David Woodhouse1525a292014-03-06 16:19:30 +00004986 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004987 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02004988 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02004989 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004990 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01004991
4992 if (!domain_type_is_vm_or_si(old_domain) &&
4993 list_empty(&old_domain->devices))
4994 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004995 }
4996 }
4997
David Woodhouse156baca2014-03-09 14:00:57 -07004998 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004999 if (!iommu)
5000 return -ENODEV;
5001
5002 /* check if this iommu agaw is sufficient for max mapped address */
5003 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005004 if (addr_width > cap_mgaw(iommu->cap))
5005 addr_width = cap_mgaw(iommu->cap);
5006
5007 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005008 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005009 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005010 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005011 return -EFAULT;
5012 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005013 dmar_domain->gaw = addr_width;
5014
5015 /*
5016 * Knock out extra levels of page tables if necessary
5017 */
5018 while (iommu->agaw < dmar_domain->agaw) {
5019 struct dma_pte *pte;
5020
5021 pte = dmar_domain->pgd;
5022 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005023 dmar_domain->pgd = (struct dma_pte *)
5024 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005025 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005026 }
5027 dmar_domain->agaw--;
5028 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005029
Joerg Roedel28ccce02015-07-21 14:45:31 +02005030 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005031}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005032
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005033static void intel_iommu_detach_device(struct iommu_domain *domain,
5034 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005035{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005036 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005037}
Kay, Allen M38717942008-09-09 18:37:29 +03005038
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005039static int intel_iommu_map(struct iommu_domain *domain,
5040 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005041 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005042{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005043 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005044 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005045 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005046 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005047
Joerg Roedeldde57a22008-12-03 15:04:09 +01005048 if (iommu_prot & IOMMU_READ)
5049 prot |= DMA_PTE_READ;
5050 if (iommu_prot & IOMMU_WRITE)
5051 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005052 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5053 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005054
David Woodhouse163cc522009-06-28 00:51:17 +01005055 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005056 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005057 u64 end;
5058
5059 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005060 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005061 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005062 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005063 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005064 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005065 return -EFAULT;
5066 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005067 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005068 }
David Woodhousead051222009-06-28 14:22:28 +01005069 /* Round up size to next multiple of PAGE_SIZE, if it and
5070 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005071 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005072 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5073 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005074 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005075}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005076
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005077static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005078 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005079{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005080 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005081 struct page *freelist = NULL;
5082 struct intel_iommu *iommu;
5083 unsigned long start_pfn, last_pfn;
5084 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005085 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005086
David Woodhouse5cf0a762014-03-19 16:07:49 +00005087 /* Cope with horrid API which requires us to unmap more than the
5088 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005089 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005090
5091 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5092 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5093
David Woodhouseea8ea462014-03-05 17:09:32 +00005094 start_pfn = iova >> VTD_PAGE_SHIFT;
5095 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5096
5097 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5098
5099 npages = last_pfn - start_pfn + 1;
5100
Joerg Roedel29a27712015-07-21 17:17:12 +02005101 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005102 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005103
Joerg Roedel42e8c182015-07-21 15:50:02 +02005104 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5105 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005106 }
5107
5108 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005109
David Woodhouse163cc522009-06-28 00:51:17 +01005110 if (dmar_domain->max_addr == iova + size)
5111 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005112
David Woodhouse5cf0a762014-03-19 16:07:49 +00005113 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005114}
Kay, Allen M38717942008-09-09 18:37:29 +03005115
Joerg Roedeld14d6572008-12-03 15:06:57 +01005116static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305117 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005118{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005119 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005120 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005121 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005122 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005123
David Woodhouse5cf0a762014-03-19 16:07:49 +00005124 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005125 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005126 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005127
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005128 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005129}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005130
Joerg Roedel5d587b82014-09-05 10:50:45 +02005131static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005132{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005133 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005134 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005135 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005136 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005137
Joerg Roedel5d587b82014-09-05 10:50:45 +02005138 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005139}
5140
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005141static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005142{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005143 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005144 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005145 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005146
Alex Williamsona5459cf2014-06-12 16:12:31 -06005147 iommu = device_to_iommu(dev, &bus, &devfn);
5148 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005149 return -ENODEV;
5150
Alex Williamsona5459cf2014-06-12 16:12:31 -06005151 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005152
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005153 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005154
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005155 if (IS_ERR(group))
5156 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005157
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005158 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005159 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005160}
5161
5162static void intel_iommu_remove_device(struct device *dev)
5163{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005164 struct intel_iommu *iommu;
5165 u8 bus, devfn;
5166
5167 iommu = device_to_iommu(dev, &bus, &devfn);
5168 if (!iommu)
5169 return;
5170
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005171 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005172
5173 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005174}
5175
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005176#ifdef CONFIG_INTEL_IOMMU_SVM
5177int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5178{
5179 struct device_domain_info *info;
5180 struct context_entry *context;
5181 struct dmar_domain *domain;
5182 unsigned long flags;
5183 u64 ctx_lo;
5184 int ret;
5185
5186 domain = get_valid_domain_for_dev(sdev->dev);
5187 if (!domain)
5188 return -EINVAL;
5189
5190 spin_lock_irqsave(&device_domain_lock, flags);
5191 spin_lock(&iommu->lock);
5192
5193 ret = -EINVAL;
5194 info = sdev->dev->archdata.iommu;
5195 if (!info || !info->pasid_supported)
5196 goto out;
5197
5198 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5199 if (WARN_ON(!context))
5200 goto out;
5201
5202 ctx_lo = context[0].lo;
5203
5204 sdev->did = domain->iommu_did[iommu->seq_id];
5205 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5206
5207 if (!(ctx_lo & CONTEXT_PASIDE)) {
5208 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
5209 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) | ecap_pss(iommu->ecap);
5210 wmb();
5211 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5212 * extended to permit requests-with-PASID if the PASIDE bit
5213 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5214 * however, the PASIDE bit is ignored and requests-with-PASID
5215 * are unconditionally blocked. Which makes less sense.
5216 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5217 * "guest mode" translation types depending on whether ATS
5218 * is available or not. Annoyingly, we can't use the new
5219 * modes *unless* PASIDE is set. */
5220 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5221 ctx_lo &= ~CONTEXT_TT_MASK;
5222 if (info->ats_supported)
5223 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5224 else
5225 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5226 }
5227 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005228 if (iommu->pasid_state_table)
5229 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005230 if (info->pri_supported)
5231 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005232 context[0].lo = ctx_lo;
5233 wmb();
5234 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5235 DMA_CCMD_MASK_NOBIT,
5236 DMA_CCMD_DEVICE_INVL);
5237 }
5238
5239 /* Enable PASID support in the device, if it wasn't already */
5240 if (!info->pasid_enabled)
5241 iommu_enable_dev_iotlb(info);
5242
5243 if (info->ats_enabled) {
5244 sdev->dev_iotlb = 1;
5245 sdev->qdep = info->ats_qdep;
5246 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5247 sdev->qdep = 0;
5248 }
5249 ret = 0;
5250
5251 out:
5252 spin_unlock(&iommu->lock);
5253 spin_unlock_irqrestore(&device_domain_lock, flags);
5254
5255 return ret;
5256}
5257
5258struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5259{
5260 struct intel_iommu *iommu;
5261 u8 bus, devfn;
5262
5263 if (iommu_dummy(dev)) {
5264 dev_warn(dev,
5265 "No IOMMU translation for device; cannot enable SVM\n");
5266 return NULL;
5267 }
5268
5269 iommu = device_to_iommu(dev, &bus, &devfn);
5270 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005271 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005272 return NULL;
5273 }
5274
5275 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005276 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005277 return NULL;
5278 }
5279
5280 return iommu;
5281}
5282#endif /* CONFIG_INTEL_IOMMU_SVM */
5283
Thierry Redingb22f6432014-06-27 09:03:12 +02005284static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005285 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005286 .domain_alloc = intel_iommu_domain_alloc,
5287 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005288 .attach_dev = intel_iommu_attach_device,
5289 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005290 .map = intel_iommu_map,
5291 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005292 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005293 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005294 .add_device = intel_iommu_add_device,
5295 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005296 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005297 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005298};
David Woodhouse9af88142009-02-13 23:18:03 +00005299
Daniel Vetter94526182013-01-20 23:50:13 +01005300static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5301{
5302 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005303 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005304 dmar_map_gfx = 0;
5305}
5306
5307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5310DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5314
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005315static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005316{
5317 /*
5318 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005319 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005320 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005321 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005322 rwbf_quirk = 1;
5323}
5324
5325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005332
Adam Jacksoneecfd572010-08-25 21:17:34 +01005333#define GGC 0x52
5334#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5335#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5336#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5337#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5338#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5339#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5340#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5341#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5342
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005343static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005344{
5345 unsigned short ggc;
5346
Adam Jacksoneecfd572010-08-25 21:17:34 +01005347 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005348 return;
5349
Adam Jacksoneecfd572010-08-25 21:17:34 +01005350 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005351 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005352 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005353 } else if (dmar_map_gfx) {
5354 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005355 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005356 intel_iommu_strict = 1;
5357 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005358}
5359DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5360DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5361DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5362DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5363
David Woodhousee0fc7e02009-09-30 09:12:17 -07005364/* On Tylersburg chipsets, some BIOSes have been known to enable the
5365 ISOCH DMAR unit for the Azalia sound device, but not give it any
5366 TLB entries, which causes it to deadlock. Check for that. We do
5367 this in a function called from init_dmars(), instead of in a PCI
5368 quirk, because we don't want to print the obnoxious "BIOS broken"
5369 message if VT-d is actually disabled.
5370*/
5371static void __init check_tylersburg_isoch(void)
5372{
5373 struct pci_dev *pdev;
5374 uint32_t vtisochctrl;
5375
5376 /* If there's no Azalia in the system anyway, forget it. */
5377 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5378 if (!pdev)
5379 return;
5380 pci_dev_put(pdev);
5381
5382 /* System Management Registers. Might be hidden, in which case
5383 we can't do the sanity check. But that's OK, because the
5384 known-broken BIOSes _don't_ actually hide it, so far. */
5385 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5386 if (!pdev)
5387 return;
5388
5389 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5390 pci_dev_put(pdev);
5391 return;
5392 }
5393
5394 pci_dev_put(pdev);
5395
5396 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5397 if (vtisochctrl & 1)
5398 return;
5399
5400 /* Drop all bits other than the number of TLB entries */
5401 vtisochctrl &= 0x1c;
5402
5403 /* If we have the recommended number of TLB entries (16), fine. */
5404 if (vtisochctrl == 0x10)
5405 return;
5406
5407 /* Zero TLB entries? You get to ride the short bus to school. */
5408 if (!vtisochctrl) {
5409 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5410 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5411 dmi_get_system_info(DMI_BIOS_VENDOR),
5412 dmi_get_system_info(DMI_BIOS_VERSION),
5413 dmi_get_system_info(DMI_PRODUCT_VERSION));
5414 iommu_identity_mapping |= IDENTMAP_AZALIA;
5415 return;
5416 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005417
5418 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005419 vtisochctrl);
5420}