blob: ab010c05dc5a9fe798195fcc5e8fc4b48c67d9d9 [file] [log] [blame]
Alexander Shiyan161b96c2012-11-07 21:30:29 +04001/*
2 * CLPS711X SPI bus driver
3 *
Alexander Shiyan98984792014-01-10 17:02:05 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyan161b96c2012-11-07 21:30:29 +04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#include <linux/io.h>
13#include <linux/clk.h>
14#include <linux/init.h>
15#include <linux/gpio.h>
16#include <linux/delay.h>
17#include <linux/module.h>
18#include <linux/interrupt.h>
19#include <linux/platform_device.h>
20#include <linux/spi/spi.h>
21#include <linux/platform_data/spi-clps711x.h>
22
23#include <mach/hardware.h>
24
25#define DRIVER_NAME "spi-clps711x"
26
27struct spi_clps711x_data {
Alexander Shiyan161b96c2012-11-07 21:30:29 +040028 struct clk *spi_clk;
29 u32 max_speed_hz;
30
31 u8 *tx_buf;
32 u8 *rx_buf;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040033 unsigned int bpw;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040034 int len;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040035};
36
37static int spi_clps711x_setup(struct spi_device *spi)
38{
Alexander Shiyan161b96c2012-11-07 21:30:29 +040039 /* We are expect that SPI-device is not selected */
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +040040 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Alexander Shiyan161b96c2012-11-07 21:30:29 +040041
42 return 0;
43}
44
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040045static void spi_clps711x_setup_xfer(struct spi_device *spi,
46 struct spi_transfer *xfer)
Alexander Shiyan161b96c2012-11-07 21:30:29 +040047{
Alexander Shiyan161b96c2012-11-07 21:30:29 +040048 struct spi_clps711x_data *hw = spi_master_get_devdata(spi->master);
49
Alexander Shiyan161b96c2012-11-07 21:30:29 +040050 /* Setup SPI frequency divider */
Axel Linbed890b2014-03-02 23:24:18 +080051 if (!xfer->speed_hz || (xfer->speed_hz >= hw->max_speed_hz))
Alexander Shiyan161b96c2012-11-07 21:30:29 +040052 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
53 SYSCON1_ADCKSEL(3), SYSCON1);
Axel Linbed890b2014-03-02 23:24:18 +080054 else if (xfer->speed_hz >= (hw->max_speed_hz / 2))
Alexander Shiyan161b96c2012-11-07 21:30:29 +040055 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
56 SYSCON1_ADCKSEL(2), SYSCON1);
Axel Linbed890b2014-03-02 23:24:18 +080057 else if (xfer->speed_hz >= (hw->max_speed_hz / 8))
Alexander Shiyan161b96c2012-11-07 21:30:29 +040058 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
59 SYSCON1_ADCKSEL(1), SYSCON1);
60 else
61 clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) |
62 SYSCON1_ADCKSEL(0), SYSCON1);
Alexander Shiyan161b96c2012-11-07 21:30:29 +040063}
64
Axel Linbf5c2e22014-02-18 17:15:54 +080065static int spi_clps711x_prepare_message(struct spi_master *master,
66 struct spi_message *msg)
Alexander Shiyan161b96c2012-11-07 21:30:29 +040067{
Alexander Shiyan8dda9d92014-02-02 10:59:49 +040068 struct spi_device *spi = msg->spi;
Alexander Shiyan161b96c2012-11-07 21:30:29 +040069
Axel Linbf5c2e22014-02-18 17:15:54 +080070 /* Setup edge for transfer */
71 if (spi->mode & SPI_CPHA)
72 clps_writew(clps_readw(SYSCON3) | SYSCON3_ADCCKNSEN, SYSCON3);
73 else
74 clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCKNSEN, SYSCON3);
Alexander Shiyan161b96c2012-11-07 21:30:29 +040075
76 return 0;
77}
78
Axel Linbf5c2e22014-02-18 17:15:54 +080079static int spi_clps711x_transfer_one(struct spi_master *master,
80 struct spi_device *spi,
81 struct spi_transfer *xfer)
82{
83 struct spi_clps711x_data *hw = spi_master_get_devdata(master);
84 u8 data;
85
86 spi_clps711x_setup_xfer(spi, xfer);
87
88 hw->len = xfer->len;
Axel Linbed890b2014-03-02 23:24:18 +080089 hw->bpw = xfer->bits_per_word;
Axel Linbf5c2e22014-02-18 17:15:54 +080090 hw->tx_buf = (u8 *)xfer->tx_buf;
91 hw->rx_buf = (u8 *)xfer->rx_buf;
92
93 /* Initiate transfer */
94 data = hw->tx_buf ? *hw->tx_buf++ : 0;
95 clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, SYNCIO);
96 return 1;
97}
98
Alexander Shiyan161b96c2012-11-07 21:30:29 +040099static irqreturn_t spi_clps711x_isr(int irq, void *dev_id)
100{
Axel Linbf5c2e22014-02-18 17:15:54 +0800101 struct spi_master *master = dev_id;
102 struct spi_clps711x_data *hw = spi_master_get_devdata(master);
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400103 u8 data;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400104
105 /* Handle RX */
106 data = clps_readb(SYNCIO);
107 if (hw->rx_buf)
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400108 *hw->rx_buf++ = data;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400109
110 /* Handle TX */
Alexander Shiyanc7a26f12014-02-02 10:59:48 +0400111 if (--hw->len > 0) {
112 data = hw->tx_buf ? *hw->tx_buf++ : 0;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +0400113 clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN,
114 SYNCIO);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400115 } else
Axel Linbf5c2e22014-02-18 17:15:54 +0800116 spi_finalize_current_transfer(master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400117
118 return IRQ_HANDLED;
119}
120
Grant Likelyfd4a3192012-12-07 16:57:14 +0000121static int spi_clps711x_probe(struct platform_device *pdev)
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400122{
123 int i, ret;
124 struct spi_master *master;
125 struct spi_clps711x_data *hw;
126 struct spi_clps711x_pdata *pdata = dev_get_platdata(&pdev->dev);
127
128 if (!pdata) {
129 dev_err(&pdev->dev, "No platform data supplied\n");
130 return -EINVAL;
131 }
132
133 if (pdata->num_chipselect < 1) {
134 dev_err(&pdev->dev, "At least one CS must be defined\n");
135 return -EINVAL;
136 }
137
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400138 master = spi_alloc_master(&pdev->dev, sizeof(*hw));
139 if (!master)
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400140 return -ENOMEM;
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400141
142 master->cs_gpios = devm_kzalloc(&pdev->dev, sizeof(int) *
143 pdata->num_chipselect, GFP_KERNEL);
144 if (!master->cs_gpios) {
145 ret = -ENOMEM;
146 goto err_out;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400147 }
148
149 master->bus_num = pdev->id;
150 master->mode_bits = SPI_CPHA | SPI_CS_HIGH;
Alexander Shiyan8dda9d92014-02-02 10:59:49 +0400151 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 8);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400152 master->num_chipselect = pdata->num_chipselect;
153 master->setup = spi_clps711x_setup;
Axel Linbf5c2e22014-02-18 17:15:54 +0800154 master->prepare_message = spi_clps711x_prepare_message;
155 master->transfer_one = spi_clps711x_transfer_one;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400156
157 hw = spi_master_get_devdata(master);
158
159 for (i = 0; i < master->num_chipselect; i++) {
Alexander Shiyan3e9ea4b2014-02-02 10:59:50 +0400160 master->cs_gpios[i] = pdata->chipselect[i];
Axel Linfcba2122014-03-04 12:59:53 +0800161 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
162 DRIVER_NAME);
163 if (ret) {
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400164 dev_err(&pdev->dev, "Can't get CS GPIO %i\n", i);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400165 goto err_out;
166 }
167 }
168
169 hw->spi_clk = devm_clk_get(&pdev->dev, "spi");
170 if (IS_ERR(hw->spi_clk)) {
171 dev_err(&pdev->dev, "Can't get clocks\n");
172 ret = PTR_ERR(hw->spi_clk);
173 goto err_out;
174 }
175 hw->max_speed_hz = clk_get_rate(hw->spi_clk);
176
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400177 platform_set_drvdata(pdev, master);
178
179 /* Disable extended mode due hardware problems */
180 clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCON, SYSCON3);
181
182 /* Clear possible pending interrupt */
183 clps_readl(SYNCIO);
184
185 ret = devm_request_irq(&pdev->dev, IRQ_SSEOTI, spi_clps711x_isr, 0,
Axel Linbf5c2e22014-02-18 17:15:54 +0800186 dev_name(&pdev->dev), master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400187 if (ret) {
188 dev_err(&pdev->dev, "Can't request IRQ\n");
Sachin Kamatc7083792013-09-27 15:32:53 +0530189 goto err_out;
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400190 }
191
Jingoo Hanc493fc42013-09-24 13:27:48 +0900192 ret = devm_spi_register_master(&pdev->dev, master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400193 if (!ret) {
194 dev_info(&pdev->dev,
195 "SPI bus driver initialized. Master clock %u Hz\n",
196 hw->max_speed_hz);
197 return 0;
198 }
199
200 dev_err(&pdev->dev, "Failed to register master\n");
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400201
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400202err_out:
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400203 spi_master_put(master);
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400204
205 return ret;
206}
207
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400208static struct platform_driver clps711x_spi_driver = {
209 .driver = {
210 .name = DRIVER_NAME,
211 .owner = THIS_MODULE,
212 },
213 .probe = spi_clps711x_probe,
Alexander Shiyan161b96c2012-11-07 21:30:29 +0400214};
215module_platform_driver(clps711x_spi_driver);
216
217MODULE_LICENSE("GPL");
218MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
219MODULE_DESCRIPTION("CLPS711X SPI bus driver");
Axel Lin350a9b32014-01-14 17:01:54 +0800220MODULE_ALIAS("platform:" DRIVER_NAME);