blob: c839994d82d03b04a25074f4033f2fb491cd2bac [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include "drmP.h"
27#include "amdgpu.h"
28#include "amdgpu_atombios.h"
29#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
37#include "vega10/soc15ip.h"
38#include "vega10/UVD/uvd_7_0_offset.h"
39#include "vega10/GC/gc_9_0_offset.h"
40#include "vega10/GC/gc_9_0_sh_mask.h"
41#include "vega10/SDMA0/sdma0_4_0_offset.h"
42#include "vega10/SDMA1/sdma1_4_0_offset.h"
43#include "vega10/HDP/hdp_4_0_offset.h"
44#include "vega10/HDP/hdp_4_0_sh_mask.h"
45#include "vega10/MP/mp_9_0_offset.h"
46#include "vega10/MP/mp_9_0_sh_mask.h"
47#include "vega10/SMUIO/smuio_9_0_offset.h"
48#include "vega10/SMUIO/smuio_9_0_sh_mask.h"
49
50#include "soc15.h"
51#include "soc15_common.h"
52#include "gfx_v9_0.h"
53#include "gmc_v9_0.h"
54#include "gfxhub_v1_0.h"
55#include "mmhub_v1_0.h"
56#include "vega10_ih.h"
57#include "sdma_v4_0.h"
58#include "uvd_v7_0.h"
59#include "vce_v4_0.h"
60#include "amdgpu_powerplay.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080061#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080062#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050063
64MODULE_FIRMWARE("amdgpu/vega10_smc.bin");
65
66#define mmFabricConfigAccessControl 0x0410
67#define mmFabricConfigAccessControl_BASE_IDX 0
68#define mmFabricConfigAccessControl_DEFAULT 0x00000000
69//FabricConfigAccessControl
70#define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
71#define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
72#define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
73#define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
74#define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
75#define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
76
77
78#define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
79#define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
80//DF_PIE_AON0_DfGlobalClkGater
81#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
82#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
83
84enum {
85 DF_MGCG_DISABLE = 0,
86 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
87 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
88 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
89 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
90 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
91};
92
93#define mmMP0_MISC_CGTT_CTRL0 0x01b9
94#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
95#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
96#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
97
98/*
99 * Indirect registers accessor
100 */
101static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
102{
103 unsigned long flags, address, data;
104 u32 r;
105 struct nbio_pcie_index_data *nbio_pcie_id;
106
107 if (adev->asic_type == CHIP_VEGA10)
108 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
109
110 address = nbio_pcie_id->index_offset;
111 data = nbio_pcie_id->data_offset;
112
113 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
114 WREG32(address, reg);
115 (void)RREG32(address);
116 r = RREG32(data);
117 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
118 return r;
119}
120
121static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
122{
123 unsigned long flags, address, data;
124 struct nbio_pcie_index_data *nbio_pcie_id;
125
126 if (adev->asic_type == CHIP_VEGA10)
127 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
128
129 address = nbio_pcie_id->index_offset;
130 data = nbio_pcie_id->data_offset;
131
132 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
133 WREG32(address, reg);
134 (void)RREG32(address);
135 WREG32(data, v);
136 (void)RREG32(data);
137 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
138}
139
140static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
141{
142 unsigned long flags, address, data;
143 u32 r;
144
145 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
146 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
147
148 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
149 WREG32(address, ((reg) & 0x1ff));
150 r = RREG32(data);
151 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
152 return r;
153}
154
155static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
156{
157 unsigned long flags, address, data;
158
159 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
160 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
161
162 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
163 WREG32(address, ((reg) & 0x1ff));
164 WREG32(data, (v));
165 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
166}
167
168static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
169{
170 unsigned long flags, address, data;
171 u32 r;
172
173 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
174 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
175
176 spin_lock_irqsave(&adev->didt_idx_lock, flags);
177 WREG32(address, (reg));
178 r = RREG32(data);
179 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
180 return r;
181}
182
183static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
184{
185 unsigned long flags, address, data;
186
187 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
188 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
189
190 spin_lock_irqsave(&adev->didt_idx_lock, flags);
191 WREG32(address, (reg));
192 WREG32(data, (v));
193 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
194}
195
196static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
197{
198 return nbio_v6_1_get_memsize(adev);
199}
200
201static const u32 vega10_golden_init[] =
202{
203};
204
205static void soc15_init_golden_registers(struct amdgpu_device *adev)
206{
207 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
208 mutex_lock(&adev->grbm_idx_mutex);
209
210 switch (adev->asic_type) {
211 case CHIP_VEGA10:
212 amdgpu_program_register_sequence(adev,
213 vega10_golden_init,
214 (const u32)ARRAY_SIZE(vega10_golden_init));
215 break;
216 default:
217 break;
218 }
219 mutex_unlock(&adev->grbm_idx_mutex);
220}
221static u32 soc15_get_xclk(struct amdgpu_device *adev)
222{
223 if (adev->asic_type == CHIP_VEGA10)
224 return adev->clock.spll.reference_freq/4;
225 else
226 return adev->clock.spll.reference_freq;
227}
228
229
230void soc15_grbm_select(struct amdgpu_device *adev,
231 u32 me, u32 pipe, u32 queue, u32 vmid)
232{
233 u32 grbm_gfx_cntl = 0;
234 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
235 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
236 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
237 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
238
239 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
240}
241
242static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
243{
244 /* todo */
245}
246
247static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
248{
249 /* todo */
250 return false;
251}
252
253static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
254 u8 *bios, u32 length_bytes)
255{
256 u32 *dw_ptr;
257 u32 i, length_dw;
258
259 if (bios == NULL)
260 return false;
261 if (length_bytes == 0)
262 return false;
263 /* APU vbios image is part of sbios image */
264 if (adev->flags & AMD_IS_APU)
265 return false;
266
267 dw_ptr = (u32 *)bios;
268 length_dw = ALIGN(length_bytes, 4) / 4;
269
270 /* set rom index to 0 */
271 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
272 /* read out the rom data */
273 for (i = 0; i < length_dw; i++)
274 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
275
276 return true;
277}
278
279static struct amdgpu_allowed_register_entry vega10_allowed_read_registers[] = {
280 /* todo */
281};
282
283static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
284 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS), false},
285 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2), false},
286 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0), false},
287 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1), false},
288 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2), false},
289 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3), false},
290 { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG), false},
291 { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG), false},
292 { SOC15_REG_OFFSET(GC, 0, mmCP_STAT), false},
293 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1), false},
294 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2), false},
295 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3), false},
296 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT), false},
297 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1), false},
298 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS), false},
299 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT), false},
300 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1), false},
301 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS), false},
302 { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), false},
303 { SOC15_REG_OFFSET(GC, 0, mmCC_RB_BACKEND_DISABLE), false, true},
304 { SOC15_REG_OFFSET(GC, 0, mmGC_USER_RB_BACKEND_DISABLE), false, true},
305 { SOC15_REG_OFFSET(GC, 0, mmGB_BACKEND_MAP), false, false},
306};
307
308static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
309 u32 sh_num, u32 reg_offset)
310{
311 uint32_t val;
312
313 mutex_lock(&adev->grbm_idx_mutex);
314 if (se_num != 0xffffffff || sh_num != 0xffffffff)
315 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
316
317 val = RREG32(reg_offset);
318
319 if (se_num != 0xffffffff || sh_num != 0xffffffff)
320 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
321 mutex_unlock(&adev->grbm_idx_mutex);
322 return val;
323}
324
Alex Deucherc013cea2017-03-24 15:05:07 -0400325static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
326 bool indexed, u32 se_num,
327 u32 sh_num, u32 reg_offset)
328{
329 if (indexed) {
330 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
331 } else {
332 switch (reg_offset) {
333 case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
334 return adev->gfx.config.gb_addr_config;
335 default:
336 return RREG32(reg_offset);
337 }
338 }
339}
340
Ken Wang220ab9b2017-03-06 14:49:53 -0500341static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
342 u32 sh_num, u32 reg_offset, u32 *value)
343{
344 struct amdgpu_allowed_register_entry *asic_register_table = NULL;
345 struct amdgpu_allowed_register_entry *asic_register_entry;
346 uint32_t size, i;
347
348 *value = 0;
349 switch (adev->asic_type) {
350 case CHIP_VEGA10:
351 asic_register_table = vega10_allowed_read_registers;
352 size = ARRAY_SIZE(vega10_allowed_read_registers);
353 break;
354 default:
355 return -EINVAL;
356 }
357
358 if (asic_register_table) {
359 for (i = 0; i < size; i++) {
360 asic_register_entry = asic_register_table + i;
361 if (reg_offset != asic_register_entry->reg_offset)
362 continue;
363 if (!asic_register_entry->untouched)
Alex Deucherc013cea2017-03-24 15:05:07 -0400364 *value = soc15_get_register_value(adev,
365 asic_register_entry->grbm_indexed,
366 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500367 return 0;
368 }
369 }
370
371 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
372 if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
373 continue;
374
375 if (!soc15_allowed_read_registers[i].untouched)
Alex Deucherc013cea2017-03-24 15:05:07 -0400376 *value = soc15_get_register_value(adev,
377 soc15_allowed_read_registers[i].grbm_indexed,
378 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500379 return 0;
380 }
381 return -EINVAL;
382}
383
384static void soc15_gpu_pci_config_reset(struct amdgpu_device *adev)
385{
386 u32 i;
387
388 dev_info(adev->dev, "GPU pci config reset\n");
389
390 /* disable BM */
391 pci_clear_master(adev->pdev);
392 /* reset */
393 amdgpu_pci_config_reset(adev);
394
395 udelay(100);
396
397 /* wait for asic to come out of reset */
398 for (i = 0; i < adev->usec_timeout; i++) {
399 if (nbio_v6_1_get_memsize(adev) != 0xffffffff)
400 break;
401 udelay(1);
402 }
403
404}
405
406static int soc15_asic_reset(struct amdgpu_device *adev)
407{
408 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
409
410 soc15_gpu_pci_config_reset(adev);
411
412 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
413
414 return 0;
415}
416
417/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
418 u32 cntl_reg, u32 status_reg)
419{
420 return 0;
421}*/
422
423static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
424{
425 /*int r;
426
427 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
428 if (r)
429 return r;
430
431 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
432 */
433 return 0;
434}
435
436static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
437{
438 /* todo */
439
440 return 0;
441}
442
443static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
444{
445 if (pci_is_root_bus(adev->pdev->bus))
446 return;
447
448 if (amdgpu_pcie_gen2 == 0)
449 return;
450
451 if (adev->flags & AMD_IS_APU)
452 return;
453
454 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
455 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
456 return;
457
458 /* todo */
459}
460
461static void soc15_program_aspm(struct amdgpu_device *adev)
462{
463
464 if (amdgpu_aspm == 0)
465 return;
466
467 /* todo */
468}
469
470static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
471 bool enable)
472{
473 nbio_v6_1_enable_doorbell_aperture(adev, enable);
474 nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
475}
476
477static const struct amdgpu_ip_block_version vega10_common_ip_block =
478{
479 .type = AMD_IP_BLOCK_TYPE_COMMON,
480 .major = 2,
481 .minor = 0,
482 .rev = 0,
483 .funcs = &soc15_common_ip_funcs,
484};
485
486int soc15_set_ip_blocks(struct amdgpu_device *adev)
487{
Xiangliang Yu1b922422017-03-08 15:00:48 +0800488 nbio_v6_1_detect_hw_virt(adev);
489
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800490 if (amdgpu_sriov_vf(adev))
491 adev->virt.ops = &xgpu_ai_virt_ops;
492
Ken Wang220ab9b2017-03-06 14:49:53 -0500493 switch (adev->asic_type) {
494 case CHIP_VEGA10:
495 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
496 amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
497 amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
498 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
499 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
Xiangliang Yu86d37982017-02-28 16:59:28 +0800500 if (!amdgpu_sriov_vf(adev))
501 amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500502 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400503 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Xiangliang Yu796b6562017-02-28 17:22:03 +0800504 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500505 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
506 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
Xiangliang Yu468842a2017-02-15 17:25:43 +0800507 if (!amdgpu_sriov_vf(adev))
508 amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500509 amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
510 break;
511 default:
512 return -EINVAL;
513 }
514
515 return 0;
516}
517
518static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
519{
520 return nbio_v6_1_get_rev_id(adev);
521}
522
523
524int gmc_v9_0_mc_wait_for_idle(struct amdgpu_device *adev)
525{
526 /* to be implemented in MC IP*/
527 return 0;
528}
529
530static const struct amdgpu_asic_funcs soc15_asic_funcs =
531{
532 .read_disabled_bios = &soc15_read_disabled_bios,
533 .read_bios_from_rom = &soc15_read_bios_from_rom,
534 .read_register = &soc15_read_register,
535 .reset = &soc15_asic_reset,
536 .set_vga_state = &soc15_vga_set_state,
537 .get_xclk = &soc15_get_xclk,
538 .set_uvd_clocks = &soc15_set_uvd_clocks,
539 .set_vce_clocks = &soc15_set_vce_clocks,
540 .get_config_memsize = &soc15_get_config_memsize,
541};
542
543static int soc15_common_early_init(void *handle)
544{
545 bool psp_enabled = false;
546 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
547
548 adev->smc_rreg = NULL;
549 adev->smc_wreg = NULL;
550 adev->pcie_rreg = &soc15_pcie_rreg;
551 adev->pcie_wreg = &soc15_pcie_wreg;
552 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
553 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
554 adev->didt_rreg = &soc15_didt_rreg;
555 adev->didt_wreg = &soc15_didt_wreg;
556
557 adev->asic_funcs = &soc15_asic_funcs;
558
559 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
560 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
561 psp_enabled = true;
562
Monk Liub4d61262017-03-21 16:41:01 +0800563 if (amdgpu_sriov_vf(adev)) {
564 amdgpu_virt_init_setting(adev);
565 }
566
Ken Wang220ab9b2017-03-06 14:49:53 -0500567 /*
568 * nbio need be used for both sdma and gfx9, but only
569 * initializes once
570 */
571 switch(adev->asic_type) {
572 case CHIP_VEGA10:
573 nbio_v6_1_init(adev);
574 break;
575 default:
576 return -EINVAL;
577 }
578
579 adev->rev_id = soc15_get_rev_id(adev);
580 adev->external_rev_id = 0xFF;
581 switch (adev->asic_type) {
582 case CHIP_VEGA10:
583 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
584 AMD_CG_SUPPORT_GFX_MGLS |
585 AMD_CG_SUPPORT_GFX_RLC_LS |
586 AMD_CG_SUPPORT_GFX_CP_LS |
587 AMD_CG_SUPPORT_GFX_3D_CGCG |
588 AMD_CG_SUPPORT_GFX_3D_CGLS |
589 AMD_CG_SUPPORT_GFX_CGCG |
590 AMD_CG_SUPPORT_GFX_CGLS |
591 AMD_CG_SUPPORT_BIF_MGCG |
592 AMD_CG_SUPPORT_BIF_LS |
593 AMD_CG_SUPPORT_HDP_LS |
594 AMD_CG_SUPPORT_DRM_MGCG |
595 AMD_CG_SUPPORT_DRM_LS |
596 AMD_CG_SUPPORT_ROM_MGCG |
597 AMD_CG_SUPPORT_DF_MGCG |
598 AMD_CG_SUPPORT_SDMA_MGCG |
599 AMD_CG_SUPPORT_SDMA_LS |
600 AMD_CG_SUPPORT_MC_MGCG |
601 AMD_CG_SUPPORT_MC_LS;
602 adev->pg_flags = 0;
603 adev->external_rev_id = 0x1;
604 break;
605 default:
606 /* FIXME: not supported yet */
607 return -EINVAL;
608 }
609
610 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
611
612 amdgpu_get_pcie_info(adev);
613
614 return 0;
615}
616
617static int soc15_common_sw_init(void *handle)
618{
619 return 0;
620}
621
622static int soc15_common_sw_fini(void *handle)
623{
624 return 0;
625}
626
627static int soc15_common_hw_init(void *handle)
628{
629 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
630
631 /* move the golden regs per IP block */
632 soc15_init_golden_registers(adev);
633 /* enable pcie gen2/3 link */
634 soc15_pcie_gen3_enable(adev);
635 /* enable aspm */
636 soc15_program_aspm(adev);
637 /* enable the doorbell aperture */
638 soc15_enable_doorbell_aperture(adev, true);
639
640 return 0;
641}
642
643static int soc15_common_hw_fini(void *handle)
644{
645 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
646
647 /* disable the doorbell aperture */
648 soc15_enable_doorbell_aperture(adev, false);
649
650 return 0;
651}
652
653static int soc15_common_suspend(void *handle)
654{
655 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
656
657 return soc15_common_hw_fini(adev);
658}
659
660static int soc15_common_resume(void *handle)
661{
662 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
663
664 return soc15_common_hw_init(adev);
665}
666
667static bool soc15_common_is_idle(void *handle)
668{
669 return true;
670}
671
672static int soc15_common_wait_for_idle(void *handle)
673{
674 return 0;
675}
676
677static int soc15_common_soft_reset(void *handle)
678{
679 return 0;
680}
681
682static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
683{
684 uint32_t def, data;
685
686 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
687
688 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
689 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
690 else
691 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
692
693 if (def != data)
694 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
695}
696
697static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
698{
699 uint32_t def, data;
700
701 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
702
703 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
704 data &= ~(0x01000000 |
705 0x02000000 |
706 0x04000000 |
707 0x08000000 |
708 0x10000000 |
709 0x20000000 |
710 0x40000000 |
711 0x80000000);
712 else
713 data |= (0x01000000 |
714 0x02000000 |
715 0x04000000 |
716 0x08000000 |
717 0x10000000 |
718 0x20000000 |
719 0x40000000 |
720 0x80000000);
721
722 if (def != data)
723 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
724}
725
726static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
727{
728 uint32_t def, data;
729
730 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
731
732 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
733 data |= 1;
734 else
735 data &= ~1;
736
737 if (def != data)
738 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
739}
740
741static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
742 bool enable)
743{
744 uint32_t def, data;
745
746 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
747
748 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
749 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
750 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
751 else
752 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
753 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
754
755 if (def != data)
756 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
757}
758
759static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
760 bool enable)
761{
762 uint32_t data;
763
764 /* Put DF on broadcast mode */
765 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
766 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
767 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
768
769 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
770 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
771 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
772 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
773 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
774 } else {
775 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
776 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
777 data |= DF_MGCG_DISABLE;
778 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
779 }
780
781 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
782 mmFabricConfigAccessControl_DEFAULT);
783}
784
785static int soc15_common_set_clockgating_state(void *handle,
786 enum amd_clockgating_state state)
787{
788 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
789
Monk Liu6e9dc862017-03-22 18:02:40 +0800790 if (amdgpu_sriov_vf(adev))
791 return 0;
792
Ken Wang220ab9b2017-03-06 14:49:53 -0500793 switch (adev->asic_type) {
794 case CHIP_VEGA10:
795 nbio_v6_1_update_medium_grain_clock_gating(adev,
796 state == AMD_CG_STATE_GATE ? true : false);
797 nbio_v6_1_update_medium_grain_light_sleep(adev,
798 state == AMD_CG_STATE_GATE ? true : false);
799 soc15_update_hdp_light_sleep(adev,
800 state == AMD_CG_STATE_GATE ? true : false);
801 soc15_update_drm_clock_gating(adev,
802 state == AMD_CG_STATE_GATE ? true : false);
803 soc15_update_drm_light_sleep(adev,
804 state == AMD_CG_STATE_GATE ? true : false);
805 soc15_update_rom_medium_grain_clock_gating(adev,
806 state == AMD_CG_STATE_GATE ? true : false);
807 soc15_update_df_medium_grain_clock_gating(adev,
808 state == AMD_CG_STATE_GATE ? true : false);
809 break;
810 default:
811 break;
812 }
813 return 0;
814}
815
Huang Ruif9abe352017-03-24 10:46:16 +0800816static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
817{
818 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
819 int data;
820
821 if (amdgpu_sriov_vf(adev))
822 *flags = 0;
823
824 nbio_v6_1_get_clockgating_state(adev, flags);
825
826 /* AMD_CG_SUPPORT_HDP_LS */
827 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
828 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
829 *flags |= AMD_CG_SUPPORT_HDP_LS;
830
831 /* AMD_CG_SUPPORT_DRM_MGCG */
832 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
833 if (!(data & 0x01000000))
834 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
835
836 /* AMD_CG_SUPPORT_DRM_LS */
837 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
838 if (data & 0x1)
839 *flags |= AMD_CG_SUPPORT_DRM_LS;
840
841 /* AMD_CG_SUPPORT_ROM_MGCG */
842 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
843 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
844 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
845
846 /* AMD_CG_SUPPORT_DF_MGCG */
847 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
848 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
849 *flags |= AMD_CG_SUPPORT_DF_MGCG;
850}
851
Ken Wang220ab9b2017-03-06 14:49:53 -0500852static int soc15_common_set_powergating_state(void *handle,
853 enum amd_powergating_state state)
854{
855 /* todo */
856 return 0;
857}
858
859const struct amd_ip_funcs soc15_common_ip_funcs = {
860 .name = "soc15_common",
861 .early_init = soc15_common_early_init,
862 .late_init = NULL,
863 .sw_init = soc15_common_sw_init,
864 .sw_fini = soc15_common_sw_fini,
865 .hw_init = soc15_common_hw_init,
866 .hw_fini = soc15_common_hw_fini,
867 .suspend = soc15_common_suspend,
868 .resume = soc15_common_resume,
869 .is_idle = soc15_common_is_idle,
870 .wait_for_idle = soc15_common_wait_for_idle,
871 .soft_reset = soc15_common_soft_reset,
872 .set_clockgating_state = soc15_common_set_clockgating_state,
873 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800874 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500875};