Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1 | /* |
| 2 | * NAND Flash Controller Device Driver |
| 3 | * Copyright © 2009-2010, Intel Corporation and its suppliers. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms and conditions of the GNU General Public License, |
| 7 | * version 2, as published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 17 | * |
| 18 | */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 19 | #include <linux/interrupt.h> |
| 20 | #include <linux/delay.h> |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 21 | #include <linux/dma-mapping.h> |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 22 | #include <linux/wait.h> |
| 23 | #include <linux/mutex.h> |
David Miller | b8664b3 | 2010-08-04 22:57:51 -0700 | [diff] [blame] | 24 | #include <linux/slab.h> |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 25 | #include <linux/mtd/mtd.h> |
| 26 | #include <linux/module.h> |
| 27 | |
| 28 | #include "denali.h" |
| 29 | |
| 30 | MODULE_LICENSE("GPL"); |
| 31 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 32 | /* We define a module parameter that allows the user to override |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 33 | * the hardware and decide what timing mode should be used. |
| 34 | */ |
| 35 | #define NAND_DEFAULT_TIMINGS -1 |
| 36 | |
| 37 | static int onfi_timing_mode = NAND_DEFAULT_TIMINGS; |
| 38 | module_param(onfi_timing_mode, int, S_IRUGO); |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 39 | MODULE_PARM_DESC(onfi_timing_mode, "Overrides default ONFI setting." |
| 40 | " -1 indicates use default timings"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 41 | |
| 42 | #define DENALI_NAND_NAME "denali-nand" |
| 43 | |
| 44 | /* We define a macro here that combines all interrupts this driver uses into |
| 45 | * a single constant value, for convenience. */ |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 46 | #define DENALI_IRQ_ALL (INTR_STATUS__DMA_CMD_COMP | \ |
| 47 | INTR_STATUS__ECC_TRANSACTION_DONE | \ |
| 48 | INTR_STATUS__ECC_ERR | \ |
| 49 | INTR_STATUS__PROGRAM_FAIL | \ |
| 50 | INTR_STATUS__LOAD_COMP | \ |
| 51 | INTR_STATUS__PROGRAM_COMP | \ |
| 52 | INTR_STATUS__TIME_OUT | \ |
| 53 | INTR_STATUS__ERASE_FAIL | \ |
| 54 | INTR_STATUS__RST_COMP | \ |
| 55 | INTR_STATUS__ERASE_COMP) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 56 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 57 | /* indicates whether or not the internal value for the flash bank is |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 58 | * valid or not */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 59 | #define CHIP_SELECT_INVALID -1 |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 60 | |
| 61 | #define SUPPORT_8BITECC 1 |
| 62 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 63 | /* This macro divides two integers and rounds fractional values up |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 64 | * to the nearest integer value. */ |
| 65 | #define CEIL_DIV(X, Y) (((X)%(Y)) ? ((X)/(Y)+1) : ((X)/(Y))) |
| 66 | |
| 67 | /* this macro allows us to convert from an MTD structure to our own |
| 68 | * device context (denali) structure. |
| 69 | */ |
| 70 | #define mtd_to_denali(m) container_of(m, struct denali_nand_info, mtd) |
| 71 | |
| 72 | /* These constants are defined by the driver to enable common driver |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 73 | * configuration options. */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 74 | #define SPARE_ACCESS 0x41 |
| 75 | #define MAIN_ACCESS 0x42 |
| 76 | #define MAIN_SPARE_ACCESS 0x43 |
Masahiro Yamada | 2902330 | 2014-07-11 11:14:05 +0900 | [diff] [blame] | 77 | #define PIPELINE_ACCESS 0x2000 |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 78 | |
| 79 | #define DENALI_READ 0 |
| 80 | #define DENALI_WRITE 0x100 |
| 81 | |
| 82 | /* types of device accesses. We can issue commands and get status */ |
| 83 | #define COMMAND_CYCLE 0 |
| 84 | #define ADDR_CYCLE 1 |
| 85 | #define STATUS_CYCLE 2 |
| 86 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 87 | /* this is a helper macro that allows us to |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 88 | * format the bank into the proper bits for the controller */ |
| 89 | #define BANK(x) ((x) << 24) |
| 90 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 91 | /* forward declarations */ |
| 92 | static void clear_interrupts(struct denali_nand_info *denali); |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 93 | static uint32_t wait_for_irq(struct denali_nand_info *denali, |
| 94 | uint32_t irq_mask); |
| 95 | static void denali_irq_enable(struct denali_nand_info *denali, |
| 96 | uint32_t int_mask); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 97 | static uint32_t read_interrupt_status(struct denali_nand_info *denali); |
| 98 | |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 99 | /* Certain operations for the denali NAND controller use |
| 100 | * an indexed mode to read/write data. The operation is |
| 101 | * performed by writing the address value of the command |
| 102 | * to the device memory followed by the data. This function |
| 103 | * abstracts this common operation. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 104 | */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 105 | static void index_addr(struct denali_nand_info *denali, |
| 106 | uint32_t address, uint32_t data) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 107 | { |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 108 | iowrite32(address, denali->flash_mem); |
| 109 | iowrite32(data, denali->flash_mem + 0x10); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | /* Perform an indexed read of the device */ |
| 113 | static void index_addr_read_data(struct denali_nand_info *denali, |
| 114 | uint32_t address, uint32_t *pdata) |
| 115 | { |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 116 | iowrite32(address, denali->flash_mem); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 117 | *pdata = ioread32(denali->flash_mem + 0x10); |
| 118 | } |
| 119 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 120 | /* We need to buffer some data for some of the NAND core routines. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 121 | * The operations manage buffering that data. */ |
| 122 | static void reset_buf(struct denali_nand_info *denali) |
| 123 | { |
| 124 | denali->buf.head = denali->buf.tail = 0; |
| 125 | } |
| 126 | |
| 127 | static void write_byte_to_buf(struct denali_nand_info *denali, uint8_t byte) |
| 128 | { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 129 | denali->buf.buf[denali->buf.tail++] = byte; |
| 130 | } |
| 131 | |
| 132 | /* reads the status of the device */ |
| 133 | static void read_status(struct denali_nand_info *denali) |
| 134 | { |
| 135 | uint32_t cmd = 0x0; |
| 136 | |
| 137 | /* initialize the data buffer to store status */ |
| 138 | reset_buf(denali); |
| 139 | |
Chuanxiao Dong | f0bc0c7 | 2010-08-11 17:14:59 +0800 | [diff] [blame] | 140 | cmd = ioread32(denali->flash_reg + WRITE_PROTECT); |
| 141 | if (cmd) |
| 142 | write_byte_to_buf(denali, NAND_STATUS_WP); |
| 143 | else |
| 144 | write_byte_to_buf(denali, 0); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | /* resets a specific device connected to the core */ |
| 148 | static void reset_bank(struct denali_nand_info *denali) |
| 149 | { |
| 150 | uint32_t irq_status = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 151 | uint32_t irq_mask = INTR_STATUS__RST_COMP | |
| 152 | INTR_STATUS__TIME_OUT; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 153 | |
| 154 | clear_interrupts(denali); |
| 155 | |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 156 | iowrite32(1 << denali->flash_bank, denali->flash_reg + DEVICE_RESET); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 157 | |
| 158 | irq_status = wait_for_irq(denali, irq_mask); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 159 | |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 160 | if (irq_status & INTR_STATUS__TIME_OUT) |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 161 | dev_err(denali->dev, "reset bank failed.\n"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 162 | } |
| 163 | |
| 164 | /* Reset the flash controller */ |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 165 | static uint16_t denali_nand_reset(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 166 | { |
| 167 | uint32_t i; |
| 168 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 169 | dev_dbg(denali->dev, "%s, Line %d, Function: %s\n", |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 170 | __FILE__, __LINE__, __func__); |
| 171 | |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 172 | for (i = 0 ; i < denali->max_banks; i++) |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 173 | iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT, |
| 174 | denali->flash_reg + INTR_STATUS(i)); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 175 | |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 176 | for (i = 0 ; i < denali->max_banks; i++) { |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 177 | iowrite32(1 << i, denali->flash_reg + DEVICE_RESET); |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 178 | while (!(ioread32(denali->flash_reg + |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 179 | INTR_STATUS(i)) & |
| 180 | (INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT))) |
Chuanxiao Dong | 628bfd41 | 2010-08-11 17:53:29 +0800 | [diff] [blame] | 181 | cpu_relax(); |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 182 | if (ioread32(denali->flash_reg + INTR_STATUS(i)) & |
| 183 | INTR_STATUS__TIME_OUT) |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 184 | dev_dbg(denali->dev, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 185 | "NAND Reset operation timed out on bank %d\n", i); |
| 186 | } |
| 187 | |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 188 | for (i = 0; i < denali->max_banks; i++) |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 189 | iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT, |
| 190 | denali->flash_reg + INTR_STATUS(i)); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 191 | |
| 192 | return PASS; |
| 193 | } |
| 194 | |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 195 | /* this routine calculates the ONFI timing values for a given mode and |
| 196 | * programs the clocking register accordingly. The mode is determined by |
| 197 | * the get_onfi_nand_para routine. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 198 | */ |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 199 | static void nand_onfi_timing_set(struct denali_nand_info *denali, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 200 | uint16_t mode) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 201 | { |
| 202 | uint16_t Trea[6] = {40, 30, 25, 20, 20, 16}; |
| 203 | uint16_t Trp[6] = {50, 25, 17, 15, 12, 10}; |
| 204 | uint16_t Treh[6] = {30, 15, 15, 10, 10, 7}; |
| 205 | uint16_t Trc[6] = {100, 50, 35, 30, 25, 20}; |
| 206 | uint16_t Trhoh[6] = {0, 15, 15, 15, 15, 15}; |
| 207 | uint16_t Trloh[6] = {0, 0, 0, 0, 5, 5}; |
| 208 | uint16_t Tcea[6] = {100, 45, 30, 25, 25, 25}; |
| 209 | uint16_t Tadl[6] = {200, 100, 100, 100, 70, 70}; |
| 210 | uint16_t Trhw[6] = {200, 100, 100, 100, 100, 100}; |
| 211 | uint16_t Trhz[6] = {200, 100, 100, 100, 100, 100}; |
| 212 | uint16_t Twhr[6] = {120, 80, 80, 60, 60, 60}; |
| 213 | uint16_t Tcs[6] = {70, 35, 25, 25, 20, 15}; |
| 214 | |
| 215 | uint16_t TclsRising = 1; |
| 216 | uint16_t data_invalid_rhoh, data_invalid_rloh, data_invalid; |
| 217 | uint16_t dv_window = 0; |
| 218 | uint16_t en_lo, en_hi; |
| 219 | uint16_t acc_clks; |
| 220 | uint16_t addr_2_data, re_2_we, re_2_re, we_2_re, cs_cnt; |
| 221 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 222 | dev_dbg(denali->dev, "%s, Line %d, Function: %s\n", |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 223 | __FILE__, __LINE__, __func__); |
| 224 | |
| 225 | en_lo = CEIL_DIV(Trp[mode], CLK_X); |
| 226 | en_hi = CEIL_DIV(Treh[mode], CLK_X); |
| 227 | #if ONFI_BLOOM_TIME |
| 228 | if ((en_hi * CLK_X) < (Treh[mode] + 2)) |
| 229 | en_hi++; |
| 230 | #endif |
| 231 | |
| 232 | if ((en_lo + en_hi) * CLK_X < Trc[mode]) |
| 233 | en_lo += CEIL_DIV((Trc[mode] - (en_lo + en_hi) * CLK_X), CLK_X); |
| 234 | |
| 235 | if ((en_lo + en_hi) < CLK_MULTI) |
| 236 | en_lo += CLK_MULTI - en_lo - en_hi; |
| 237 | |
| 238 | while (dv_window < 8) { |
| 239 | data_invalid_rhoh = en_lo * CLK_X + Trhoh[mode]; |
| 240 | |
| 241 | data_invalid_rloh = (en_lo + en_hi) * CLK_X + Trloh[mode]; |
| 242 | |
| 243 | data_invalid = |
| 244 | data_invalid_rhoh < |
| 245 | data_invalid_rloh ? data_invalid_rhoh : data_invalid_rloh; |
| 246 | |
| 247 | dv_window = data_invalid - Trea[mode]; |
| 248 | |
| 249 | if (dv_window < 8) |
| 250 | en_lo++; |
| 251 | } |
| 252 | |
| 253 | acc_clks = CEIL_DIV(Trea[mode], CLK_X); |
| 254 | |
| 255 | while (((acc_clks * CLK_X) - Trea[mode]) < 3) |
| 256 | acc_clks++; |
| 257 | |
| 258 | if ((data_invalid - acc_clks * CLK_X) < 2) |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 259 | dev_warn(denali->dev, "%s, Line %d: Warning!\n", |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 260 | __FILE__, __LINE__); |
| 261 | |
| 262 | addr_2_data = CEIL_DIV(Tadl[mode], CLK_X); |
| 263 | re_2_we = CEIL_DIV(Trhw[mode], CLK_X); |
| 264 | re_2_re = CEIL_DIV(Trhz[mode], CLK_X); |
| 265 | we_2_re = CEIL_DIV(Twhr[mode], CLK_X); |
| 266 | cs_cnt = CEIL_DIV((Tcs[mode] - Trp[mode]), CLK_X); |
| 267 | if (!TclsRising) |
| 268 | cs_cnt = CEIL_DIV(Tcs[mode], CLK_X); |
| 269 | if (cs_cnt == 0) |
| 270 | cs_cnt = 1; |
| 271 | |
| 272 | if (Tcea[mode]) { |
| 273 | while (((cs_cnt * CLK_X) + Trea[mode]) < Tcea[mode]) |
| 274 | cs_cnt++; |
| 275 | } |
| 276 | |
| 277 | #if MODE5_WORKAROUND |
| 278 | if (mode == 5) |
| 279 | acc_clks = 5; |
| 280 | #endif |
| 281 | |
| 282 | /* Sighting 3462430: Temporary hack for MT29F128G08CJABAWP:B */ |
| 283 | if ((ioread32(denali->flash_reg + MANUFACTURER_ID) == 0) && |
| 284 | (ioread32(denali->flash_reg + DEVICE_ID) == 0x88)) |
| 285 | acc_clks = 6; |
| 286 | |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 287 | iowrite32(acc_clks, denali->flash_reg + ACC_CLKS); |
| 288 | iowrite32(re_2_we, denali->flash_reg + RE_2_WE); |
| 289 | iowrite32(re_2_re, denali->flash_reg + RE_2_RE); |
| 290 | iowrite32(we_2_re, denali->flash_reg + WE_2_RE); |
| 291 | iowrite32(addr_2_data, denali->flash_reg + ADDR_2_DATA); |
| 292 | iowrite32(en_lo, denali->flash_reg + RDWR_EN_LO_CNT); |
| 293 | iowrite32(en_hi, denali->flash_reg + RDWR_EN_HI_CNT); |
| 294 | iowrite32(cs_cnt, denali->flash_reg + CS_SETUP_CNT); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 295 | } |
| 296 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 297 | /* queries the NAND device to see what ONFI modes it supports. */ |
| 298 | static uint16_t get_onfi_nand_para(struct denali_nand_info *denali) |
| 299 | { |
| 300 | int i; |
Chuanxiao Dong | 4c03bbd | 2010-08-06 15:45:19 +0800 | [diff] [blame] | 301 | /* we needn't to do a reset here because driver has already |
| 302 | * reset all the banks before |
| 303 | * */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 304 | if (!(ioread32(denali->flash_reg + ONFI_TIMING_MODE) & |
| 305 | ONFI_TIMING_MODE__VALUE)) |
| 306 | return FAIL; |
| 307 | |
| 308 | for (i = 5; i > 0; i--) { |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 309 | if (ioread32(denali->flash_reg + ONFI_TIMING_MODE) & |
| 310 | (0x01 << i)) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 311 | break; |
| 312 | } |
| 313 | |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 314 | nand_onfi_timing_set(denali, i); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 315 | |
| 316 | /* By now, all the ONFI devices we know support the page cache */ |
| 317 | /* rw feature. So here we enable the pipeline_rw_ahead feature */ |
| 318 | /* iowrite32(1, denali->flash_reg + CACHE_WRITE_ENABLE); */ |
| 319 | /* iowrite32(1, denali->flash_reg + CACHE_READ_ENABLE); */ |
| 320 | |
| 321 | return PASS; |
| 322 | } |
| 323 | |
Chuanxiao Dong | 4c03bbd | 2010-08-06 15:45:19 +0800 | [diff] [blame] | 324 | static void get_samsung_nand_para(struct denali_nand_info *denali, |
| 325 | uint8_t device_id) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 326 | { |
Chuanxiao Dong | 4c03bbd | 2010-08-06 15:45:19 +0800 | [diff] [blame] | 327 | if (device_id == 0xd3) { /* Samsung K9WAG08U1A */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 328 | /* Set timing register values according to datasheet */ |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 329 | iowrite32(5, denali->flash_reg + ACC_CLKS); |
| 330 | iowrite32(20, denali->flash_reg + RE_2_WE); |
| 331 | iowrite32(12, denali->flash_reg + WE_2_RE); |
| 332 | iowrite32(14, denali->flash_reg + ADDR_2_DATA); |
| 333 | iowrite32(3, denali->flash_reg + RDWR_EN_LO_CNT); |
| 334 | iowrite32(2, denali->flash_reg + RDWR_EN_HI_CNT); |
| 335 | iowrite32(2, denali->flash_reg + CS_SETUP_CNT); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 336 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 337 | } |
| 338 | |
| 339 | static void get_toshiba_nand_para(struct denali_nand_info *denali) |
| 340 | { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 341 | uint32_t tmp; |
| 342 | |
| 343 | /* Workaround to fix a controller bug which reports a wrong */ |
| 344 | /* spare area size for some kind of Toshiba NAND device */ |
| 345 | if ((ioread32(denali->flash_reg + DEVICE_MAIN_AREA_SIZE) == 4096) && |
| 346 | (ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE) == 64)) { |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 347 | iowrite32(216, denali->flash_reg + DEVICE_SPARE_AREA_SIZE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 348 | tmp = ioread32(denali->flash_reg + DEVICES_CONNECTED) * |
| 349 | ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE); |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 350 | iowrite32(tmp, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 351 | denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 352 | #if SUPPORT_15BITECC |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 353 | iowrite32(15, denali->flash_reg + ECC_CORRECTION); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 354 | #elif SUPPORT_8BITECC |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 355 | iowrite32(8, denali->flash_reg + ECC_CORRECTION); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 356 | #endif |
| 357 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 358 | } |
| 359 | |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 360 | static void get_hynix_nand_para(struct denali_nand_info *denali, |
| 361 | uint8_t device_id) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 362 | { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 363 | uint32_t main_size, spare_size; |
| 364 | |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 365 | switch (device_id) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 366 | case 0xD5: /* Hynix H27UAG8T2A, H27UBG8U5A or H27UCG8VFA */ |
| 367 | case 0xD7: /* Hynix H27UDG8VEM, H27UCG8UDM or H27UCG8V5A */ |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 368 | iowrite32(128, denali->flash_reg + PAGES_PER_BLOCK); |
| 369 | iowrite32(4096, denali->flash_reg + DEVICE_MAIN_AREA_SIZE); |
| 370 | iowrite32(224, denali->flash_reg + DEVICE_SPARE_AREA_SIZE); |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 371 | main_size = 4096 * |
| 372 | ioread32(denali->flash_reg + DEVICES_CONNECTED); |
| 373 | spare_size = 224 * |
| 374 | ioread32(denali->flash_reg + DEVICES_CONNECTED); |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 375 | iowrite32(main_size, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 376 | denali->flash_reg + LOGICAL_PAGE_DATA_SIZE); |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 377 | iowrite32(spare_size, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 378 | denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE); |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 379 | iowrite32(0, denali->flash_reg + DEVICE_WIDTH); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 380 | #if SUPPORT_15BITECC |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 381 | iowrite32(15, denali->flash_reg + ECC_CORRECTION); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 382 | #elif SUPPORT_8BITECC |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 383 | iowrite32(8, denali->flash_reg + ECC_CORRECTION); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 384 | #endif |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 385 | break; |
| 386 | default: |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 387 | dev_warn(denali->dev, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 388 | "Spectra: Unknown Hynix NAND (Device ID: 0x%x)." |
| 389 | "Will use default parameter values instead.\n", |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 390 | device_id); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 391 | } |
| 392 | } |
| 393 | |
| 394 | /* determines how many NAND chips are connected to the controller. Note for |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 395 | * Intel CE4100 devices we don't support more than one device. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 396 | */ |
| 397 | static void find_valid_banks(struct denali_nand_info *denali) |
| 398 | { |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 399 | uint32_t id[denali->max_banks]; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 400 | int i; |
| 401 | |
| 402 | denali->total_used_banks = 1; |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 403 | for (i = 0; i < denali->max_banks; i++) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 404 | index_addr(denali, (uint32_t)(MODE_11 | (i << 24) | 0), 0x90); |
| 405 | index_addr(denali, (uint32_t)(MODE_11 | (i << 24) | 1), 0); |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 406 | index_addr_read_data(denali, |
| 407 | (uint32_t)(MODE_11 | (i << 24) | 2), &id[i]); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 408 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 409 | dev_dbg(denali->dev, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 410 | "Return 1st ID for bank[%d]: %x\n", i, id[i]); |
| 411 | |
| 412 | if (i == 0) { |
| 413 | if (!(id[i] & 0x0ff)) |
| 414 | break; /* WTF? */ |
| 415 | } else { |
| 416 | if ((id[i] & 0x0ff) == (id[0] & 0x0ff)) |
| 417 | denali->total_used_banks++; |
| 418 | else |
| 419 | break; |
| 420 | } |
| 421 | } |
| 422 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 423 | if (denali->platform == INTEL_CE4100) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 424 | /* Platform limitations of the CE4100 device limit |
| 425 | * users to a single chip solution for NAND. |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 426 | * Multichip support is not enabled. |
| 427 | */ |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 428 | if (denali->total_used_banks != 1) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 429 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 430 | "Sorry, Intel CE4100 only supports " |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 431 | "a single NAND device.\n"); |
| 432 | BUG(); |
| 433 | } |
| 434 | } |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 435 | dev_dbg(denali->dev, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 436 | "denali->total_used_banks: %d\n", denali->total_used_banks); |
| 437 | } |
| 438 | |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 439 | /* |
| 440 | * Use the configuration feature register to determine the maximum number of |
| 441 | * banks that the hardware supports. |
| 442 | */ |
| 443 | static void detect_max_banks(struct denali_nand_info *denali) |
| 444 | { |
| 445 | uint32_t features = ioread32(denali->flash_reg + FEATURES); |
| 446 | |
| 447 | denali->max_banks = 2 << (features & FEATURES__N_BANKS); |
| 448 | } |
| 449 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 450 | static void detect_partition_feature(struct denali_nand_info *denali) |
| 451 | { |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 452 | /* For MRST platform, denali->fwblks represent the |
| 453 | * number of blocks firmware is taken, |
| 454 | * FW is in protect partition and MTD driver has no |
| 455 | * permission to access it. So let driver know how many |
| 456 | * blocks it can't touch. |
| 457 | * */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 458 | if (ioread32(denali->flash_reg + FEATURES) & FEATURES__PARTITION) { |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 459 | if ((ioread32(denali->flash_reg + PERM_SRC_ID(1)) & |
| 460 | PERM_SRC_ID__SRCID) == SPECTRA_PARTITION_ID) { |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 461 | denali->fwblks = |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 462 | ((ioread32(denali->flash_reg + MIN_MAX_BANK(1)) & |
| 463 | MIN_MAX_BANK__MIN_VALUE) * |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 464 | denali->blksperchip) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 465 | + |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 466 | (ioread32(denali->flash_reg + MIN_BLK_ADDR(1)) & |
| 467 | MIN_BLK_ADDR__VALUE); |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 468 | } else |
| 469 | denali->fwblks = SPECTRA_START_BLOCK; |
| 470 | } else |
| 471 | denali->fwblks = SPECTRA_START_BLOCK; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 472 | } |
| 473 | |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 474 | static uint16_t denali_nand_timing_set(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 475 | { |
| 476 | uint16_t status = PASS; |
grmoore@altera.com | d68a5c3 | 2014-06-23 14:21:10 -0500 | [diff] [blame] | 477 | uint32_t id_bytes[8], addr; |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 478 | uint8_t i, maf_id, device_id; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 479 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 480 | dev_dbg(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 481 | "%s, Line %d, Function: %s\n", |
| 482 | __FILE__, __LINE__, __func__); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 483 | |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 484 | /* Use read id method to get device ID and other |
| 485 | * params. For some NAND chips, controller can't |
| 486 | * report the correct device ID by reading from |
| 487 | * DEVICE_ID register |
| 488 | * */ |
| 489 | addr = (uint32_t)MODE_11 | BANK(denali->flash_bank); |
| 490 | index_addr(denali, (uint32_t)addr | 0, 0x90); |
| 491 | index_addr(denali, (uint32_t)addr | 1, 0); |
grmoore@altera.com | d68a5c3 | 2014-06-23 14:21:10 -0500 | [diff] [blame] | 492 | for (i = 0; i < 8; i++) |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 493 | index_addr_read_data(denali, addr | 2, &id_bytes[i]); |
| 494 | maf_id = id_bytes[0]; |
| 495 | device_id = id_bytes[1]; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 496 | |
| 497 | if (ioread32(denali->flash_reg + ONFI_DEVICE_NO_OF_LUNS) & |
| 498 | ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE) { /* ONFI 1.0 NAND */ |
| 499 | if (FAIL == get_onfi_nand_para(denali)) |
| 500 | return FAIL; |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 501 | } else if (maf_id == 0xEC) { /* Samsung NAND */ |
Chuanxiao Dong | 4c03bbd | 2010-08-06 15:45:19 +0800 | [diff] [blame] | 502 | get_samsung_nand_para(denali, device_id); |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 503 | } else if (maf_id == 0x98) { /* Toshiba NAND */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 504 | get_toshiba_nand_para(denali); |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 505 | } else if (maf_id == 0xAD) { /* Hynix NAND */ |
| 506 | get_hynix_nand_para(denali, device_id); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 507 | } |
| 508 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 509 | dev_info(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 510 | "Dump timing register values:" |
| 511 | "acc_clks: %d, re_2_we: %d, re_2_re: %d\n" |
| 512 | "we_2_re: %d, addr_2_data: %d, rdwr_en_lo_cnt: %d\n" |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 513 | "rdwr_en_hi_cnt: %d, cs_setup_cnt: %d\n", |
| 514 | ioread32(denali->flash_reg + ACC_CLKS), |
| 515 | ioread32(denali->flash_reg + RE_2_WE), |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 516 | ioread32(denali->flash_reg + RE_2_RE), |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 517 | ioread32(denali->flash_reg + WE_2_RE), |
| 518 | ioread32(denali->flash_reg + ADDR_2_DATA), |
| 519 | ioread32(denali->flash_reg + RDWR_EN_LO_CNT), |
| 520 | ioread32(denali->flash_reg + RDWR_EN_HI_CNT), |
| 521 | ioread32(denali->flash_reg + CS_SETUP_CNT)); |
| 522 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 523 | find_valid_banks(denali); |
| 524 | |
| 525 | detect_partition_feature(denali); |
| 526 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 527 | /* If the user specified to override the default timings |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 528 | * with a specific ONFI mode, we apply those changes here. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 529 | */ |
| 530 | if (onfi_timing_mode != NAND_DEFAULT_TIMINGS) |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 531 | nand_onfi_timing_set(denali, onfi_timing_mode); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 532 | |
| 533 | return status; |
| 534 | } |
| 535 | |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 536 | static void denali_set_intr_modes(struct denali_nand_info *denali, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 537 | uint16_t INT_ENABLE) |
| 538 | { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 539 | dev_dbg(denali->dev, "%s, Line %d, Function: %s\n", |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 540 | __FILE__, __LINE__, __func__); |
| 541 | |
| 542 | if (INT_ENABLE) |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 543 | iowrite32(1, denali->flash_reg + GLOBAL_INT_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 544 | else |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 545 | iowrite32(0, denali->flash_reg + GLOBAL_INT_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 546 | } |
| 547 | |
| 548 | /* validation function to verify that the controlling software is making |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 549 | * a valid request |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 550 | */ |
| 551 | static inline bool is_flash_bank_valid(int flash_bank) |
| 552 | { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 553 | return (flash_bank >= 0 && flash_bank < 4); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 554 | } |
| 555 | |
| 556 | static void denali_irq_init(struct denali_nand_info *denali) |
| 557 | { |
| 558 | uint32_t int_mask = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 559 | int i; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 560 | |
| 561 | /* Disable global interrupts */ |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 562 | denali_set_intr_modes(denali, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 563 | |
| 564 | int_mask = DENALI_IRQ_ALL; |
| 565 | |
| 566 | /* Clear all status bits */ |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 567 | for (i = 0; i < denali->max_banks; ++i) |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 568 | iowrite32(0xFFFF, denali->flash_reg + INTR_STATUS(i)); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 569 | |
| 570 | denali_irq_enable(denali, int_mask); |
| 571 | } |
| 572 | |
| 573 | static void denali_irq_cleanup(int irqnum, struct denali_nand_info *denali) |
| 574 | { |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 575 | denali_set_intr_modes(denali, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 576 | free_irq(irqnum, denali); |
| 577 | } |
| 578 | |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 579 | static void denali_irq_enable(struct denali_nand_info *denali, |
| 580 | uint32_t int_mask) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 581 | { |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 582 | int i; |
| 583 | |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 584 | for (i = 0; i < denali->max_banks; ++i) |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 585 | iowrite32(int_mask, denali->flash_reg + INTR_EN(i)); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 586 | } |
| 587 | |
| 588 | /* This function only returns when an interrupt that this driver cares about |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 589 | * occurs. This is to reduce the overhead of servicing interrupts |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 590 | */ |
| 591 | static inline uint32_t denali_irq_detected(struct denali_nand_info *denali) |
| 592 | { |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 593 | return read_interrupt_status(denali) & DENALI_IRQ_ALL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 594 | } |
| 595 | |
| 596 | /* Interrupts are cleared by writing a 1 to the appropriate status bit */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 597 | static inline void clear_interrupt(struct denali_nand_info *denali, |
| 598 | uint32_t irq_mask) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 599 | { |
| 600 | uint32_t intr_status_reg = 0; |
| 601 | |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 602 | intr_status_reg = INTR_STATUS(denali->flash_bank); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 603 | |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 604 | iowrite32(irq_mask, denali->flash_reg + intr_status_reg); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 605 | } |
| 606 | |
| 607 | static void clear_interrupts(struct denali_nand_info *denali) |
| 608 | { |
| 609 | uint32_t status = 0x0; |
| 610 | spin_lock_irq(&denali->irq_lock); |
| 611 | |
| 612 | status = read_interrupt_status(denali); |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 613 | clear_interrupt(denali, status); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 614 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 615 | denali->irq_status = 0x0; |
| 616 | spin_unlock_irq(&denali->irq_lock); |
| 617 | } |
| 618 | |
| 619 | static uint32_t read_interrupt_status(struct denali_nand_info *denali) |
| 620 | { |
| 621 | uint32_t intr_status_reg = 0; |
| 622 | |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 623 | intr_status_reg = INTR_STATUS(denali->flash_bank); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 624 | |
| 625 | return ioread32(denali->flash_reg + intr_status_reg); |
| 626 | } |
| 627 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 628 | /* This is the interrupt service routine. It handles all interrupts |
| 629 | * sent to this device. Note that on CE4100, this is a shared |
| 630 | * interrupt. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 631 | */ |
| 632 | static irqreturn_t denali_isr(int irq, void *dev_id) |
| 633 | { |
| 634 | struct denali_nand_info *denali = dev_id; |
| 635 | uint32_t irq_status = 0x0; |
| 636 | irqreturn_t result = IRQ_NONE; |
| 637 | |
| 638 | spin_lock(&denali->irq_lock); |
| 639 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 640 | /* check to see if a valid NAND chip has |
| 641 | * been selected. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 642 | */ |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 643 | if (is_flash_bank_valid(denali->flash_bank)) { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 644 | /* check to see if controller generated |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 645 | * the interrupt, since this is a shared interrupt */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 646 | irq_status = denali_irq_detected(denali); |
| 647 | if (irq_status != 0) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 648 | /* handle interrupt */ |
| 649 | /* first acknowledge it */ |
| 650 | clear_interrupt(denali, irq_status); |
| 651 | /* store the status in the device context for someone |
| 652 | to read */ |
| 653 | denali->irq_status |= irq_status; |
| 654 | /* notify anyone who cares that it happened */ |
| 655 | complete(&denali->complete); |
| 656 | /* tell the OS that we've handled this */ |
| 657 | result = IRQ_HANDLED; |
| 658 | } |
| 659 | } |
| 660 | spin_unlock(&denali->irq_lock); |
| 661 | return result; |
| 662 | } |
| 663 | #define BANK(x) ((x) << 24) |
| 664 | |
| 665 | static uint32_t wait_for_irq(struct denali_nand_info *denali, uint32_t irq_mask) |
| 666 | { |
| 667 | unsigned long comp_res = 0; |
| 668 | uint32_t intr_status = 0; |
| 669 | bool retry = false; |
| 670 | unsigned long timeout = msecs_to_jiffies(1000); |
| 671 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 672 | do { |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 673 | comp_res = |
| 674 | wait_for_completion_timeout(&denali->complete, timeout); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 675 | spin_lock_irq(&denali->irq_lock); |
| 676 | intr_status = denali->irq_status; |
| 677 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 678 | if (intr_status & irq_mask) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 679 | denali->irq_status &= ~irq_mask; |
| 680 | spin_unlock_irq(&denali->irq_lock); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 681 | /* our interrupt was detected */ |
| 682 | break; |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 683 | } else { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 684 | /* these are not the interrupts you are looking for - |
| 685 | * need to wait again */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 686 | spin_unlock_irq(&denali->irq_lock); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 687 | retry = true; |
| 688 | } |
| 689 | } while (comp_res != 0); |
| 690 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 691 | if (comp_res == 0) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 692 | /* timeout */ |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 693 | pr_err("timeout occurred, status = 0x%x, mask = 0x%x\n", |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 694 | intr_status, irq_mask); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 695 | |
| 696 | intr_status = 0; |
| 697 | } |
| 698 | return intr_status; |
| 699 | } |
| 700 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 701 | /* This helper function setups the registers for ECC and whether or not |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 702 | * the spare area will be transferred. */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 703 | static void setup_ecc_for_xfer(struct denali_nand_info *denali, bool ecc_en, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 704 | bool transfer_spare) |
| 705 | { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 706 | int ecc_en_flag = 0, transfer_spare_flag = 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 707 | |
| 708 | /* set ECC, transfer spare bits if needed */ |
| 709 | ecc_en_flag = ecc_en ? ECC_ENABLE__FLAG : 0; |
| 710 | transfer_spare_flag = transfer_spare ? TRANSFER_SPARE_REG__FLAG : 0; |
| 711 | |
| 712 | /* Enable spare area/ECC per user's request. */ |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 713 | iowrite32(ecc_en_flag, denali->flash_reg + ECC_ENABLE); |
| 714 | iowrite32(transfer_spare_flag, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 715 | denali->flash_reg + TRANSFER_SPARE_REG); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 716 | } |
| 717 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 718 | /* sends a pipeline command operation to the controller. See the Denali NAND |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 719 | * controller's user guide for more information (section 4.2.3.6). |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 720 | */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 721 | static int denali_send_pipeline_cmd(struct denali_nand_info *denali, |
| 722 | bool ecc_en, |
| 723 | bool transfer_spare, |
| 724 | int access_type, |
| 725 | int op) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 726 | { |
| 727 | int status = PASS; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 728 | uint32_t addr = 0x0, cmd = 0x0, page_count = 1, irq_status = 0, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 729 | irq_mask = 0; |
| 730 | |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 731 | if (op == DENALI_READ) |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 732 | irq_mask = INTR_STATUS__LOAD_COMP; |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 733 | else if (op == DENALI_WRITE) |
| 734 | irq_mask = 0; |
| 735 | else |
| 736 | BUG(); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 737 | |
| 738 | setup_ecc_for_xfer(denali, ecc_en, transfer_spare); |
| 739 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 740 | /* clear interrupts */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 741 | clear_interrupts(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 742 | |
| 743 | addr = BANK(denali->flash_bank) | denali->page; |
| 744 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 745 | if (op == DENALI_WRITE && access_type != SPARE_ACCESS) { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 746 | cmd = MODE_01 | addr; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 747 | iowrite32(cmd, denali->flash_mem); |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 748 | } else if (op == DENALI_WRITE && access_type == SPARE_ACCESS) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 749 | /* read spare area */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 750 | cmd = MODE_10 | addr; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 751 | index_addr(denali, (uint32_t)cmd, access_type); |
| 752 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 753 | cmd = MODE_01 | addr; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 754 | iowrite32(cmd, denali->flash_mem); |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 755 | } else if (op == DENALI_READ) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 756 | /* setup page read request for access type */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 757 | cmd = MODE_10 | addr; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 758 | index_addr(denali, (uint32_t)cmd, access_type); |
| 759 | |
| 760 | /* page 33 of the NAND controller spec indicates we should not |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 761 | use the pipeline commands in Spare area only mode. So we |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 762 | don't. |
| 763 | */ |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 764 | if (access_type == SPARE_ACCESS) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 765 | cmd = MODE_01 | addr; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 766 | iowrite32(cmd, denali->flash_mem); |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 767 | } else { |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 768 | index_addr(denali, (uint32_t)cmd, |
Masahiro Yamada | 2902330 | 2014-07-11 11:14:05 +0900 | [diff] [blame] | 769 | PIPELINE_ACCESS | op | page_count); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 770 | |
| 771 | /* wait for command to be accepted |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 772 | * can always use status0 bit as the |
| 773 | * mask is identical for each |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 774 | * bank. */ |
| 775 | irq_status = wait_for_irq(denali, irq_mask); |
| 776 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 777 | if (irq_status == 0) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 778 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 779 | "cmd, page, addr on timeout " |
| 780 | "(0x%x, 0x%x, 0x%x)\n", |
| 781 | cmd, denali->page, addr); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 782 | status = FAIL; |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 783 | } else { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 784 | cmd = MODE_01 | addr; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 785 | iowrite32(cmd, denali->flash_mem); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 786 | } |
| 787 | } |
| 788 | } |
| 789 | return status; |
| 790 | } |
| 791 | |
| 792 | /* helper function that simply writes a buffer to the flash */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 793 | static int write_data_to_flash_mem(struct denali_nand_info *denali, |
| 794 | const uint8_t *buf, |
| 795 | int len) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 796 | { |
| 797 | uint32_t i = 0, *buf32; |
| 798 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 799 | /* verify that the len is a multiple of 4. see comment in |
| 800 | * read_data_from_flash_mem() */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 801 | BUG_ON((len % 4) != 0); |
| 802 | |
| 803 | /* write the data to the flash memory */ |
| 804 | buf32 = (uint32_t *)buf; |
| 805 | for (i = 0; i < len / 4; i++) |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 806 | iowrite32(*buf32++, denali->flash_mem + 0x10); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 807 | return i*4; /* intent is to return the number of bytes read */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 808 | } |
| 809 | |
| 810 | /* helper function that simply reads a buffer from the flash */ |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 811 | static int read_data_from_flash_mem(struct denali_nand_info *denali, |
| 812 | uint8_t *buf, |
| 813 | int len) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 814 | { |
| 815 | uint32_t i = 0, *buf32; |
| 816 | |
| 817 | /* we assume that len will be a multiple of 4, if not |
| 818 | * it would be nice to know about it ASAP rather than |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 819 | * have random failures... |
| 820 | * This assumption is based on the fact that this |
| 821 | * function is designed to be used to read flash pages, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 822 | * which are typically multiples of 4... |
| 823 | */ |
| 824 | |
| 825 | BUG_ON((len % 4) != 0); |
| 826 | |
| 827 | /* transfer the data from the flash */ |
| 828 | buf32 = (uint32_t *)buf; |
| 829 | for (i = 0; i < len / 4; i++) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 830 | *buf32++ = ioread32(denali->flash_mem + 0x10); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 831 | return i*4; /* intent is to return the number of bytes read */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 832 | } |
| 833 | |
| 834 | /* writes OOB data to the device */ |
| 835 | static int write_oob_data(struct mtd_info *mtd, uint8_t *buf, int page) |
| 836 | { |
| 837 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 838 | uint32_t irq_status = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 839 | uint32_t irq_mask = INTR_STATUS__PROGRAM_COMP | |
| 840 | INTR_STATUS__PROGRAM_FAIL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 841 | int status = 0; |
| 842 | |
| 843 | denali->page = page; |
| 844 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 845 | if (denali_send_pipeline_cmd(denali, false, false, SPARE_ACCESS, |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 846 | DENALI_WRITE) == PASS) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 847 | write_data_to_flash_mem(denali, buf, mtd->oobsize); |
| 848 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 849 | /* wait for operation to complete */ |
| 850 | irq_status = wait_for_irq(denali, irq_mask); |
| 851 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 852 | if (irq_status == 0) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 853 | dev_err(denali->dev, "OOB write failed\n"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 854 | status = -EIO; |
| 855 | } |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 856 | } else { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 857 | dev_err(denali->dev, "unable to send pipeline command\n"); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 858 | status = -EIO; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 859 | } |
| 860 | return status; |
| 861 | } |
| 862 | |
| 863 | /* reads OOB data from the device */ |
| 864 | static void read_oob_data(struct mtd_info *mtd, uint8_t *buf, int page) |
| 865 | { |
| 866 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 867 | uint32_t irq_mask = INTR_STATUS__LOAD_COMP, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 868 | irq_status = 0, addr = 0x0, cmd = 0x0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 869 | |
| 870 | denali->page = page; |
| 871 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 872 | if (denali_send_pipeline_cmd(denali, false, true, SPARE_ACCESS, |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 873 | DENALI_READ) == PASS) { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 874 | read_data_from_flash_mem(denali, buf, mtd->oobsize); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 875 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 876 | /* wait for command to be accepted |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 877 | * can always use status0 bit as the mask is identical for each |
| 878 | * bank. */ |
| 879 | irq_status = wait_for_irq(denali, irq_mask); |
| 880 | |
| 881 | if (irq_status == 0) |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 882 | dev_err(denali->dev, "page on OOB timeout %d\n", |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 883 | denali->page); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 884 | |
| 885 | /* We set the device back to MAIN_ACCESS here as I observed |
| 886 | * instability with the controller if you do a block erase |
| 887 | * and the last transaction was a SPARE_ACCESS. Block erase |
| 888 | * is reliable (according to the MTD test infrastructure) |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 889 | * if you are in MAIN_ACCESS. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 890 | */ |
| 891 | addr = BANK(denali->flash_bank) | denali->page; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 892 | cmd = MODE_10 | addr; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 893 | index_addr(denali, (uint32_t)cmd, MAIN_ACCESS); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 894 | } |
| 895 | } |
| 896 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 897 | /* this function examines buffers to see if they contain data that |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 898 | * indicate that the buffer is part of an erased region of flash. |
| 899 | */ |
Rashika Kheria | 919193c | 2013-12-13 12:46:04 +0530 | [diff] [blame] | 900 | static bool is_erased(uint8_t *buf, int len) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 901 | { |
| 902 | int i = 0; |
| 903 | for (i = 0; i < len; i++) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 904 | if (buf[i] != 0xFF) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 905 | return false; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 906 | return true; |
| 907 | } |
| 908 | #define ECC_SECTOR_SIZE 512 |
| 909 | |
| 910 | #define ECC_SECTOR(x) (((x) & ECC_ERROR_ADDRESS__SECTOR_NR) >> 12) |
| 911 | #define ECC_BYTE(x) (((x) & ECC_ERROR_ADDRESS__OFFSET)) |
| 912 | #define ECC_CORRECTION_VALUE(x) ((x) & ERR_CORRECTION_INFO__BYTEMASK) |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 913 | #define ECC_ERROR_CORRECTABLE(x) (!((x) & ERR_CORRECTION_INFO__ERROR_TYPE)) |
| 914 | #define ECC_ERR_DEVICE(x) (((x) & ERR_CORRECTION_INFO__DEVICE_NR) >> 8) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 915 | #define ECC_LAST_ERR(x) ((x) & ERR_CORRECTION_INFO__LAST_ERR_INFO) |
| 916 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 917 | static bool handle_ecc(struct denali_nand_info *denali, uint8_t *buf, |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 918 | uint32_t irq_status, unsigned int *max_bitflips) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 919 | { |
| 920 | bool check_erased_page = false; |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 921 | unsigned int bitflips = 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 922 | |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 923 | if (irq_status & INTR_STATUS__ECC_ERR) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 924 | /* read the ECC errors. we'll ignore them for now */ |
| 925 | uint32_t err_address = 0, err_correction_info = 0; |
| 926 | uint32_t err_byte = 0, err_sector = 0, err_device = 0; |
| 927 | uint32_t err_correction_value = 0; |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 928 | denali_set_intr_modes(denali, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 929 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 930 | do { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 931 | err_address = ioread32(denali->flash_reg + |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 932 | ECC_ERROR_ADDRESS); |
| 933 | err_sector = ECC_SECTOR(err_address); |
| 934 | err_byte = ECC_BYTE(err_address); |
| 935 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 936 | err_correction_info = ioread32(denali->flash_reg + |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 937 | ERR_CORRECTION_INFO); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 938 | err_correction_value = |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 939 | ECC_CORRECTION_VALUE(err_correction_info); |
| 940 | err_device = ECC_ERR_DEVICE(err_correction_info); |
| 941 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 942 | if (ECC_ERROR_CORRECTABLE(err_correction_info)) { |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 943 | /* If err_byte is larger than ECC_SECTOR_SIZE, |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 944 | * means error happened in OOB, so we ignore |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 945 | * it. It's no need for us to correct it |
| 946 | * err_device is represented the NAND error |
| 947 | * bits are happened in if there are more |
| 948 | * than one NAND connected. |
| 949 | * */ |
| 950 | if (err_byte < ECC_SECTOR_SIZE) { |
| 951 | int offset; |
| 952 | offset = (err_sector * |
| 953 | ECC_SECTOR_SIZE + |
| 954 | err_byte) * |
| 955 | denali->devnum + |
| 956 | err_device; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 957 | /* correct the ECC error */ |
| 958 | buf[offset] ^= err_correction_value; |
| 959 | denali->mtd.ecc_stats.corrected++; |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 960 | bitflips++; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 961 | } |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 962 | } else { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 963 | /* if the error is not correctable, need to |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 964 | * look at the page to see if it is an erased |
| 965 | * page. if so, then it's not a real ECC error |
| 966 | * */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 967 | check_erased_page = true; |
| 968 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 969 | } while (!ECC_LAST_ERR(err_correction_info)); |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 970 | /* Once handle all ecc errors, controller will triger |
| 971 | * a ECC_TRANSACTION_DONE interrupt, so here just wait |
| 972 | * for a while for this interrupt |
| 973 | * */ |
| 974 | while (!(read_interrupt_status(denali) & |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 975 | INTR_STATUS__ECC_TRANSACTION_DONE)) |
Chuanxiao Dong | 8ae61eb | 2010-08-10 00:07:01 +0800 | [diff] [blame] | 976 | cpu_relax(); |
| 977 | clear_interrupts(denali); |
| 978 | denali_set_intr_modes(denali, true); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 979 | } |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 980 | *max_bitflips = bitflips; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 981 | return check_erased_page; |
| 982 | } |
| 983 | |
| 984 | /* programs the controller to either enable/disable DMA transfers */ |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 985 | static void denali_enable_dma(struct denali_nand_info *denali, bool en) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 986 | { |
| 987 | uint32_t reg_val = 0x0; |
| 988 | |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 989 | if (en) |
| 990 | reg_val = DMA_ENABLE__FLAG; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 991 | |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 992 | iowrite32(reg_val, denali->flash_reg + DMA_ENABLE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 993 | ioread32(denali->flash_reg + DMA_ENABLE); |
| 994 | } |
| 995 | |
| 996 | /* setups the HW to perform the data DMA */ |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 997 | static void denali_setup_dma(struct denali_nand_info *denali, int op) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 998 | { |
| 999 | uint32_t mode = 0x0; |
| 1000 | const int page_count = 1; |
| 1001 | dma_addr_t addr = denali->buf.dma_buf; |
| 1002 | |
| 1003 | mode = MODE_10 | BANK(denali->flash_bank); |
| 1004 | |
| 1005 | /* DMA is a four step process */ |
| 1006 | |
| 1007 | /* 1. setup transfer type and # of pages */ |
| 1008 | index_addr(denali, mode | denali->page, 0x2000 | op | page_count); |
| 1009 | |
| 1010 | /* 2. set memory high address bits 23:8 */ |
| 1011 | index_addr(denali, mode | ((uint16_t)(addr >> 16) << 8), 0x2200); |
| 1012 | |
| 1013 | /* 3. set memory low address bits 23:8 */ |
| 1014 | index_addr(denali, mode | ((uint16_t)addr << 8), 0x2300); |
| 1015 | |
| 1016 | /* 4. interrupt when complete, burst len = 64 bytes*/ |
| 1017 | index_addr(denali, mode | 0x14000, 0x2400); |
| 1018 | } |
| 1019 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1020 | /* writes a page. user specifies type, and this function handles the |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 1021 | * configuration details. */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1022 | static int write_page(struct mtd_info *mtd, struct nand_chip *chip, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1023 | const uint8_t *buf, bool raw_xfer) |
| 1024 | { |
| 1025 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1026 | |
| 1027 | dma_addr_t addr = denali->buf.dma_buf; |
| 1028 | size_t size = denali->mtd.writesize + denali->mtd.oobsize; |
| 1029 | |
| 1030 | uint32_t irq_status = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 1031 | uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP | |
| 1032 | INTR_STATUS__PROGRAM_FAIL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1033 | |
| 1034 | /* if it is a raw xfer, we want to disable ecc, and send |
| 1035 | * the spare area. |
| 1036 | * !raw_xfer - enable ecc |
| 1037 | * raw_xfer - transfer spare |
| 1038 | */ |
| 1039 | setup_ecc_for_xfer(denali, !raw_xfer, raw_xfer); |
| 1040 | |
| 1041 | /* copy buffer into DMA buffer */ |
| 1042 | memcpy(denali->buf.buf, buf, mtd->writesize); |
| 1043 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1044 | if (raw_xfer) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1045 | /* transfer the data to the spare area */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1046 | memcpy(denali->buf.buf + mtd->writesize, |
| 1047 | chip->oob_poi, |
| 1048 | mtd->oobsize); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1049 | } |
| 1050 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1051 | dma_sync_single_for_device(denali->dev, addr, size, DMA_TO_DEVICE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1052 | |
| 1053 | clear_interrupts(denali); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1054 | denali_enable_dma(denali, true); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1055 | |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1056 | denali_setup_dma(denali, DENALI_WRITE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1057 | |
| 1058 | /* wait for operation to complete */ |
| 1059 | irq_status = wait_for_irq(denali, irq_mask); |
| 1060 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1061 | if (irq_status == 0) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1062 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1063 | "timeout on write_page (type = %d)\n", |
| 1064 | raw_xfer); |
Brian Norris | c115add | 2014-07-21 19:07:31 -0700 | [diff] [blame^] | 1065 | denali->status = NAND_STATUS_FAIL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1066 | } |
| 1067 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1068 | denali_enable_dma(denali, false); |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1069 | dma_sync_single_for_cpu(denali->dev, addr, size, DMA_TO_DEVICE); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1070 | |
| 1071 | return 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1072 | } |
| 1073 | |
| 1074 | /* NAND core entry points */ |
| 1075 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1076 | /* this is the callback that the NAND core calls to write a page. Since |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 1077 | * writing a page with ECC or without is similar, all the work is done |
| 1078 | * by write_page above. |
| 1079 | * */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1080 | static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 1081 | const uint8_t *buf, int oob_required) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1082 | { |
| 1083 | /* for regular page writes, we let HW handle all the ECC |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1084 | * data written to the device. */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1085 | return write_page(mtd, chip, buf, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1086 | } |
| 1087 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1088 | /* This is the callback that the NAND core calls to write a page without ECC. |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1089 | * raw access is similar to ECC page writes, so all the work is done in the |
Chuanxiao Dong | b292c34 | 2010-08-11 17:46:00 +0800 | [diff] [blame] | 1090 | * write_page() function above. |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1091 | */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1092 | static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 1093 | const uint8_t *buf, int oob_required) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1094 | { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1095 | /* for raw page writes, we want to disable ECC and simply write |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1096 | whatever data is in the buffer. */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 1097 | return write_page(mtd, chip, buf, true); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1098 | } |
| 1099 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1100 | static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1101 | int page) |
| 1102 | { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1103 | return write_oob_data(mtd, chip->oob_poi, page); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1104 | } |
| 1105 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1106 | static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip, |
Shmulik Ladkani | 5c2ffb1 | 2012-05-09 13:06:35 +0300 | [diff] [blame] | 1107 | int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1108 | { |
| 1109 | read_oob_data(mtd, chip->oob_poi, page); |
| 1110 | |
Shmulik Ladkani | 5c2ffb1 | 2012-05-09 13:06:35 +0300 | [diff] [blame] | 1111 | return 0; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1112 | } |
| 1113 | |
| 1114 | static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 1115 | uint8_t *buf, int oob_required, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1116 | { |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 1117 | unsigned int max_bitflips; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1118 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1119 | |
| 1120 | dma_addr_t addr = denali->buf.dma_buf; |
| 1121 | size_t size = denali->mtd.writesize + denali->mtd.oobsize; |
| 1122 | |
| 1123 | uint32_t irq_status = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 1124 | uint32_t irq_mask = INTR_STATUS__ECC_TRANSACTION_DONE | |
| 1125 | INTR_STATUS__ECC_ERR; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1126 | bool check_erased_page = false; |
| 1127 | |
Chuanxiao Dong | 7d8a26f | 2010-08-11 18:19:23 +0800 | [diff] [blame] | 1128 | if (page != denali->page) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1129 | dev_err(denali->dev, "IN %s: page %d is not" |
Chuanxiao Dong | 7d8a26f | 2010-08-11 18:19:23 +0800 | [diff] [blame] | 1130 | " equal to denali->page %d, investigate!!", |
| 1131 | __func__, page, denali->page); |
| 1132 | BUG(); |
| 1133 | } |
| 1134 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1135 | setup_ecc_for_xfer(denali, true, false); |
| 1136 | |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1137 | denali_enable_dma(denali, true); |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1138 | dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1139 | |
| 1140 | clear_interrupts(denali); |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1141 | denali_setup_dma(denali, DENALI_READ); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1142 | |
| 1143 | /* wait for operation to complete */ |
| 1144 | irq_status = wait_for_irq(denali, irq_mask); |
| 1145 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1146 | dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1147 | |
| 1148 | memcpy(buf, denali->buf.buf, mtd->writesize); |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1149 | |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 1150 | check_erased_page = handle_ecc(denali, buf, irq_status, &max_bitflips); |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1151 | denali_enable_dma(denali, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1152 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1153 | if (check_erased_page) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1154 | read_oob_data(&denali->mtd, chip->oob_poi, denali->page); |
| 1155 | |
| 1156 | /* check ECC failures that may have occurred on erased pages */ |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1157 | if (check_erased_page) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1158 | if (!is_erased(buf, denali->mtd.writesize)) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1159 | denali->mtd.ecc_stats.failed++; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1160 | if (!is_erased(buf, denali->mtd.oobsize)) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1161 | denali->mtd.ecc_stats.failed++; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1162 | } |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1163 | } |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 1164 | return max_bitflips; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1165 | } |
| 1166 | |
| 1167 | static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 1168 | uint8_t *buf, int oob_required, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1169 | { |
| 1170 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1171 | |
| 1172 | dma_addr_t addr = denali->buf.dma_buf; |
| 1173 | size_t size = denali->mtd.writesize + denali->mtd.oobsize; |
| 1174 | |
| 1175 | uint32_t irq_status = 0; |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 1176 | uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP; |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1177 | |
Chuanxiao Dong | 7d8a26f | 2010-08-11 18:19:23 +0800 | [diff] [blame] | 1178 | if (page != denali->page) { |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1179 | dev_err(denali->dev, "IN %s: page %d is not" |
Chuanxiao Dong | 7d8a26f | 2010-08-11 18:19:23 +0800 | [diff] [blame] | 1180 | " equal to denali->page %d, investigate!!", |
| 1181 | __func__, page, denali->page); |
| 1182 | BUG(); |
| 1183 | } |
| 1184 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1185 | setup_ecc_for_xfer(denali, false, true); |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1186 | denali_enable_dma(denali, true); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1187 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1188 | dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1189 | |
| 1190 | clear_interrupts(denali); |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1191 | denali_setup_dma(denali, DENALI_READ); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1192 | |
| 1193 | /* wait for operation to complete */ |
| 1194 | irq_status = wait_for_irq(denali, irq_mask); |
| 1195 | |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1196 | dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1197 | |
David Woodhouse | aadff49 | 2010-05-13 16:12:43 +0100 | [diff] [blame] | 1198 | denali_enable_dma(denali, false); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1199 | |
| 1200 | memcpy(buf, denali->buf.buf, mtd->writesize); |
| 1201 | memcpy(chip->oob_poi, denali->buf.buf + mtd->writesize, mtd->oobsize); |
| 1202 | |
| 1203 | return 0; |
| 1204 | } |
| 1205 | |
| 1206 | static uint8_t denali_read_byte(struct mtd_info *mtd) |
| 1207 | { |
| 1208 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1209 | uint8_t result = 0xff; |
| 1210 | |
| 1211 | if (denali->buf.head < denali->buf.tail) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1212 | result = denali->buf.buf[denali->buf.head++]; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1213 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1214 | return result; |
| 1215 | } |
| 1216 | |
| 1217 | static void denali_select_chip(struct mtd_info *mtd, int chip) |
| 1218 | { |
| 1219 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1220 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1221 | spin_lock_irq(&denali->irq_lock); |
| 1222 | denali->flash_bank = chip; |
| 1223 | spin_unlock_irq(&denali->irq_lock); |
| 1224 | } |
| 1225 | |
| 1226 | static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip) |
| 1227 | { |
| 1228 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1229 | int status = denali->status; |
| 1230 | denali->status = 0; |
| 1231 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1232 | return status; |
| 1233 | } |
| 1234 | |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 1235 | static int denali_erase(struct mtd_info *mtd, int page) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1236 | { |
| 1237 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
| 1238 | |
| 1239 | uint32_t cmd = 0x0, irq_status = 0; |
| 1240 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1241 | /* clear interrupts */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1242 | clear_interrupts(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1243 | |
| 1244 | /* setup page read request for access type */ |
| 1245 | cmd = MODE_10 | BANK(denali->flash_bank) | page; |
| 1246 | index_addr(denali, (uint32_t)cmd, 0x1); |
| 1247 | |
| 1248 | /* wait for erase to complete or failure to occur */ |
Jamie Iles | 9589bf5 | 2011-05-06 15:28:56 +0100 | [diff] [blame] | 1249 | irq_status = wait_for_irq(denali, INTR_STATUS__ERASE_COMP | |
| 1250 | INTR_STATUS__ERASE_FAIL); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1251 | |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 1252 | return (irq_status & INTR_STATUS__ERASE_FAIL) ? NAND_STATUS_FAIL : PASS; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1253 | } |
| 1254 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1255 | static void denali_cmdfunc(struct mtd_info *mtd, unsigned int cmd, int col, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1256 | int page) |
| 1257 | { |
| 1258 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 1259 | uint32_t addr, id; |
| 1260 | int i; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1261 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1262 | switch (cmd) { |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 1263 | case NAND_CMD_PAGEPROG: |
| 1264 | break; |
| 1265 | case NAND_CMD_STATUS: |
| 1266 | read_status(denali); |
| 1267 | break; |
| 1268 | case NAND_CMD_READID: |
Florian Fainelli | 42af8b5 | 2010-08-30 18:32:20 +0200 | [diff] [blame] | 1269 | case NAND_CMD_PARAM: |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 1270 | reset_buf(denali); |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 1271 | /*sometimes ManufactureId read from register is not right |
| 1272 | * e.g. some of Micron MT29F32G08QAA MLC NAND chips |
| 1273 | * So here we send READID cmd to NAND insteand |
| 1274 | * */ |
| 1275 | addr = (uint32_t)MODE_11 | BANK(denali->flash_bank); |
| 1276 | index_addr(denali, (uint32_t)addr | 0, 0x90); |
| 1277 | index_addr(denali, (uint32_t)addr | 1, 0); |
grmoore@altera.com | d68a5c3 | 2014-06-23 14:21:10 -0500 | [diff] [blame] | 1278 | for (i = 0; i < 8; i++) { |
Chuanxiao Dong | ef41e1b | 2010-08-06 00:48:49 +0800 | [diff] [blame] | 1279 | index_addr_read_data(denali, |
| 1280 | (uint32_t)addr | 2, |
| 1281 | &id); |
| 1282 | write_byte_to_buf(denali, id); |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 1283 | } |
| 1284 | break; |
| 1285 | case NAND_CMD_READ0: |
| 1286 | case NAND_CMD_SEQIN: |
| 1287 | denali->page = page; |
| 1288 | break; |
| 1289 | case NAND_CMD_RESET: |
| 1290 | reset_bank(denali); |
| 1291 | break; |
| 1292 | case NAND_CMD_READOOB: |
| 1293 | /* TODO: Read OOB data */ |
| 1294 | break; |
| 1295 | default: |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1296 | pr_err(": unsupported command received 0x%x\n", cmd); |
Chuanxiao Dong | a99d179 | 2010-07-27 11:32:21 +0800 | [diff] [blame] | 1297 | break; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1298 | } |
| 1299 | } |
| 1300 | |
| 1301 | /* stubs for ECC functions not used by the NAND core */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1302 | static int denali_ecc_calculate(struct mtd_info *mtd, const uint8_t *data, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1303 | uint8_t *ecc_code) |
| 1304 | { |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1305 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1306 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1307 | "denali_ecc_calculate called unexpectedly\n"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1308 | BUG(); |
| 1309 | return -EIO; |
| 1310 | } |
| 1311 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1312 | static int denali_ecc_correct(struct mtd_info *mtd, uint8_t *data, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1313 | uint8_t *read_ecc, uint8_t *calc_ecc) |
| 1314 | { |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1315 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1316 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1317 | "denali_ecc_correct called unexpectedly\n"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1318 | BUG(); |
| 1319 | return -EIO; |
| 1320 | } |
| 1321 | |
| 1322 | static void denali_ecc_hwctl(struct mtd_info *mtd, int mode) |
| 1323 | { |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1324 | struct denali_nand_info *denali = mtd_to_denali(mtd); |
Jamie Iles | 8445794 | 2011-05-06 15:28:55 +0100 | [diff] [blame] | 1325 | dev_err(denali->dev, |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1326 | "denali_ecc_hwctl called unexpectedly\n"); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1327 | BUG(); |
| 1328 | } |
| 1329 | /* end NAND core entry points */ |
| 1330 | |
| 1331 | /* Initialization code to bring the device up to a known good state */ |
| 1332 | static void denali_hw_init(struct denali_nand_info *denali) |
| 1333 | { |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1334 | /* tell driver how many bit controller will skip before |
| 1335 | * writing ECC code in OOB, this register may be already |
| 1336 | * set by firmware. So we read this value out. |
| 1337 | * if this value is 0, just let it be. |
| 1338 | * */ |
| 1339 | denali->bbtskipbytes = ioread32(denali->flash_reg + |
| 1340 | SPARE_AREA_SKIP_BYTES); |
Jamie Iles | bc27ede | 2011-06-06 17:11:34 +0100 | [diff] [blame] | 1341 | detect_max_banks(denali); |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 1342 | denali_nand_reset(denali); |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 1343 | iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED); |
| 1344 | iowrite32(CHIP_EN_DONT_CARE__FLAG, |
Chuanxiao Dong | bdca6da | 2010-07-27 11:28:09 +0800 | [diff] [blame] | 1345 | denali->flash_reg + CHIP_ENABLE_DONT_CARE); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1346 | |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 1347 | iowrite32(0xffff, denali->flash_reg + SPARE_AREA_MARKER); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1348 | |
| 1349 | /* Should set value for these registers when init */ |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 1350 | iowrite32(0, denali->flash_reg + TWO_ROW_ADDR_CYCLES); |
| 1351 | iowrite32(1, denali->flash_reg + ECC_ENABLE); |
Chuanxiao Dong | 5eab6aaa | 2010-08-12 10:07:18 +0800 | [diff] [blame] | 1352 | denali_nand_timing_set(denali); |
| 1353 | denali_irq_init(denali); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1354 | } |
| 1355 | |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1356 | /* Althogh controller spec said SLC ECC is forceb to be 4bit, |
| 1357 | * but denali controller in MRST only support 15bit and 8bit ECC |
| 1358 | * correction |
| 1359 | * */ |
| 1360 | #define ECC_8BITS 14 |
| 1361 | static struct nand_ecclayout nand_8bit_oob = { |
| 1362 | .eccbytes = 14, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1363 | }; |
| 1364 | |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1365 | #define ECC_15BITS 26 |
| 1366 | static struct nand_ecclayout nand_15bit_oob = { |
| 1367 | .eccbytes = 26, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1368 | }; |
| 1369 | |
| 1370 | static uint8_t bbt_pattern[] = {'B', 'b', 't', '0' }; |
| 1371 | static uint8_t mirror_pattern[] = {'1', 't', 'b', 'B' }; |
| 1372 | |
| 1373 | static struct nand_bbt_descr bbt_main_descr = { |
| 1374 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
| 1375 | | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP, |
| 1376 | .offs = 8, |
| 1377 | .len = 4, |
| 1378 | .veroffs = 12, |
| 1379 | .maxblocks = 4, |
| 1380 | .pattern = bbt_pattern, |
| 1381 | }; |
| 1382 | |
| 1383 | static struct nand_bbt_descr bbt_mirror_descr = { |
| 1384 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
| 1385 | | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP, |
| 1386 | .offs = 8, |
| 1387 | .len = 4, |
| 1388 | .veroffs = 12, |
| 1389 | .maxblocks = 4, |
| 1390 | .pattern = mirror_pattern, |
| 1391 | }; |
| 1392 | |
Uwe Kleine-König | 421f91d | 2010-06-11 12:17:00 +0200 | [diff] [blame] | 1393 | /* initialize driver data structures */ |
Brian Norris | 8c51943 | 2013-08-10 22:57:30 -0700 | [diff] [blame] | 1394 | static void denali_drv_init(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1395 | { |
| 1396 | denali->idx = 0; |
| 1397 | |
| 1398 | /* setup interrupt handler */ |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1399 | /* the completion object will be used to notify |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1400 | * the callee that the interrupt is done */ |
| 1401 | init_completion(&denali->complete); |
| 1402 | |
| 1403 | /* the spinlock will be used to synchronize the ISR |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1404 | * with any element that might be access shared |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1405 | * data (interrupt status) */ |
| 1406 | spin_lock_init(&denali->irq_lock); |
| 1407 | |
| 1408 | /* indicate that MTD has not selected a valid bank yet */ |
| 1409 | denali->flash_bank = CHIP_SELECT_INVALID; |
| 1410 | |
| 1411 | /* initialize our irq_status variable to indicate no interrupts */ |
| 1412 | denali->irq_status = 0; |
| 1413 | } |
| 1414 | |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1415 | int denali_init(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1416 | { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1417 | int ret; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1418 | |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1419 | if (denali->platform == INTEL_CE4100) { |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1420 | /* Due to a silicon limitation, we can only support |
| 1421 | * ONFI timing mode 1 and below. |
| 1422 | */ |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1423 | if (onfi_timing_mode < -1 || onfi_timing_mode > 1) { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1424 | pr_err("Intel CE4100 only supports ONFI timing mode 1 or below\n"); |
| 1425 | return -EINVAL; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1426 | } |
| 1427 | } |
| 1428 | |
Huang Shijie | e07caa3 | 2013-12-21 00:02:28 +0800 | [diff] [blame] | 1429 | /* allocate a temporary buffer for nand_scan_ident() */ |
| 1430 | denali->buf.buf = devm_kzalloc(denali->dev, PAGE_SIZE, |
| 1431 | GFP_DMA | GFP_KERNEL); |
| 1432 | if (!denali->buf.buf) |
| 1433 | return -ENOMEM; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1434 | |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1435 | denali->mtd.dev.parent = denali->dev; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1436 | denali_hw_init(denali); |
| 1437 | denali_drv_init(denali); |
| 1438 | |
Chuanxiao Dong | 5eab6aaa | 2010-08-12 10:07:18 +0800 | [diff] [blame] | 1439 | /* denali_isr register is done after all the hardware |
| 1440 | * initilization is finished*/ |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1441 | if (request_irq(denali->irq, denali_isr, IRQF_SHARED, |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1442 | DENALI_NAND_NAME, denali)) { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1443 | pr_err("Spectra: Unable to allocate IRQ\n"); |
| 1444 | return -ENODEV; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1445 | } |
| 1446 | |
| 1447 | /* now that our ISR is registered, we can enable interrupts */ |
Chuanxiao Dong | eda936e | 2010-07-27 14:17:37 +0800 | [diff] [blame] | 1448 | denali_set_intr_modes(denali, true); |
Chuanxiao Dong | 5eab6aaa | 2010-08-12 10:07:18 +0800 | [diff] [blame] | 1449 | denali->mtd.name = "denali-nand"; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1450 | denali->mtd.owner = THIS_MODULE; |
| 1451 | denali->mtd.priv = &denali->nand; |
| 1452 | |
| 1453 | /* register the driver with the NAND core subsystem */ |
| 1454 | denali->nand.select_chip = denali_select_chip; |
| 1455 | denali->nand.cmdfunc = denali_cmdfunc; |
| 1456 | denali->nand.read_byte = denali_read_byte; |
| 1457 | denali->nand.waitfunc = denali_waitfunc; |
| 1458 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1459 | /* scan for NAND devices attached to the controller |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1460 | * this is the first stage in a two step process to register |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1461 | * with the nand subsystem */ |
Jamie Iles | c89eeda | 2011-05-06 15:28:57 +0100 | [diff] [blame] | 1462 | if (nand_scan_ident(&denali->mtd, denali->max_banks, NULL)) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1463 | ret = -ENXIO; |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1464 | goto failed_req_irq; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1465 | } |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1466 | |
Huang Shijie | e07caa3 | 2013-12-21 00:02:28 +0800 | [diff] [blame] | 1467 | /* allocate the right size buffer now */ |
| 1468 | devm_kfree(denali->dev, denali->buf.buf); |
| 1469 | denali->buf.buf = devm_kzalloc(denali->dev, |
| 1470 | denali->mtd.writesize + denali->mtd.oobsize, |
| 1471 | GFP_KERNEL); |
| 1472 | if (!denali->buf.buf) { |
| 1473 | ret = -ENOMEM; |
| 1474 | goto failed_req_irq; |
| 1475 | } |
| 1476 | |
| 1477 | /* Is 32-bit DMA supported? */ |
| 1478 | ret = dma_set_mask(denali->dev, DMA_BIT_MASK(32)); |
| 1479 | if (ret) { |
| 1480 | pr_err("Spectra: no usable DMA configuration\n"); |
| 1481 | goto failed_req_irq; |
| 1482 | } |
| 1483 | |
| 1484 | denali->buf.dma_buf = dma_map_single(denali->dev, denali->buf.buf, |
| 1485 | denali->mtd.writesize + denali->mtd.oobsize, |
| 1486 | DMA_BIDIRECTIONAL); |
| 1487 | if (dma_mapping_error(denali->dev, denali->buf.dma_buf)) { |
| 1488 | dev_err(denali->dev, "Spectra: failed to map DMA buffer\n"); |
| 1489 | ret = -EIO; |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1490 | goto failed_req_irq; |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 1491 | } |
| 1492 | |
Chuanxiao Dong | 08b9ab9 | 2010-08-06 18:19:09 +0800 | [diff] [blame] | 1493 | /* support for multi nand |
| 1494 | * MTD known nothing about multi nand, |
| 1495 | * so we should tell it the real pagesize |
| 1496 | * and anything necessery |
| 1497 | */ |
| 1498 | denali->devnum = ioread32(denali->flash_reg + DEVICES_CONNECTED); |
| 1499 | denali->nand.chipsize <<= (denali->devnum - 1); |
| 1500 | denali->nand.page_shift += (denali->devnum - 1); |
| 1501 | denali->nand.pagemask = (denali->nand.chipsize >> |
| 1502 | denali->nand.page_shift) - 1; |
| 1503 | denali->nand.bbt_erase_shift += (denali->devnum - 1); |
| 1504 | denali->nand.phys_erase_shift = denali->nand.bbt_erase_shift; |
| 1505 | denali->nand.chip_shift += (denali->devnum - 1); |
| 1506 | denali->mtd.writesize <<= (denali->devnum - 1); |
| 1507 | denali->mtd.oobsize <<= (denali->devnum - 1); |
| 1508 | denali->mtd.erasesize <<= (denali->devnum - 1); |
| 1509 | denali->mtd.size = denali->nand.numchips * denali->nand.chipsize; |
| 1510 | denali->bbtskipbytes *= denali->devnum; |
| 1511 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1512 | /* second stage of the NAND scan |
| 1513 | * this stage requires information regarding ECC and |
| 1514 | * bad block management. */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1515 | |
| 1516 | /* Bad block management */ |
| 1517 | denali->nand.bbt_td = &bbt_main_descr; |
| 1518 | denali->nand.bbt_md = &bbt_mirror_descr; |
| 1519 | |
| 1520 | /* skip the scan for now until we have OOB read and write support */ |
Brian Norris | bb9ebd4 | 2011-05-31 16:31:23 -0700 | [diff] [blame] | 1521 | denali->nand.bbt_options |= NAND_BBT_USE_FLASH; |
Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 1522 | denali->nand.options |= NAND_SKIP_BBTSCAN; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1523 | denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME; |
| 1524 | |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1525 | /* Denali Controller only support 15bit and 8bit ECC in MRST, |
| 1526 | * so just let controller do 15bit ECC for MLC and 8bit ECC for |
| 1527 | * SLC if possible. |
| 1528 | * */ |
Huang Shijie | 1d0ed69 | 2013-09-25 14:58:10 +0800 | [diff] [blame] | 1529 | if (!nand_is_slc(&denali->nand) && |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1530 | (denali->mtd.oobsize > (denali->bbtskipbytes + |
| 1531 | ECC_15BITS * (denali->mtd.writesize / |
| 1532 | ECC_SECTOR_SIZE)))) { |
| 1533 | /* if MLC OOB size is large enough, use 15bit ECC*/ |
Mike Dunn | 6a918ba | 2012-03-11 14:21:11 -0700 | [diff] [blame] | 1534 | denali->nand.ecc.strength = 15; |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1535 | denali->nand.ecc.layout = &nand_15bit_oob; |
| 1536 | denali->nand.ecc.bytes = ECC_15BITS; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 1537 | iowrite32(15, denali->flash_reg + ECC_CORRECTION); |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1538 | } else if (denali->mtd.oobsize < (denali->bbtskipbytes + |
| 1539 | ECC_8BITS * (denali->mtd.writesize / |
| 1540 | ECC_SECTOR_SIZE))) { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1541 | pr_err("Your NAND chip OOB is not large enough to \ |
| 1542 | contain 8bit ECC correction codes"); |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1543 | goto failed_req_irq; |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1544 | } else { |
Mike Dunn | 6a918ba | 2012-03-11 14:21:11 -0700 | [diff] [blame] | 1545 | denali->nand.ecc.strength = 8; |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1546 | denali->nand.ecc.layout = &nand_8bit_oob; |
| 1547 | denali->nand.ecc.bytes = ECC_8BITS; |
Chuanxiao Dong | 24c3fa3 | 2010-08-09 23:59:23 +0800 | [diff] [blame] | 1548 | iowrite32(8, denali->flash_reg + ECC_CORRECTION); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1549 | } |
| 1550 | |
Chuanxiao Dong | 08b9ab9 | 2010-08-06 18:19:09 +0800 | [diff] [blame] | 1551 | denali->nand.ecc.bytes *= denali->devnum; |
Mike Dunn | 6a918ba | 2012-03-11 14:21:11 -0700 | [diff] [blame] | 1552 | denali->nand.ecc.strength *= denali->devnum; |
Chuanxiao Dong | db9a3210 | 2010-08-06 18:02:03 +0800 | [diff] [blame] | 1553 | denali->nand.ecc.layout->eccbytes *= |
| 1554 | denali->mtd.writesize / ECC_SECTOR_SIZE; |
| 1555 | denali->nand.ecc.layout->oobfree[0].offset = |
| 1556 | denali->bbtskipbytes + denali->nand.ecc.layout->eccbytes; |
| 1557 | denali->nand.ecc.layout->oobfree[0].length = |
| 1558 | denali->mtd.oobsize - denali->nand.ecc.layout->eccbytes - |
| 1559 | denali->bbtskipbytes; |
| 1560 | |
Chuanxiao.Dong | 6640652 | 2010-08-06 18:48:21 +0800 | [diff] [blame] | 1561 | /* Let driver know the total blocks number and |
| 1562 | * how many blocks contained by each nand chip. |
| 1563 | * blksperchip will help driver to know how many |
| 1564 | * blocks is taken by FW. |
| 1565 | * */ |
| 1566 | denali->totalblks = denali->mtd.size >> |
| 1567 | denali->nand.phys_erase_shift; |
| 1568 | denali->blksperchip = denali->totalblks / denali->nand.numchips; |
| 1569 | |
Chuanxiao | 5bac3ac | 2010-08-05 23:06:04 +0800 | [diff] [blame] | 1570 | /* These functions are required by the NAND core framework, otherwise, |
| 1571 | * the NAND core will assert. However, we don't need them, so we'll stub |
| 1572 | * them out. */ |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1573 | denali->nand.ecc.calculate = denali_ecc_calculate; |
| 1574 | denali->nand.ecc.correct = denali_ecc_correct; |
| 1575 | denali->nand.ecc.hwctl = denali_ecc_hwctl; |
| 1576 | |
| 1577 | /* override the default read operations */ |
Chuanxiao Dong | 08b9ab9 | 2010-08-06 18:19:09 +0800 | [diff] [blame] | 1578 | denali->nand.ecc.size = ECC_SECTOR_SIZE * denali->devnum; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1579 | denali->nand.ecc.read_page = denali_read_page; |
| 1580 | denali->nand.ecc.read_page_raw = denali_read_page_raw; |
| 1581 | denali->nand.ecc.write_page = denali_write_page; |
| 1582 | denali->nand.ecc.write_page_raw = denali_write_page_raw; |
| 1583 | denali->nand.ecc.read_oob = denali_read_oob; |
| 1584 | denali->nand.ecc.write_oob = denali_write_oob; |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 1585 | denali->nand.erase = denali_erase; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1586 | |
Chuanxiao Dong | 345b1d3 | 2010-07-27 10:41:53 +0800 | [diff] [blame] | 1587 | if (nand_scan_tail(&denali->mtd)) { |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1588 | ret = -ENXIO; |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1589 | goto failed_req_irq; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1590 | } |
| 1591 | |
Jamie Iles | ee0e87b | 2011-05-23 10:23:40 +0100 | [diff] [blame] | 1592 | ret = mtd_device_register(&denali->mtd, NULL, 0); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1593 | if (ret) { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1594 | dev_err(denali->dev, "Spectra: Failed to register MTD: %d\n", |
Chuanxiao Dong | 7cfffac | 2010-08-10 00:16:51 +0800 | [diff] [blame] | 1595 | ret); |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1596 | goto failed_req_irq; |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1597 | } |
| 1598 | return 0; |
| 1599 | |
Chuanxiao Dong | 5c0eb90 | 2010-08-09 18:37:00 +0800 | [diff] [blame] | 1600 | failed_req_irq: |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1601 | denali_irq_cleanup(denali->irq, denali); |
| 1602 | |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1603 | return ret; |
| 1604 | } |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1605 | EXPORT_SYMBOL(denali_init); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1606 | |
| 1607 | /* driver exit point */ |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1608 | void denali_remove(struct denali_nand_info *denali) |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1609 | { |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1610 | denali_irq_cleanup(denali->irq, denali); |
Huang Shijie | e07caa3 | 2013-12-21 00:02:28 +0800 | [diff] [blame] | 1611 | dma_unmap_single(denali->dev, denali->buf.dma_buf, |
| 1612 | denali->mtd.writesize + denali->mtd.oobsize, |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1613 | DMA_BIDIRECTIONAL); |
Jason Roberts | ce08259 | 2010-05-13 15:57:33 +0100 | [diff] [blame] | 1614 | } |
Dinh Nguyen | 2a0a288 | 2012-09-27 10:58:05 -0600 | [diff] [blame] | 1615 | EXPORT_SYMBOL(denali_remove); |