blob: 4ff155e8ee593171cc525699126f00e9a6855e27 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053070 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
Sujithe8324352009-01-16 21:38:42 +053076static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
77{
78 struct ath_atx_ac *ac = tid->ac;
79
80 if (tid->paused)
81 return;
82
83 if (tid->sched)
84 return;
85
86 tid->sched = true;
87 list_add_tail(&tid->list, &ac->tid_q);
88
89 if (ac->sched)
90 return;
91
92 ac->sched = true;
93 list_add_tail(&ac->list, &txq->axq_acq);
94}
95
96static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
97{
98 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
99
100 spin_lock_bh(&txq->axq_lock);
101 tid->paused++;
102 spin_unlock_bh(&txq->axq_lock);
103}
104
105static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
106{
107 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
108
109 ASSERT(tid->paused > 0);
110 spin_lock_bh(&txq->axq_lock);
111
112 tid->paused--;
113
114 if (tid->paused > 0)
115 goto unlock;
116
117 if (list_empty(&tid->buf_q))
118 goto unlock;
119
120 ath_tx_queue_tid(txq, tid);
121 ath_txq_schedule(sc, txq);
122unlock:
123 spin_unlock_bh(&txq->axq_lock);
124}
125
126static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
127{
128 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
129 struct ath_buf *bf;
130 struct list_head bf_head;
131 INIT_LIST_HEAD(&bf_head);
132
133 ASSERT(tid->paused > 0);
134 spin_lock_bh(&txq->axq_lock);
135
136 tid->paused--;
137
138 if (tid->paused > 0) {
139 spin_unlock_bh(&txq->axq_lock);
140 return;
141 }
142
143 while (!list_empty(&tid->buf_q)) {
144 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
145 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530146 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530147 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530148 }
149
150 spin_unlock_bh(&txq->axq_lock);
151}
152
153static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
154 int seqno)
155{
156 int index, cindex;
157
158 index = ATH_BA_INDEX(tid->seq_start, seqno);
159 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
160
161 tid->tx_buf[cindex] = NULL;
162
163 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
164 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
165 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
166 }
167}
168
169static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
170 struct ath_buf *bf)
171{
172 int index, cindex;
173
174 if (bf_isretried(bf))
175 return;
176
177 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
178 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
179
180 ASSERT(tid->tx_buf[cindex] == NULL);
181 tid->tx_buf[cindex] = bf;
182
183 if (index >= ((tid->baw_tail - tid->baw_head) &
184 (ATH_TID_MAX_BUFS - 1))) {
185 tid->baw_tail = cindex;
186 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
187 }
188}
189
190/*
191 * TODO: For frame(s) that are in the retry state, we will reuse the
192 * sequence number(s) without setting the retry bit. The
193 * alternative is to give up on these and BAR the receiver's window
194 * forward.
195 */
196static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
197 struct ath_atx_tid *tid)
198
199{
200 struct ath_buf *bf;
201 struct list_head bf_head;
202 INIT_LIST_HEAD(&bf_head);
203
204 for (;;) {
205 if (list_empty(&tid->buf_q))
206 break;
Sujithe8324352009-01-16 21:38:42 +0530207
Sujithd43f30152009-01-16 21:38:53 +0530208 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
209 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530210
211 if (bf_isretried(bf))
212 ath_tx_update_baw(sc, tid, bf->bf_seqno);
213
214 spin_unlock(&txq->axq_lock);
215 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
216 spin_lock(&txq->axq_lock);
217 }
218
219 tid->seq_next = tid->seq_start;
220 tid->baw_tail = tid->baw_head;
221}
222
223static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
224{
225 struct sk_buff *skb;
226 struct ieee80211_hdr *hdr;
227
228 bf->bf_state.bf_type |= BUF_RETRY;
229 bf->bf_retries++;
230
231 skb = bf->bf_mpdu;
232 hdr = (struct ieee80211_hdr *)skb->data;
233 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
234}
235
Sujithd43f30152009-01-16 21:38:53 +0530236static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
237{
238 struct ath_buf *tbf;
239
240 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530241 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
242 spin_unlock_bh(&sc->tx.txbuflock);
243 return NULL;
244 }
Sujithd43f30152009-01-16 21:38:53 +0530245 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
246 list_del(&tbf->list);
247 spin_unlock_bh(&sc->tx.txbuflock);
248
249 ATH_TXBUF_RESET(tbf);
250
251 tbf->bf_mpdu = bf->bf_mpdu;
252 tbf->bf_buf_addr = bf->bf_buf_addr;
253 *(tbf->bf_desc) = *(bf->bf_desc);
254 tbf->bf_state = bf->bf_state;
255 tbf->bf_dmacontext = bf->bf_dmacontext;
256
257 return tbf;
258}
259
260static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
261 struct ath_buf *bf, struct list_head *bf_q,
262 int txok)
Sujithe8324352009-01-16 21:38:42 +0530263{
264 struct ath_node *an = NULL;
265 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530266 struct ieee80211_sta *sta;
267 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530268 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530269 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530270 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530271 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530272 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530273 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530274 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
275 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530276
Sujitha22be222009-03-30 15:28:36 +0530277 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530278 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530279
Sujith1286ec62009-01-27 13:30:37 +0530280 rcu_read_lock();
281
282 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
283 if (!sta) {
284 rcu_read_unlock();
285 return;
Sujithe8324352009-01-16 21:38:42 +0530286 }
287
Sujith1286ec62009-01-27 13:30:37 +0530288 an = (struct ath_node *)sta->drv_priv;
289 tid = ATH_AN_2_TID(an, bf->bf_tidno);
290
Sujithe8324352009-01-16 21:38:42 +0530291 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530292 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530293
Sujithd43f30152009-01-16 21:38:53 +0530294 if (isaggr && txok) {
295 if (ATH_DS_TX_BA(ds)) {
296 seq_st = ATH_DS_BA_SEQ(ds);
297 memcpy(ba, ATH_DS_BA_BITMAP(ds),
298 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530299 } else {
Sujithd43f30152009-01-16 21:38:53 +0530300 /*
301 * AR5416 can become deaf/mute when BA
302 * issue happens. Chip needs to be reset.
303 * But AP code may have sychronization issues
304 * when perform internal reset in this routine.
305 * Only enable reset in STA mode for now.
306 */
Sujith2660b812009-02-09 13:27:26 +0530307 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530308 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530309 }
310 }
311
312 INIT_LIST_HEAD(&bf_pending);
313 INIT_LIST_HEAD(&bf_head);
314
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530315 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530316 while (bf) {
317 txfail = txpending = 0;
318 bf_next = bf->bf_next;
319
320 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
321 /* transmit completion, subframe is
322 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530323 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530324 } else if (!isaggr && txok) {
325 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530326 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530327 } else {
Sujithe8324352009-01-16 21:38:42 +0530328 if (!(tid->state & AGGR_CLEANUP) &&
329 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
330 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
331 ath_tx_set_retry(sc, bf);
332 txpending = 1;
333 } else {
334 bf->bf_state.bf_type |= BUF_XRETRY;
335 txfail = 1;
336 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530337 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530338 }
339 } else {
340 /*
341 * cleanup in progress, just fail
342 * the un-acked sub-frames
343 */
344 txfail = 1;
345 }
346 }
347
348 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530349 /*
350 * Make sure the last desc is reclaimed if it
351 * not a holding desc.
352 */
353 if (!bf_last->bf_stale)
354 list_move_tail(&bf->list, &bf_head);
355 else
356 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530357 } else {
358 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530359 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530360 }
361
362 if (!txpending) {
363 /*
364 * complete the acked-ones/xretried ones; update
365 * block-ack window
366 */
367 spin_lock_bh(&txq->axq_lock);
368 ath_tx_update_baw(sc, tid, bf->bf_seqno);
369 spin_unlock_bh(&txq->axq_lock);
370
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530371 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
372 ath_tx_rc_status(bf, ds, nbad, txok, true);
373 rc_update = false;
374 } else {
375 ath_tx_rc_status(bf, ds, nbad, txok, false);
376 }
377
Sujithe8324352009-01-16 21:38:42 +0530378 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
379 } else {
Sujithd43f30152009-01-16 21:38:53 +0530380 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530381 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530382 struct ath_buf *tbf;
383
Sujithd43f30152009-01-16 21:38:53 +0530384 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400385 /*
386 * Update tx baw and complete the frame with
387 * failed status if we run out of tx buf
388 */
389 if (!tbf) {
390 spin_lock_bh(&txq->axq_lock);
391 ath_tx_update_baw(sc, tid,
392 bf->bf_seqno);
393 spin_unlock_bh(&txq->axq_lock);
394
395 bf->bf_state.bf_type |= BUF_XRETRY;
396 ath_tx_rc_status(bf, ds, nbad,
397 0, false);
398 ath_tx_complete_buf(sc, bf, &bf_head,
399 0, 0);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530400 break;
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400401 }
402
Sujithd43f30152009-01-16 21:38:53 +0530403 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530404 list_add_tail(&tbf->list, &bf_head);
405 } else {
406 /*
407 * Clear descriptor status words for
408 * software retry
409 */
Sujithd43f30152009-01-16 21:38:53 +0530410 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530411 }
412
413 /*
414 * Put this buffer to the temporary pending
415 * queue to retain ordering
416 */
417 list_splice_tail_init(&bf_head, &bf_pending);
418 }
419
420 bf = bf_next;
421 }
422
423 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530424 if (tid->baw_head == tid->baw_tail) {
425 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530426 tid->state &= ~AGGR_CLEANUP;
427
428 /* send buffered frames as singles */
429 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530430 }
Sujith1286ec62009-01-27 13:30:37 +0530431 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530432 return;
433 }
434
Sujithd43f30152009-01-16 21:38:53 +0530435 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530436 if (!list_empty(&bf_pending)) {
437 spin_lock_bh(&txq->axq_lock);
438 list_splice(&bf_pending, &tid->buf_q);
439 ath_tx_queue_tid(txq, tid);
440 spin_unlock_bh(&txq->axq_lock);
441 }
442
Sujith1286ec62009-01-27 13:30:37 +0530443 rcu_read_unlock();
444
Sujithe8324352009-01-16 21:38:42 +0530445 if (needreset)
446 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530447}
448
449static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
450 struct ath_atx_tid *tid)
451{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400452 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530453 struct sk_buff *skb;
454 struct ieee80211_tx_info *tx_info;
455 struct ieee80211_tx_rate *rates;
456 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530457 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530458 u16 aggr_limit, legacy = 0, maxampdu;
459 int i;
460
Sujitha22be222009-03-30 15:28:36 +0530461 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530462 tx_info = IEEE80211_SKB_CB(skb);
463 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530464 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530465
466 /*
467 * Find the lowest frame length among the rate series that will have a
468 * 4ms transmit duration.
469 * TODO - TXOP limit needs to be considered.
470 */
471 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
472
473 for (i = 0; i < 4; i++) {
474 if (rates[i].count) {
475 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
476 legacy = 1;
477 break;
478 }
479
Sujithd43f30152009-01-16 21:38:53 +0530480 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
481 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530482 }
483 }
484
485 /*
486 * limit aggregate size by the minimum rate if rate selected is
487 * not a probe rate, if rate selected is a probe rate then
488 * avoid aggregation of this packet.
489 */
490 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
491 return 0;
492
Sujithd43f30152009-01-16 21:38:53 +0530493 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530494
495 /*
496 * h/w can accept aggregates upto 16 bit lengths (65535).
497 * The IE, however can hold upto 65536, which shows up here
498 * as zero. Ignore 65536 since we are constrained by hw.
499 */
500 maxampdu = tid->an->maxampdu;
501 if (maxampdu)
502 aggr_limit = min(aggr_limit, maxampdu);
503
504 return aggr_limit;
505}
506
507/*
Sujithd43f30152009-01-16 21:38:53 +0530508 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530509 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530510 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530511 */
512static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
513 struct ath_buf *bf, u16 frmlen)
514{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400515 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530516 struct sk_buff *skb = bf->bf_mpdu;
517 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
518 u32 nsymbits, nsymbols, mpdudensity;
519 u16 minlen;
520 u8 rc, flags, rix;
521 int width, half_gi, ndelim, mindelim;
522
523 /* Select standard number of delimiters based on frame length alone */
524 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
525
526 /*
527 * If encryption enabled, hardware requires some more padding between
528 * subframes.
529 * TODO - this could be improved to be dependent on the rate.
530 * The hardware can keep up at lower rates, but not higher rates
531 */
532 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
533 ndelim += ATH_AGGR_ENCRYPTDELIM;
534
535 /*
536 * Convert desired mpdu density from microeconds to bytes based
537 * on highest rate in rate series (i.e. first rate) to determine
538 * required minimum length for subframe. Take into account
539 * whether high rate is 20 or 40Mhz and half or full GI.
540 */
541 mpdudensity = tid->an->mpdudensity;
542
543 /*
544 * If there is no mpdu density restriction, no further calculation
545 * is needed.
546 */
547 if (mpdudensity == 0)
548 return ndelim;
549
550 rix = tx_info->control.rates[0].idx;
551 flags = tx_info->control.rates[0].flags;
552 rc = rt->info[rix].ratecode;
553 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
554 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
555
556 if (half_gi)
557 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
558 else
559 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
560
561 if (nsymbols == 0)
562 nsymbols = 1;
563
564 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
565 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
566
Sujithe8324352009-01-16 21:38:42 +0530567 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530568 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
569 ndelim = max(mindelim, ndelim);
570 }
571
572 return ndelim;
573}
574
575static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530576 struct ath_atx_tid *tid,
577 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530578{
579#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530580 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
581 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530582 u16 aggr_limit = 0, al = 0, bpad = 0,
583 al_delta, h_baw = tid->baw_size / 2;
584 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530585
586 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
587
588 do {
589 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
590
Sujithd43f30152009-01-16 21:38:53 +0530591 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530592 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
593 status = ATH_AGGR_BAW_CLOSED;
594 break;
595 }
596
597 if (!rl) {
598 aggr_limit = ath_lookup_rate(sc, bf, tid);
599 rl = 1;
600 }
601
Sujithd43f30152009-01-16 21:38:53 +0530602 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530603 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
604
Sujithd43f30152009-01-16 21:38:53 +0530605 if (nframes &&
606 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530607 status = ATH_AGGR_LIMITED;
608 break;
609 }
610
Sujithd43f30152009-01-16 21:38:53 +0530611 /* do not exceed subframe limit */
612 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530613 status = ATH_AGGR_LIMITED;
614 break;
615 }
Sujithd43f30152009-01-16 21:38:53 +0530616 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530617
Sujithd43f30152009-01-16 21:38:53 +0530618 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530619 al += bpad + al_delta;
620
621 /*
622 * Get the delimiters needed to meet the MPDU
623 * density for this node.
624 */
625 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530626 bpad = PADBYTES(al_delta) + (ndelim << 2);
627
628 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530629 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530630
Sujithd43f30152009-01-16 21:38:53 +0530631 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530632 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530633 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
634 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530635 if (bf_prev) {
636 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530637 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530638 }
639 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530640 } while (!list_empty(&tid->buf_q));
641
642 bf_first->bf_al = al;
643 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530644
Sujithe8324352009-01-16 21:38:42 +0530645 return status;
646#undef PADBYTES
647}
648
649static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
650 struct ath_atx_tid *tid)
651{
Sujithd43f30152009-01-16 21:38:53 +0530652 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530653 enum ATH_AGGR_STATUS status;
654 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530655
656 do {
657 if (list_empty(&tid->buf_q))
658 return;
659
660 INIT_LIST_HEAD(&bf_q);
661
Sujithd43f30152009-01-16 21:38:53 +0530662 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530663
664 /*
Sujithd43f30152009-01-16 21:38:53 +0530665 * no frames picked up to be aggregated;
666 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530667 */
668 if (list_empty(&bf_q))
669 break;
670
671 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530672 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530673
Sujithd43f30152009-01-16 21:38:53 +0530674 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530675 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530676 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530677 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530678 ath_buf_set_rate(sc, bf);
679 ath_tx_txqaddbuf(sc, txq, &bf_q);
680 continue;
681 }
682
Sujithd43f30152009-01-16 21:38:53 +0530683 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530684 bf->bf_state.bf_type |= BUF_AGGR;
685 ath_buf_set_rate(sc, bf);
686 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
687
Sujithd43f30152009-01-16 21:38:53 +0530688 /* anchor last desc of aggregate */
689 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530690
691 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530692 ath_tx_txqaddbuf(sc, txq, &bf_q);
693
694 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
695 status != ATH_AGGR_BAW_CLOSED);
696}
697
698int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
699 u16 tid, u16 *ssn)
700{
701 struct ath_atx_tid *txtid;
702 struct ath_node *an;
703
704 an = (struct ath_node *)sta->drv_priv;
705
706 if (sc->sc_flags & SC_OP_TXAGGR) {
707 txtid = ATH_AN_2_TID(an, tid);
708 txtid->state |= AGGR_ADDBA_PROGRESS;
709 ath_tx_pause_tid(sc, txtid);
Sujithd22b0022009-01-28 11:55:45 +0530710 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530711 }
712
713 return 0;
714}
715
716int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
717{
718 struct ath_node *an = (struct ath_node *)sta->drv_priv;
719 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
720 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
721 struct ath_buf *bf;
722 struct list_head bf_head;
723 INIT_LIST_HEAD(&bf_head);
724
725 if (txtid->state & AGGR_CLEANUP)
726 return 0;
727
728 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530729 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithe8324352009-01-16 21:38:42 +0530730 return 0;
731 }
732
733 ath_tx_pause_tid(sc, txtid);
734
735 /* drop all software retried frames and mark this TID */
736 spin_lock_bh(&txq->axq_lock);
737 while (!list_empty(&txtid->buf_q)) {
738 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
739 if (!bf_isretried(bf)) {
740 /*
741 * NB: it's based on the assumption that
742 * software retried frame will always stay
743 * at the head of software queue.
744 */
745 break;
746 }
Sujithd43f30152009-01-16 21:38:53 +0530747 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530748 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
749 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
750 }
Sujithd43f30152009-01-16 21:38:53 +0530751 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530752
753 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530754 txtid->state |= AGGR_CLEANUP;
755 } else {
756 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530757 ath_tx_flush_tid(sc, txtid);
758 }
759
760 return 0;
761}
762
763void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
764{
765 struct ath_atx_tid *txtid;
766 struct ath_node *an;
767
768 an = (struct ath_node *)sta->drv_priv;
769
770 if (sc->sc_flags & SC_OP_TXAGGR) {
771 txtid = ATH_AN_2_TID(an, tid);
772 txtid->baw_size =
773 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
774 txtid->state |= AGGR_ADDBA_COMPLETE;
775 txtid->state &= ~AGGR_ADDBA_PROGRESS;
776 ath_tx_resume_tid(sc, txtid);
777 }
778}
779
780bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
781{
782 struct ath_atx_tid *txtid;
783
784 if (!(sc->sc_flags & SC_OP_TXAGGR))
785 return false;
786
787 txtid = ATH_AN_2_TID(an, tidno);
788
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530789 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530790 return true;
Sujithe8324352009-01-16 21:38:42 +0530791 return false;
792}
793
794/********************/
795/* Queue Management */
796/********************/
797
Sujithe8324352009-01-16 21:38:42 +0530798static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
799 struct ath_txq *txq)
800{
801 struct ath_atx_ac *ac, *ac_tmp;
802 struct ath_atx_tid *tid, *tid_tmp;
803
804 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
805 list_del(&ac->list);
806 ac->sched = false;
807 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
808 list_del(&tid->list);
809 tid->sched = false;
810 ath_tid_drain(sc, txq, tid);
811 }
812 }
813}
814
815struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
816{
Sujithcbe61d82009-02-09 13:27:12 +0530817 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530818 struct ath9k_tx_queue_info qi;
819 int qnum;
820
821 memset(&qi, 0, sizeof(qi));
822 qi.tqi_subtype = subtype;
823 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
824 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
825 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
826 qi.tqi_physCompBuf = 0;
827
828 /*
829 * Enable interrupts only for EOL and DESC conditions.
830 * We mark tx descriptors to receive a DESC interrupt
831 * when a tx queue gets deep; otherwise waiting for the
832 * EOL to reap descriptors. Note that this is done to
833 * reduce interrupt load and this only defers reaping
834 * descriptors, never transmitting frames. Aside from
835 * reducing interrupts this also permits more concurrency.
836 * The only potential downside is if the tx queue backs
837 * up in which case the top half of the kernel may backup
838 * due to a lack of tx descriptors.
839 *
840 * The UAPSD queue is an exception, since we take a desc-
841 * based intr on the EOSP frames.
842 */
843 if (qtype == ATH9K_TX_QUEUE_UAPSD)
844 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
845 else
846 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
847 TXQ_FLAG_TXDESCINT_ENABLE;
848 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
849 if (qnum == -1) {
850 /*
851 * NB: don't print a message, this happens
852 * normally on parts with too few tx queues
853 */
854 return NULL;
855 }
856 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
857 DPRINTF(sc, ATH_DBG_FATAL,
858 "qnum %u out of range, max %u!\n",
859 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
860 ath9k_hw_releasetxqueue(ah, qnum);
861 return NULL;
862 }
863 if (!ATH_TXQ_SETUP(sc, qnum)) {
864 struct ath_txq *txq = &sc->tx.txq[qnum];
865
866 txq->axq_qnum = qnum;
867 txq->axq_link = NULL;
868 INIT_LIST_HEAD(&txq->axq_q);
869 INIT_LIST_HEAD(&txq->axq_acq);
870 spin_lock_init(&txq->axq_lock);
871 txq->axq_depth = 0;
872 txq->axq_aggr_depth = 0;
873 txq->axq_totalqueued = 0;
874 txq->axq_linkbuf = NULL;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400875 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530876 sc->tx.txqsetup |= 1<<qnum;
877 }
878 return &sc->tx.txq[qnum];
879}
880
881static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
882{
883 int qnum;
884
885 switch (qtype) {
886 case ATH9K_TX_QUEUE_DATA:
887 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
888 DPRINTF(sc, ATH_DBG_FATAL,
889 "HAL AC %u out of range, max %zu!\n",
890 haltype, ARRAY_SIZE(sc->tx.hwq_map));
891 return -1;
892 }
893 qnum = sc->tx.hwq_map[haltype];
894 break;
895 case ATH9K_TX_QUEUE_BEACON:
896 qnum = sc->beacon.beaconq;
897 break;
898 case ATH9K_TX_QUEUE_CAB:
899 qnum = sc->beacon.cabq->axq_qnum;
900 break;
901 default:
902 qnum = -1;
903 }
904 return qnum;
905}
906
907struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
908{
909 struct ath_txq *txq = NULL;
910 int qnum;
911
912 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
913 txq = &sc->tx.txq[qnum];
914
915 spin_lock_bh(&txq->axq_lock);
916
917 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400918 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530919 "TX queue: %d is full, depth: %d\n",
920 qnum, txq->axq_depth);
921 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
922 txq->stopped = 1;
923 spin_unlock_bh(&txq->axq_lock);
924 return NULL;
925 }
926
927 spin_unlock_bh(&txq->axq_lock);
928
929 return txq;
930}
931
932int ath_txq_update(struct ath_softc *sc, int qnum,
933 struct ath9k_tx_queue_info *qinfo)
934{
Sujithcbe61d82009-02-09 13:27:12 +0530935 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530936 int error = 0;
937 struct ath9k_tx_queue_info qi;
938
939 if (qnum == sc->beacon.beaconq) {
940 /*
941 * XXX: for beacon queue, we just save the parameter.
942 * It will be picked up by ath_beaconq_config when
943 * it's necessary.
944 */
945 sc->beacon.beacon_qi = *qinfo;
946 return 0;
947 }
948
949 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
950
951 ath9k_hw_get_txq_props(ah, qnum, &qi);
952 qi.tqi_aifs = qinfo->tqi_aifs;
953 qi.tqi_cwmin = qinfo->tqi_cwmin;
954 qi.tqi_cwmax = qinfo->tqi_cwmax;
955 qi.tqi_burstTime = qinfo->tqi_burstTime;
956 qi.tqi_readyTime = qinfo->tqi_readyTime;
957
958 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
959 DPRINTF(sc, ATH_DBG_FATAL,
960 "Unable to update hardware queue %u!\n", qnum);
961 error = -EIO;
962 } else {
963 ath9k_hw_resettxqueue(ah, qnum);
964 }
965
966 return error;
967}
968
969int ath_cabq_update(struct ath_softc *sc)
970{
971 struct ath9k_tx_queue_info qi;
972 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530973
974 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
975 /*
976 * Ensure the readytime % is within the bounds.
977 */
Sujith17d79042009-02-09 13:27:03 +0530978 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
979 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
980 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
981 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530982
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200983 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530984 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530985 ath_txq_update(sc, qnum, &qi);
986
987 return 0;
988}
989
Sujith043a0402009-01-16 21:38:47 +0530990/*
991 * Drain a given TX queue (could be Beacon or Data)
992 *
993 * This assumes output has been stopped and
994 * we do not need to block ath_tx_tasklet.
995 */
996void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530997{
998 struct ath_buf *bf, *lastbf;
999 struct list_head bf_head;
1000
1001 INIT_LIST_HEAD(&bf_head);
1002
Sujithe8324352009-01-16 21:38:42 +05301003 for (;;) {
1004 spin_lock_bh(&txq->axq_lock);
1005
1006 if (list_empty(&txq->axq_q)) {
1007 txq->axq_link = NULL;
1008 txq->axq_linkbuf = NULL;
1009 spin_unlock_bh(&txq->axq_lock);
1010 break;
1011 }
1012
1013 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1014
Sujitha119cc42009-03-30 15:28:38 +05301015 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301016 list_del(&bf->list);
1017 spin_unlock_bh(&txq->axq_lock);
1018
1019 spin_lock_bh(&sc->tx.txbuflock);
1020 list_add_tail(&bf->list, &sc->tx.txbuf);
1021 spin_unlock_bh(&sc->tx.txbuflock);
1022 continue;
1023 }
1024
1025 lastbf = bf->bf_lastbf;
1026 if (!retry_tx)
1027 lastbf->bf_desc->ds_txstat.ts_flags =
1028 ATH9K_TX_SW_ABORTED;
1029
1030 /* remove ath_buf's of the same mpdu from txq */
1031 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1032 txq->axq_depth--;
1033
1034 spin_unlock_bh(&txq->axq_lock);
1035
1036 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301037 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301038 else
1039 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1040 }
1041
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001042 spin_lock_bh(&txq->axq_lock);
1043 txq->axq_tx_inprogress = false;
1044 spin_unlock_bh(&txq->axq_lock);
1045
Sujithe8324352009-01-16 21:38:42 +05301046 /* flush any pending frames if aggregation is enabled */
1047 if (sc->sc_flags & SC_OP_TXAGGR) {
1048 if (!retry_tx) {
1049 spin_lock_bh(&txq->axq_lock);
1050 ath_txq_drain_pending_buffers(sc, txq);
1051 spin_unlock_bh(&txq->axq_lock);
1052 }
1053 }
1054}
1055
Sujith043a0402009-01-16 21:38:47 +05301056void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1057{
Sujithcbe61d82009-02-09 13:27:12 +05301058 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301059 struct ath_txq *txq;
1060 int i, npend = 0;
1061
1062 if (sc->sc_flags & SC_OP_INVALID)
1063 return;
1064
1065 /* Stop beacon queue */
1066 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1067
1068 /* Stop data queues */
1069 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1070 if (ATH_TXQ_SETUP(sc, i)) {
1071 txq = &sc->tx.txq[i];
1072 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1073 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1074 }
1075 }
1076
1077 if (npend) {
1078 int r;
1079
1080 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1081
1082 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301083 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301084 if (r)
1085 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301086 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301087 r);
1088 spin_unlock_bh(&sc->sc_resetlock);
1089 }
1090
1091 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1092 if (ATH_TXQ_SETUP(sc, i))
1093 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1094 }
1095}
1096
Sujithe8324352009-01-16 21:38:42 +05301097void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1098{
1099 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1100 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1101}
1102
Sujithe8324352009-01-16 21:38:42 +05301103void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1104{
1105 struct ath_atx_ac *ac;
1106 struct ath_atx_tid *tid;
1107
1108 if (list_empty(&txq->axq_acq))
1109 return;
1110
1111 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1112 list_del(&ac->list);
1113 ac->sched = false;
1114
1115 do {
1116 if (list_empty(&ac->tid_q))
1117 return;
1118
1119 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1120 list_del(&tid->list);
1121 tid->sched = false;
1122
1123 if (tid->paused)
1124 continue;
1125
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001126 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301127
1128 /*
1129 * add tid to round-robin queue if more frames
1130 * are pending for the tid
1131 */
1132 if (!list_empty(&tid->buf_q))
1133 ath_tx_queue_tid(txq, tid);
1134
1135 break;
1136 } while (!list_empty(&ac->tid_q));
1137
1138 if (!list_empty(&ac->tid_q)) {
1139 if (!ac->sched) {
1140 ac->sched = true;
1141 list_add_tail(&ac->list, &txq->axq_acq);
1142 }
1143 }
1144}
1145
1146int ath_tx_setup(struct ath_softc *sc, int haltype)
1147{
1148 struct ath_txq *txq;
1149
1150 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1151 DPRINTF(sc, ATH_DBG_FATAL,
1152 "HAL AC %u out of range, max %zu!\n",
1153 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1154 return 0;
1155 }
1156 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1157 if (txq != NULL) {
1158 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1159 return 1;
1160 } else
1161 return 0;
1162}
1163
1164/***********/
1165/* TX, DMA */
1166/***********/
1167
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001168/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001169 * Insert a chain of ath_buf (descriptors) on a txq and
1170 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001171 */
Sujith102e0572008-10-29 10:15:16 +05301172static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1173 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001174{
Sujithcbe61d82009-02-09 13:27:12 +05301175 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001176 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301177
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001178 /*
1179 * Insert the frame on the outbound list and
1180 * pass it on to the hardware.
1181 */
1182
1183 if (list_empty(head))
1184 return;
1185
1186 bf = list_first_entry(head, struct ath_buf, list);
1187
1188 list_splice_tail_init(head, &txq->axq_q);
1189 txq->axq_depth++;
1190 txq->axq_totalqueued++;
1191 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1192
1193 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301194 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001195
1196 if (txq->axq_link == NULL) {
1197 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1198 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301199 "TXDP[%u] = %llx (%p)\n",
1200 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001201 } else {
1202 *txq->axq_link = bf->bf_daddr;
Sujith04bd46382008-11-28 22:18:05 +05301203 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001204 txq->axq_qnum, txq->axq_link,
1205 ito64(bf->bf_daddr), bf->bf_desc);
1206 }
1207 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1208 ath9k_hw_txstart(ah, txq->axq_qnum);
1209}
1210
Sujithe8324352009-01-16 21:38:42 +05301211static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301212{
Sujithe8324352009-01-16 21:38:42 +05301213 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301214
Sujithe8324352009-01-16 21:38:42 +05301215 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301216
Sujithe8324352009-01-16 21:38:42 +05301217 if (unlikely(list_empty(&sc->tx.txbuf))) {
1218 spin_unlock_bh(&sc->tx.txbuflock);
1219 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301220 }
1221
Sujithe8324352009-01-16 21:38:42 +05301222 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1223 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301224
Sujithe8324352009-01-16 21:38:42 +05301225 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301226
Sujithe8324352009-01-16 21:38:42 +05301227 return bf;
1228}
Sujithc4288392008-11-18 09:09:30 +05301229
Sujithe8324352009-01-16 21:38:42 +05301230static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1231 struct list_head *bf_head,
1232 struct ath_tx_control *txctl)
1233{
1234 struct ath_buf *bf;
1235
Sujithe8324352009-01-16 21:38:42 +05301236 bf = list_first_entry(bf_head, struct ath_buf, list);
1237 bf->bf_state.bf_type |= BUF_AMPDU;
1238
1239 /*
1240 * Do not queue to h/w when any of the following conditions is true:
1241 * - there are pending frames in software queue
1242 * - the TID is currently paused for ADDBA/BAR request
1243 * - seqno is not within block-ack window
1244 * - h/w queue depth exceeds low water mark
1245 */
1246 if (!list_empty(&tid->buf_q) || tid->paused ||
1247 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1248 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001249 /*
Sujithe8324352009-01-16 21:38:42 +05301250 * Add this frame to software queue for scheduling later
1251 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001252 */
Sujithd43f30152009-01-16 21:38:53 +05301253 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301254 ath_tx_queue_tid(txctl->txq, tid);
1255 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001256 }
1257
Sujithe8324352009-01-16 21:38:42 +05301258 /* Add sub-frame to BAW */
1259 ath_tx_addto_baw(sc, tid, bf);
1260
1261 /* Queue to h/w without aggregation */
1262 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301263 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301264 ath_buf_set_rate(sc, bf);
1265 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301266}
1267
Sujithc37452b2009-03-09 09:31:57 +05301268static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1269 struct ath_atx_tid *tid,
1270 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001271{
Sujithe8324352009-01-16 21:38:42 +05301272 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001273
Sujithe8324352009-01-16 21:38:42 +05301274 bf = list_first_entry(bf_head, struct ath_buf, list);
1275 bf->bf_state.bf_type &= ~BUF_AMPDU;
1276
1277 /* update starting sequence number for subsequent ADDBA request */
1278 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1279
1280 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301281 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301282 ath_buf_set_rate(sc, bf);
1283 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284}
1285
Sujithc37452b2009-03-09 09:31:57 +05301286static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1287 struct list_head *bf_head)
1288{
1289 struct ath_buf *bf;
1290
1291 bf = list_first_entry(bf_head, struct ath_buf, list);
1292
1293 bf->bf_lastbf = bf;
1294 bf->bf_nframes = 1;
1295 ath_buf_set_rate(sc, bf);
1296 ath_tx_txqaddbuf(sc, txq, bf_head);
1297}
1298
Sujith528f0c62008-10-29 10:14:26 +05301299static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001300{
Sujith528f0c62008-10-29 10:14:26 +05301301 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001302 enum ath9k_pkt_type htype;
1303 __le16 fc;
1304
Sujith528f0c62008-10-29 10:14:26 +05301305 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001306 fc = hdr->frame_control;
1307
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001308 if (ieee80211_is_beacon(fc))
1309 htype = ATH9K_PKT_TYPE_BEACON;
1310 else if (ieee80211_is_probe_resp(fc))
1311 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1312 else if (ieee80211_is_atim(fc))
1313 htype = ATH9K_PKT_TYPE_ATIM;
1314 else if (ieee80211_is_pspoll(fc))
1315 htype = ATH9K_PKT_TYPE_PSPOLL;
1316 else
1317 htype = ATH9K_PKT_TYPE_NORMAL;
1318
1319 return htype;
1320}
1321
Sujitha8efee42008-11-18 09:07:30 +05301322static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001323{
1324 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001325 __le16 fc;
1326
1327 hdr = (struct ieee80211_hdr *)skb->data;
1328 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001329
Sujitha8efee42008-11-18 09:07:30 +05301330 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001331 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301332 /* Port Access Entity (IEEE 802.1X) */
1333 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301334 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001335 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001336 }
1337
Sujitha8efee42008-11-18 09:07:30 +05301338 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001339}
1340
Sujith528f0c62008-10-29 10:14:26 +05301341static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001342{
Sujith528f0c62008-10-29 10:14:26 +05301343 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1344
1345 if (tx_info->control.hw_key) {
1346 if (tx_info->control.hw_key->alg == ALG_WEP)
1347 return ATH9K_KEY_TYPE_WEP;
1348 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1349 return ATH9K_KEY_TYPE_TKIP;
1350 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1351 return ATH9K_KEY_TYPE_AES;
1352 }
1353
1354 return ATH9K_KEY_TYPE_CLEAR;
1355}
1356
Sujith528f0c62008-10-29 10:14:26 +05301357static void assign_aggr_tid_seqno(struct sk_buff *skb,
1358 struct ath_buf *bf)
1359{
1360 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1361 struct ieee80211_hdr *hdr;
1362 struct ath_node *an;
1363 struct ath_atx_tid *tid;
1364 __le16 fc;
1365 u8 *qc;
1366
1367 if (!tx_info->control.sta)
1368 return;
1369
1370 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1371 hdr = (struct ieee80211_hdr *)skb->data;
1372 fc = hdr->frame_control;
1373
Sujith528f0c62008-10-29 10:14:26 +05301374 if (ieee80211_is_data_qos(fc)) {
1375 qc = ieee80211_get_qos_ctl(hdr);
1376 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301377 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001378
Sujithe8324352009-01-16 21:38:42 +05301379 /*
1380 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301381 * We also override seqno set by upper layer with the one
1382 * in tx aggregation state.
1383 *
1384 * If fragmentation is on, the sequence number is
1385 * not overridden, since it has been
1386 * incremented by the fragmentation routine.
1387 *
1388 * FIXME: check if the fragmentation threshold exceeds
1389 * IEEE80211 max.
1390 */
1391 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1392 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1393 IEEE80211_SEQ_SEQ_SHIFT);
1394 bf->bf_seqno = tid->seq_next;
1395 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301396}
1397
1398static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1399 struct ath_txq *txq)
1400{
1401 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1402 int flags = 0;
1403
1404 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1405 flags |= ATH9K_TXDESC_INTREQ;
1406
1407 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1408 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301409
1410 return flags;
1411}
1412
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001413/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414 * rix - rate index
1415 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1416 * width - 0 for 20 MHz, 1 for 40 MHz
1417 * half_gi - to use 4us v/s 3.6 us for symbol time
1418 */
Sujith102e0572008-10-29 10:15:16 +05301419static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1420 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001422 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423 u32 nbits, nsymbits, duration, nsymbols;
1424 u8 rc;
1425 int streams, pktlen;
1426
Sujithcd3d39a2008-08-11 14:03:34 +05301427 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301428 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429
Sujithe63835b2008-11-18 09:07:53 +05301430 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001431 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301432 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1433 rix, shortPreamble);
1434
1435 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001436 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1437 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1438 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1439
1440 if (!half_gi)
1441 duration = SYMBOL_TIME(nsymbols);
1442 else
1443 duration = SYMBOL_TIME_HALFGI(nsymbols);
1444
Sujithe63835b2008-11-18 09:07:53 +05301445 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001446 streams = HT_RC_2_STREAMS(rc);
1447 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301448
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001449 return duration;
1450}
1451
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001452static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1453{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001454 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001455 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301456 struct sk_buff *skb;
1457 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301458 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301459 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301460 int i, flags = 0;
1461 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301462 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301463
1464 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301465
Sujitha22be222009-03-30 15:28:36 +05301466 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301467 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301468 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301469 hdr = (struct ieee80211_hdr *)skb->data;
1470 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301471
Sujithc89424d2009-01-30 14:29:28 +05301472 /*
1473 * We check if Short Preamble is needed for the CTS rate by
1474 * checking the BSS's global flag.
1475 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1476 */
1477 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1478 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1479 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1480 else
1481 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001482
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 /*
Sujithc89424d2009-01-30 14:29:28 +05301484 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1485 * Check the first rate in the series to decide whether RTS/CTS
1486 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001487 */
Sujithc89424d2009-01-30 14:29:28 +05301488 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1489 flags = ATH9K_TXDESC_CTSENA;
1490 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1491 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492
Sujithc89424d2009-01-30 14:29:28 +05301493 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301494 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301495 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497 }
1498
Sujithe63835b2008-11-18 09:07:53 +05301499 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301500 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001502
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001503 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301504 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001505 continue;
1506
Sujitha8efee42008-11-18 09:07:30 +05301507 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301508 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301509 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001510
Sujithc89424d2009-01-30 14:29:28 +05301511 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1512 series[i].Rate = rt->info[rix].ratecode |
1513 rt->info[rix].short_preamble;
1514 else
1515 series[i].Rate = rt->info[rix].ratecode;
1516
1517 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1518 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1519 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1520 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1521 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1522 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001523
Sujith102e0572008-10-29 10:15:16 +05301524 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301525 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1526 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301527 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528 }
1529
Sujithe63835b2008-11-18 09:07:53 +05301530 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301531 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1532 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301533 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301534 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301535
Sujith17d79042009-02-09 13:27:03 +05301536 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301537 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001538}
1539
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001540static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301541 struct sk_buff *skb,
1542 struct ath_tx_control *txctl)
1543{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001544 struct ath_wiphy *aphy = hw->priv;
1545 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301546 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1547 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1548 struct ath_tx_info_priv *tx_info_priv;
1549 int hdrlen;
1550 __le16 fc;
1551
1552 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1553 if (unlikely(!tx_info_priv))
1554 return -ENOMEM;
1555 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001556 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001557 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301558 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1559 fc = hdr->frame_control;
1560
1561 ATH_TXBUF_RESET(bf);
1562
1563 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1564
Sujithc37452b2009-03-09 09:31:57 +05301565 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301566 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301567
1568 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1569
1570 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301571 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1572 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1573 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1574 } else {
1575 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1576 }
1577
1578 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1579 assign_aggr_tid_seqno(skb, bf);
1580
1581 bf->bf_mpdu = skb;
1582
1583 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1584 skb->len, DMA_TO_DEVICE);
1585 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1586 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301587 kfree(tx_info_priv);
1588 tx_info->rate_driver_data[0] = NULL;
1589 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301590 return -ENOMEM;
1591 }
1592
1593 bf->bf_buf_addr = bf->bf_dmacontext;
1594 return 0;
1595}
1596
1597/* FIXME: tx power */
1598static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1599 struct ath_tx_control *txctl)
1600{
Sujitha22be222009-03-30 15:28:36 +05301601 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301602 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301603 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301604 struct ath_node *an = NULL;
1605 struct list_head bf_head;
1606 struct ath_desc *ds;
1607 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301608 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301609 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301610 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301611
1612 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301613 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301614
1615 INIT_LIST_HEAD(&bf_head);
1616 list_add_tail(&bf->list, &bf_head);
1617
1618 ds = bf->bf_desc;
1619 ds->ds_link = 0;
1620 ds->ds_data = bf->bf_buf_addr;
1621
1622 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1623 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1624
1625 ath9k_hw_filltxdesc(ah, ds,
1626 skb->len, /* segment length */
1627 true, /* first segment */
1628 true, /* last segment */
1629 ds); /* first descriptor */
1630
Sujithe8324352009-01-16 21:38:42 +05301631 spin_lock_bh(&txctl->txq->axq_lock);
1632
1633 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1634 tx_info->control.sta) {
1635 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1636 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1637
Sujithc37452b2009-03-09 09:31:57 +05301638 if (!ieee80211_is_data_qos(fc)) {
1639 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1640 goto tx_done;
1641 }
1642
Vasanthakumar Thiagarajan089e6982009-06-10 17:50:07 +05301643 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301644 /*
1645 * Try aggregation if it's a unicast data frame
1646 * and the destination is HT capable.
1647 */
1648 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1649 } else {
1650 /*
1651 * Send this frame as regular when ADDBA
1652 * exchange is neither complete nor pending.
1653 */
Sujithc37452b2009-03-09 09:31:57 +05301654 ath_tx_send_ht_normal(sc, txctl->txq,
1655 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301656 }
1657 } else {
Sujithc37452b2009-03-09 09:31:57 +05301658 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301659 }
1660
Sujithc37452b2009-03-09 09:31:57 +05301661tx_done:
Sujithe8324352009-01-16 21:38:42 +05301662 spin_unlock_bh(&txctl->txq->axq_lock);
1663}
1664
1665/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001666int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301667 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001669 struct ath_wiphy *aphy = hw->priv;
1670 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001671 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301672 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001673
Sujithe8324352009-01-16 21:38:42 +05301674 bf = ath_tx_get_buffer(sc);
1675 if (!bf) {
1676 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1677 return -1;
1678 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001680 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301681 if (unlikely(r)) {
1682 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001683
Sujithe8324352009-01-16 21:38:42 +05301684 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001685
Sujithe8324352009-01-16 21:38:42 +05301686 /* upon ath_tx_processq() this TX queue will be resumed, we
1687 * guarantee this will happen by knowing beforehand that
1688 * we will at least have to run TX completionon one buffer
1689 * on the queue */
1690 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301691 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301692 ieee80211_stop_queue(sc->hw,
1693 skb_get_queue_mapping(skb));
1694 txq->stopped = 1;
1695 }
1696 spin_unlock_bh(&txq->axq_lock);
1697
1698 spin_lock_bh(&sc->tx.txbuflock);
1699 list_add_tail(&bf->list, &sc->tx.txbuf);
1700 spin_unlock_bh(&sc->tx.txbuflock);
1701
1702 return r;
1703 }
1704
1705 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706
1707 return 0;
1708}
1709
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001710void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001711{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001712 struct ath_wiphy *aphy = hw->priv;
1713 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301714 int hdrlen, padsize;
1715 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1716 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001717
Sujithe8324352009-01-16 21:38:42 +05301718 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001719
Sujithe8324352009-01-16 21:38:42 +05301720 /*
1721 * As a temporary workaround, assign seq# here; this will likely need
1722 * to be cleaned up to work better with Beacon transmission and virtual
1723 * BSSes.
1724 */
1725 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1726 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1727 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1728 sc->tx.seq_no += 0x10;
1729 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1730 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001731 }
1732
Sujithe8324352009-01-16 21:38:42 +05301733 /* Add the padding after the header if this is not already done */
1734 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1735 if (hdrlen & 3) {
1736 padsize = hdrlen % 4;
1737 if (skb_headroom(skb) < padsize) {
1738 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1739 dev_kfree_skb_any(skb);
1740 return;
1741 }
1742 skb_push(skb, padsize);
1743 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 }
1745
Sujithe8324352009-01-16 21:38:42 +05301746 txctl.txq = sc->beacon.cabq;
1747
1748 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1749
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001750 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301751 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1752 goto exit;
1753 }
1754
1755 return;
1756exit:
1757 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758}
1759
Sujithe8324352009-01-16 21:38:42 +05301760/*****************/
1761/* TX Completion */
1762/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001763
Sujithe8324352009-01-16 21:38:42 +05301764static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301765 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766{
Sujithe8324352009-01-16 21:38:42 +05301767 struct ieee80211_hw *hw = sc->hw;
1768 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1769 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1770 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001771 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301772
1773 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1774
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001775 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001776 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001777 frame_type = tx_info_priv->frame_type;
1778 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001779
Sujithe8324352009-01-16 21:38:42 +05301780 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1781 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1782 kfree(tx_info_priv);
1783 tx_info->rate_driver_data[0] = NULL;
1784 }
1785
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301786 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301787 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301788
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301789 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301790 /* Frame was ACKed */
1791 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1792 }
1793
Sujithe8324352009-01-16 21:38:42 +05301794 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1795 padsize = hdrlen & 3;
1796 if (padsize && hdrlen >= 24) {
1797 /*
1798 * Remove MAC header padding before giving the frame back to
1799 * mac80211.
1800 */
1801 memmove(skb->data + padsize, skb->data, hdrlen);
1802 skb_pull(skb, padsize);
1803 }
1804
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001805 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1806 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1807 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1808 "received TX status (0x%x)\n",
1809 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1810 SC_OP_WAIT_FOR_CAB |
1811 SC_OP_WAIT_FOR_PSPOLL_DATA |
1812 SC_OP_WAIT_FOR_TX_ACK));
1813 }
1814
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001815 if (frame_type == ATH9K_NOT_INTERNAL)
1816 ieee80211_tx_status(hw, skb);
1817 else
1818 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301819}
1820
1821static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1822 struct list_head *bf_q,
1823 int txok, int sendbar)
1824{
1825 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301826 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301827 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301828
Sujithe8324352009-01-16 21:38:42 +05301829
1830 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301831 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301832
1833 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301834 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301835
1836 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301837 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301838 }
1839
1840 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301841 ath_tx_complete(sc, skb, tx_flags);
Sujithe8324352009-01-16 21:38:42 +05301842
1843 /*
1844 * Return the list of ath_buf of this mpdu to free queue
1845 */
1846 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1847 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1848 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1849}
1850
1851static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1852 int txok)
1853{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001854 struct ath_buf *bf_last = bf->bf_lastbf;
1855 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001856 u16 seq_st = 0;
1857 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301858 int ba_index;
1859 int nbad = 0;
1860 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861
Sujithe8324352009-01-16 21:38:42 +05301862 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1863 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301864
Sujithcd3d39a2008-08-11 14:03:34 +05301865 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301867 seq_st = ATH_DS_BA_SEQ(ds);
1868 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 }
1870
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301872 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1873 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1874 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001875
Sujithe8324352009-01-16 21:38:42 +05301876 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877 }
1878
Sujithe8324352009-01-16 21:38:42 +05301879 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001880}
1881
Sujith95e4acb2009-03-13 08:56:09 +05301882static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301883 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301884{
Sujitha22be222009-03-30 15:28:36 +05301885 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301886 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301887 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1888 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301889 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1890 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301891
Sujith95e4acb2009-03-13 08:56:09 +05301892 if (txok)
1893 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1894
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301895 tx_rateindex = ds->ds_txstat.ts_rateindex;
1896 WARN_ON(tx_rateindex >= hw->max_rates);
1897
1898 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301899 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1900 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1901
1902 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301903 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301904 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301905 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1906 sizeof(tx_info_priv->tx));
1907 tx_info_priv->n_frames = bf->bf_nframes;
1908 tx_info_priv->n_bad_frames = nbad;
1909 }
1910 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301911
1912 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1913 tx_info->status.rates[i].count = 0;
1914
1915 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301916}
1917
Sujith059d8062009-01-16 21:38:49 +05301918static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1919{
1920 int qnum;
1921
1922 spin_lock_bh(&txq->axq_lock);
1923 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301924 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301925 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1926 if (qnum != -1) {
1927 ieee80211_wake_queue(sc->hw, qnum);
1928 txq->stopped = 0;
1929 }
1930 }
1931 spin_unlock_bh(&txq->axq_lock);
1932}
1933
Sujithc4288392008-11-18 09:09:30 +05301934static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935{
Sujithcbe61d82009-02-09 13:27:12 +05301936 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1938 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301939 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301940 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941 int status;
1942
Sujith04bd46382008-11-28 22:18:05 +05301943 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1945 txq->axq_link);
1946
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947 for (;;) {
1948 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949 if (list_empty(&txq->axq_q)) {
1950 txq->axq_link = NULL;
1951 txq->axq_linkbuf = NULL;
1952 spin_unlock_bh(&txq->axq_lock);
1953 break;
1954 }
1955 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1956
1957 /*
1958 * There is a race condition that a BH gets scheduled
1959 * after sw writes TxE and before hw re-load the last
1960 * descriptor to get the newly chained one.
1961 * Software must keep the last DONE descriptor as a
1962 * holding descriptor - software does so by marking
1963 * it with the STALE flag.
1964 */
1965 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301966 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967 bf_held = bf;
1968 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301969 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970 break;
1971 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301973 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974 }
1975 }
1976
1977 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301978 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001979
1980 status = ath9k_hw_txprocdesc(ah, ds);
1981 if (status == -EINPROGRESS) {
1982 spin_unlock_bh(&txq->axq_lock);
1983 break;
1984 }
1985 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1986 txq->axq_lastdsWithCTS = NULL;
1987 if (ds == txq->axq_gatingds)
1988 txq->axq_gatingds = NULL;
1989
1990 /*
1991 * Remove ath_buf's of the same transmit unit from txq,
1992 * however leave the last descriptor back as the holding
1993 * descriptor for hw.
1994 */
Sujitha119cc42009-03-30 15:28:38 +05301995 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997 if (!list_is_singular(&lastbf->list))
1998 list_cut_position(&bf_head,
1999 &txq->axq_q, lastbf->list.prev);
2000
2001 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05302002 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003 txq->axq_aggr_depth--;
2004
2005 txok = (ds->ds_txstat.ts_status == 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002006 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 spin_unlock_bh(&txq->axq_lock);
2008
2009 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302010 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302011 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302012 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 }
2014
Sujithcd3d39a2008-08-11 14:03:34 +05302015 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016 /*
2017 * This frame is sent out as a single frame.
2018 * Use hardware retry status for this frame.
2019 */
2020 bf->bf_retries = ds->ds_txstat.ts_longretry;
2021 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302022 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302023 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024 }
Johannes Berge6a98542008-10-21 12:40:02 +02002025
Sujithcd3d39a2008-08-11 14:03:34 +05302026 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302027 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028 else
2029 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2030
Sujith059d8062009-01-16 21:38:49 +05302031 ath_wake_mac80211_queue(sc, txq);
2032
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302034 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035 ath_txq_schedule(sc, txq);
2036 spin_unlock_bh(&txq->axq_lock);
2037 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002038}
2039
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002040void ath_tx_complete_poll_work(struct work_struct *work)
2041{
2042 struct ath_softc *sc = container_of(work, struct ath_softc,
2043 tx_complete_work.work);
2044 struct ath_txq *txq;
2045 int i;
2046 bool needreset = false;
2047
2048 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2049 if (ATH_TXQ_SETUP(sc, i)) {
2050 txq = &sc->tx.txq[i];
2051 spin_lock_bh(&txq->axq_lock);
2052 if (txq->axq_depth) {
2053 if (txq->axq_tx_inprogress) {
2054 needreset = true;
2055 spin_unlock_bh(&txq->axq_lock);
2056 break;
2057 } else {
2058 txq->axq_tx_inprogress = true;
2059 }
2060 }
2061 spin_unlock_bh(&txq->axq_lock);
2062 }
2063
2064 if (needreset) {
2065 DPRINTF(sc, ATH_DBG_RESET, "tx hung, resetting the chip\n");
2066 ath_reset(sc, false);
2067 }
2068
2069 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work,
2070 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2071}
2072
2073
Sujithe8324352009-01-16 21:38:42 +05302074
2075void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076{
Sujithe8324352009-01-16 21:38:42 +05302077 int i;
2078 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079
Sujithe8324352009-01-16 21:38:42 +05302080 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081
2082 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302083 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2084 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085 }
2086}
2087
Sujithe8324352009-01-16 21:38:42 +05302088/*****************/
2089/* Init, Cleanup */
2090/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002091
2092int ath_tx_init(struct ath_softc *sc, int nbufs)
2093{
2094 int error = 0;
2095
Sujith797fe5cb2009-03-30 15:28:45 +05302096 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002097
Sujith797fe5cb2009-03-30 15:28:45 +05302098 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2099 "tx", nbufs, 1);
2100 if (error != 0) {
2101 DPRINTF(sc, ATH_DBG_FATAL,
2102 "Failed to allocate tx descriptors: %d\n", error);
2103 goto err;
2104 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002105
Sujith797fe5cb2009-03-30 15:28:45 +05302106 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2107 "beacon", ATH_BCBUF, 1);
2108 if (error != 0) {
2109 DPRINTF(sc, ATH_DBG_FATAL,
2110 "Failed to allocate beacon descriptors: %d\n", error);
2111 goto err;
2112 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002114 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2115
Sujith797fe5cb2009-03-30 15:28:45 +05302116err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002117 if (error != 0)
2118 ath_tx_cleanup(sc);
2119
2120 return error;
2121}
2122
Sujith797fe5cb2009-03-30 15:28:45 +05302123void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124{
Sujithb77f4832008-12-07 21:44:03 +05302125 if (sc->beacon.bdma.dd_desc_len != 0)
2126 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127
Sujithb77f4832008-12-07 21:44:03 +05302128 if (sc->tx.txdma.dd_desc_len != 0)
2129 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130}
2131
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2133{
Sujithc5170162008-10-29 10:13:59 +05302134 struct ath_atx_tid *tid;
2135 struct ath_atx_ac *ac;
2136 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137
Sujith8ee5afb2008-12-07 21:43:36 +05302138 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302139 tidno < WME_NUM_TID;
2140 tidno++, tid++) {
2141 tid->an = an;
2142 tid->tidno = tidno;
2143 tid->seq_start = tid->seq_next = 0;
2144 tid->baw_size = WME_MAX_BA;
2145 tid->baw_head = tid->baw_tail = 0;
2146 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302147 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302148 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302149 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302150 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302151 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302152 tid->state &= ~AGGR_ADDBA_COMPLETE;
2153 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302154 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155
Sujith8ee5afb2008-12-07 21:43:36 +05302156 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302157 acno < WME_NUM_AC; acno++, ac++) {
2158 ac->sched = false;
2159 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002160
Sujithc5170162008-10-29 10:13:59 +05302161 switch (acno) {
2162 case WME_AC_BE:
2163 ac->qnum = ath_tx_get_qnum(sc,
2164 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2165 break;
2166 case WME_AC_BK:
2167 ac->qnum = ath_tx_get_qnum(sc,
2168 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2169 break;
2170 case WME_AC_VI:
2171 ac->qnum = ath_tx_get_qnum(sc,
2172 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2173 break;
2174 case WME_AC_VO:
2175 ac->qnum = ath_tx_get_qnum(sc,
2176 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2177 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178 }
2179 }
2180}
2181
Sujithb5aa9bf2008-10-29 10:13:31 +05302182void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002183{
2184 int i;
2185 struct ath_atx_ac *ac, *ac_tmp;
2186 struct ath_atx_tid *tid, *tid_tmp;
2187 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302188
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2190 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302191 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192
Sujithb5aa9bf2008-10-29 10:13:31 +05302193 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194
2195 list_for_each_entry_safe(ac,
2196 ac_tmp, &txq->axq_acq, list) {
2197 tid = list_first_entry(&ac->tid_q,
2198 struct ath_atx_tid, list);
2199 if (tid && tid->an != an)
2200 continue;
2201 list_del(&ac->list);
2202 ac->sched = false;
2203
2204 list_for_each_entry_safe(tid,
2205 tid_tmp, &ac->tid_q, list) {
2206 list_del(&tid->list);
2207 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302208 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302209 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302210 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211 }
2212 }
2213
Sujithb5aa9bf2008-10-29 10:13:31 +05302214 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215 }
2216 }
2217}