blob: ee3fc84d511a7ba85732ddc82b79d02aa93df006 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040090static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
91 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110092static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
93static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090094static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
95 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090097static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
98static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090099#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Tejun Heofad16e72010-09-21 09:25:48 +0200101static struct scsi_host_template ahci_sht = {
102 AHCI_SHT("ahci"),
103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_vt8251_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_p5wdh_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900113};
114
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400115static struct ata_port_operations ahci_avn_ops = {
116 .inherits = &ahci_ops,
117 .hardreset = ahci_avn_hardreset,
118};
119
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100120static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900121 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900123 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100124 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400125 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .port_ops = &ahci_ops,
127 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530128 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900129 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
130 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100131 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400132 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900133 .port_ops = &ahci_ops,
134 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400135 [board_ahci_nomsi] = {
136 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
137 .flags = AHCI_FLAG_COMMON,
138 .pio_mask = ATA_PIO4,
139 .udma_mask = ATA_UDMA6,
140 .port_ops = &ahci_ops,
141 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500142 [board_ahci_noncq] = {
143 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
144 .flags = AHCI_FLAG_COMMON,
145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530149 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900150 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200157 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
158 .flags = AHCI_FLAG_COMMON,
159 .pio_mask = ATA_PIO4,
160 .udma_mask = ATA_UDMA6,
161 .port_ops = &ahci_ops,
162 },
Tejun Heo441577e2010-03-29 10:32:39 +0900163 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400164 [board_ahci_avn] = {
165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_avn_ops,
169 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530170 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900171 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
172 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100173 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900174 .pio_mask = ATA_PIO4,
175 .udma_mask = ATA_UDMA6,
176 .port_ops = &ahci_ops,
177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
180 .flags = AHCI_FLAG_COMMON,
181 .pio_mask = ATA_PIO4,
182 .udma_mask = ATA_UDMA6,
183 .port_ops = &ahci_ops,
184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900187 .flags = AHCI_FLAG_COMMON,
188 .pio_mask = ATA_PIO4,
189 .udma_mask = ATA_UDMA6,
190 .port_ops = &ahci_ops,
191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
194 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300195 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .pio_mask = ATA_PIO4,
197 .udma_mask = ATA_UDMA6,
198 .port_ops = &ahci_ops,
199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900201 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900202 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
203 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400206 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800207 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800208 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530209 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800210 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800211 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100212 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800213 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800214 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900217 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900220 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900221 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500225static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400226 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400227 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
228 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
229 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
230 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
231 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900232 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400233 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
234 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
235 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
236 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900237 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900239 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
240 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
241 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
242 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
243 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
244 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
245 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
246 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
247 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
248 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
249 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
250 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
251 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
252 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400254 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
255 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800256 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500257 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800258 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500259 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
260 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700261 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700262 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500263 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700264 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700265 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500266 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800267 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
268 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
269 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
270 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
271 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
272 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700273 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
274 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
275 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800276 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800277 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700278 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
279 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
280 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
281 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
282 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
283 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700284 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800285 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
286 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
287 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
288 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
289 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
290 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
291 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
292 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700293 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
294 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
295 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
296 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800301 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
302 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
303 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
304 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
305 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
306 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
307 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
308 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400309 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
310 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
311 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
312 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
313 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
314 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
315 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
316 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
Alexandra Yates56e74332015-11-03 14:14:18 -0800317 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
318 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
319 { PCI_VDEVICE(INTEL, 0xa184), board_ahci }, /* Lewisburg RAID*/
320 { PCI_VDEVICE(INTEL, 0xa204), board_ahci }, /* Lewisburg RAID*/
321 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
322 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
323 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
324 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
325 { PCI_VDEVICE(INTEL, 0xa18e), board_ahci }, /* Lewisburg RAID*/
326 { PCI_VDEVICE(INTEL, 0xa20e), board_ahci }, /* Lewisburg RAID*/
James Ralstonefda3322013-02-21 11:08:51 -0800327 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
328 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800329 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
330 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
331 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
332 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
333 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
334 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
335 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
336 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700337 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800338 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
339 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700342 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
343 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
344 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
345 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
346 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
347 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
348 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
349 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500350 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
351 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
352 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600353 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700354 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700355 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600356 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
James Ralston690000b2014-10-13 15:16:38 -0700357 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
358 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400359
Tejun Heoe34bb372007-02-26 20:24:03 +0900360 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
361 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
362 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100363 /* JMicron 362B and 362C have an AHCI function with IDE class code */
364 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
365 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500366 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400367
368 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800369 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800370 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
371 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
372 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
373 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
374 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
375 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400376
Shane Huange2dd90b2009-07-29 11:34:49 +0800377 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800378 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800379 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800380 /* AMD is using RAID class only for ahci controllers */
381 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
382 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
383
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400384 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400385 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900386 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400387
388 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900389 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
390 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
391 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
392 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
393 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
394 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
395 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
396 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900397 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
398 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
399 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
400 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
401 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
402 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
403 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
404 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
405 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
406 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
407 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
408 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
409 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
410 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
411 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
412 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
413 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
414 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
415 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
416 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
417 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
418 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
419 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
420 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
421 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
422 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
423 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
424 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
425 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
426 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
427 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
428 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
429 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
430 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
431 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
432 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
433 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
434 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
435 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
436 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
437 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
438 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
439 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
440 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
441 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
442 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
443 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
444 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
445 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
446 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
447 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
448 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
449 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
450 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
451 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
452 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
453 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
454 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
455 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
456 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
457 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
458 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
459 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
460 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
461 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
462 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
463 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
464 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
465 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
466 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
467 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
468 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
469 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
470 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
471 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
472 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400473
Jeff Garzik95916ed2006-07-29 04:10:14 -0400474 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900475 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
476 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
477 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400478
Alessandro Rubini318893e2012-01-06 13:33:39 +0100479 /* ST Microelectronics */
480 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
481
Jeff Garzikcd70c262007-07-08 02:29:42 -0400482 /* Marvell */
483 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100484 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600485 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500486 .class = PCI_CLASS_STORAGE_SATA_AHCI,
487 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200488 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600489 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100490 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100491 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
492 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
493 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600494 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500495 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900496 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400497 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
498 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900499 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600500 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100501 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200502 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
503 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200504 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
505 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600506 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100507 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100508 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
509 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400510 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
511 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400512
Mark Nelsonc77a0362008-10-23 14:08:16 +1100513 /* Promise */
514 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200515 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100516
Keng-Yu Linc9703762011-11-09 01:47:36 -0500517 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100518 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
519 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
520 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
521 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500522
Levente Kurusa67809f82014-02-18 10:22:17 -0500523 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400524 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
525 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500526 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400527 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500528 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500529
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800530 /* Enmotus */
531 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
532
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500533 /* Generic, PCI class code for AHCI */
534 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500535 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 { } /* terminate list */
538};
539
540
541static struct pci_driver ahci_pci_driver = {
542 .name = DRV_NAME,
543 .id_table = ahci_pci_tbl,
544 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900545 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900546#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900547 .suspend = ahci_pci_device_suspend,
548 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900549#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550};
551
Alan Cox5b66c822008-09-03 14:48:34 +0100552#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
553static int marvell_enable;
554#else
555static int marvell_enable = 1;
556#endif
557module_param(marvell_enable, int, 0644);
558MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
559
560
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300561static void ahci_pci_save_initial_config(struct pci_dev *pdev,
562 struct ahci_host_priv *hpriv)
563{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300564 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
565 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100566 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300567 }
568
569 /*
570 * Temporary Marvell 6145 hack: PATA port presence
571 * is asserted through the standard AHCI port
572 * presence register, as bit 4 (counting from 0)
573 */
574 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
575 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100576 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300577 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100578 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300579 dev_info(&pdev->dev,
580 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
581 }
582
Antoine Ténart725c7b52014-07-30 20:13:56 +0200583 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300584}
585
Anton Vorontsov33030402010-03-03 20:17:39 +0300586static int ahci_pci_reset_controller(struct ata_host *host)
587{
588 struct pci_dev *pdev = to_pci_dev(host->dev);
589
590 ahci_reset_controller(host);
591
Tejun Heod91542c2006-07-26 15:59:26 +0900592 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300593 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900594 u16 tmp16;
595
596 /* configure PCS */
597 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900598 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
599 tmp16 |= hpriv->port_map;
600 pci_write_config_word(pdev, 0x92, tmp16);
601 }
Tejun Heod91542c2006-07-26 15:59:26 +0900602 }
603
604 return 0;
605}
606
Anton Vorontsov781d6552010-03-03 20:17:42 +0300607static void ahci_pci_init_controller(struct ata_host *host)
608{
609 struct ahci_host_priv *hpriv = host->private_data;
610 struct pci_dev *pdev = to_pci_dev(host->dev);
611 void __iomem *port_mmio;
612 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100613 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900614
Tejun Heo417a1a62007-09-23 13:19:55 +0900615 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100616 if (pdev->device == 0x6121)
617 mv = 2;
618 else
619 mv = 4;
620 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400621
622 writel(0, port_mmio + PORT_IRQ_MASK);
623
624 /* clear port IRQ */
625 tmp = readl(port_mmio + PORT_IRQ_STAT);
626 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
627 if (tmp)
628 writel(tmp, port_mmio + PORT_IRQ_STAT);
629 }
630
Anton Vorontsov781d6552010-03-03 20:17:42 +0300631 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900632}
633
Tejun Heocc0680a2007-08-06 18:36:23 +0900634static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900635 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900636{
Tejun Heocc0680a2007-08-06 18:36:23 +0900637 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100638 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900639 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900640 int rc;
641
642 DPRINTK("ENTER\n");
643
Tejun Heo4447d352007-04-17 23:44:08 +0900644 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900645
Tejun Heocc0680a2007-08-06 18:36:23 +0900646 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900647 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900648
Hans de Goede039ece32014-02-22 16:53:30 +0100649 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900650
651 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
652
653 /* vt8251 doesn't clear BSY on signature FIS reception,
654 * request follow-up softreset.
655 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900656 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900657}
658
Tejun Heoedc93052007-10-25 14:59:16 +0900659static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
660 unsigned long deadline)
661{
662 struct ata_port *ap = link->ap;
663 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100664 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900665 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
666 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900667 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900668 int rc;
669
670 ahci_stop_engine(ap);
671
672 /* clear D2H reception area to properly wait for D2H FIS */
673 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400674 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900675 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
676
677 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900678 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900679
Hans de Goede039ece32014-02-22 16:53:30 +0100680 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900681
Tejun Heoedc93052007-10-25 14:59:16 +0900682 /* The pseudo configuration device on SIMG4726 attached to
683 * ASUS P5W-DH Deluxe doesn't send signature FIS after
684 * hardreset if no device is attached to the first downstream
685 * port && the pseudo device locks up on SRST w/ PMP==0. To
686 * work around this, wait for !BSY only briefly. If BSY isn't
687 * cleared, perform CLO and proceed to IDENTIFY (achieved by
688 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
689 *
690 * Wait for two seconds. Devices attached to downstream port
691 * which can't process the following IDENTIFY after this will
692 * have to be reset again. For most cases, this should
693 * suffice while making probing snappish enough.
694 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900695 if (online) {
696 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
697 ahci_check_ready);
698 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800699 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900700 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900701 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900702}
703
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400704/*
705 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
706 *
707 * It has been observed with some SSDs that the timing of events in the
708 * link synchronization phase can leave the port in a state that can not
709 * be recovered by a SATA-hard-reset alone. The failing signature is
710 * SStatus.DET stuck at 1 ("Device presence detected but Phy
711 * communication not established"). It was found that unloading and
712 * reloading the driver when this problem occurs allows the drive
713 * connection to be recovered (DET advanced to 0x3). The critical
714 * component of reloading the driver is that the port state machines are
715 * reset by bouncing "port enable" in the AHCI PCS configuration
716 * register. So, reproduce that effect by bouncing a port whenever we
717 * see DET==1 after a reset.
718 */
719static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
720 unsigned long deadline)
721{
722 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
723 struct ata_port *ap = link->ap;
724 struct ahci_port_priv *pp = ap->private_data;
725 struct ahci_host_priv *hpriv = ap->host->private_data;
726 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
727 unsigned long tmo = deadline - jiffies;
728 struct ata_taskfile tf;
729 bool online;
730 int rc, i;
731
732 DPRINTK("ENTER\n");
733
734 ahci_stop_engine(ap);
735
736 for (i = 0; i < 2; i++) {
737 u16 val;
738 u32 sstatus;
739 int port = ap->port_no;
740 struct ata_host *host = ap->host;
741 struct pci_dev *pdev = to_pci_dev(host->dev);
742
743 /* clear D2H reception area to properly wait for D2H FIS */
744 ata_tf_init(link->device, &tf);
745 tf.command = ATA_BUSY;
746 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
747
748 rc = sata_link_hardreset(link, timing, deadline, &online,
749 ahci_check_ready);
750
751 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
752 (sstatus & 0xf) != 1)
753 break;
754
755 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
756 port);
757
758 pci_read_config_word(pdev, 0x92, &val);
759 val &= ~(1 << port);
760 pci_write_config_word(pdev, 0x92, val);
761 ata_msleep(ap, 1000);
762 val |= 1 << port;
763 pci_write_config_word(pdev, 0x92, val);
764 deadline += tmo;
765 }
766
767 hpriv->start_engine(ap);
768
769 if (online)
770 *class = ahci_dev_classify(ap);
771
772 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
773 return rc;
774}
775
776
Tejun Heo438ac6d2007-03-02 17:31:26 +0900777#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900778static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
779{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900780 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900781 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300782 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900783 u32 ctl;
784
Tejun Heo9b10ae82009-05-30 20:50:12 +0900785 if (mesg.event & PM_EVENT_SUSPEND &&
786 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700787 dev_err(&pdev->dev,
788 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900789 return -EIO;
790 }
791
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100792 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900793 /* AHCI spec rev1.1 section 8.3.3:
794 * Software must disable interrupts prior to requesting a
795 * transition of the HBA to D3 state.
796 */
797 ctl = readl(mmio + HOST_CTL);
798 ctl &= ~HOST_IRQ_EN;
799 writel(ctl, mmio + HOST_CTL);
800 readl(mmio + HOST_CTL); /* flush */
801 }
802
803 return ata_pci_device_suspend(pdev, mesg);
804}
805
806static int ahci_pci_device_resume(struct pci_dev *pdev)
807{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900808 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900809 int rc;
810
Tejun Heo553c4aa2006-12-26 19:39:50 +0900811 rc = ata_pci_device_do_resume(pdev);
812 if (rc)
813 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900814
James Lairdcb856962013-11-19 11:06:38 +1100815 /* Apple BIOS helpfully mangles the registers on resume */
816 if (is_mcp89_apple(pdev))
817 ahci_mcp89_apple_enable(pdev);
818
Tejun Heoc1332872006-07-26 15:59:26 +0900819 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300820 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900821 if (rc)
822 return rc;
823
Anton Vorontsov781d6552010-03-03 20:17:42 +0300824 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900825 }
826
Jeff Garzikcca39742006-08-24 03:19:22 -0400827 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900828
829 return 0;
830}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900831#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900832
Tejun Heo4447d352007-04-17 23:44:08 +0900833static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Alessandro Rubini318893e2012-01-06 13:33:39 +0100837 /*
838 * If the device fixup already set the dma_mask to some non-standard
839 * value, don't extend it here. This happens on STA2X11, for example.
840 */
841 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
842 return 0;
843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200845 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
846 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200848 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700850 dev_err(&pdev->dev,
851 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return rc;
853 }
854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200856 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700858 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return rc;
860 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200861 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700863 dev_err(&pdev->dev,
864 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 return rc;
866 }
867 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 return 0;
869}
870
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300871static void ahci_pci_print_info(struct ata_host *host)
872{
873 struct pci_dev *pdev = to_pci_dev(host->dev);
874 u16 cc;
875 const char *scc_s;
876
877 pci_read_config_word(pdev, 0x0a, &cc);
878 if (cc == PCI_CLASS_STORAGE_IDE)
879 scc_s = "IDE";
880 else if (cc == PCI_CLASS_STORAGE_SATA)
881 scc_s = "SATA";
882 else if (cc == PCI_CLASS_STORAGE_RAID)
883 scc_s = "RAID";
884 else
885 scc_s = "unknown";
886
887 ahci_print_info(host, scc_s);
888}
889
Tejun Heoedc93052007-10-25 14:59:16 +0900890/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
891 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
892 * support PMP and the 4726 either directly exports the device
893 * attached to the first downstream port or acts as a hardware storage
894 * controller and emulate a single ATA device (can be RAID 0/1 or some
895 * other configuration).
896 *
897 * When there's no device attached to the first downstream port of the
898 * 4726, "Config Disk" appears, which is a pseudo ATA device to
899 * configure the 4726. However, ATA emulation of the device is very
900 * lame. It doesn't send signature D2H Reg FIS after the initial
901 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
902 *
903 * The following function works around the problem by always using
904 * hardreset on the port and not depending on receiving signature FIS
905 * afterward. If signature FIS isn't received soon, ATA class is
906 * assumed without follow-up softreset.
907 */
908static void ahci_p5wdh_workaround(struct ata_host *host)
909{
Mathias Krause1bd06862014-08-31 10:57:09 +0200910 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900911 {
912 .ident = "P5W DH Deluxe",
913 .matches = {
914 DMI_MATCH(DMI_SYS_VENDOR,
915 "ASUSTEK COMPUTER INC"),
916 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
917 },
918 },
919 { }
920 };
921 struct pci_dev *pdev = to_pci_dev(host->dev);
922
923 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
924 dmi_check_system(sysids)) {
925 struct ata_port *ap = host->ports[1];
926
Joe Perchesa44fec12011-04-15 15:51:58 -0700927 dev_info(&pdev->dev,
928 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900929
930 ap->ops = &ahci_p5wdh_ops;
931 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
932 }
933}
934
James Lairdcb856962013-11-19 11:06:38 +1100935/*
936 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
937 * booting in BIOS compatibility mode. We restore the registers but not ID.
938 */
939static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
940{
941 u32 val;
942
943 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
944
945 pci_read_config_dword(pdev, 0xf8, &val);
946 val |= 1 << 0x1b;
947 /* the following changes the device ID, but appears not to affect function */
948 /* val = (val & ~0xf0000000) | 0x80000000; */
949 pci_write_config_dword(pdev, 0xf8, val);
950
951 pci_read_config_dword(pdev, 0x54c, &val);
952 val |= 1 << 0xc;
953 pci_write_config_dword(pdev, 0x54c, val);
954
955 pci_read_config_dword(pdev, 0x4a4, &val);
956 val &= 0xff;
957 val |= 0x01060100;
958 pci_write_config_dword(pdev, 0x4a4, val);
959
960 pci_read_config_dword(pdev, 0x54c, &val);
961 val &= ~(1 << 0xc);
962 pci_write_config_dword(pdev, 0x54c, val);
963
964 pci_read_config_dword(pdev, 0xf8, &val);
965 val &= ~(1 << 0x1b);
966 pci_write_config_dword(pdev, 0xf8, val);
967}
968
969static bool is_mcp89_apple(struct pci_dev *pdev)
970{
971 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
972 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
973 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
974 pdev->subsystem_device == 0xcb89;
975}
976
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900977/* only some SB600 ahci controllers can do 64bit DMA */
978static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800979{
980 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900981 /*
982 * The oldest version known to be broken is 0901 and
983 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900984 * Enable 64bit DMA on 1501 and anything newer.
985 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900986 * Please read bko#9412 for more info.
987 */
Shane Huang58a09b32009-05-27 15:04:43 +0800988 {
989 .ident = "ASUS M2A-VM",
990 .matches = {
991 DMI_MATCH(DMI_BOARD_VENDOR,
992 "ASUSTeK Computer INC."),
993 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
994 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900995 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800996 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100997 /*
998 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
999 * support 64bit DMA.
1000 *
1001 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1002 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1003 * This spelling mistake was fixed in BIOS version 1.5, so
1004 * 1.5 and later have the Manufacturer as
1005 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1006 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1007 *
1008 * BIOS versions earlier than 1.9 had a Board Product Name
1009 * DMI field of "MS-7376". This was changed to be
1010 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1011 * match on DMI_BOARD_NAME of "MS-7376".
1012 */
1013 {
1014 .ident = "MSI K9A2 Platinum",
1015 .matches = {
1016 DMI_MATCH(DMI_BOARD_VENDOR,
1017 "MICRO-STAR INTER"),
1018 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1019 },
1020 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001021 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001022 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1023 * 64bit DMA.
1024 *
1025 * This board also had the typo mentioned above in the
1026 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1027 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1028 */
1029 {
1030 .ident = "MSI K9AGM2",
1031 .matches = {
1032 DMI_MATCH(DMI_BOARD_VENDOR,
1033 "MICRO-STAR INTER"),
1034 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1035 },
1036 },
1037 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001038 * All BIOS versions for the Asus M3A support 64bit DMA.
1039 * (all release versions from 0301 to 1206 were tested)
1040 */
1041 {
1042 .ident = "ASUS M3A",
1043 .matches = {
1044 DMI_MATCH(DMI_BOARD_VENDOR,
1045 "ASUSTeK Computer INC."),
1046 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1047 },
1048 },
Shane Huang58a09b32009-05-27 15:04:43 +08001049 { }
1050 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001051 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001052 int year, month, date;
1053 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001054
Tejun Heo03d783b2009-08-16 21:04:02 +09001055 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001056 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001057 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001058 return false;
1059
Mark Nelsone65cc192009-11-03 20:06:48 +11001060 if (!match->driver_data)
1061 goto enable_64bit;
1062
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001063 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1064 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001065
Mark Nelsone65cc192009-11-03 20:06:48 +11001066 if (strcmp(buf, match->driver_data) >= 0)
1067 goto enable_64bit;
1068 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001069 dev_warn(&pdev->dev,
1070 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1071 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001072 return false;
1073 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001074
1075enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001076 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001077 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001078}
1079
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001080static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1081{
1082 static const struct dmi_system_id broken_systems[] = {
1083 {
1084 .ident = "HP Compaq nx6310",
1085 .matches = {
1086 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1087 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1088 },
1089 /* PCI slot number of the controller */
1090 .driver_data = (void *)0x1FUL,
1091 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001092 {
1093 .ident = "HP Compaq 6720s",
1094 .matches = {
1095 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1096 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1097 },
1098 /* PCI slot number of the controller */
1099 .driver_data = (void *)0x1FUL,
1100 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001101
1102 { } /* terminate list */
1103 };
1104 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1105
1106 if (dmi) {
1107 unsigned long slot = (unsigned long)dmi->driver_data;
1108 /* apply the quirk only to on-board controllers */
1109 return slot == PCI_SLOT(pdev->devfn);
1110 }
1111
1112 return false;
1113}
1114
Tejun Heo9b10ae82009-05-30 20:50:12 +09001115static bool ahci_broken_suspend(struct pci_dev *pdev)
1116{
1117 static const struct dmi_system_id sysids[] = {
1118 /*
1119 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1120 * to the harddisk doesn't become online after
1121 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001122 *
1123 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1124 *
1125 * Use dates instead of versions to match as HP is
1126 * apparently recycling both product and version
1127 * strings.
1128 *
1129 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001130 */
1131 {
1132 .ident = "dv4",
1133 .matches = {
1134 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1135 DMI_MATCH(DMI_PRODUCT_NAME,
1136 "HP Pavilion dv4 Notebook PC"),
1137 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001138 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001139 },
1140 {
1141 .ident = "dv5",
1142 .matches = {
1143 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1144 DMI_MATCH(DMI_PRODUCT_NAME,
1145 "HP Pavilion dv5 Notebook PC"),
1146 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001147 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001148 },
1149 {
1150 .ident = "dv6",
1151 .matches = {
1152 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1153 DMI_MATCH(DMI_PRODUCT_NAME,
1154 "HP Pavilion dv6 Notebook PC"),
1155 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001156 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001157 },
1158 {
1159 .ident = "HDX18",
1160 .matches = {
1161 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1162 DMI_MATCH(DMI_PRODUCT_NAME,
1163 "HP HDX18 Notebook PC"),
1164 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001165 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001166 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001167 /*
1168 * Acer eMachines G725 has the same problem. BIOS
1169 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001170 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001171 * that we don't have much idea about. For now,
1172 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001173 *
1174 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001175 */
1176 {
1177 .ident = "G725",
1178 .matches = {
1179 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1180 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1181 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001182 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001183 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001184 { } /* terminate list */
1185 };
1186 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001187 int year, month, date;
1188 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001189
1190 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1191 return false;
1192
Tejun Heo9deb3432010-03-16 09:50:26 +09001193 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1194 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001195
Tejun Heo9deb3432010-03-16 09:50:26 +09001196 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001197}
1198
Tejun Heo55946392009-08-04 14:30:08 +09001199static bool ahci_broken_online(struct pci_dev *pdev)
1200{
1201#define ENCODE_BUSDEVFN(bus, slot, func) \
1202 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1203 static const struct dmi_system_id sysids[] = {
1204 /*
1205 * There are several gigabyte boards which use
1206 * SIMG5723s configured as hardware RAID. Certain
1207 * 5723 firmware revisions shipped there keep the link
1208 * online but fail to answer properly to SRST or
1209 * IDENTIFY when no device is attached downstream
1210 * causing libata to retry quite a few times leading
1211 * to excessive detection delay.
1212 *
1213 * As these firmwares respond to the second reset try
1214 * with invalid device signature, considering unknown
1215 * sig as offline works around the problem acceptably.
1216 */
1217 {
1218 .ident = "EP45-DQ6",
1219 .matches = {
1220 DMI_MATCH(DMI_BOARD_VENDOR,
1221 "Gigabyte Technology Co., Ltd."),
1222 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1223 },
1224 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1225 },
1226 {
1227 .ident = "EP45-DS5",
1228 .matches = {
1229 DMI_MATCH(DMI_BOARD_VENDOR,
1230 "Gigabyte Technology Co., Ltd."),
1231 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1232 },
1233 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1234 },
1235 { } /* terminate list */
1236 };
1237#undef ENCODE_BUSDEVFN
1238 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1239 unsigned int val;
1240
1241 if (!dmi)
1242 return false;
1243
1244 val = (unsigned long)dmi->driver_data;
1245
1246 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1247}
1248
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001249static bool ahci_broken_devslp(struct pci_dev *pdev)
1250{
1251 /* device with broken DEVSLP but still showing SDS capability */
1252 static const struct pci_device_id ids[] = {
1253 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1254 {}
1255 };
1256
1257 return pci_match_id(ids, pdev);
1258}
1259
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001260#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001261static void ahci_gtf_filter_workaround(struct ata_host *host)
1262{
1263 static const struct dmi_system_id sysids[] = {
1264 /*
1265 * Aspire 3810T issues a bunch of SATA enable commands
1266 * via _GTF including an invalid one and one which is
1267 * rejected by the device. Among the successful ones
1268 * is FPDMA non-zero offset enable which when enabled
1269 * only on the drive side leads to NCQ command
1270 * failures. Filter it out.
1271 */
1272 {
1273 .ident = "Aspire 3810T",
1274 .matches = {
1275 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1276 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1277 },
1278 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1279 },
1280 { }
1281 };
1282 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1283 unsigned int filter;
1284 int i;
1285
1286 if (!dmi)
1287 return;
1288
1289 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001290 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1291 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001292
1293 for (i = 0; i < host->n_ports; i++) {
1294 struct ata_port *ap = host->ports[i];
1295 struct ata_link *link;
1296 struct ata_device *dev;
1297
1298 ata_for_each_link(link, ap, EDGE)
1299 ata_for_each_dev(dev, link, ALL)
1300 dev->gtf_filter |= filter;
1301 }
1302}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001303#else
1304static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1305{}
1306#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001307
Robert Richteree2aad42015-06-05 19:49:25 +02001308/*
1309 * ahci_init_msix() only implements single MSI-X support, not multiple
1310 * MSI-X per-port interrupts. This is needed for host controllers that only
1311 * have MSI-X support implemented, but no MSI or intx.
1312 */
1313static int ahci_init_msix(struct pci_dev *pdev, unsigned int n_ports,
1314 struct ahci_host_priv *hpriv)
1315{
Robert Richteree2aad42015-06-05 19:49:25 +02001316 int rc, nvec;
1317 struct msix_entry entry = {};
1318
1319 /* Do not init MSI-X if MSI is disabled for the device */
1320 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1321 return -ENODEV;
1322
1323 nvec = pci_msix_vec_count(pdev);
1324 if (nvec < 0)
1325 return nvec;
1326
1327 if (!nvec) {
1328 rc = -ENODEV;
1329 goto fail;
1330 }
1331
1332 /*
1333 * There can be more than one vector (e.g. for error detection or
1334 * hdd hotplug). Only the first vector (entry.entry = 0) is used.
1335 */
1336 rc = pci_enable_msix_exact(pdev, &entry, 1);
1337 if (rc < 0)
1338 goto fail;
1339
Robert Richter34c56932015-06-17 15:30:02 +02001340 hpriv->irq = entry.vector;
Robert Richteree2aad42015-06-05 19:49:25 +02001341
1342 return 1;
1343fail:
1344 dev_err(&pdev->dev,
1345 "failed to enable MSI-X with error %d, # of vectors: %d\n",
1346 rc, nvec);
1347
1348 return rc;
1349}
1350
Robert Richtera1c82312015-05-31 13:55:17 +02001351static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1352 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001353{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001354 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001355
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001356 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001357 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001358
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001359 nvec = pci_msi_vec_count(pdev);
1360 if (nvec < 0)
Robert Richtera1c82312015-05-31 13:55:17 +02001361 return nvec;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001362
1363 /*
1364 * If number of MSIs is less than number of ports then Sharing Last
1365 * Message mode could be enforced. In this case assume that advantage
1366 * of multipe MSIs is negated and use single MSI mode instead.
1367 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001368 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001369 goto single_msi;
1370
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001371 rc = pci_enable_msi_exact(pdev, nvec);
1372 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001373 goto single_msi;
Robert Richtera1c82312015-05-31 13:55:17 +02001374 if (rc < 0)
1375 return rc;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001376
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001377 /* fallback to single MSI mode if the controller enforced MRSM mode */
1378 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1379 pci_disable_msi(pdev);
1380 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1381 goto single_msi;
1382 }
1383
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001384 if (nvec > 1)
1385 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1386
Robert Richter21bfd1a2015-05-31 13:55:18 +02001387 goto out;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001388
1389single_msi:
Robert Richter21bfd1a2015-05-31 13:55:18 +02001390 nvec = 1;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001391
Robert Richtera1c82312015-05-31 13:55:17 +02001392 rc = pci_enable_msi(pdev);
1393 if (rc < 0)
1394 return rc;
Robert Richter21bfd1a2015-05-31 13:55:18 +02001395out:
1396 hpriv->irq = pdev->irq;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001397
Robert Richter21bfd1a2015-05-31 13:55:18 +02001398 return nvec;
Robert Richtera1c82312015-05-31 13:55:17 +02001399}
1400
1401static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
1402 struct ahci_host_priv *hpriv)
1403{
1404 int nvec;
1405
1406 nvec = ahci_init_msi(pdev, n_ports, hpriv);
1407 if (nvec >= 0)
1408 return nvec;
1409
Robert Richteree2aad42015-06-05 19:49:25 +02001410 /*
1411 * Currently, MSI-X support only implements single IRQ mode and
1412 * exists for controllers which can't do other types of IRQ. Only
1413 * set it up if MSI fails.
1414 */
1415 nvec = ahci_init_msix(pdev, n_ports, hpriv);
1416 if (nvec >= 0)
1417 return nvec;
1418
Robert Richtera1c82312015-05-31 13:55:17 +02001419 /* lagacy intx interrupts */
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001420 pci_intx(pdev, 1);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001421 hpriv->irq = pdev->irq;
Robert Richtera1c82312015-05-31 13:55:17 +02001422
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001423 return 0;
1424}
1425
Tejun Heo24dc5f32007-01-20 16:00:28 +09001426static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427{
Tejun Heoe297d992008-06-10 00:13:04 +09001428 unsigned int board_id = ent->driver_data;
1429 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001430 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001431 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001433 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001434 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001435 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
1437 VPRINTK("ENTER\n");
1438
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001439 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001440
Joe Perches06296a12011-04-15 15:52:00 -07001441 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Alan Cox5b66c822008-09-03 14:48:34 +01001443 /* The AHCI driver can only drive the SATA ports, the PATA driver
1444 can drive them all so if both drivers are selected make sure
1445 AHCI stays out of the way */
1446 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1447 return -ENODEV;
1448
James Lairdcb856962013-11-19 11:06:38 +11001449 /* Apple BIOS on MCP89 prevents us using AHCI */
1450 if (is_mcp89_apple(pdev))
1451 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001452
Mark Nelson7a022672009-11-22 12:07:41 +11001453 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1454 * At the moment, we can only use the AHCI mode. Let the users know
1455 * that for SAS drives they're out of luck.
1456 */
1457 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001458 dev_info(&pdev->dev,
1459 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001460
Robert Richterb7ae1282015-06-05 19:49:26 +02001461 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001462 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1463 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001464 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1465 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001466 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1467 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001468
Tejun Heo4447d352007-04-17 23:44:08 +09001469 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001470 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 if (rc)
1472 return rc;
1473
Tejun Heoc4f77922007-12-06 15:09:43 +09001474 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1475 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1476 u8 map;
1477
1478 /* ICH6s share the same PCI ID for both piix and ahci
1479 * modes. Enabling ahci mode while MAP indicates
1480 * combined mode is a bad idea. Yield to ata_piix.
1481 */
1482 pci_read_config_byte(pdev, ICH_MAP, &map);
1483 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001484 dev_info(&pdev->dev,
1485 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001486 return -ENODEV;
1487 }
1488 }
1489
Paul Bolle6fec8872013-12-16 11:34:21 +01001490 /* AHCI controllers often implement SFF compatible interface.
1491 * Grab all PCI BARs just in case.
1492 */
1493 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1494 if (rc == -EBUSY)
1495 pcim_pin_device(pdev);
1496 if (rc)
1497 return rc;
1498
Tejun Heo24dc5f32007-01-20 16:00:28 +09001499 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1500 if (!hpriv)
1501 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001502 hpriv->flags |= (unsigned long)pi.private_data;
1503
Tejun Heoe297d992008-06-10 00:13:04 +09001504 /* MCP65 revision A1 and A2 can't do MSI */
1505 if (board_id == board_ahci_mcp65 &&
1506 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1507 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1508
Shane Huange427fe02008-12-30 10:53:41 +08001509 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1510 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1511 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1512
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001513 /* only some SB600s can do 64bit DMA */
1514 if (ahci_sb600_enable_64bit(pdev))
1515 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001516
Alessandro Rubini318893e2012-01-06 13:33:39 +01001517 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001518
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001519 /* must set flag prior to save config in order to take effect */
1520 if (ahci_broken_devslp(pdev))
1521 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1522
Tejun Heo4447d352007-04-17 23:44:08 +09001523 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001524 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Tejun Heo4447d352007-04-17 23:44:08 +09001526 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001527 if (hpriv->cap & HOST_CAP_NCQ) {
1528 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001529 /*
1530 * Auto-activate optimization is supposed to be
1531 * supported on all AHCI controllers indicating NCQ
1532 * capability, but it seems to be broken on some
1533 * chipsets including NVIDIAs.
1534 */
1535 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001536 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001537
1538 /*
1539 * All AHCI controllers should be forward-compatible
1540 * with the new auxiliary field. This code should be
1541 * conditionalized if any buggy AHCI controllers are
1542 * encountered.
1543 */
1544 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001545 }
Tejun Heo4447d352007-04-17 23:44:08 +09001546
Tejun Heo7d50b602007-09-23 13:19:54 +09001547 if (hpriv->cap & HOST_CAP_PMP)
1548 pi.flags |= ATA_FLAG_PMP;
1549
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001550 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001551
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001552 if (ahci_broken_system_poweroff(pdev)) {
1553 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1554 dev_info(&pdev->dev,
1555 "quirky BIOS, skipping spindown on poweroff\n");
1556 }
1557
Tejun Heo9b10ae82009-05-30 20:50:12 +09001558 if (ahci_broken_suspend(pdev)) {
1559 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001560 dev_warn(&pdev->dev,
1561 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001562 }
1563
Tejun Heo55946392009-08-04 14:30:08 +09001564 if (ahci_broken_online(pdev)) {
1565 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1566 dev_info(&pdev->dev,
1567 "online status unreliable, applying workaround\n");
1568 }
1569
Tejun Heo837f5f82008-02-06 15:13:51 +09001570 /* CAP.NP sometimes indicate the index of the last enabled
1571 * port, at other times, that of the last possible port, so
1572 * determining the maximum port number requires looking at
1573 * both CAP.NP and port_map.
1574 */
1575 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1576
1577 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001578 if (!host)
1579 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001580 host->private_data = hpriv;
1581
Robert Richter21bfd1a2015-05-31 13:55:18 +02001582 ahci_init_interrupts(pdev, n_ports, hpriv);
1583
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001584 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001585 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001586 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001587 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001588
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001589 if (pi.flags & ATA_FLAG_EM)
1590 ahci_reset_em(host);
1591
Tejun Heo4447d352007-04-17 23:44:08 +09001592 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001593 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001594
Alessandro Rubini318893e2012-01-06 13:33:39 +01001595 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1596 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001597 0x100 + ap->port_no * 0x80, "port");
1598
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001599 /* set enclosure management message type */
1600 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001601 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001602
1603
Jeff Garzikdab632e2007-05-28 08:33:01 -04001604 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001605 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001606 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
Tejun Heoedc93052007-10-25 14:59:16 +09001609 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1610 ahci_p5wdh_workaround(host);
1611
Tejun Heof80ae7e2009-09-16 04:18:03 +09001612 /* apply gtf filter quirk */
1613 ahci_gtf_filter_workaround(host);
1614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001616 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001618 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Anton Vorontsov33030402010-03-03 20:17:39 +03001620 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001621 if (rc)
1622 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001623
Anton Vorontsov781d6552010-03-03 20:17:42 +03001624 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001625 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Tejun Heo4447d352007-04-17 23:44:08 +09001627 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001628
Robert Richter21bfd1a2015-05-31 13:55:18 +02001629 return ahci_host_activate(host, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001630}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Axel Lin2fc75da2012-04-19 13:43:05 +08001632module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
1634MODULE_AUTHOR("Jeff Garzik");
1635MODULE_DESCRIPTION("AHCI SATA low-level driver");
1636MODULE_LICENSE("GPL");
1637MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001638MODULE_VERSION(DRV_VERSION);