blob: 58baecc821a52523c793eb58b9ae253c46cfd953 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson31169712009-09-14 16:50:28 +010061static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
Chris Wilson7d1c4802010-08-07 21:45:03 +010064static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
Jesse Barnes79e53942008-11-07 14:24:08 -080072int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
76
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
80 return -EINVAL;
81 }
82
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
85
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
Keith Packard6dbe2772008-10-14 21:41:13 -070090
Eric Anholt673a3942008-07-30 12:06:12 -070091int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080096 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070097
98 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080099 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700100 mutex_unlock(&dev->struct_mutex);
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700103}
104
Eric Anholt5a125c32008-10-22 21:40:13 -0700105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
Eric Anholt5a125c32008-10-22 21:40:13 -0700109 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700117
118 return 0;
119}
120
Eric Anholt673a3942008-07-30 12:06:12 -0700121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300131 int ret;
132 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000137 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700144 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100145 }
146
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700149
150 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700151 return 0;
152}
153
Eric Anholt40123c12009-03-09 13:42:30 -0700154static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200161 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700167 kunmap_atomic(vaddr, KM_USER0);
168
Florian Mickler2bc43b52009-04-06 22:55:41 +0200169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700173}
174
Eric Anholt280b7132009-03-12 16:56:27 -0700175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
Chris Wilson99a03df2010-05-27 14:15:34 +0100184static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
Chris Wilson99a03df2010-05-27 14:15:34 +0100193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
Chris Wilson99a03df2010-05-27 14:15:34 +0100198 kunmap(src_page);
199 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700200}
201
Chris Wilson99a03df2010-05-27 14:15:34 +0100202static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
Chris Wilson99a03df2010-05-27 14:15:34 +0100222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
Chris Wilson99a03df2010-05-27 14:15:34 +0100247 kunmap(cpu_page);
248 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700249}
250
Eric Anholt673a3942008-07-30 12:06:12 -0700251/**
Eric Anholteb014592009-03-10 11:44:52 -0700252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
Daniel Vetter23010e42010-03-08 13:35:02 +0100261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
Chris Wilson4bdadb92010-01-27 13:36:32 +0000273 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
Daniel Vetter23010e42010-03-08 13:35:02 +0100282 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
Chris Wilson07f73f62009-09-14 16:50:30 +0100317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
Chris Wilson4bdadb92010-01-27 13:36:32 +0000322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100329
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100332 if (ret)
333 return ret;
334
Chris Wilson4bdadb92010-01-27 13:36:32 +0000335 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100336 }
337
338 return ret;
339}
340
Eric Anholteb014592009-03-10 11:44:52 -0700341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
Daniel Vetter23010e42010-03-08 13:35:02 +0100352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700363 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700381 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
Eric Anholt280b7132009-03-12 16:56:27 -0700388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
Eric Anholteb014592009-03-10 11:44:52 -0700390 mutex_lock(&dev->struct_mutex);
391
Chris Wilson07f73f62009-09-14 16:50:30 +0100392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
Daniel Vetter23010e42010-03-08 13:35:02 +0100401 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
Eric Anholt280b7132009-03-12 16:56:27 -0700424 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700426 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700437 }
Eric Anholteb014592009-03-10 11:44:52 -0700438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700453 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100474 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100475 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000483 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700484 return -EINVAL;
485 }
486
Eric Anholt280b7132009-03-12 16:56:27 -0700487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
Eric Anholt673a3942008-07-30 12:06:12 -0700495
Luca Barbieribc9025b2010-02-09 05:49:12 +0000496 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700499}
500
Keith Packard0839ccb2008-10-30 19:38:48 -0700501/* This is the fast write path which cannot handle
502 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700504
Keith Packard0839ccb2008-10-30 19:38:48 -0700505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
510{
511 char *vaddr_atomic;
512 unsigned long unwritten;
513
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700518 if (unwritten)
519 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700520 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
Chris Wilsonab34c222010-05-27 14:15:35 +0100527static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700532{
Chris Wilsonab34c222010-05-27 14:15:35 +0100533 char __iomem *dst_vaddr;
534 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700535
Chris Wilsonab34c222010-05-27 14:15:35 +0100536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700545}
546
Eric Anholt40123c12009-03-09 13:42:30 -0700547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400554 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700560 kunmap_atomic(vaddr, KM_USER0);
561
Dave Airlied0088772009-03-28 20:29:48 -0400562 if (unwritten)
563 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700564 return 0;
565}
566
Eric Anholt3de09aa2009-03-09 09:42:23 -0700567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
Eric Anholt673a3942008-07-30 12:06:12 -0700571static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Daniel Vetter23010e42010-03-08 13:35:02 +0100576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700578 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700580 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 int page_offset, page_length;
582 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700597 if (ret)
598 goto fail;
599
Daniel Vetter23010e42010-03-08 13:35:02 +0100600 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700601 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 while (remain > 0) {
604 /* Operation in this page
605 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700609 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Keith Packard0839ccb2008-10-30 19:38:48 -0700619 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700623 if (ret)
624 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
Eric Anholt3043c602008-10-02 12:24:47 -0700645static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700649{
Daniel Vetter23010e42010-03-08 13:35:02 +0100650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
684
685 mutex_lock(&dev->struct_mutex);
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
Daniel Vetter23010e42010-03-08 13:35:02 +0100694 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
Chris Wilsonab34c222010-05-27 14:15:35 +0100717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700735 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736
737 return ret;
738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
Eric Anholt673a3942008-07-30 12:06:12 -0700744static int
Eric Anholt40123c12009-03-09 13:42:30 -0700745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700748{
Daniel Vetter23010e42010-03-08 13:35:02 +0100749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700754 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 mutex_lock(&dev->struct_mutex);
760
Chris Wilson4bdadb92010-01-27 13:36:32 +0000761 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700762 if (ret != 0)
763 goto fail_unlock;
764
Eric Anholte47c68e2008-11-14 13:35:19 -0800765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700766 if (ret != 0)
767 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700768
Daniel Vetter23010e42010-03-08 13:35:02 +0100769 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700770 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700771 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700795 }
796
Eric Anholt40123c12009-03-09 13:42:30 -0700797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700800 mutex_unlock(&dev->struct_mutex);
801
Eric Anholt40123c12009-03-09 13:42:30 -0700802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
Daniel Vetter23010e42010-03-08 13:35:02 +0100817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700828 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
851 }
852
Eric Anholt280b7132009-03-12 16:56:27 -0700853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 mutex_lock(&dev->struct_mutex);
856
Chris Wilson07f73f62009-09-14 16:50:30 +0100857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
Daniel Vetter23010e42010-03-08 13:35:02 +0100865 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700866 offset = args->offset;
867 obj_priv->dirty = 1;
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
Eric Anholt280b7132009-03-12 16:56:27 -0700889 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700902 }
Eric Anholt40123c12009-03-09 13:42:30 -0700903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
907 }
908
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
912 mutex_unlock(&dev->struct_mutex);
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700916 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700917
918 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100937 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100938 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000946 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
Eric Anholt280b7132009-03-12 16:56:27 -0700966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
Eric Anholt673a3942008-07-30 12:06:12 -0700975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
Luca Barbieribc9025b2010-02-09 05:49:12 +0000981 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700982
983 return ret;
984}
985
986/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700997 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001005 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001006 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001007 return -EINVAL;
1008
Chris Wilson21d509e2009-06-06 09:46:02 +01001009 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
Eric Anholt673a3942008-07-30 12:06:12 -07001018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001020 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001021 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001022
1023 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001024
1025 intel_mark_busy(dev, obj);
1026
Eric Anholt673a3942008-07-30 12:06:12 -07001027#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001029 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001030#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001033
Eric Anholta09ba7f2009-08-29 12:49:51 -07001034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001041 &dev_priv->mm.fence_list);
1042 }
1043
Eric Anholt02354392008-11-26 13:58:13 -08001044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001050 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001052 }
1053
Chris Wilson7d1c4802010-08-07 21:45:03 +01001054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
Eric Anholt673a3942008-07-30 12:06:12 -07001059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001083 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001084 }
1085
1086#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001088 __func__, args->handle, obj, obj->size);
1089#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001090 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001091
1092 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
Eric Anholt673a3942008-07-30 12:06:12 -07001096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001122 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001131 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001160 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001174 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001175 if (ret)
1176 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001177
Jesse Barnesde151cf2008-11-12 10:03:55 -08001178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001179 if (ret)
1180 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181 }
1182
1183 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001185 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001186 if (ret)
1187 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001188 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001189
Chris Wilson7d1c4802010-08-07 21:45:03 +01001190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001198unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001208 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001209 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001230 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001231 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001264 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001277 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278
1279 return ret;
1280}
1281
Chris Wilson901782b2009-07-10 08:18:50 +01001282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001286 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001296void
Chris Wilson901782b2009-07-10 08:18:50 +01001297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001324 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001356 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001396 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397
1398 mutex_lock(&dev->struct_mutex);
1399
Daniel Vetter23010e42010-03-08 13:35:02 +01001400 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401
Chris Wilsonab182822009-09-22 18:46:17 +01001402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001415 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001416 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
Jesse Barnesde151cf2008-11-12 10:03:55 -08001421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001426 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
Ben Gamari6911a9b2009-04-02 11:24:54 -07001440void
Eric Anholt856fa192009-03-19 14:10:50 -07001441i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001442{
Daniel Vetter23010e42010-03-08 13:35:02 +01001443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
Eric Anholt856fa192009-03-19 14:10:50 -07001447 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001449
1450 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001451 return;
1452
Eric Anholt280b7132009-03-12 16:56:27 -07001453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
Chris Wilson3ef94da2009-09-14 16:50:29 +01001456 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001457 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001458
1459 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001464 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
Eric Anholt673a3942008-07-30 12:06:12 -07001468 obj_priv->dirty = 0;
1469
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001470 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001471 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001472}
1473
Daniel Vettere35a41d2010-02-11 22:13:59 +01001474static uint32_t
Daniel Vettera6910432010-02-02 17:08:37 +01001475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
Daniel Vettera6910432010-02-02 17:08:37 +01001480 ring->outstanding_lazy_request = true;
1481
Daniel Vettere35a41d2010-02-11 22:13:59 +01001482 return dev_priv->next_seqno;
1483}
1484
Eric Anholt673a3942008-07-30 12:06:12 -07001485static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001486i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001487 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001488{
1489 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
Zou Nan hai852835f2010-05-21 09:08:56 +08001493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001501
Eric Anholt673a3942008-07-30 12:06:12 -07001502 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001503 list_move_tail(&obj_priv->list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001504 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001505}
1506
Eric Anholtce44b0e2008-11-06 16:00:31 -08001507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
Eric Anholt673a3942008-07-30 12:06:12 -07001518
Chris Wilson963b4832009-09-20 23:03:54 +01001519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
Daniel Vetter23010e42010-03-08 13:35:02 +01001523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001524 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001525
Chris Wilsonae9fed62010-08-07 11:01:30 +01001526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001532 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001536
1537 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
Eric Anholt673a3942008-07-30 12:06:12 -07001546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
Daniel Vetter99fcb762010-02-07 16:20:18 +01001559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
Eric Anholtce44b0e2008-11-06 16:00:31 -08001561 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001562 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
Chris Wilson92204342010-09-18 11:02:01 +01001570static void
Daniel Vetter63560392010-02-19 11:51:59 +01001571i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001572 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001573 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001581 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001582
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001589 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001590
1591 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001596 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001597 }
Daniel Vetter63560392010-02-19 11:51:59 +01001598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001606uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001609 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001610 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001613 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 uint32_t seqno;
1615 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Eric Anholtb9624422009-06-03 07:27:35 +00001617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
Chris Wilson8dc5d142010-08-12 12:36:12 +01001620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
Eric Anholt673a3942008-07-30 12:06:12 -07001625
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001626 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001627
1628 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001629 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001630 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
Eric Anholtb9624422009-06-03 07:27:35 +00001634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
Eric Anholt673a3942008-07-30 12:06:12 -07001640
Ben Gamarif65d9422009-09-14 17:48:44 -04001641 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001644 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001647 }
Eric Anholt673a3942008-07-30 12:06:12 -07001648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001657static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001659{
Eric Anholt673a3942008-07-30 12:06:12 -07001660 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
1662 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001663 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001668}
1669
1670/**
Eric Anholt673a3942008-07-30 12:06:12 -07001671 * Returns true if seq1 is later than seq2.
1672 */
Ben Gamari22be1722009-09-14 17:48:43 -04001673bool
Eric Anholt673a3942008-07-30 12:06:12 -07001674i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1675{
1676 return (int32_t)(seq1 - seq2) >= 0;
1677}
1678
1679uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001680i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001681 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001682{
Zou Nan hai852835f2010-05-21 09:08:56 +08001683 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001684}
1685
Chris Wilson9375e442010-09-19 12:21:28 +01001686void i915_gem_reset_flushing_list(struct drm_device *dev)
1687{
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689
1690 while (!list_empty(&dev_priv->mm.flushing_list)) {
1691 struct drm_i915_gem_object *obj_priv;
1692
1693 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1694 struct drm_i915_gem_object,
1695 list);
1696
1697 obj_priv->base.write_domain = 0;
1698 i915_gem_object_move_to_inactive(&obj_priv->base);
1699 }
1700}
1701
Chris Wilson77f01232010-09-19 12:31:36 +01001702void i915_gem_reset_inactive_gpu_domains(struct drm_device *dev)
1703{
1704 struct drm_i915_private *dev_priv = dev->dev_private;
1705 struct drm_i915_gem_object *obj_priv;
1706
1707 list_for_each_entry(obj_priv,
1708 &dev_priv->mm.inactive_list,
1709 list)
1710 {
1711 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1712 }
1713}
1714
Eric Anholt673a3942008-07-30 12:06:12 -07001715/**
1716 * This function clears the request list as sequence numbers are passed.
1717 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001718static void
1719i915_gem_retire_requests_ring(struct drm_device *dev,
1720 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001721{
1722 drm_i915_private_t *dev_priv = dev->dev_private;
1723 uint32_t seqno;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001724 bool wedged;
Eric Anholt673a3942008-07-30 12:06:12 -07001725
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001726 if (!ring->status_page.page_addr ||
1727 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001728 return;
1729
Zou Nan hai852835f2010-05-21 09:08:56 +08001730 seqno = i915_get_gem_seqno(dev, ring);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001731 wedged = atomic_read(&dev_priv->mm.wedged);
Eric Anholt673a3942008-07-30 12:06:12 -07001732
Zou Nan hai852835f2010-05-21 09:08:56 +08001733 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001734 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001735
Zou Nan hai852835f2010-05-21 09:08:56 +08001736 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001737 struct drm_i915_gem_request,
1738 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001739
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001740 if (!wedged && !i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001741 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001742
1743 trace_i915_gem_request_retire(dev, request->seqno);
1744
1745 list_del(&request->list);
1746 list_del(&request->client_list);
1747 kfree(request);
1748 }
1749
1750 /* Move any buffers on the active list that are no longer referenced
1751 * by the ringbuffer to the flushing/inactive lists as appropriate.
1752 */
1753 while (!list_empty(&ring->active_list)) {
1754 struct drm_gem_object *obj;
1755 struct drm_i915_gem_object *obj_priv;
1756
1757 obj_priv = list_first_entry(&ring->active_list,
1758 struct drm_i915_gem_object,
1759 list);
1760
1761 if (!wedged &&
1762 !i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
1763 break;
1764
1765 obj = &obj_priv->base;
1766
1767#if WATCH_LRU
1768 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1769 __func__, request->seqno, obj);
1770#endif
1771
1772 if (obj->write_domain != 0)
1773 i915_gem_object_move_to_flushing(obj);
1774 else
1775 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001776 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001777
1778 if (unlikely (dev_priv->trace_irq_seqno &&
1779 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001780 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001781 dev_priv->trace_irq_seqno = 0;
1782 }
Eric Anholt673a3942008-07-30 12:06:12 -07001783}
1784
1785void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001786i915_gem_retire_requests(struct drm_device *dev)
1787{
1788 drm_i915_private_t *dev_priv = dev->dev_private;
1789
Chris Wilsonbe726152010-07-23 23:18:50 +01001790 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1791 struct drm_i915_gem_object *obj_priv, *tmp;
1792
1793 /* We must be careful that during unbind() we do not
1794 * accidentally infinitely recurse into retire requests.
1795 * Currently:
1796 * retire -> free -> unbind -> wait -> retire_ring
1797 */
1798 list_for_each_entry_safe(obj_priv, tmp,
1799 &dev_priv->mm.deferred_free_list,
1800 list)
1801 i915_gem_free_object_tail(&obj_priv->base);
1802 }
1803
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001804 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1805 if (HAS_BSD(dev))
1806 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1807}
1808
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001809static void
Eric Anholt673a3942008-07-30 12:06:12 -07001810i915_gem_retire_work_handler(struct work_struct *work)
1811{
1812 drm_i915_private_t *dev_priv;
1813 struct drm_device *dev;
1814
1815 dev_priv = container_of(work, drm_i915_private_t,
1816 mm.retire_work.work);
1817 dev = dev_priv->dev;
1818
1819 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001820 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001821
Keith Packard6dbe2772008-10-14 21:41:13 -07001822 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001823 (!list_empty(&dev_priv->render_ring.request_list) ||
1824 (HAS_BSD(dev) &&
1825 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001826 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001827 mutex_unlock(&dev->struct_mutex);
1828}
1829
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001830int
Zou Nan hai852835f2010-05-21 09:08:56 +08001831i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001832 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001833{
1834 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001835 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001836 int ret = 0;
1837
1838 BUG_ON(seqno == 0);
1839
Daniel Vettere35a41d2010-02-11 22:13:59 +01001840 if (seqno == dev_priv->next_seqno) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001841 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001842 if (seqno == 0)
1843 return -ENOMEM;
1844 }
1845
Ben Gamariba1234d2009-09-14 17:48:47 -04001846 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001847 return -EIO;
1848
Zou Nan hai852835f2010-05-21 09:08:56 +08001849 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001850 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001851 ier = I915_READ(DEIER) | I915_READ(GTIER);
1852 else
1853 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001854 if (!ier) {
1855 DRM_ERROR("something (likely vbetool) disabled "
1856 "interrupts, re-enabling\n");
1857 i915_driver_irq_preinstall(dev);
1858 i915_driver_irq_postinstall(dev);
1859 }
1860
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001861 trace_i915_gem_request_wait_begin(dev, seqno);
1862
Zou Nan hai852835f2010-05-21 09:08:56 +08001863 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001864 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001865 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001866 ret = wait_event_interruptible(ring->irq_queue,
1867 i915_seqno_passed(
1868 ring->get_gem_seqno(dev, ring), seqno)
1869 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001870 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001871 wait_event(ring->irq_queue,
1872 i915_seqno_passed(
1873 ring->get_gem_seqno(dev, ring), seqno)
1874 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001875
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001876 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001877 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001878
1879 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001880 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001881 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001882 ret = -EIO;
1883
1884 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001885 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1886 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1887 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001888
1889 /* Directly dispatch request retiring. While we have the work queue
1890 * to handle this, the waiter on a request often wants an associated
1891 * buffer to have made it to the inactive list, and we would need
1892 * a separate wait queue to handle that.
1893 */
1894 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001895 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001896
1897 return ret;
1898}
1899
Daniel Vetter48764bf2009-09-15 22:57:32 +02001900/**
1901 * Waits for a sequence number to be signaled, and cleans up the
1902 * request and object lists appropriately for that event.
1903 */
1904static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001905i915_wait_request(struct drm_device *dev, uint32_t seqno,
1906 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001907{
Zou Nan hai852835f2010-05-21 09:08:56 +08001908 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001909}
1910
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01001911void
Chris Wilson92204342010-09-18 11:02:01 +01001912i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01001913 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001914 struct intel_ring_buffer *ring,
1915 uint32_t invalidate_domains,
1916 uint32_t flush_domains)
1917{
1918 ring->flush(dev, ring, invalidate_domains, flush_domains);
1919 i915_gem_process_flushing_list(dev, flush_domains, ring);
Chris Wilsonc78ec302010-09-20 12:50:23 +01001920
1921 if (ring->outstanding_lazy_request) {
1922 (void)i915_add_request(dev, file_priv, NULL, ring);
1923 ring->outstanding_lazy_request = false;
1924 }
Chris Wilson92204342010-09-18 11:02:01 +01001925}
1926
1927static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001928i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01001929 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001930 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01001931 uint32_t flush_domains,
1932 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001933{
1934 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001935
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001936 if (flush_domains & I915_GEM_DOMAIN_CPU)
1937 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001938
Chris Wilson92204342010-09-18 11:02:01 +01001939 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
1940 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01001941 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001942 &dev_priv->render_ring,
1943 invalidate_domains, flush_domains);
1944 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01001945 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001946 &dev_priv->bsd_ring,
1947 invalidate_domains, flush_domains);
1948 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001949}
1950
Eric Anholt673a3942008-07-30 12:06:12 -07001951/**
1952 * Ensures that all rendering to the object has completed and the object is
1953 * safe to unbind from the GTT or access from the CPU.
1954 */
1955static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01001956i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1957 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07001958{
1959 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001960 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001961 int ret;
1962
Eric Anholte47c68e2008-11-14 13:35:19 -08001963 /* This function only exists to support waiting for existing rendering,
1964 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001965 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001966 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001967
1968 /* If there is rendering queued on the buffer being evicted, wait for
1969 * it.
1970 */
1971 if (obj_priv->active) {
1972#if WATCH_BUF
1973 DRM_INFO("%s: object %p wait for seqno %08x\n",
1974 __func__, obj, obj_priv->last_rendering_seqno);
1975#endif
Chris Wilson2cf34d72010-09-14 13:03:28 +01001976 ret = i915_do_wait_request(dev,
1977 obj_priv->last_rendering_seqno,
1978 interruptible,
1979 obj_priv->ring);
1980 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001981 return ret;
1982 }
1983
1984 return 0;
1985}
1986
1987/**
1988 * Unbinds an object from the GTT aperture.
1989 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001990int
Eric Anholt673a3942008-07-30 12:06:12 -07001991i915_gem_object_unbind(struct drm_gem_object *obj)
1992{
1993 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001994 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001995 int ret = 0;
1996
1997#if WATCH_BUF
1998 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1999 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
2000#endif
2001 if (obj_priv->gtt_space == NULL)
2002 return 0;
2003
2004 if (obj_priv->pin_count != 0) {
2005 DRM_ERROR("Attempting to unbind pinned buffer\n");
2006 return -EINVAL;
2007 }
2008
Eric Anholt5323fd02009-09-09 11:50:45 -07002009 /* blow away mappings if mapped through GTT */
2010 i915_gem_release_mmap(obj);
2011
Eric Anholt673a3942008-07-30 12:06:12 -07002012 /* Move the object to the CPU domain to ensure that
2013 * any possible CPU writes while it's not in the GTT
2014 * are flushed when we go to remap it. This will
2015 * also ensure that all pending GPU writes are finished
2016 * before we unbind.
2017 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002018 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002019 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002020 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002021 /* Continue on if we fail due to EIO, the GPU is hung so we
2022 * should be safe and we need to cleanup or else we might
2023 * cause memory corruption through use-after-free.
2024 */
Eric Anholt673a3942008-07-30 12:06:12 -07002025
Daniel Vetter96b47b62009-12-15 17:50:00 +01002026 /* release the fence reg _after_ flushing */
2027 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2028 i915_gem_clear_fence_reg(obj);
2029
Eric Anholt673a3942008-07-30 12:06:12 -07002030 if (obj_priv->agp_mem != NULL) {
2031 drm_unbind_agp(obj_priv->agp_mem);
2032 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2033 obj_priv->agp_mem = NULL;
2034 }
2035
Eric Anholt856fa192009-03-19 14:10:50 -07002036 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002037 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002038
2039 if (obj_priv->gtt_space) {
2040 atomic_dec(&dev->gtt_count);
2041 atomic_sub(obj->size, &dev->gtt_memory);
2042
2043 drm_mm_put_block(obj_priv->gtt_space);
2044 obj_priv->gtt_space = NULL;
2045 }
2046
2047 /* Remove ourselves from the LRU list if present. */
2048 if (!list_empty(&obj_priv->list))
2049 list_del_init(&obj_priv->list);
2050
Chris Wilson963b4832009-09-20 23:03:54 +01002051 if (i915_gem_object_is_purgeable(obj_priv))
2052 i915_gem_object_truncate(obj);
2053
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002054 trace_i915_gem_object_unbind(obj);
2055
Chris Wilson8dc17752010-07-23 23:18:51 +01002056 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002057}
2058
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002059int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002060i915_gpu_idle(struct drm_device *dev)
2061{
2062 drm_i915_private_t *dev_priv = dev->dev_private;
2063 bool lists_empty;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002064 u32 seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002065 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002066
Zou Nan haid1b851f2010-05-21 09:08:57 +08002067 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2068 list_empty(&dev_priv->render_ring.active_list) &&
2069 (!HAS_BSD(dev) ||
2070 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002071 if (lists_empty)
2072 return 0;
2073
2074 /* Flush everything onto the inactive list. */
Chris Wilsonc78ec302010-09-20 12:50:23 +01002075 seqno = i915_gem_next_request_seqno(dev, &dev_priv->render_ring);
2076 i915_gem_flush_ring(dev, NULL, &dev_priv->render_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002077 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilsonc78ec302010-09-20 12:50:23 +01002078 ret = i915_wait_request(dev, seqno, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002079 if (ret)
2080 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002081
2082 if (HAS_BSD(dev)) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002083 seqno = i915_gem_next_request_seqno(dev, &dev_priv->render_ring);
2084 i915_gem_flush_ring(dev, NULL, &dev_priv->bsd_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002085 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilsonc78ec302010-09-20 12:50:23 +01002086 ret = i915_wait_request(dev, seqno, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002087 if (ret)
2088 return ret;
2089 }
2090
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002091 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002092}
2093
Ben Gamari6911a9b2009-04-02 11:24:54 -07002094int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002095i915_gem_object_get_pages(struct drm_gem_object *obj,
2096 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002097{
Daniel Vetter23010e42010-03-08 13:35:02 +01002098 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002099 int page_count, i;
2100 struct address_space *mapping;
2101 struct inode *inode;
2102 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002103
Daniel Vetter778c3542010-05-13 11:49:44 +02002104 BUG_ON(obj_priv->pages_refcount
2105 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2106
Eric Anholt856fa192009-03-19 14:10:50 -07002107 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002108 return 0;
2109
2110 /* Get the list of pages out of our struct file. They'll be pinned
2111 * at this point until we release them.
2112 */
2113 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002114 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002115 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002116 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002117 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002118 return -ENOMEM;
2119 }
2120
2121 inode = obj->filp->f_path.dentry->d_inode;
2122 mapping = inode->i_mapping;
2123 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002124 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002125 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002126 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002127 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002128 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002129 if (IS_ERR(page))
2130 goto err_pages;
2131
Eric Anholt856fa192009-03-19 14:10:50 -07002132 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002133 }
Eric Anholt280b7132009-03-12 16:56:27 -07002134
2135 if (obj_priv->tiling_mode != I915_TILING_NONE)
2136 i915_gem_object_do_bit_17_swizzle(obj);
2137
Eric Anholt673a3942008-07-30 12:06:12 -07002138 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002139
2140err_pages:
2141 while (i--)
2142 page_cache_release(obj_priv->pages[i]);
2143
2144 drm_free_large(obj_priv->pages);
2145 obj_priv->pages = NULL;
2146 obj_priv->pages_refcount--;
2147 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002148}
2149
Eric Anholt4e901fd2009-10-26 16:44:17 -07002150static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2151{
2152 struct drm_gem_object *obj = reg->obj;
2153 struct drm_device *dev = obj->dev;
2154 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002155 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002156 int regnum = obj_priv->fence_reg;
2157 uint64_t val;
2158
2159 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2160 0xfffff000) << 32;
2161 val |= obj_priv->gtt_offset & 0xfffff000;
2162 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2163 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2164
2165 if (obj_priv->tiling_mode == I915_TILING_Y)
2166 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2167 val |= I965_FENCE_REG_VALID;
2168
2169 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2170}
2171
Jesse Barnesde151cf2008-11-12 10:03:55 -08002172static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2173{
2174 struct drm_gem_object *obj = reg->obj;
2175 struct drm_device *dev = obj->dev;
2176 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002177 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002178 int regnum = obj_priv->fence_reg;
2179 uint64_t val;
2180
2181 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2182 0xfffff000) << 32;
2183 val |= obj_priv->gtt_offset & 0xfffff000;
2184 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2185 if (obj_priv->tiling_mode == I915_TILING_Y)
2186 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2187 val |= I965_FENCE_REG_VALID;
2188
2189 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2190}
2191
2192static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2193{
2194 struct drm_gem_object *obj = reg->obj;
2195 struct drm_device *dev = obj->dev;
2196 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002197 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002198 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002199 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002200 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002201 uint32_t pitch_val;
2202
2203 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2204 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002205 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002206 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002207 return;
2208 }
2209
Jesse Barnes0f973f22009-01-26 17:10:45 -08002210 if (obj_priv->tiling_mode == I915_TILING_Y &&
2211 HAS_128_BYTE_Y_TILING(dev))
2212 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002214 tile_width = 512;
2215
2216 /* Note: pitch better be a power of two tile widths */
2217 pitch_val = obj_priv->stride / tile_width;
2218 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002219
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002220 if (obj_priv->tiling_mode == I915_TILING_Y &&
2221 HAS_128_BYTE_Y_TILING(dev))
2222 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2223 else
2224 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2225
Jesse Barnesde151cf2008-11-12 10:03:55 -08002226 val = obj_priv->gtt_offset;
2227 if (obj_priv->tiling_mode == I915_TILING_Y)
2228 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2229 val |= I915_FENCE_SIZE_BITS(obj->size);
2230 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2231 val |= I830_FENCE_REG_VALID;
2232
Eric Anholtdc529a42009-03-10 22:34:49 -07002233 if (regnum < 8)
2234 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2235 else
2236 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2237 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002238}
2239
2240static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2241{
2242 struct drm_gem_object *obj = reg->obj;
2243 struct drm_device *dev = obj->dev;
2244 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002245 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002246 int regnum = obj_priv->fence_reg;
2247 uint32_t val;
2248 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002249 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002251 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002252 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002253 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002254 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002255 return;
2256 }
2257
Eric Anholte76a16d2009-05-26 17:44:56 -07002258 pitch_val = obj_priv->stride / 128;
2259 pitch_val = ffs(pitch_val) - 1;
2260 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2261
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262 val = obj_priv->gtt_offset;
2263 if (obj_priv->tiling_mode == I915_TILING_Y)
2264 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002265 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2266 WARN_ON(fence_size_bits & ~0x00000f00);
2267 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002268 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2269 val |= I830_FENCE_REG_VALID;
2270
2271 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272}
2273
Chris Wilson2cf34d72010-09-14 13:03:28 +01002274static int i915_find_fence_reg(struct drm_device *dev,
2275 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002276{
2277 struct drm_i915_fence_reg *reg = NULL;
2278 struct drm_i915_gem_object *obj_priv = NULL;
2279 struct drm_i915_private *dev_priv = dev->dev_private;
2280 struct drm_gem_object *obj = NULL;
2281 int i, avail, ret;
2282
2283 /* First try to find a free reg */
2284 avail = 0;
2285 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2286 reg = &dev_priv->fence_regs[i];
2287 if (!reg->obj)
2288 return i;
2289
Daniel Vetter23010e42010-03-08 13:35:02 +01002290 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002291 if (!obj_priv->pin_count)
2292 avail++;
2293 }
2294
2295 if (avail == 0)
2296 return -ENOSPC;
2297
2298 /* None available, try to steal one or wait for a user to finish */
2299 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002300 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2301 lru_list) {
2302 obj = reg->obj;
2303 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002304
2305 if (obj_priv->pin_count)
2306 continue;
2307
2308 /* found one! */
2309 i = obj_priv->fence_reg;
2310 break;
2311 }
2312
2313 BUG_ON(i == I915_FENCE_REG_NONE);
2314
2315 /* We only have a reference on obj from the active list. put_fence_reg
2316 * might drop that one, causing a use-after-free in it. So hold a
2317 * private reference to obj like the other callers of put_fence_reg
2318 * (set_tiling ioctl) do. */
2319 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002320 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002321 drm_gem_object_unreference(obj);
2322 if (ret != 0)
2323 return ret;
2324
2325 return i;
2326}
2327
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328/**
2329 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2330 * @obj: object to map through a fence reg
2331 *
2332 * When mapping objects through the GTT, userspace wants to be able to write
2333 * to them without having to worry about swizzling if the object is tiled.
2334 *
2335 * This function walks the fence regs looking for a free one for @obj,
2336 * stealing one if it can't find any.
2337 *
2338 * It then sets up the reg based on the object's properties: address, pitch
2339 * and tiling format.
2340 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002341int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002342i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2343 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344{
2345 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002346 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002347 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002349 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002350
Eric Anholta09ba7f2009-08-29 12:49:51 -07002351 /* Just update our place in the LRU if our fence is getting used. */
2352 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002353 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2354 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002355 return 0;
2356 }
2357
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358 switch (obj_priv->tiling_mode) {
2359 case I915_TILING_NONE:
2360 WARN(1, "allocating a fence for non-tiled object?\n");
2361 break;
2362 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002363 if (!obj_priv->stride)
2364 return -EINVAL;
2365 WARN((obj_priv->stride & (512 - 1)),
2366 "object 0x%08x is X tiled but has non-512B pitch\n",
2367 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368 break;
2369 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002370 if (!obj_priv->stride)
2371 return -EINVAL;
2372 WARN((obj_priv->stride & (128 - 1)),
2373 "object 0x%08x is Y tiled but has non-128B pitch\n",
2374 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375 break;
2376 }
2377
Chris Wilson2cf34d72010-09-14 13:03:28 +01002378 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002379 if (ret < 0)
2380 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002381
Daniel Vetterae3db242010-02-19 11:51:58 +01002382 obj_priv->fence_reg = ret;
2383 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002384 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002385
Jesse Barnesde151cf2008-11-12 10:03:55 -08002386 reg->obj = obj;
2387
Chris Wilsone259bef2010-09-17 00:32:02 +01002388 switch (INTEL_INFO(dev)->gen) {
2389 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002390 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002391 break;
2392 case 5:
2393 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002394 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002395 break;
2396 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002397 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002398 break;
2399 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002401 break;
2402 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002403
Daniel Vetterae3db242010-02-19 11:51:58 +01002404 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2405 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002406
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002407 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002408}
2409
2410/**
2411 * i915_gem_clear_fence_reg - clear out fence register info
2412 * @obj: object to clear
2413 *
2414 * Zeroes out the fence register itself and clears out the associated
2415 * data structures in dev_priv and obj_priv.
2416 */
2417static void
2418i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2419{
2420 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002421 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002422 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002423 struct drm_i915_fence_reg *reg =
2424 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002425 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002426
Chris Wilsone259bef2010-09-17 00:32:02 +01002427 switch (INTEL_INFO(dev)->gen) {
2428 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002429 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2430 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002431 break;
2432 case 5:
2433 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002435 break;
2436 case 3:
2437 if (obj_priv->fence_reg > 8)
2438 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002439 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002440 case 2:
2441 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002442
2443 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002444 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002445 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002446
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002447 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002448 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002449 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002450}
2451
Eric Anholt673a3942008-07-30 12:06:12 -07002452/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002453 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2454 * to the buffer to finish, and then resets the fence register.
2455 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002456 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002457 *
2458 * Zeroes out the fence register itself and clears out the associated
2459 * data structures in dev_priv and obj_priv.
2460 */
2461int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002462i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2463 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002464{
2465 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002466 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002467 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002468 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002469
2470 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2471 return 0;
2472
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002473 /* If we've changed tiling, GTT-mappings of the object
2474 * need to re-fault to ensure that the correct fence register
2475 * setup is in place.
2476 */
2477 i915_gem_release_mmap(obj);
2478
Chris Wilson52dc7d32009-06-06 09:46:01 +01002479 /* On the i915, GPU access to tiled buffers is via a fence,
2480 * therefore we must wait for any outstanding access to complete
2481 * before clearing the fence.
2482 */
Chris Wilson53640e12010-09-20 11:40:50 +01002483 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2484 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002485 int ret;
2486
Chris Wilson2cf34d72010-09-14 13:03:28 +01002487 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002488 if (ret)
2489 return ret;
2490
Chris Wilson2cf34d72010-09-14 13:03:28 +01002491 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002492 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002493 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002494
2495 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002496 }
2497
Daniel Vetter4a726612010-02-01 13:59:16 +01002498 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002499 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002500
2501 return 0;
2502}
2503
2504/**
Eric Anholt673a3942008-07-30 12:06:12 -07002505 * Finds free space in the GTT aperture and binds the object there.
2506 */
2507static int
2508i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2509{
2510 struct drm_device *dev = obj->dev;
2511 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002513 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002514 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002515 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002516
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002517 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002518 DRM_ERROR("Attempting to bind a purgeable object\n");
2519 return -EINVAL;
2520 }
2521
Eric Anholt673a3942008-07-30 12:06:12 -07002522 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002523 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002524 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002525 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2526 return -EINVAL;
2527 }
2528
Chris Wilson654fc602010-05-27 13:18:21 +01002529 /* If the object is bigger than the entire aperture, reject it early
2530 * before evicting everything in a vain attempt to find space.
2531 */
2532 if (obj->size > dev->gtt_total) {
2533 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2534 return -E2BIG;
2535 }
2536
Eric Anholt673a3942008-07-30 12:06:12 -07002537 search_free:
2538 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2539 obj->size, alignment, 0);
2540 if (free_space != NULL) {
2541 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2542 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002543 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002544 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002545 }
2546 if (obj_priv->gtt_space == NULL) {
2547 /* If the gtt is empty and we're still having trouble
2548 * fitting our object in, we're out of memory.
2549 */
2550#if WATCH_LRU
2551 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2552#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002553 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002554 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002555 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002556
Eric Anholt673a3942008-07-30 12:06:12 -07002557 goto search_free;
2558 }
2559
2560#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002561 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002562 obj->size, obj_priv->gtt_offset);
2563#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002564 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002565 if (ret) {
2566 drm_mm_put_block(obj_priv->gtt_space);
2567 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002568
2569 if (ret == -ENOMEM) {
2570 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002571 ret = i915_gem_evict_something(dev, obj->size,
2572 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002573 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002574 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002575 if (gfpmask) {
2576 gfpmask = 0;
2577 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002578 }
2579
2580 return ret;
2581 }
2582
2583 goto search_free;
2584 }
2585
Eric Anholt673a3942008-07-30 12:06:12 -07002586 return ret;
2587 }
2588
Eric Anholt673a3942008-07-30 12:06:12 -07002589 /* Create an AGP memory structure pointing at our pages, and bind it
2590 * into the GTT.
2591 */
2592 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002593 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002594 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002595 obj_priv->gtt_offset,
2596 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002597 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002598 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002599 drm_mm_put_block(obj_priv->gtt_space);
2600 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002601
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002602 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002603 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002604 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002605
2606 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002607 }
2608 atomic_inc(&dev->gtt_count);
2609 atomic_add(obj->size, &dev->gtt_memory);
2610
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002611 /* keep track of bounds object by adding it to the inactive list */
2612 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2613
Eric Anholt673a3942008-07-30 12:06:12 -07002614 /* Assert that the object is not currently in any GPU domain. As it
2615 * wasn't in the GTT, there shouldn't be any way it could have been in
2616 * a GPU cache
2617 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002618 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2619 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002620
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002621 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2622
Eric Anholt673a3942008-07-30 12:06:12 -07002623 return 0;
2624}
2625
2626void
2627i915_gem_clflush_object(struct drm_gem_object *obj)
2628{
Daniel Vetter23010e42010-03-08 13:35:02 +01002629 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002630
2631 /* If we don't have a page list set up, then we're not pinned
2632 * to GPU, and we can ignore the cache flush because it'll happen
2633 * again at bind time.
2634 */
Eric Anholt856fa192009-03-19 14:10:50 -07002635 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002636 return;
2637
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002638 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002639
Eric Anholt856fa192009-03-19 14:10:50 -07002640 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002641}
2642
Eric Anholte47c68e2008-11-14 13:35:19 -08002643/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002644static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002645i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2646 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002647{
2648 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002649 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002650
2651 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002652 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002653
2654 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002655 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002656 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002657 to_intel_bo(obj)->ring,
2658 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002659 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002660
2661 trace_i915_gem_object_change_domain(obj,
2662 obj->read_domains,
2663 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002664
2665 if (pipelined)
2666 return 0;
2667
Chris Wilson2cf34d72010-09-14 13:03:28 +01002668 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002669}
2670
2671/** Flushes the GTT write domain for the object if it's dirty. */
2672static void
2673i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2674{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002675 uint32_t old_write_domain;
2676
Eric Anholte47c68e2008-11-14 13:35:19 -08002677 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2678 return;
2679
2680 /* No actual flushing is required for the GTT write domain. Writes
2681 * to it immediately go to main memory as far as we know, so there's
2682 * no chipset flush. It also doesn't land in render cache.
2683 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002684 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002685 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002686
2687 trace_i915_gem_object_change_domain(obj,
2688 obj->read_domains,
2689 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002690}
2691
2692/** Flushes the CPU write domain for the object if it's dirty. */
2693static void
2694i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2695{
2696 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002697 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002698
2699 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2700 return;
2701
2702 i915_gem_clflush_object(obj);
2703 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002704 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002705 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002706
2707 trace_i915_gem_object_change_domain(obj,
2708 obj->read_domains,
2709 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002710}
2711
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002712/**
2713 * Moves a single object to the GTT read, and possibly write domain.
2714 *
2715 * This function returns when the move is complete, including waiting on
2716 * flushes to occur.
2717 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002718int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002719i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2720{
Daniel Vetter23010e42010-03-08 13:35:02 +01002721 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002722 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002723 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002724
Eric Anholt02354392008-11-26 13:58:13 -08002725 /* Not valid to be called on unbound objects. */
2726 if (obj_priv->gtt_space == NULL)
2727 return -EINVAL;
2728
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002729 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002730 if (ret != 0)
2731 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002732
Chris Wilson72133422010-09-13 23:56:38 +01002733 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002734
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002735 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002736 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002737 if (ret)
2738 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002739 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002740
Chris Wilson72133422010-09-13 23:56:38 +01002741 old_write_domain = obj->write_domain;
2742 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002743
2744 /* It should now be out of any other write domains, and we can update
2745 * the domain values for our changes.
2746 */
2747 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2748 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002749 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002750 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002751 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002752 obj_priv->dirty = 1;
2753 }
2754
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002755 trace_i915_gem_object_change_domain(obj,
2756 old_read_domains,
2757 old_write_domain);
2758
Eric Anholte47c68e2008-11-14 13:35:19 -08002759 return 0;
2760}
2761
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002762/*
2763 * Prepare buffer for display plane. Use uninterruptible for possible flush
2764 * wait, as in modesetting process we're not supposed to be interrupted.
2765 */
2766int
Chris Wilson48b956c2010-09-14 12:50:34 +01002767i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2768 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002769{
Daniel Vetter23010e42010-03-08 13:35:02 +01002770 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002771 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002772 int ret;
2773
2774 /* Not valid to be called on unbound objects. */
2775 if (obj_priv->gtt_space == NULL)
2776 return -EINVAL;
2777
Chris Wilson48b956c2010-09-14 12:50:34 +01002778 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2779 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002780 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002781
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002782 i915_gem_object_flush_cpu_write_domain(obj);
2783
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002784 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002785 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002786
2787 trace_i915_gem_object_change_domain(obj,
2788 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002789 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002790
2791 return 0;
2792}
2793
Eric Anholte47c68e2008-11-14 13:35:19 -08002794/**
2795 * Moves a single object to the CPU read, and possibly write domain.
2796 *
2797 * This function returns when the move is complete, including waiting on
2798 * flushes to occur.
2799 */
2800static int
2801i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2802{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002803 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002804 int ret;
2805
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002806 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002807 if (ret != 0)
2808 return ret;
2809
2810 i915_gem_object_flush_gtt_write_domain(obj);
2811
2812 /* If we have a partially-valid cache of the object in the CPU,
2813 * finish invalidating it and free the per-page flags.
2814 */
2815 i915_gem_object_set_to_full_cpu_read_domain(obj);
2816
Chris Wilson72133422010-09-13 23:56:38 +01002817 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002818 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002819 if (ret)
2820 return ret;
2821 }
2822
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002823 old_write_domain = obj->write_domain;
2824 old_read_domains = obj->read_domains;
2825
Eric Anholte47c68e2008-11-14 13:35:19 -08002826 /* Flush the CPU cache if it's still invalid. */
2827 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2828 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002829
2830 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2831 }
2832
2833 /* It should now be out of any other write domains, and we can update
2834 * the domain values for our changes.
2835 */
2836 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2837
2838 /* If we're writing through the CPU, then the GPU read domains will
2839 * need to be invalidated at next use.
2840 */
2841 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002842 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002843 obj->write_domain = I915_GEM_DOMAIN_CPU;
2844 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002845
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002846 trace_i915_gem_object_change_domain(obj,
2847 old_read_domains,
2848 old_write_domain);
2849
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002850 return 0;
2851}
2852
Eric Anholt673a3942008-07-30 12:06:12 -07002853/*
2854 * Set the next domain for the specified object. This
2855 * may not actually perform the necessary flushing/invaliding though,
2856 * as that may want to be batched with other set_domain operations
2857 *
2858 * This is (we hope) the only really tricky part of gem. The goal
2859 * is fairly simple -- track which caches hold bits of the object
2860 * and make sure they remain coherent. A few concrete examples may
2861 * help to explain how it works. For shorthand, we use the notation
2862 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2863 * a pair of read and write domain masks.
2864 *
2865 * Case 1: the batch buffer
2866 *
2867 * 1. Allocated
2868 * 2. Written by CPU
2869 * 3. Mapped to GTT
2870 * 4. Read by GPU
2871 * 5. Unmapped from GTT
2872 * 6. Freed
2873 *
2874 * Let's take these a step at a time
2875 *
2876 * 1. Allocated
2877 * Pages allocated from the kernel may still have
2878 * cache contents, so we set them to (CPU, CPU) always.
2879 * 2. Written by CPU (using pwrite)
2880 * The pwrite function calls set_domain (CPU, CPU) and
2881 * this function does nothing (as nothing changes)
2882 * 3. Mapped by GTT
2883 * This function asserts that the object is not
2884 * currently in any GPU-based read or write domains
2885 * 4. Read by GPU
2886 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2887 * As write_domain is zero, this function adds in the
2888 * current read domains (CPU+COMMAND, 0).
2889 * flush_domains is set to CPU.
2890 * invalidate_domains is set to COMMAND
2891 * clflush is run to get data out of the CPU caches
2892 * then i915_dev_set_domain calls i915_gem_flush to
2893 * emit an MI_FLUSH and drm_agp_chipset_flush
2894 * 5. Unmapped from GTT
2895 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2896 * flush_domains and invalidate_domains end up both zero
2897 * so no flushing/invalidating happens
2898 * 6. Freed
2899 * yay, done
2900 *
2901 * Case 2: The shared render buffer
2902 *
2903 * 1. Allocated
2904 * 2. Mapped to GTT
2905 * 3. Read/written by GPU
2906 * 4. set_domain to (CPU,CPU)
2907 * 5. Read/written by CPU
2908 * 6. Read/written by GPU
2909 *
2910 * 1. Allocated
2911 * Same as last example, (CPU, CPU)
2912 * 2. Mapped to GTT
2913 * Nothing changes (assertions find that it is not in the GPU)
2914 * 3. Read/written by GPU
2915 * execbuffer calls set_domain (RENDER, RENDER)
2916 * flush_domains gets CPU
2917 * invalidate_domains gets GPU
2918 * clflush (obj)
2919 * MI_FLUSH and drm_agp_chipset_flush
2920 * 4. set_domain (CPU, CPU)
2921 * flush_domains gets GPU
2922 * invalidate_domains gets CPU
2923 * wait_rendering (obj) to make sure all drawing is complete.
2924 * This will include an MI_FLUSH to get the data from GPU
2925 * to memory
2926 * clflush (obj) to invalidate the CPU cache
2927 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2928 * 5. Read/written by CPU
2929 * cache lines are loaded and dirtied
2930 * 6. Read written by GPU
2931 * Same as last GPU access
2932 *
2933 * Case 3: The constant buffer
2934 *
2935 * 1. Allocated
2936 * 2. Written by CPU
2937 * 3. Read by GPU
2938 * 4. Updated (written) by CPU again
2939 * 5. Read by GPU
2940 *
2941 * 1. Allocated
2942 * (CPU, CPU)
2943 * 2. Written by CPU
2944 * (CPU, CPU)
2945 * 3. Read by GPU
2946 * (CPU+RENDER, 0)
2947 * flush_domains = CPU
2948 * invalidate_domains = RENDER
2949 * clflush (obj)
2950 * MI_FLUSH
2951 * drm_agp_chipset_flush
2952 * 4. Updated (written) by CPU again
2953 * (CPU, CPU)
2954 * flush_domains = 0 (no previous write domain)
2955 * invalidate_domains = 0 (no new read domains)
2956 * 5. Read by GPU
2957 * (CPU+RENDER, 0)
2958 * flush_domains = CPU
2959 * invalidate_domains = RENDER
2960 * clflush (obj)
2961 * MI_FLUSH
2962 * drm_agp_chipset_flush
2963 */
Keith Packardc0d90822008-11-20 23:11:08 -08002964static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002965i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002966{
2967 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01002968 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002969 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002970 uint32_t invalidate_domains = 0;
2971 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002972 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002973
Eric Anholt8b0e3782009-02-19 14:40:50 -08002974 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2975 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002976
Jesse Barnes652c3932009-08-17 13:31:43 -07002977 intel_mark_busy(dev, obj);
2978
Eric Anholt673a3942008-07-30 12:06:12 -07002979#if WATCH_BUF
2980 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2981 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002982 obj->read_domains, obj->pending_read_domains,
2983 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002984#endif
2985 /*
2986 * If the object isn't moving to a new write domain,
2987 * let the object stay in multiple read domains
2988 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002989 if (obj->pending_write_domain == 0)
2990 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002991 else
2992 obj_priv->dirty = 1;
2993
2994 /*
2995 * Flush the current write domain if
2996 * the new read domains don't match. Invalidate
2997 * any read domains which differ from the old
2998 * write domain
2999 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003000 if (obj->write_domain &&
3001 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003002 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003003 invalidate_domains |=
3004 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003005 }
3006 /*
3007 * Invalidate any read caches which may have
3008 * stale data. That is, any new read domains.
3009 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003010 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003011 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3012#if WATCH_BUF
3013 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3014 __func__, flush_domains, invalidate_domains);
3015#endif
Eric Anholt673a3942008-07-30 12:06:12 -07003016 i915_gem_clflush_object(obj);
3017 }
3018
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003019 old_read_domains = obj->read_domains;
3020
Eric Anholtefbeed92009-02-19 14:54:51 -08003021 /* The actual obj->write_domain will be updated with
3022 * pending_write_domain after we emit the accumulated flush for all
3023 * of our domain changes in execbuffers (which clears objects'
3024 * write_domains). So if we have a current write domain that we
3025 * aren't changing, set pending_write_domain to that.
3026 */
3027 if (flush_domains == 0 && obj->pending_write_domain == 0)
3028 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003029 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003030
3031 dev->invalidate_domains |= invalidate_domains;
3032 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003033 if (obj_priv->ring)
3034 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003035#if WATCH_BUF
3036 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3037 __func__,
3038 obj->read_domains, obj->write_domain,
3039 dev->invalidate_domains, dev->flush_domains);
3040#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003041
3042 trace_i915_gem_object_change_domain(obj,
3043 old_read_domains,
3044 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003045}
3046
3047/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003048 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003049 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003050 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3051 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3052 */
3053static void
3054i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3055{
Daniel Vetter23010e42010-03-08 13:35:02 +01003056 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003057
3058 if (!obj_priv->page_cpu_valid)
3059 return;
3060
3061 /* If we're partially in the CPU read domain, finish moving it in.
3062 */
3063 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3064 int i;
3065
3066 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3067 if (obj_priv->page_cpu_valid[i])
3068 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003069 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003070 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 }
3072
3073 /* Free the page_cpu_valid mappings which are now stale, whether
3074 * or not we've got I915_GEM_DOMAIN_CPU.
3075 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003076 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003077 obj_priv->page_cpu_valid = NULL;
3078}
3079
3080/**
3081 * Set the CPU read domain on a range of the object.
3082 *
3083 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3084 * not entirely valid. The page_cpu_valid member of the object flags which
3085 * pages have been flushed, and will be respected by
3086 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3087 * of the whole object.
3088 *
3089 * This function returns when the move is complete, including waiting on
3090 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003091 */
3092static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003093i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3094 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003095{
Daniel Vetter23010e42010-03-08 13:35:02 +01003096 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003099
Eric Anholte47c68e2008-11-14 13:35:19 -08003100 if (offset == 0 && size == obj->size)
3101 return i915_gem_object_set_to_cpu_domain(obj, 0);
3102
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003103 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 if (ret != 0)
3105 return ret;
3106 i915_gem_object_flush_gtt_write_domain(obj);
3107
3108 /* If we're already fully in the CPU read domain, we're done. */
3109 if (obj_priv->page_cpu_valid == NULL &&
3110 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003111 return 0;
3112
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3114 * newly adding I915_GEM_DOMAIN_CPU
3115 */
Eric Anholt673a3942008-07-30 12:06:12 -07003116 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003117 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3118 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 if (obj_priv->page_cpu_valid == NULL)
3120 return -ENOMEM;
3121 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3122 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003123
3124 /* Flush the cache on any pages that are still invalid from the CPU's
3125 * perspective.
3126 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003127 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3128 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003129 if (obj_priv->page_cpu_valid[i])
3130 continue;
3131
Eric Anholt856fa192009-03-19 14:10:50 -07003132 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003133
3134 obj_priv->page_cpu_valid[i] = 1;
3135 }
3136
Eric Anholte47c68e2008-11-14 13:35:19 -08003137 /* It should now be out of any other write domains, and we can update
3138 * the domain values for our changes.
3139 */
3140 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3141
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003142 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003143 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3144
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003145 trace_i915_gem_object_change_domain(obj,
3146 old_read_domains,
3147 obj->write_domain);
3148
Eric Anholt673a3942008-07-30 12:06:12 -07003149 return 0;
3150}
3151
3152/**
Eric Anholt673a3942008-07-30 12:06:12 -07003153 * Pin an object to the GTT and evaluate the relocations landing in it.
3154 */
3155static int
3156i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3157 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003158 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003159 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003160{
3161 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003162 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003163 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003164 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003165 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003166 bool need_fence;
3167
3168 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3169 obj_priv->tiling_mode != I915_TILING_NONE;
3170
3171 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003172 if (need_fence &&
3173 !i915_gem_object_fence_offset_ok(obj,
3174 obj_priv->tiling_mode)) {
3175 ret = i915_gem_object_unbind(obj);
3176 if (ret)
3177 return ret;
3178 }
Eric Anholt673a3942008-07-30 12:06:12 -07003179
3180 /* Choose the GTT offset for our buffer and put it there. */
3181 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3182 if (ret)
3183 return ret;
3184
Jesse Barnes76446ca2009-12-17 22:05:42 -05003185 /*
3186 * Pre-965 chips need a fence register set up in order to
3187 * properly handle blits to/from tiled surfaces.
3188 */
3189 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003190 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003191 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003192 i915_gem_object_unpin(obj);
3193 return ret;
3194 }
Chris Wilson53640e12010-09-20 11:40:50 +01003195
3196 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003197 }
3198
Eric Anholt673a3942008-07-30 12:06:12 -07003199 entry->offset = obj_priv->gtt_offset;
3200
Eric Anholt673a3942008-07-30 12:06:12 -07003201 /* Apply the relocations, using the GTT aperture to avoid cache
3202 * flushing requirements.
3203 */
3204 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003205 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003206 struct drm_gem_object *target_obj;
3207 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003208 uint32_t reloc_val, reloc_offset;
3209 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003210
Eric Anholt673a3942008-07-30 12:06:12 -07003211 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003212 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003213 if (target_obj == NULL) {
3214 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003215 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003216 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003217 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003218
Chris Wilson8542a0b2009-09-09 21:15:15 +01003219#if WATCH_RELOC
3220 DRM_INFO("%s: obj %p offset %08x target %d "
3221 "read %08x write %08x gtt %08x "
3222 "presumed %08x delta %08x\n",
3223 __func__,
3224 obj,
3225 (int) reloc->offset,
3226 (int) reloc->target_handle,
3227 (int) reloc->read_domains,
3228 (int) reloc->write_domain,
3229 (int) target_obj_priv->gtt_offset,
3230 (int) reloc->presumed_offset,
3231 reloc->delta);
3232#endif
3233
Eric Anholt673a3942008-07-30 12:06:12 -07003234 /* The target buffer should have appeared before us in the
3235 * exec_object list, so it should have a GTT space bound by now.
3236 */
3237 if (target_obj_priv->gtt_space == NULL) {
3238 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003239 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003240 drm_gem_object_unreference(target_obj);
3241 i915_gem_object_unpin(obj);
3242 return -EINVAL;
3243 }
3244
Chris Wilson8542a0b2009-09-09 21:15:15 +01003245 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003246 if (reloc->write_domain & (reloc->write_domain - 1)) {
3247 DRM_ERROR("reloc with multiple write domains: "
3248 "obj %p target %d offset %d "
3249 "read %08x write %08x",
3250 obj, reloc->target_handle,
3251 (int) reloc->offset,
3252 reloc->read_domains,
3253 reloc->write_domain);
3254 return -EINVAL;
3255 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003256 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3257 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3258 DRM_ERROR("reloc with read/write CPU domains: "
3259 "obj %p target %d offset %d "
3260 "read %08x write %08x",
3261 obj, reloc->target_handle,
3262 (int) reloc->offset,
3263 reloc->read_domains,
3264 reloc->write_domain);
3265 drm_gem_object_unreference(target_obj);
3266 i915_gem_object_unpin(obj);
3267 return -EINVAL;
3268 }
3269 if (reloc->write_domain && target_obj->pending_write_domain &&
3270 reloc->write_domain != target_obj->pending_write_domain) {
3271 DRM_ERROR("Write domain conflict: "
3272 "obj %p target %d offset %d "
3273 "new %08x old %08x\n",
3274 obj, reloc->target_handle,
3275 (int) reloc->offset,
3276 reloc->write_domain,
3277 target_obj->pending_write_domain);
3278 drm_gem_object_unreference(target_obj);
3279 i915_gem_object_unpin(obj);
3280 return -EINVAL;
3281 }
3282
3283 target_obj->pending_read_domains |= reloc->read_domains;
3284 target_obj->pending_write_domain |= reloc->write_domain;
3285
3286 /* If the relocation already has the right value in it, no
3287 * more work needs to be done.
3288 */
3289 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3290 drm_gem_object_unreference(target_obj);
3291 continue;
3292 }
3293
3294 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003295 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003296 DRM_ERROR("Relocation beyond object bounds: "
3297 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003298 obj, reloc->target_handle,
3299 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003300 drm_gem_object_unreference(target_obj);
3301 i915_gem_object_unpin(obj);
3302 return -EINVAL;
3303 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003304 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003305 DRM_ERROR("Relocation not 4-byte aligned: "
3306 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003307 obj, reloc->target_handle,
3308 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003309 drm_gem_object_unreference(target_obj);
3310 i915_gem_object_unpin(obj);
3311 return -EINVAL;
3312 }
3313
Chris Wilson8542a0b2009-09-09 21:15:15 +01003314 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003315 if (reloc->delta >= target_obj->size) {
3316 DRM_ERROR("Relocation beyond target object bounds: "
3317 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003318 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003319 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003320 drm_gem_object_unreference(target_obj);
3321 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003322 return -EINVAL;
3323 }
3324
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003325 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3326 if (ret != 0) {
3327 drm_gem_object_unreference(target_obj);
3328 i915_gem_object_unpin(obj);
3329 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003330 }
3331
3332 /* Map the page containing the relocation we're going to
3333 * perform.
3334 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003335 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003336 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3337 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003338 ~(PAGE_SIZE - 1)),
3339 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003340 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003341 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003342 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003343
3344#if WATCH_BUF
3345 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003346 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003347 readl(reloc_entry), reloc_val);
3348#endif
3349 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003350 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003351
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003352 /* The updated presumed offset for this entry will be
3353 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003354 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003355 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003356
3357 drm_gem_object_unreference(target_obj);
3358 }
3359
Eric Anholt673a3942008-07-30 12:06:12 -07003360#if WATCH_BUF
3361 if (0)
3362 i915_gem_dump_object(obj, 128, __func__, ~0);
3363#endif
3364 return 0;
3365}
3366
Eric Anholt673a3942008-07-30 12:06:12 -07003367/* Throttle our rendering by waiting until the ring has completed our requests
3368 * emitted over 20 msec ago.
3369 *
Eric Anholtb9624422009-06-03 07:27:35 +00003370 * Note that if we were to use the current jiffies each time around the loop,
3371 * we wouldn't escape the function with any frames outstanding if the time to
3372 * render a frame was over 20ms.
3373 *
Eric Anholt673a3942008-07-30 12:06:12 -07003374 * This should get us reasonable parallelism between CPU and GPU but also
3375 * relatively low latency when blocking on a particular request to finish.
3376 */
3377static int
3378i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3379{
3380 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3381 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003382 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003383
3384 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003385 while (!list_empty(&i915_file_priv->mm.request_list)) {
3386 struct drm_i915_gem_request *request;
3387
3388 request = list_first_entry(&i915_file_priv->mm.request_list,
3389 struct drm_i915_gem_request,
3390 client_list);
3391
3392 if (time_after_eq(request->emitted_jiffies, recent_enough))
3393 break;
3394
Zou Nan hai852835f2010-05-21 09:08:56 +08003395 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003396 if (ret != 0)
3397 break;
3398 }
Eric Anholt673a3942008-07-30 12:06:12 -07003399 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003400
Eric Anholt673a3942008-07-30 12:06:12 -07003401 return ret;
3402}
3403
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003404static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003405i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003406 uint32_t buffer_count,
3407 struct drm_i915_gem_relocation_entry **relocs)
3408{
3409 uint32_t reloc_count = 0, reloc_index = 0, i;
3410 int ret;
3411
3412 *relocs = NULL;
3413 for (i = 0; i < buffer_count; i++) {
3414 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3415 return -EINVAL;
3416 reloc_count += exec_list[i].relocation_count;
3417 }
3418
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003419 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003420 if (*relocs == NULL) {
3421 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003422 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003423 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003424
3425 for (i = 0; i < buffer_count; i++) {
3426 struct drm_i915_gem_relocation_entry __user *user_relocs;
3427
3428 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3429
3430 ret = copy_from_user(&(*relocs)[reloc_index],
3431 user_relocs,
3432 exec_list[i].relocation_count *
3433 sizeof(**relocs));
3434 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003435 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003436 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003437 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003438 }
3439
3440 reloc_index += exec_list[i].relocation_count;
3441 }
3442
Florian Mickler2bc43b52009-04-06 22:55:41 +02003443 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003444}
3445
3446static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003447i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003448 uint32_t buffer_count,
3449 struct drm_i915_gem_relocation_entry *relocs)
3450{
3451 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003452 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003453
Chris Wilson93533c22010-01-31 10:40:48 +00003454 if (relocs == NULL)
3455 return 0;
3456
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003457 for (i = 0; i < buffer_count; i++) {
3458 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003459 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003460
3461 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3462
Florian Mickler2bc43b52009-04-06 22:55:41 +02003463 unwritten = copy_to_user(user_relocs,
3464 &relocs[reloc_count],
3465 exec_list[i].relocation_count *
3466 sizeof(*relocs));
3467
3468 if (unwritten) {
3469 ret = -EFAULT;
3470 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003471 }
3472
3473 reloc_count += exec_list[i].relocation_count;
3474 }
3475
Florian Mickler2bc43b52009-04-06 22:55:41 +02003476err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003477 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003478
3479 return ret;
3480}
3481
Chris Wilson83d60792009-06-06 09:45:57 +01003482static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003483i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003484 uint64_t exec_offset)
3485{
3486 uint32_t exec_start, exec_len;
3487
3488 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3489 exec_len = (uint32_t) exec->batch_len;
3490
3491 if ((exec_start | exec_len) & 0x7)
3492 return -EINVAL;
3493
3494 if (!exec_start)
3495 return -EINVAL;
3496
3497 return 0;
3498}
3499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003500static int
3501i915_gem_wait_for_pending_flip(struct drm_device *dev,
3502 struct drm_gem_object **object_list,
3503 int count)
3504{
3505 drm_i915_private_t *dev_priv = dev->dev_private;
3506 struct drm_i915_gem_object *obj_priv;
3507 DEFINE_WAIT(wait);
3508 int i, ret = 0;
3509
3510 for (;;) {
3511 prepare_to_wait(&dev_priv->pending_flip_queue,
3512 &wait, TASK_INTERRUPTIBLE);
3513 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003514 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003515 if (atomic_read(&obj_priv->pending_flip) > 0)
3516 break;
3517 }
3518 if (i == count)
3519 break;
3520
3521 if (!signal_pending(current)) {
3522 mutex_unlock(&dev->struct_mutex);
3523 schedule();
3524 mutex_lock(&dev->struct_mutex);
3525 continue;
3526 }
3527 ret = -ERESTARTSYS;
3528 break;
3529 }
3530 finish_wait(&dev_priv->pending_flip_queue, &wait);
3531
3532 return ret;
3533}
3534
Chris Wilson8dc5d142010-08-12 12:36:12 +01003535static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003536i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3537 struct drm_file *file_priv,
3538 struct drm_i915_gem_execbuffer2 *args,
3539 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003540{
3541 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003542 struct drm_gem_object **object_list = NULL;
3543 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003544 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003545 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003546 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003547 struct drm_i915_gem_request *request = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003548 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003549 uint64_t exec_offset;
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003550 uint32_t seqno, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003551 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003552
Zou Nan hai852835f2010-05-21 09:08:56 +08003553 struct intel_ring_buffer *ring = NULL;
3554
Eric Anholt673a3942008-07-30 12:06:12 -07003555#if WATCH_EXEC
3556 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3557 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3558#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003559 if (args->flags & I915_EXEC_BSD) {
3560 if (!HAS_BSD(dev)) {
3561 DRM_ERROR("execbuf with wrong flag\n");
3562 return -EINVAL;
3563 }
3564 ring = &dev_priv->bsd_ring;
3565 } else {
3566 ring = &dev_priv->render_ring;
3567 }
3568
Eric Anholt4f481ed2008-09-10 14:22:49 -07003569 if (args->buffer_count < 1) {
3570 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3571 return -EINVAL;
3572 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003573 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003574 if (object_list == NULL) {
3575 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003576 args->buffer_count);
3577 ret = -ENOMEM;
3578 goto pre_mutex_err;
3579 }
Eric Anholt673a3942008-07-30 12:06:12 -07003580
Eric Anholt201361a2009-03-11 12:30:04 -07003581 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003582 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3583 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003584 if (cliprects == NULL) {
3585 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003586 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003587 }
Eric Anholt201361a2009-03-11 12:30:04 -07003588
3589 ret = copy_from_user(cliprects,
3590 (struct drm_clip_rect __user *)
3591 (uintptr_t) args->cliprects_ptr,
3592 sizeof(*cliprects) * args->num_cliprects);
3593 if (ret != 0) {
3594 DRM_ERROR("copy %d cliprects failed: %d\n",
3595 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003596 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003597 goto pre_mutex_err;
3598 }
3599 }
3600
Chris Wilson8dc5d142010-08-12 12:36:12 +01003601 request = kzalloc(sizeof(*request), GFP_KERNEL);
3602 if (request == NULL) {
3603 ret = -ENOMEM;
3604 goto pre_mutex_err;
3605 }
3606
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003607 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3608 &relocs);
3609 if (ret != 0)
3610 goto pre_mutex_err;
3611
Eric Anholt673a3942008-07-30 12:06:12 -07003612 mutex_lock(&dev->struct_mutex);
3613
3614 i915_verify_inactive(dev, __FILE__, __LINE__);
3615
Ben Gamariba1234d2009-09-14 17:48:47 -04003616 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003617 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003618 ret = -EIO;
3619 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003620 }
3621
3622 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003623 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003624 ret = -EBUSY;
3625 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003626 }
3627
Keith Packardac94a962008-11-20 23:30:27 -08003628 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003629 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003630 for (i = 0; i < args->buffer_count; i++) {
3631 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3632 exec_list[i].handle);
3633 if (object_list[i] == NULL) {
3634 DRM_ERROR("Invalid object handle %d at index %d\n",
3635 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003636 /* prevent error path from reading uninitialized data */
3637 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003638 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003639 goto err;
3640 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003641
Daniel Vetter23010e42010-03-08 13:35:02 +01003642 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003643 if (obj_priv->in_execbuffer) {
3644 DRM_ERROR("Object %p appears more than once in object list\n",
3645 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003646 /* prevent error path from reading uninitialized data */
3647 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003648 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003649 goto err;
3650 }
3651 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003652 flips += atomic_read(&obj_priv->pending_flip);
3653 }
3654
3655 if (flips > 0) {
3656 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3657 args->buffer_count);
3658 if (ret)
3659 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003660 }
Eric Anholt673a3942008-07-30 12:06:12 -07003661
Keith Packardac94a962008-11-20 23:30:27 -08003662 /* Pin and relocate */
3663 for (pin_tries = 0; ; pin_tries++) {
3664 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003665 reloc_index = 0;
3666
Keith Packardac94a962008-11-20 23:30:27 -08003667 for (i = 0; i < args->buffer_count; i++) {
3668 object_list[i]->pending_read_domains = 0;
3669 object_list[i]->pending_write_domain = 0;
3670 ret = i915_gem_object_pin_and_relocate(object_list[i],
3671 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003672 &exec_list[i],
3673 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003674 if (ret)
3675 break;
3676 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003677 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003678 }
3679 /* success */
3680 if (ret == 0)
3681 break;
3682
3683 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003684 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003685 if (ret != -ERESTARTSYS) {
3686 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003687 int num_fences = 0;
3688 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003689 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003690
Chris Wilson07f73f62009-09-14 16:50:30 +01003691 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003692 num_fences +=
3693 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3694 obj_priv->tiling_mode != I915_TILING_NONE;
3695 }
3696 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003697 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003698 total_size, num_fences,
3699 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003700 DRM_ERROR("%d objects [%d pinned], "
3701 "%d object bytes [%d pinned], "
3702 "%d/%d gtt bytes\n",
3703 atomic_read(&dev->object_count),
3704 atomic_read(&dev->pin_count),
3705 atomic_read(&dev->object_memory),
3706 atomic_read(&dev->pin_memory),
3707 atomic_read(&dev->gtt_memory),
3708 dev->gtt_total);
3709 }
Eric Anholt673a3942008-07-30 12:06:12 -07003710 goto err;
3711 }
Keith Packardac94a962008-11-20 23:30:27 -08003712
3713 /* unpin all of our buffers */
3714 for (i = 0; i < pinned; i++)
3715 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003716 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003717
3718 /* evict everyone we can from the aperture */
3719 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003720 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003721 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003722 }
3723
3724 /* Set the pending read domains for the batch buffer to COMMAND */
3725 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003726 if (batch_obj->pending_write_domain) {
3727 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3728 ret = -EINVAL;
3729 goto err;
3730 }
3731 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003732
Chris Wilson83d60792009-06-06 09:45:57 +01003733 /* Sanity check the batch buffer, prior to moving objects */
3734 exec_offset = exec_list[args->buffer_count - 1].offset;
3735 ret = i915_gem_check_execbuffer (args, exec_offset);
3736 if (ret != 0) {
3737 DRM_ERROR("execbuf with invalid offset/length\n");
3738 goto err;
3739 }
3740
Eric Anholt673a3942008-07-30 12:06:12 -07003741 i915_verify_inactive(dev, __FILE__, __LINE__);
3742
Keith Packard646f0f62008-11-20 23:23:03 -08003743 /* Zero the global flush/invalidate flags. These
3744 * will be modified as new domains are computed
3745 * for each object
3746 */
3747 dev->invalidate_domains = 0;
3748 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003749 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003750
Eric Anholt673a3942008-07-30 12:06:12 -07003751 for (i = 0; i < args->buffer_count; i++) {
3752 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Keith Packard646f0f62008-11-20 23:23:03 -08003754 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003755 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003756 }
3757
3758 i915_verify_inactive(dev, __FILE__, __LINE__);
3759
Keith Packard646f0f62008-11-20 23:23:03 -08003760 if (dev->invalidate_domains | dev->flush_domains) {
3761#if WATCH_EXEC
3762 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3763 __func__,
3764 dev->invalidate_domains,
3765 dev->flush_domains);
3766#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003767 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003768 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003769 dev->flush_domains,
3770 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003771 }
3772
Eric Anholtefbeed92009-02-19 14:54:51 -08003773 for (i = 0; i < args->buffer_count; i++) {
3774 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003775 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003776 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003777
3778 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003779 if (obj->write_domain)
3780 list_move_tail(&obj_priv->gpu_write_list,
3781 &dev_priv->mm.gpu_write_list);
3782 else
3783 list_del_init(&obj_priv->gpu_write_list);
3784
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003785 trace_i915_gem_object_change_domain(obj,
3786 obj->read_domains,
3787 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003788 }
3789
Eric Anholt673a3942008-07-30 12:06:12 -07003790 i915_verify_inactive(dev, __FILE__, __LINE__);
3791
3792#if WATCH_COHERENCY
3793 for (i = 0; i < args->buffer_count; i++) {
3794 i915_gem_object_check_coherency(object_list[i],
3795 exec_list[i].handle);
3796 }
3797#endif
3798
Eric Anholt673a3942008-07-30 12:06:12 -07003799#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003800 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003801 args->batch_len,
3802 __func__,
3803 ~0);
3804#endif
3805
Eric Anholt673a3942008-07-30 12:06:12 -07003806 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003807 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3808 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003809 if (ret) {
3810 DRM_ERROR("dispatch failed %d\n", ret);
3811 goto err;
3812 }
3813
3814 /*
3815 * Ensure that the commands in the batch buffer are
3816 * finished before the interrupt fires
3817 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003818 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003819
3820 i915_verify_inactive(dev, __FILE__, __LINE__);
3821
Daniel Vetter617dbe22010-02-11 22:16:02 +01003822 for (i = 0; i < args->buffer_count; i++) {
3823 struct drm_gem_object *obj = object_list[i];
3824 obj_priv = to_intel_bo(obj);
3825
3826 i915_gem_object_move_to_active(obj, ring);
3827#if WATCH_LRU
3828 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3829#endif
3830 }
3831
Eric Anholt673a3942008-07-30 12:06:12 -07003832 /*
3833 * Get a seqno representing the execution of the current buffer,
3834 * which we can wait on. We would like to mitigate these interrupts,
3835 * likely by only creating seqnos occasionally (so that we have
3836 * *some* interrupts representing completion of buffers that we can
3837 * wait on when trying to clear up gtt space).
3838 */
Chris Wilson8dc5d142010-08-12 12:36:12 +01003839 seqno = i915_add_request(dev, file_priv, request, ring);
3840 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003841
Eric Anholt673a3942008-07-30 12:06:12 -07003842#if WATCH_LRU
3843 i915_dump_lru(dev, __func__);
3844#endif
3845
3846 i915_verify_inactive(dev, __FILE__, __LINE__);
3847
Eric Anholt673a3942008-07-30 12:06:12 -07003848err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003849 for (i = 0; i < pinned; i++)
3850 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003851
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003852 for (i = 0; i < args->buffer_count; i++) {
3853 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003854 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003855 obj_priv->in_execbuffer = false;
3856 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003857 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003858 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003859
Eric Anholt673a3942008-07-30 12:06:12 -07003860 mutex_unlock(&dev->struct_mutex);
3861
Chris Wilson93533c22010-01-31 10:40:48 +00003862pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003863 /* Copy the updated relocations out regardless of current error
3864 * state. Failure to update the relocs would mean that the next
3865 * time userland calls execbuf, it would do so with presumed offset
3866 * state that didn't match the actual object state.
3867 */
3868 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3869 relocs);
3870 if (ret2 != 0) {
3871 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3872
3873 if (ret == 0)
3874 ret = ret2;
3875 }
3876
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003877 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003878 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003879 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003880
3881 return ret;
3882}
3883
Jesse Barnes76446ca2009-12-17 22:05:42 -05003884/*
3885 * Legacy execbuffer just creates an exec2 list from the original exec object
3886 * list array and passes it to the real function.
3887 */
3888int
3889i915_gem_execbuffer(struct drm_device *dev, void *data,
3890 struct drm_file *file_priv)
3891{
3892 struct drm_i915_gem_execbuffer *args = data;
3893 struct drm_i915_gem_execbuffer2 exec2;
3894 struct drm_i915_gem_exec_object *exec_list = NULL;
3895 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3896 int ret, i;
3897
3898#if WATCH_EXEC
3899 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3900 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3901#endif
3902
3903 if (args->buffer_count < 1) {
3904 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3905 return -EINVAL;
3906 }
3907
3908 /* Copy in the exec list from userland */
3909 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3910 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3911 if (exec_list == NULL || exec2_list == NULL) {
3912 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3913 args->buffer_count);
3914 drm_free_large(exec_list);
3915 drm_free_large(exec2_list);
3916 return -ENOMEM;
3917 }
3918 ret = copy_from_user(exec_list,
3919 (struct drm_i915_relocation_entry __user *)
3920 (uintptr_t) args->buffers_ptr,
3921 sizeof(*exec_list) * args->buffer_count);
3922 if (ret != 0) {
3923 DRM_ERROR("copy %d exec entries failed %d\n",
3924 args->buffer_count, ret);
3925 drm_free_large(exec_list);
3926 drm_free_large(exec2_list);
3927 return -EFAULT;
3928 }
3929
3930 for (i = 0; i < args->buffer_count; i++) {
3931 exec2_list[i].handle = exec_list[i].handle;
3932 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3933 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3934 exec2_list[i].alignment = exec_list[i].alignment;
3935 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003936 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003937 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3938 else
3939 exec2_list[i].flags = 0;
3940 }
3941
3942 exec2.buffers_ptr = args->buffers_ptr;
3943 exec2.buffer_count = args->buffer_count;
3944 exec2.batch_start_offset = args->batch_start_offset;
3945 exec2.batch_len = args->batch_len;
3946 exec2.DR1 = args->DR1;
3947 exec2.DR4 = args->DR4;
3948 exec2.num_cliprects = args->num_cliprects;
3949 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003950 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003951
3952 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3953 if (!ret) {
3954 /* Copy the new buffer offsets back to the user's exec list. */
3955 for (i = 0; i < args->buffer_count; i++)
3956 exec_list[i].offset = exec2_list[i].offset;
3957 /* ... and back out to userspace */
3958 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3959 (uintptr_t) args->buffers_ptr,
3960 exec_list,
3961 sizeof(*exec_list) * args->buffer_count);
3962 if (ret) {
3963 ret = -EFAULT;
3964 DRM_ERROR("failed to copy %d exec entries "
3965 "back to user (%d)\n",
3966 args->buffer_count, ret);
3967 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003968 }
3969
3970 drm_free_large(exec_list);
3971 drm_free_large(exec2_list);
3972 return ret;
3973}
3974
3975int
3976i915_gem_execbuffer2(struct drm_device *dev, void *data,
3977 struct drm_file *file_priv)
3978{
3979 struct drm_i915_gem_execbuffer2 *args = data;
3980 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3981 int ret;
3982
3983#if WATCH_EXEC
3984 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3985 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3986#endif
3987
3988 if (args->buffer_count < 1) {
3989 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3990 return -EINVAL;
3991 }
3992
3993 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3994 if (exec2_list == NULL) {
3995 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3996 args->buffer_count);
3997 return -ENOMEM;
3998 }
3999 ret = copy_from_user(exec2_list,
4000 (struct drm_i915_relocation_entry __user *)
4001 (uintptr_t) args->buffers_ptr,
4002 sizeof(*exec2_list) * args->buffer_count);
4003 if (ret != 0) {
4004 DRM_ERROR("copy %d exec entries failed %d\n",
4005 args->buffer_count, ret);
4006 drm_free_large(exec2_list);
4007 return -EFAULT;
4008 }
4009
4010 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4011 if (!ret) {
4012 /* Copy the new buffer offsets back to the user's exec list. */
4013 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4014 (uintptr_t) args->buffers_ptr,
4015 exec2_list,
4016 sizeof(*exec2_list) * args->buffer_count);
4017 if (ret) {
4018 ret = -EFAULT;
4019 DRM_ERROR("failed to copy %d exec entries "
4020 "back to user (%d)\n",
4021 args->buffer_count, ret);
4022 }
4023 }
4024
4025 drm_free_large(exec2_list);
4026 return ret;
4027}
4028
Eric Anholt673a3942008-07-30 12:06:12 -07004029int
4030i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4031{
4032 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004033 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004034 int ret;
4035
Daniel Vetter778c3542010-05-13 11:49:44 +02004036 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4037
Eric Anholt673a3942008-07-30 12:06:12 -07004038 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004039
4040 if (obj_priv->gtt_space != NULL) {
4041 if (alignment == 0)
4042 alignment = i915_gem_get_gtt_alignment(obj);
4043 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004044 WARN(obj_priv->pin_count,
4045 "bo is already pinned with incorrect alignment:"
4046 " offset=%x, req.alignment=%x\n",
4047 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004048 ret = i915_gem_object_unbind(obj);
4049 if (ret)
4050 return ret;
4051 }
4052 }
4053
Eric Anholt673a3942008-07-30 12:06:12 -07004054 if (obj_priv->gtt_space == NULL) {
4055 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004056 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004057 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004058 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004059
Eric Anholt673a3942008-07-30 12:06:12 -07004060 obj_priv->pin_count++;
4061
4062 /* If the object is not active and not pending a flush,
4063 * remove it from the inactive list
4064 */
4065 if (obj_priv->pin_count == 1) {
4066 atomic_inc(&dev->pin_count);
4067 atomic_add(obj->size, &dev->pin_memory);
4068 if (!obj_priv->active &&
Chris Wilsonbf1a1092010-08-07 11:01:20 +01004069 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004070 list_del_init(&obj_priv->list);
4071 }
4072 i915_verify_inactive(dev, __FILE__, __LINE__);
4073
4074 return 0;
4075}
4076
4077void
4078i915_gem_object_unpin(struct drm_gem_object *obj)
4079{
4080 struct drm_device *dev = obj->dev;
4081 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004082 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004083
4084 i915_verify_inactive(dev, __FILE__, __LINE__);
4085 obj_priv->pin_count--;
4086 BUG_ON(obj_priv->pin_count < 0);
4087 BUG_ON(obj_priv->gtt_space == NULL);
4088
4089 /* If the object is no longer pinned, and is
4090 * neither active nor being flushed, then stick it on
4091 * the inactive list
4092 */
4093 if (obj_priv->pin_count == 0) {
4094 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004095 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004096 list_move_tail(&obj_priv->list,
4097 &dev_priv->mm.inactive_list);
4098 atomic_dec(&dev->pin_count);
4099 atomic_sub(obj->size, &dev->pin_memory);
4100 }
4101 i915_verify_inactive(dev, __FILE__, __LINE__);
4102}
4103
4104int
4105i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4106 struct drm_file *file_priv)
4107{
4108 struct drm_i915_gem_pin *args = data;
4109 struct drm_gem_object *obj;
4110 struct drm_i915_gem_object *obj_priv;
4111 int ret;
4112
4113 mutex_lock(&dev->struct_mutex);
4114
4115 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4116 if (obj == NULL) {
4117 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4118 args->handle);
4119 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004120 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004121 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004122 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004123
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004124 if (obj_priv->madv != I915_MADV_WILLNEED) {
4125 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004126 drm_gem_object_unreference(obj);
4127 mutex_unlock(&dev->struct_mutex);
4128 return -EINVAL;
4129 }
4130
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4132 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4133 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004134 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004135 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004136 return -EINVAL;
4137 }
4138
4139 obj_priv->user_pin_count++;
4140 obj_priv->pin_filp = file_priv;
4141 if (obj_priv->user_pin_count == 1) {
4142 ret = i915_gem_object_pin(obj, args->alignment);
4143 if (ret != 0) {
4144 drm_gem_object_unreference(obj);
4145 mutex_unlock(&dev->struct_mutex);
4146 return ret;
4147 }
Eric Anholt673a3942008-07-30 12:06:12 -07004148 }
4149
4150 /* XXX - flush the CPU caches for pinned objects
4151 * as the X server doesn't manage domains yet
4152 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004153 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004154 args->offset = obj_priv->gtt_offset;
4155 drm_gem_object_unreference(obj);
4156 mutex_unlock(&dev->struct_mutex);
4157
4158 return 0;
4159}
4160
4161int
4162i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4163 struct drm_file *file_priv)
4164{
4165 struct drm_i915_gem_pin *args = data;
4166 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004167 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004168
4169 mutex_lock(&dev->struct_mutex);
4170
4171 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4172 if (obj == NULL) {
4173 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4174 args->handle);
4175 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004176 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004177 }
4178
Daniel Vetter23010e42010-03-08 13:35:02 +01004179 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004180 if (obj_priv->pin_filp != file_priv) {
4181 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4182 args->handle);
4183 drm_gem_object_unreference(obj);
4184 mutex_unlock(&dev->struct_mutex);
4185 return -EINVAL;
4186 }
4187 obj_priv->user_pin_count--;
4188 if (obj_priv->user_pin_count == 0) {
4189 obj_priv->pin_filp = NULL;
4190 i915_gem_object_unpin(obj);
4191 }
Eric Anholt673a3942008-07-30 12:06:12 -07004192
4193 drm_gem_object_unreference(obj);
4194 mutex_unlock(&dev->struct_mutex);
4195 return 0;
4196}
4197
4198int
4199i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4200 struct drm_file *file_priv)
4201{
4202 struct drm_i915_gem_busy *args = data;
4203 struct drm_gem_object *obj;
4204 struct drm_i915_gem_object *obj_priv;
4205
Eric Anholt673a3942008-07-30 12:06:12 -07004206 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4207 if (obj == NULL) {
4208 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4209 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004210 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004211 }
4212
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004213 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004214
Chris Wilson0be555b2010-08-04 15:36:30 +01004215 /* Count all active objects as busy, even if they are currently not used
4216 * by the gpu. Users of this interface expect objects to eventually
4217 * become non-busy without any further actions, therefore emit any
4218 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004219 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004220 obj_priv = to_intel_bo(obj);
4221 args->busy = obj_priv->active;
4222 if (args->busy) {
4223 /* Unconditionally flush objects, even when the gpu still uses this
4224 * object. Userspace calling this function indicates that it wants to
4225 * use this buffer rather sooner than later, so issuing the required
4226 * flush earlier is beneficial.
4227 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004228 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4229 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004230 obj_priv->ring,
4231 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004232
4233 /* Update the active list for the hardware's current position.
4234 * Otherwise this only updates on a delayed timer or when irqs
4235 * are actually unmasked, and our working set ends up being
4236 * larger than required.
4237 */
4238 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4239
4240 args->busy = obj_priv->active;
4241 }
Eric Anholt673a3942008-07-30 12:06:12 -07004242
4243 drm_gem_object_unreference(obj);
4244 mutex_unlock(&dev->struct_mutex);
4245 return 0;
4246}
4247
4248int
4249i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4250 struct drm_file *file_priv)
4251{
4252 return i915_gem_ring_throttle(dev, file_priv);
4253}
4254
Chris Wilson3ef94da2009-09-14 16:50:29 +01004255int
4256i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4257 struct drm_file *file_priv)
4258{
4259 struct drm_i915_gem_madvise *args = data;
4260 struct drm_gem_object *obj;
4261 struct drm_i915_gem_object *obj_priv;
4262
4263 switch (args->madv) {
4264 case I915_MADV_DONTNEED:
4265 case I915_MADV_WILLNEED:
4266 break;
4267 default:
4268 return -EINVAL;
4269 }
4270
4271 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4272 if (obj == NULL) {
4273 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4274 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004275 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004276 }
4277
4278 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004279 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004280
4281 if (obj_priv->pin_count) {
4282 drm_gem_object_unreference(obj);
4283 mutex_unlock(&dev->struct_mutex);
4284
4285 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4286 return -EINVAL;
4287 }
4288
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004289 if (obj_priv->madv != __I915_MADV_PURGED)
4290 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004291
Chris Wilson2d7ef392009-09-20 23:13:10 +01004292 /* if the object is no longer bound, discard its backing storage */
4293 if (i915_gem_object_is_purgeable(obj_priv) &&
4294 obj_priv->gtt_space == NULL)
4295 i915_gem_object_truncate(obj);
4296
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004297 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4298
Chris Wilson3ef94da2009-09-14 16:50:29 +01004299 drm_gem_object_unreference(obj);
4300 mutex_unlock(&dev->struct_mutex);
4301
4302 return 0;
4303}
4304
Daniel Vetterac52bc52010-04-09 19:05:06 +00004305struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4306 size_t size)
4307{
Daniel Vetterc397b902010-04-09 19:05:07 +00004308 struct drm_i915_gem_object *obj;
4309
4310 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4311 if (obj == NULL)
4312 return NULL;
4313
4314 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4315 kfree(obj);
4316 return NULL;
4317 }
4318
4319 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4320 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4321
4322 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004323 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004324 obj->fence_reg = I915_FENCE_REG_NONE;
4325 INIT_LIST_HEAD(&obj->list);
4326 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004327 obj->madv = I915_MADV_WILLNEED;
4328
4329 trace_i915_gem_object_create(&obj->base);
4330
4331 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004332}
4333
Eric Anholt673a3942008-07-30 12:06:12 -07004334int i915_gem_init_object(struct drm_gem_object *obj)
4335{
Daniel Vetterc397b902010-04-09 19:05:07 +00004336 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004337
Eric Anholt673a3942008-07-30 12:06:12 -07004338 return 0;
4339}
4340
Chris Wilsonbe726152010-07-23 23:18:50 +01004341static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4342{
4343 struct drm_device *dev = obj->dev;
4344 drm_i915_private_t *dev_priv = dev->dev_private;
4345 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4346 int ret;
4347
4348 ret = i915_gem_object_unbind(obj);
4349 if (ret == -ERESTARTSYS) {
4350 list_move(&obj_priv->list,
4351 &dev_priv->mm.deferred_free_list);
4352 return;
4353 }
4354
4355 if (obj_priv->mmap_offset)
4356 i915_gem_free_mmap_offset(obj);
4357
4358 drm_gem_object_release(obj);
4359
4360 kfree(obj_priv->page_cpu_valid);
4361 kfree(obj_priv->bit_17);
4362 kfree(obj_priv);
4363}
4364
Eric Anholt673a3942008-07-30 12:06:12 -07004365void i915_gem_free_object(struct drm_gem_object *obj)
4366{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004367 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004368 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004369
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004370 trace_i915_gem_object_destroy(obj);
4371
Eric Anholt673a3942008-07-30 12:06:12 -07004372 while (obj_priv->pin_count > 0)
4373 i915_gem_object_unpin(obj);
4374
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375 if (obj_priv->phys_obj)
4376 i915_gem_detach_phys_object(dev, obj);
4377
Chris Wilsonbe726152010-07-23 23:18:50 +01004378 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004379}
4380
Jesse Barnes5669fca2009-02-17 15:13:31 -08004381int
Eric Anholt673a3942008-07-30 12:06:12 -07004382i915_gem_idle(struct drm_device *dev)
4383{
4384 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004385 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004386
Keith Packard6dbe2772008-10-14 21:41:13 -07004387 mutex_lock(&dev->struct_mutex);
4388
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004389 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004390 (dev_priv->render_ring.gem_object == NULL) ||
4391 (HAS_BSD(dev) &&
4392 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004393 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004394 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004395 }
Eric Anholt673a3942008-07-30 12:06:12 -07004396
Chris Wilson29105cc2010-01-07 10:39:13 +00004397 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004398 if (ret) {
4399 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004400 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004401 }
Eric Anholt673a3942008-07-30 12:06:12 -07004402
Chris Wilson29105cc2010-01-07 10:39:13 +00004403 /* Under UMS, be paranoid and evict. */
4404 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004405 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004406 if (ret) {
4407 mutex_unlock(&dev->struct_mutex);
4408 return ret;
4409 }
4410 }
4411
4412 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4413 * We need to replace this with a semaphore, or something.
4414 * And not confound mm.suspended!
4415 */
4416 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004417 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004418
4419 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004420 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004421
Keith Packard6dbe2772008-10-14 21:41:13 -07004422 mutex_unlock(&dev->struct_mutex);
4423
Chris Wilson29105cc2010-01-07 10:39:13 +00004424 /* Cancel the retire work handler, which should be idle now. */
4425 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4426
Eric Anholt673a3942008-07-30 12:06:12 -07004427 return 0;
4428}
4429
Jesse Barnese552eb72010-04-21 11:39:23 -07004430/*
4431 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4432 * over cache flushing.
4433 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004434static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004435i915_gem_init_pipe_control(struct drm_device *dev)
4436{
4437 drm_i915_private_t *dev_priv = dev->dev_private;
4438 struct drm_gem_object *obj;
4439 struct drm_i915_gem_object *obj_priv;
4440 int ret;
4441
Eric Anholt34dc4d42010-05-07 14:30:03 -07004442 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004443 if (obj == NULL) {
4444 DRM_ERROR("Failed to allocate seqno page\n");
4445 ret = -ENOMEM;
4446 goto err;
4447 }
4448 obj_priv = to_intel_bo(obj);
4449 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4450
4451 ret = i915_gem_object_pin(obj, 4096);
4452 if (ret)
4453 goto err_unref;
4454
4455 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4456 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4457 if (dev_priv->seqno_page == NULL)
4458 goto err_unpin;
4459
4460 dev_priv->seqno_obj = obj;
4461 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4462
4463 return 0;
4464
4465err_unpin:
4466 i915_gem_object_unpin(obj);
4467err_unref:
4468 drm_gem_object_unreference(obj);
4469err:
4470 return ret;
4471}
4472
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004473
4474static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004475i915_gem_cleanup_pipe_control(struct drm_device *dev)
4476{
4477 drm_i915_private_t *dev_priv = dev->dev_private;
4478 struct drm_gem_object *obj;
4479 struct drm_i915_gem_object *obj_priv;
4480
4481 obj = dev_priv->seqno_obj;
4482 obj_priv = to_intel_bo(obj);
4483 kunmap(obj_priv->pages[0]);
4484 i915_gem_object_unpin(obj);
4485 drm_gem_object_unreference(obj);
4486 dev_priv->seqno_obj = NULL;
4487
4488 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004489}
4490
Eric Anholt673a3942008-07-30 12:06:12 -07004491int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492i915_gem_init_ringbuffer(struct drm_device *dev)
4493{
4494 drm_i915_private_t *dev_priv = dev->dev_private;
4495 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004496
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004497 if (HAS_PIPE_CONTROL(dev)) {
4498 ret = i915_gem_init_pipe_control(dev);
4499 if (ret)
4500 return ret;
4501 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004502
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004503 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004504 if (ret)
4505 goto cleanup_pipe_control;
4506
4507 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004508 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004509 if (ret)
4510 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004511 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004512
Chris Wilson6f392d52010-08-07 11:01:22 +01004513 dev_priv->next_seqno = 1;
4514
Chris Wilson68f95ba2010-05-27 13:18:22 +01004515 return 0;
4516
4517cleanup_render_ring:
4518 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4519cleanup_pipe_control:
4520 if (HAS_PIPE_CONTROL(dev))
4521 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004522 return ret;
4523}
4524
4525void
4526i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4527{
4528 drm_i915_private_t *dev_priv = dev->dev_private;
4529
4530 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004531 if (HAS_BSD(dev))
4532 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004533 if (HAS_PIPE_CONTROL(dev))
4534 i915_gem_cleanup_pipe_control(dev);
4535}
4536
4537int
Eric Anholt673a3942008-07-30 12:06:12 -07004538i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4539 struct drm_file *file_priv)
4540{
4541 drm_i915_private_t *dev_priv = dev->dev_private;
4542 int ret;
4543
Jesse Barnes79e53942008-11-07 14:24:08 -08004544 if (drm_core_check_feature(dev, DRIVER_MODESET))
4545 return 0;
4546
Ben Gamariba1234d2009-09-14 17:48:47 -04004547 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004548 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004549 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004550 }
4551
Eric Anholt673a3942008-07-30 12:06:12 -07004552 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004553 dev_priv->mm.suspended = 0;
4554
4555 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004556 if (ret != 0) {
4557 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004558 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004559 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004560
Zou Nan hai852835f2010-05-21 09:08:56 +08004561 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004562 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004563 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4564 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004565 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004566 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004567 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004568
Chris Wilson5f353082010-06-07 14:03:03 +01004569 ret = drm_irq_install(dev);
4570 if (ret)
4571 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004572
Eric Anholt673a3942008-07-30 12:06:12 -07004573 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004574
4575cleanup_ringbuffer:
4576 mutex_lock(&dev->struct_mutex);
4577 i915_gem_cleanup_ringbuffer(dev);
4578 dev_priv->mm.suspended = 1;
4579 mutex_unlock(&dev->struct_mutex);
4580
4581 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004582}
4583
4584int
4585i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4586 struct drm_file *file_priv)
4587{
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 if (drm_core_check_feature(dev, DRIVER_MODESET))
4589 return 0;
4590
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004591 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004592 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004593}
4594
4595void
4596i915_gem_lastclose(struct drm_device *dev)
4597{
4598 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004599
Eric Anholte806b492009-01-22 09:56:58 -08004600 if (drm_core_check_feature(dev, DRIVER_MODESET))
4601 return;
4602
Keith Packard6dbe2772008-10-14 21:41:13 -07004603 ret = i915_gem_idle(dev);
4604 if (ret)
4605 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004606}
4607
4608void
4609i915_gem_load(struct drm_device *dev)
4610{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004611 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004612 drm_i915_private_t *dev_priv = dev->dev_private;
4613
Eric Anholt673a3942008-07-30 12:06:12 -07004614 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004615 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004616 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004617 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004618 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004619 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4620 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004621 if (HAS_BSD(dev)) {
4622 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4623 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4624 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004625 for (i = 0; i < 16; i++)
4626 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004627 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4628 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004629 spin_lock(&shrink_list_lock);
4630 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4631 spin_unlock(&shrink_list_lock);
4632
Dave Airlie94400122010-07-20 13:15:31 +10004633 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4634 if (IS_GEN3(dev)) {
4635 u32 tmp = I915_READ(MI_ARB_STATE);
4636 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4637 /* arb state is a masked write, so set bit + bit in mask */
4638 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4639 I915_WRITE(MI_ARB_STATE, tmp);
4640 }
4641 }
4642
Jesse Barnesde151cf2008-11-12 10:03:55 -08004643 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004644 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4645 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004646
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004647 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004648 dev_priv->num_fence_regs = 16;
4649 else
4650 dev_priv->num_fence_regs = 8;
4651
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004652 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004653 switch (INTEL_INFO(dev)->gen) {
4654 case 6:
4655 for (i = 0; i < 16; i++)
4656 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4657 break;
4658 case 5:
4659 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004660 for (i = 0; i < 16; i++)
4661 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004662 break;
4663 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004664 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4665 for (i = 0; i < 8; i++)
4666 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004667 case 2:
4668 for (i = 0; i < 8; i++)
4669 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4670 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004671 }
Eric Anholt673a3942008-07-30 12:06:12 -07004672 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004673 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004674}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004675
4676/*
4677 * Create a physically contiguous memory object for this object
4678 * e.g. for cursor + overlay regs
4679 */
Chris Wilson995b67622010-08-20 13:23:26 +01004680static int i915_gem_init_phys_object(struct drm_device *dev,
4681 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004682{
4683 drm_i915_private_t *dev_priv = dev->dev_private;
4684 struct drm_i915_gem_phys_object *phys_obj;
4685 int ret;
4686
4687 if (dev_priv->mm.phys_objs[id - 1] || !size)
4688 return 0;
4689
Eric Anholt9a298b22009-03-24 12:23:04 -07004690 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004691 if (!phys_obj)
4692 return -ENOMEM;
4693
4694 phys_obj->id = id;
4695
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004696 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004697 if (!phys_obj->handle) {
4698 ret = -ENOMEM;
4699 goto kfree_obj;
4700 }
4701#ifdef CONFIG_X86
4702 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4703#endif
4704
4705 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4706
4707 return 0;
4708kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004709 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004710 return ret;
4711}
4712
Chris Wilson995b67622010-08-20 13:23:26 +01004713static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004714{
4715 drm_i915_private_t *dev_priv = dev->dev_private;
4716 struct drm_i915_gem_phys_object *phys_obj;
4717
4718 if (!dev_priv->mm.phys_objs[id - 1])
4719 return;
4720
4721 phys_obj = dev_priv->mm.phys_objs[id - 1];
4722 if (phys_obj->cur_obj) {
4723 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4724 }
4725
4726#ifdef CONFIG_X86
4727 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4728#endif
4729 drm_pci_free(dev, phys_obj->handle);
4730 kfree(phys_obj);
4731 dev_priv->mm.phys_objs[id - 1] = NULL;
4732}
4733
4734void i915_gem_free_all_phys_object(struct drm_device *dev)
4735{
4736 int i;
4737
Dave Airlie260883c2009-01-22 17:58:49 +10004738 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739 i915_gem_free_phys_object(dev, i);
4740}
4741
4742void i915_gem_detach_phys_object(struct drm_device *dev,
4743 struct drm_gem_object *obj)
4744{
4745 struct drm_i915_gem_object *obj_priv;
4746 int i;
4747 int ret;
4748 int page_count;
4749
Daniel Vetter23010e42010-03-08 13:35:02 +01004750 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 if (!obj_priv->phys_obj)
4752 return;
4753
Chris Wilson4bdadb92010-01-27 13:36:32 +00004754 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755 if (ret)
4756 goto out;
4757
4758 page_count = obj->size / PAGE_SIZE;
4759
4760 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004761 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004762 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4763
4764 memcpy(dst, src, PAGE_SIZE);
4765 kunmap_atomic(dst, KM_USER0);
4766 }
Eric Anholt856fa192009-03-19 14:10:50 -07004767 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004769
4770 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771out:
4772 obj_priv->phys_obj->cur_obj = NULL;
4773 obj_priv->phys_obj = NULL;
4774}
4775
4776int
4777i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004778 struct drm_gem_object *obj,
4779 int id,
4780 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781{
4782 drm_i915_private_t *dev_priv = dev->dev_private;
4783 struct drm_i915_gem_object *obj_priv;
4784 int ret = 0;
4785 int page_count;
4786 int i;
4787
4788 if (id > I915_MAX_PHYS_OBJECT)
4789 return -EINVAL;
4790
Daniel Vetter23010e42010-03-08 13:35:02 +01004791 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004792
4793 if (obj_priv->phys_obj) {
4794 if (obj_priv->phys_obj->id == id)
4795 return 0;
4796 i915_gem_detach_phys_object(dev, obj);
4797 }
4798
Dave Airlie71acb5e2008-12-30 20:31:46 +10004799 /* create a new object */
4800 if (!dev_priv->mm.phys_objs[id - 1]) {
4801 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004802 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004803 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004804 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004805 goto out;
4806 }
4807 }
4808
4809 /* bind to the object */
4810 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4811 obj_priv->phys_obj->cur_obj = obj;
4812
Chris Wilson4bdadb92010-01-27 13:36:32 +00004813 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814 if (ret) {
4815 DRM_ERROR("failed to get page list\n");
4816 goto out;
4817 }
4818
4819 page_count = obj->size / PAGE_SIZE;
4820
4821 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004822 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004823 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4824
4825 memcpy(dst, src, PAGE_SIZE);
4826 kunmap_atomic(src, KM_USER0);
4827 }
4828
Chris Wilsond78b47b2009-06-17 21:52:49 +01004829 i915_gem_object_put_pages(obj);
4830
Dave Airlie71acb5e2008-12-30 20:31:46 +10004831 return 0;
4832out:
4833 return ret;
4834}
4835
4836static int
4837i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4838 struct drm_i915_gem_pwrite *args,
4839 struct drm_file *file_priv)
4840{
Daniel Vetter23010e42010-03-08 13:35:02 +01004841 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004842 void *obj_addr;
4843 int ret;
4844 char __user *user_data;
4845
4846 user_data = (char __user *) (uintptr_t) args->data_ptr;
4847 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4848
Zhao Yakui44d98a62009-10-09 11:39:40 +08004849 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004850 ret = copy_from_user(obj_addr, user_data, args->size);
4851 if (ret)
4852 return -EFAULT;
4853
4854 drm_agp_chipset_flush(dev);
4855 return 0;
4856}
Eric Anholtb9624422009-06-03 07:27:35 +00004857
4858void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4859{
4860 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4861
4862 /* Clean up our request list when the client is going away, so that
4863 * later retire_requests won't dereference our soon-to-be-gone
4864 * file_priv.
4865 */
4866 mutex_lock(&dev->struct_mutex);
4867 while (!list_empty(&i915_file_priv->mm.request_list))
4868 list_del_init(i915_file_priv->mm.request_list.next);
4869 mutex_unlock(&dev->struct_mutex);
4870}
Chris Wilson31169712009-09-14 16:50:28 +01004871
Chris Wilson31169712009-09-14 16:50:28 +01004872static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004873i915_gpu_is_active(struct drm_device *dev)
4874{
4875 drm_i915_private_t *dev_priv = dev->dev_private;
4876 int lists_empty;
4877
Chris Wilson1637ef42010-04-20 17:10:35 +01004878 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004879 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004880 if (HAS_BSD(dev))
4881 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004882
4883 return !lists_empty;
4884}
4885
4886static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004887i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004888{
4889 drm_i915_private_t *dev_priv, *next_dev;
4890 struct drm_i915_gem_object *obj_priv, *next_obj;
4891 int cnt = 0;
4892 int would_deadlock = 1;
4893
4894 /* "fast-path" to count number of available objects */
4895 if (nr_to_scan == 0) {
4896 spin_lock(&shrink_list_lock);
4897 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4898 struct drm_device *dev = dev_priv->dev;
4899
4900 if (mutex_trylock(&dev->struct_mutex)) {
4901 list_for_each_entry(obj_priv,
4902 &dev_priv->mm.inactive_list,
4903 list)
4904 cnt++;
4905 mutex_unlock(&dev->struct_mutex);
4906 }
4907 }
4908 spin_unlock(&shrink_list_lock);
4909
4910 return (cnt / 100) * sysctl_vfs_cache_pressure;
4911 }
4912
4913 spin_lock(&shrink_list_lock);
4914
Chris Wilson1637ef42010-04-20 17:10:35 +01004915rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004916 /* first scan for clean buffers */
4917 list_for_each_entry_safe(dev_priv, next_dev,
4918 &shrink_list, mm.shrink_list) {
4919 struct drm_device *dev = dev_priv->dev;
4920
4921 if (! mutex_trylock(&dev->struct_mutex))
4922 continue;
4923
4924 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004925 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004926
Chris Wilson31169712009-09-14 16:50:28 +01004927 list_for_each_entry_safe(obj_priv, next_obj,
4928 &dev_priv->mm.inactive_list,
4929 list) {
4930 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004931 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004932 if (--nr_to_scan <= 0)
4933 break;
4934 }
4935 }
4936
4937 spin_lock(&shrink_list_lock);
4938 mutex_unlock(&dev->struct_mutex);
4939
Chris Wilson963b4832009-09-20 23:03:54 +01004940 would_deadlock = 0;
4941
Chris Wilson31169712009-09-14 16:50:28 +01004942 if (nr_to_scan <= 0)
4943 break;
4944 }
4945
4946 /* second pass, evict/count anything still on the inactive list */
4947 list_for_each_entry_safe(dev_priv, next_dev,
4948 &shrink_list, mm.shrink_list) {
4949 struct drm_device *dev = dev_priv->dev;
4950
4951 if (! mutex_trylock(&dev->struct_mutex))
4952 continue;
4953
4954 spin_unlock(&shrink_list_lock);
4955
4956 list_for_each_entry_safe(obj_priv, next_obj,
4957 &dev_priv->mm.inactive_list,
4958 list) {
4959 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004960 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004961 nr_to_scan--;
4962 } else
4963 cnt++;
4964 }
4965
4966 spin_lock(&shrink_list_lock);
4967 mutex_unlock(&dev->struct_mutex);
4968
4969 would_deadlock = 0;
4970 }
4971
Chris Wilson1637ef42010-04-20 17:10:35 +01004972 if (nr_to_scan) {
4973 int active = 0;
4974
4975 /*
4976 * We are desperate for pages, so as a last resort, wait
4977 * for the GPU to finish and discard whatever we can.
4978 * This has a dramatic impact to reduce the number of
4979 * OOM-killer events whilst running the GPU aggressively.
4980 */
4981 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4982 struct drm_device *dev = dev_priv->dev;
4983
4984 if (!mutex_trylock(&dev->struct_mutex))
4985 continue;
4986
4987 spin_unlock(&shrink_list_lock);
4988
4989 if (i915_gpu_is_active(dev)) {
4990 i915_gpu_idle(dev);
4991 active++;
4992 }
4993
4994 spin_lock(&shrink_list_lock);
4995 mutex_unlock(&dev->struct_mutex);
4996 }
4997
4998 if (active)
4999 goto rescan;
5000 }
5001
Chris Wilson31169712009-09-14 16:50:28 +01005002 spin_unlock(&shrink_list_lock);
5003
5004 if (would_deadlock)
5005 return -1;
5006 else if (cnt > 0)
5007 return (cnt / 100) * sysctl_vfs_cache_pressure;
5008 else
5009 return 0;
5010}
5011
5012static struct shrinker shrinker = {
5013 .shrink = i915_gem_shrink,
5014 .seeks = DEFAULT_SEEKS,
5015};
5016
5017__init void
5018i915_gem_shrinker_init(void)
5019{
5020 register_shrinker(&shrinker);
5021}
5022
5023__exit void
5024i915_gem_shrinker_exit(void)
5025{
5026 unregister_shrinker(&shrinker);
5027}