blob: 864f507e859b38a167593a4f472857a3406c37ba [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
Linus Walleijff2b1352015-10-20 11:10:38 +02004#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07005#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +03009#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010010#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030011#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070012
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090014struct of_phandle_args;
15struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110016struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020017struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040018struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090020#ifdef CONFIG_GPIOLIB
21
Thierry Redingc44eafd2017-11-07 19:15:45 +010022#ifdef CONFIG_GPIOLIB_IRQCHIP
23/**
24 * struct gpio_irq_chip - GPIO interrupt controller
25 */
26struct gpio_irq_chip {
27 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010028 * @chip:
29 *
30 * GPIO IRQ chip implementation, provided by GPIO driver.
31 */
32 struct irq_chip *chip;
33
34 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010035 * @domain:
36 *
37 * Interrupt translation domain; responsible for mapping between GPIO
38 * hwirq number and Linux IRQ number.
39 */
40 struct irq_domain *domain;
41
42 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010043 * @domain_ops:
44 *
45 * Table of interrupt domain operations for this IRQ chip.
46 */
47 const struct irq_domain_ops *domain_ops;
48
49 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010050 * @handler:
51 *
52 * The IRQ handler to use (often a predefined IRQ core function) for
53 * GPIO IRQs, provided by GPIO driver.
54 */
55 irq_flow_handler_t handler;
56
57 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010058 * @parent_handler:
59 *
60 * The interrupt handler for the GPIO chip's parent interrupts, may be
61 * NULL if the parent interrupts are nested rather than cascaded.
62 */
63 irq_flow_handler_t parent_handler;
64
65 /**
66 * @parent_handler_data:
67 *
68 * Data associated, and passed to, the handler for the parent
69 * interrupt.
70 */
71 void *parent_handler_data;
72};
Thierry Redingda80ff82017-11-07 19:15:46 +010073
74static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
75{
76 return container_of(chip, struct gpio_irq_chip, chip);
77}
Thierry Redingc44eafd2017-11-07 19:15:45 +010078#endif
79
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070080/**
81 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +010082 * @label: a functional name for the GPIO device, such as a part
83 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +020084 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +010085 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070086 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070087 * @request: optional hook for chip-specific activation, such as
88 * enabling module power and clock; may sleep
89 * @free: optional hook for chip-specific deactivation, such as
90 * disabling module power and clock; may sleep
91 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
92 * (same as GPIOF_DIR_XXX), or negative error
93 * @direction_input: configures signal "offset" as input, or returns error
94 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +020095 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +020096 * @get_multiple: reads values for multiple signals defined by "mask" and
97 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070098 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +010099 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300100 * @set_config: optional hook for all kinds of settings. Uses the same
101 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700102 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
103 * implementation may not sleep
104 * @dbg_show: optional routine to show contents in debugfs; default code
105 * will be used when this is omitted, but custom code can show extra
106 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200107 * @base: identifies the first GPIO number handled by this chip;
108 * or, if negative during registration, requests dynamic ID allocation.
109 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200110 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200111 * let gpiolib select the chip base in all possible cases. We want to
112 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700113 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
114 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700115 * @names: if set, must be an array of strings to use as alternative
116 * names for the GPIOs in this chip. Any entry in the array
117 * may be NULL if there is no alias for the GPIO, however the
118 * array must be @ngpio entries long. A name can include a single printk
119 * format specifier for an unsigned int. It is substituted by the actual
120 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100121 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200122 * must while accessing GPIO expander chips over I2C or SPI. This
123 * implies that if the chip supports IRQs, these IRQs need to be threaded
124 * as the chip access may sleep when e.g. reading out the IRQ status
125 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100126 * @read_reg: reader function for generic GPIO
127 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200128 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
129 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
130 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100131 * @reg_dat: data (in) register for generic GPIO
132 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600133 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100134 * @reg_dir: direction setting register for generic GPIO
135 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
136 * <register width> * 8
137 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
138 * shadowed and real data registers writes together.
139 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
140 * safely.
141 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
142 * direction safely.
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300143 * @irq_default_type: default IRQ triggering type applied during GPIO driver
144 * initialization, provided by GPIO driver
Linus Walleijd245b3f2016-11-24 10:57:25 +0100145 * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
146 * provided by GPIO driver for chained interrupt (not for nested
147 * interrupts).
148 * @irq_nested: True if set the interrupt handling is nested.
Mika Westerberg79b804c2016-09-20 15:15:21 +0300149 * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
150 * bits set to one
151 * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
152 * be included in IRQ domain of the chip
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300153 * @lock_key: per GPIO IRQ chip lockdep class
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700154 *
155 * A gpio_chip can help platforms abstract various sources of GPIOs so
156 * they can all be accessed through a common programing interface.
157 * Example sources would be SOC controllers, FPGAs, multifunction
158 * chips, dedicated GPIO expanders, and so on.
159 *
160 * Each chip controls a number of signals, identified in method calls
161 * by "offset" values in the range 0..(@ngpio - 1). When those signals
162 * are referenced through calls like gpio_get_value(gpio), the offset
163 * is calculated by subtracting @base from the gpio number.
164 */
165struct gpio_chip {
166 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200167 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100168 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700169 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700170
171 int (*request)(struct gpio_chip *chip,
172 unsigned offset);
173 void (*free)(struct gpio_chip *chip,
174 unsigned offset);
175 int (*get_direction)(struct gpio_chip *chip,
176 unsigned offset);
177 int (*direction_input)(struct gpio_chip *chip,
178 unsigned offset);
179 int (*direction_output)(struct gpio_chip *chip,
180 unsigned offset, int value);
181 int (*get)(struct gpio_chip *chip,
182 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200183 int (*get_multiple)(struct gpio_chip *chip,
184 unsigned long *mask,
185 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700186 void (*set)(struct gpio_chip *chip,
187 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100188 void (*set_multiple)(struct gpio_chip *chip,
189 unsigned long *mask,
190 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300191 int (*set_config)(struct gpio_chip *chip,
192 unsigned offset,
193 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700194 int (*to_irq)(struct gpio_chip *chip,
195 unsigned offset);
196
197 void (*dbg_show)(struct seq_file *s,
198 struct gpio_chip *chip);
199 int base;
200 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700201 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100202 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700203
Linus Walleij0f4630f2015-12-04 14:02:58 +0100204#if IS_ENABLED(CONFIG_GPIO_GENERIC)
205 unsigned long (*read_reg)(void __iomem *reg);
206 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200207 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100208 void __iomem *reg_dat;
209 void __iomem *reg_set;
210 void __iomem *reg_clr;
211 void __iomem *reg_dir;
212 int bgpio_bits;
213 spinlock_t bgpio_lock;
214 unsigned long bgpio_data;
215 unsigned long bgpio_dir;
216#endif
217
Linus Walleij14250522014-03-25 10:40:18 +0100218#ifdef CONFIG_GPIOLIB_IRQCHIP
219 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200220 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100221 * to handle IRQs for most practical cases.
222 */
Linus Walleij14250522014-03-25 10:40:18 +0100223 unsigned int irq_default_type;
Thierry Reding6f793092017-04-03 18:05:21 +0200224 unsigned int irq_chained_parent;
Linus Walleijd245b3f2016-11-24 10:57:25 +0100225 bool irq_nested;
Mika Westerberg79b804c2016-09-20 15:15:21 +0300226 bool irq_need_valid_mask;
227 unsigned long *irq_valid_mask;
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300228 struct lock_class_key *lock_key;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100229
230 /**
231 * @irq:
232 *
233 * Integrates interrupt chip functionality with the GPIO chip. Can be
234 * used to handle IRQs for most practical cases.
235 */
236 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100237#endif
238
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700239#if defined(CONFIG_OF_GPIO)
240 /*
241 * If CONFIG_OF is enabled, then all GPIO controllers described in the
242 * device tree automatically may have an OF translation
243 */
Thierry Reding67049c52017-07-24 16:57:23 +0200244
245 /**
246 * @of_node:
247 *
248 * Pointer to a device tree node representing this GPIO controller.
249 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700250 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200251
252 /**
253 * @of_gpio_n_cells:
254 *
255 * Number of cells used to form the GPIO specifier.
256 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200257 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200258
259 /**
260 * @of_xlate:
261 *
262 * Callback to translate a device tree GPIO specifier into a chip-
263 * relative GPIO number and flags.
264 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700265 int (*of_xlate)(struct gpio_chip *gc,
266 const struct of_phandle_args *gpiospec, u32 *flags);
267#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700268};
269
270extern const char *gpiochip_is_requested(struct gpio_chip *chip,
271 unsigned offset);
272
273/* add/remove chips */
Linus Walleijb08ea352015-12-03 15:14:13 +0100274extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
275static inline int gpiochip_add(struct gpio_chip *chip)
276{
277 return gpiochip_add_data(chip, NULL);
278}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200279extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530280extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
281 void *data);
282extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
283
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700284extern struct gpio_chip *gpiochip_find(void *data,
285 int (*match)(struct gpio_chip *chip, void *data));
286
287/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900288int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
289void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100290bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700291
Linus Walleij143b65d2016-02-16 15:41:42 +0100292/* Line status inquiry for drivers */
293bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
294bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
295
Charles Keepax05f479b2017-05-23 15:47:29 +0100296/* Sleep persistence inquiry for drivers */
297bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
298
Linus Walleijb08ea352015-12-03 15:14:13 +0100299/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100300void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100301
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900302struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
303
Linus Walleij0f4630f2015-12-04 14:02:58 +0100304struct bgpio_pdata {
305 const char *label;
306 int base;
307 int ngpio;
308};
309
Arnd Bergmannc474e342016-01-09 22:16:42 +0100310#if IS_ENABLED(CONFIG_GPIO_GENERIC)
311
Linus Walleij0f4630f2015-12-04 14:02:58 +0100312int bgpio_init(struct gpio_chip *gc, struct device *dev,
313 unsigned long sz, void __iomem *dat, void __iomem *set,
314 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
315 unsigned long flags);
316
317#define BGPIOF_BIG_ENDIAN BIT(0)
318#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
319#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
320#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
321#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
322#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
323
324#endif
325
Linus Walleij14250522014-03-25 10:40:18 +0100326#ifdef CONFIG_GPIOLIB_IRQCHIP
327
328void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
329 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200330 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100331 irq_flow_handler_t parent_handler);
332
Linus Walleijd245b3f2016-11-24 10:57:25 +0100333void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
334 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200335 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100336
Linus Walleij739e6f52017-01-11 13:37:07 +0100337int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
338 struct irq_chip *irqchip,
339 unsigned int first_irq,
340 irq_flow_handler_t handler,
341 unsigned int type,
342 bool nested,
343 struct lock_class_key *lock_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300344
Linus Walleij739e6f52017-01-11 13:37:07 +0100345#ifdef CONFIG_LOCKDEP
346
347/*
348 * Lockdep requires that each irqchip instance be created with a
349 * unique key so as to avoid unnecessary warnings. This upfront
350 * boilerplate static inlines provides such a key for each
351 * unique instance.
352 */
353static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
354 struct irq_chip *irqchip,
355 unsigned int first_irq,
356 irq_flow_handler_t handler,
357 unsigned int type)
358{
359 static struct lock_class_key key;
360
361 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
362 handler, type, false, &key);
363}
364
Linus Walleijd245b3f2016-11-24 10:57:25 +0100365static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
366 struct irq_chip *irqchip,
367 unsigned int first_irq,
368 irq_flow_handler_t handler,
369 unsigned int type)
370{
Linus Walleij739e6f52017-01-11 13:37:07 +0100371
372 static struct lock_class_key key;
373
374 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
375 handler, type, true, &key);
376}
377#else
378static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
379 struct irq_chip *irqchip,
380 unsigned int first_irq,
381 irq_flow_handler_t handler,
382 unsigned int type)
383{
384 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
385 handler, type, false, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100386}
387
Linus Walleij739e6f52017-01-11 13:37:07 +0100388static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
389 struct irq_chip *irqchip,
390 unsigned int first_irq,
391 irq_flow_handler_t handler,
392 unsigned int type)
393{
394 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
395 handler, type, true, NULL);
396}
397#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100398
Paul Bolle7d75a872014-09-05 13:09:25 +0200399#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100400
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200401int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
402void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300403int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
404 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200405
Linus Walleij964cb342015-03-18 01:56:17 +0100406#ifdef CONFIG_PINCTRL
407
408/**
409 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200410 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100411 * @pctldev: pinctrl device which handles corresponding pins
412 * @range: actual range of pins controlled by a gpio controller
413 */
Linus Walleij964cb342015-03-18 01:56:17 +0100414struct gpio_pin_range {
415 struct list_head node;
416 struct pinctrl_dev *pctldev;
417 struct pinctrl_gpio_range range;
418};
419
420int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
421 unsigned int gpio_offset, unsigned int pin_offset,
422 unsigned int npins);
423int gpiochip_add_pingroup_range(struct gpio_chip *chip,
424 struct pinctrl_dev *pctldev,
425 unsigned int gpio_offset, const char *pin_group);
426void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
427
428#else
429
430static inline int
431gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
432 unsigned int gpio_offset, unsigned int pin_offset,
433 unsigned int npins)
434{
435 return 0;
436}
437static inline int
438gpiochip_add_pingroup_range(struct gpio_chip *chip,
439 struct pinctrl_dev *pctldev,
440 unsigned int gpio_offset, const char *pin_group)
441{
442 return 0;
443}
444
445static inline void
446gpiochip_remove_pin_ranges(struct gpio_chip *chip)
447{
448}
449
450#endif /* CONFIG_PINCTRL */
451
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700452struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
453 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700454void gpiochip_free_own_desc(struct gpio_desc *desc);
455
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900456#else /* CONFIG_GPIOLIB */
457
458static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
459{
460 /* GPIO can never have been requested */
461 WARN_ON(1);
462 return ERR_PTR(-ENODEV);
463}
464
465#endif /* CONFIG_GPIOLIB */
466
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700467#endif