blob: 222796f5afb28920411bf0f37ce5f97be02e1522 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
Chris Wilsonad778f82016-08-04 16:32:42 +010029#include <linux/dma_remapping.h>
30#include <linux/reservation.h>
31#include <linux/uaccess.h>
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010035
Chris Wilson54cf91d2010-11-25 18:00:26 +000036#include "i915_drv.h"
Chris Wilsonad778f82016-08-04 16:32:42 +010037#include "i915_gem_dmabuf.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000038#include "i915_trace.h"
39#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000041
Chris Wilsond50415c2016-08-18 17:16:52 +010042#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
43
Dave Gordon9e2793f62016-07-14 14:52:03 +010044#define __EXEC_OBJECT_HAS_PIN (1<<31)
45#define __EXEC_OBJECT_HAS_FENCE (1<<30)
46#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
47#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
48#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
Chris Wilsond23db882014-05-23 08:48:08 +020049
50#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000051
Chris Wilson5b043f42016-08-02 22:50:38 +010052struct i915_execbuffer_params {
53 struct drm_device *dev;
54 struct drm_file *file;
Chris Wilson59bfa122016-08-04 16:32:31 +010055 struct i915_vma *batch;
56 u32 dispatch_flags;
57 u32 args_batch_start_offset;
Chris Wilson5b043f42016-08-02 22:50:38 +010058 struct intel_engine_cs *engine;
Chris Wilson5b043f42016-08-02 22:50:38 +010059 struct i915_gem_context *ctx;
60 struct drm_i915_gem_request *request;
61};
62
Ben Widawsky27173f12013-08-14 11:38:36 +020063struct eb_vmas {
Chris Wilsond50415c2016-08-18 17:16:52 +010064 struct drm_i915_private *i915;
Ben Widawsky27173f12013-08-14 11:38:36 +020065 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000066 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000067 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020068 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000069 struct hlist_head buckets[0];
70 };
Chris Wilson67731b82010-12-08 10:38:14 +000071};
72
Ben Widawsky27173f12013-08-14 11:38:36 +020073static struct eb_vmas *
Chris Wilsond50415c2016-08-18 17:16:52 +010074eb_create(struct drm_i915_private *i915,
75 struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000076{
Ben Widawsky27173f12013-08-14 11:38:36 +020077 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000078
Chris Wilsoneef90cc2013-01-08 10:53:17 +000079 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020080 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020081 size *= sizeof(struct i915_vma *);
82 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000083 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
84 }
85
86 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020087 unsigned size = args->buffer_count;
88 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020089 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000090 while (count > 2*size)
91 count >>= 1;
92 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020093 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000094 GFP_TEMPORARY);
95 if (eb == NULL)
96 return eb;
97
98 eb->and = count - 1;
99 } else
100 eb->and = -args->buffer_count;
101
Chris Wilsond50415c2016-08-18 17:16:52 +0100102 eb->i915 = i915;
Ben Widawsky27173f12013-08-14 11:38:36 +0200103 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +0000104 return eb;
105}
106
107static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200108eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +0000109{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000110 if (eb->and >= 0)
111 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +0000112}
113
Chris Wilson59bfa122016-08-04 16:32:31 +0100114static struct i915_vma *
115eb_get_batch(struct eb_vmas *eb)
116{
117 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
118
119 /*
120 * SNA is doing fancy tricks with compressing batch buffers, which leads
121 * to negative relocation deltas. Usually that works out ok since the
122 * relocate address is still positive, except when the batch is placed
123 * very low in the GTT. Ensure this doesn't happen.
124 *
125 * Note that actual hangs have only been observed on gen7, but for
126 * paranoia do it everywhere.
127 */
128 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
129 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
130
131 return vma;
132}
133
Chris Wilson3b96eff2013-01-08 10:53:14 +0000134static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200135eb_lookup_vmas(struct eb_vmas *eb,
136 struct drm_i915_gem_exec_object2 *exec,
137 const struct drm_i915_gem_execbuffer2 *args,
138 struct i915_address_space *vm,
139 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +0000140{
Ben Widawsky27173f12013-08-14 11:38:36 +0200141 struct drm_i915_gem_object *obj;
142 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000143 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000144
Ben Widawsky27173f12013-08-14 11:38:36 +0200145 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000146 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 /* Grab a reference to the object and release the lock so we can lookup
148 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000149 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000150 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
151 if (obj == NULL) {
152 spin_unlock(&file->table_lock);
153 DRM_DEBUG("Invalid object handle %d at index %d\n",
154 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200155 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000156 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000157 }
158
Ben Widawsky27173f12013-08-14 11:38:36 +0200159 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000160 spin_unlock(&file->table_lock);
161 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
162 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200163 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000164 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000165 }
166
Chris Wilson25dc5562016-07-20 13:31:52 +0100167 i915_gem_object_get(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200168 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000169 }
170 spin_unlock(&file->table_lock);
171
Ben Widawsky27173f12013-08-14 11:38:36 +0200172 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000173 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200174 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800175
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000176 obj = list_first_entry(&objects,
177 struct drm_i915_gem_object,
178 obj_exec_link);
179
Daniel Vettere656a6c2013-08-14 14:14:04 +0200180 /*
181 * NOTE: We can leak any vmas created here when something fails
182 * later on. But that's no issue since vma_unbind can deal with
183 * vmas which are not actually bound. And since only
184 * lookup_or_create exists as an interface to get at the vma
185 * from the (obj, vm) we don't run the risk of creating
186 * duplicated vmas for the same vm.
187 */
Chris Wilson058d88c2016-08-15 10:49:06 +0100188 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
189 if (unlikely(IS_ERR(vma))) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200190 DRM_DEBUG("Failed to lookup VMA\n");
191 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000192 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200193 }
194
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000195 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200196 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000197 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200198
199 vma->exec_entry = &exec[i];
200 if (eb->and < 0) {
201 eb->lut[i] = vma;
202 } else {
203 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
204 vma->exec_handle = handle;
205 hlist_add_head(&vma->exec_node,
206 &eb->buckets[handle & eb->and]);
207 }
208 ++i;
209 }
210
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000211 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200212
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000213
214err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200215 while (!list_empty(&objects)) {
216 obj = list_first_entry(&objects,
217 struct drm_i915_gem_object,
218 obj_exec_link);
219 list_del_init(&obj->obj_exec_link);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100220 i915_gem_object_put(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200221 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000222 /*
223 * Objects already transfered to the vmas list will be unreferenced by
224 * eb_destroy.
225 */
226
Ben Widawsky27173f12013-08-14 11:38:36 +0200227 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000228}
229
Ben Widawsky27173f12013-08-14 11:38:36 +0200230static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000231{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000232 if (eb->and < 0) {
233 if (handle >= -eb->and)
234 return NULL;
235 return eb->lut[handle];
236 } else {
237 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800238 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000239
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000240 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800241 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200242 if (vma->exec_handle == handle)
243 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000244 }
245 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000246 }
Chris Wilson67731b82010-12-08 10:38:14 +0000247}
248
Chris Wilsona415d352013-11-26 11:23:15 +0000249static void
250i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
251{
252 struct drm_i915_gem_exec_object2 *entry;
Chris Wilsona415d352013-11-26 11:23:15 +0000253
254 if (!drm_mm_node_allocated(&vma->node))
255 return;
256
257 entry = vma->exec_entry;
258
259 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
Chris Wilson49ef5292016-08-18 17:17:00 +0100260 i915_vma_unpin_fence(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000261
262 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100263 __i915_vma_unpin(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000264
Chris Wilsonde4e7832015-04-07 16:20:35 +0100265 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000266}
267
268static void eb_destroy(struct eb_vmas *eb)
269{
Ben Widawsky27173f12013-08-14 11:38:36 +0200270 while (!list_empty(&eb->vmas)) {
271 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000272
Ben Widawsky27173f12013-08-14 11:38:36 +0200273 vma = list_first_entry(&eb->vmas,
274 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000275 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200276 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000277 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +0100278 i915_vma_put(vma);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000279 }
Chris Wilson67731b82010-12-08 10:38:14 +0000280 kfree(eb);
281}
282
Chris Wilsondabdfe02012-03-26 10:10:27 +0200283static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
284{
Chris Wilson9e53d9b2016-08-18 17:16:54 +0100285 if (!i915_gem_object_has_struct_page(obj))
286 return false;
287
Chris Wilsond50415c2016-08-18 17:16:52 +0100288 if (DBG_USE_CPU_RELOC)
289 return DBG_USE_CPU_RELOC > 0;
290
Chris Wilson2cc86b82013-08-26 19:51:00 -0300291 return (HAS_LLC(obj->base.dev) ||
292 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200293 obj->cache_level != I915_CACHE_NONE);
294}
295
Michał Winiarski934acce2015-12-29 18:24:52 +0100296/* Used to convert any address to canonical form.
297 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
298 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
299 * addresses to be in a canonical form:
300 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
301 * canonical form [63:48] == [47]."
302 */
303#define GEN8_HIGH_ADDRESS_BIT 47
304static inline uint64_t gen8_canonical_addr(uint64_t address)
305{
306 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
307}
308
309static inline uint64_t gen8_noncanonical_addr(uint64_t address)
310{
311 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
312}
313
314static inline uint64_t
Chris Wilsond50415c2016-08-18 17:16:52 +0100315relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
Michał Winiarski934acce2015-12-29 18:24:52 +0100316 uint64_t target_offset)
317{
318 return gen8_canonical_addr((int)reloc->delta + target_offset);
319}
320
Chris Wilson31a39202016-08-18 17:16:46 +0100321struct reloc_cache {
Chris Wilsond50415c2016-08-18 17:16:52 +0100322 struct drm_i915_private *i915;
323 struct drm_mm_node node;
324 unsigned long vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100325 unsigned int page;
Chris Wilsond50415c2016-08-18 17:16:52 +0100326 bool use_64bit_reloc;
Chris Wilson31a39202016-08-18 17:16:46 +0100327};
328
Chris Wilsond50415c2016-08-18 17:16:52 +0100329static void reloc_cache_init(struct reloc_cache *cache,
330 struct drm_i915_private *i915)
Chris Wilson31a39202016-08-18 17:16:46 +0100331{
332 cache->page = -1;
Chris Wilsond50415c2016-08-18 17:16:52 +0100333 cache->vaddr = 0;
334 cache->i915 = i915;
335 cache->use_64bit_reloc = INTEL_GEN(cache->i915) >= 8;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100336 cache->node.allocated = false;
Chris Wilson31a39202016-08-18 17:16:46 +0100337}
338
Chris Wilsond50415c2016-08-18 17:16:52 +0100339static inline void *unmask_page(unsigned long p)
340{
341 return (void *)(uintptr_t)(p & PAGE_MASK);
342}
343
344static inline unsigned int unmask_flags(unsigned long p)
345{
346 return p & ~PAGE_MASK;
347}
348
349#define KMAP 0x4 /* after CLFLUSH_FLAGS */
350
Chris Wilson31a39202016-08-18 17:16:46 +0100351static void reloc_cache_fini(struct reloc_cache *cache)
352{
Chris Wilsond50415c2016-08-18 17:16:52 +0100353 void *vaddr;
354
Chris Wilson31a39202016-08-18 17:16:46 +0100355 if (!cache->vaddr)
356 return;
357
Chris Wilsond50415c2016-08-18 17:16:52 +0100358 vaddr = unmask_page(cache->vaddr);
359 if (cache->vaddr & KMAP) {
360 if (cache->vaddr & CLFLUSH_AFTER)
361 mb();
Chris Wilson31a39202016-08-18 17:16:46 +0100362
Chris Wilsond50415c2016-08-18 17:16:52 +0100363 kunmap_atomic(vaddr);
364 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
365 } else {
Chris Wilsone8cb9092016-08-18 17:16:53 +0100366 wmb();
Chris Wilsond50415c2016-08-18 17:16:52 +0100367 io_mapping_unmap_atomic((void __iomem *)vaddr);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100368 if (cache->node.allocated) {
369 struct i915_ggtt *ggtt = &cache->i915->ggtt;
370
371 ggtt->base.clear_range(&ggtt->base,
372 cache->node.start,
373 cache->node.size,
374 true);
375 drm_mm_remove_node(&cache->node);
376 } else {
377 i915_vma_unpin((struct i915_vma *)cache->node.mm);
378 }
Chris Wilson31a39202016-08-18 17:16:46 +0100379 }
380}
381
382static void *reloc_kmap(struct drm_i915_gem_object *obj,
383 struct reloc_cache *cache,
384 int page)
385{
Chris Wilsond50415c2016-08-18 17:16:52 +0100386 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100387
Chris Wilsond50415c2016-08-18 17:16:52 +0100388 if (cache->vaddr) {
389 kunmap_atomic(unmask_page(cache->vaddr));
390 } else {
391 unsigned int flushes;
392 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100393
Chris Wilsond50415c2016-08-18 17:16:52 +0100394 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
395 if (ret)
396 return ERR_PTR(ret);
397
398 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
399 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
400
401 cache->vaddr = flushes | KMAP;
402 cache->node.mm = (void *)obj;
403 if (flushes)
404 mb();
405 }
406
407 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
408 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100409 cache->page = page;
Chris Wilson31a39202016-08-18 17:16:46 +0100410
Chris Wilsond50415c2016-08-18 17:16:52 +0100411 return vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100412}
413
Chris Wilsond50415c2016-08-18 17:16:52 +0100414static void *reloc_iomap(struct drm_i915_gem_object *obj,
Chris Wilson31a39202016-08-18 17:16:46 +0100415 struct reloc_cache *cache,
Chris Wilsond50415c2016-08-18 17:16:52 +0100416 int page)
Chris Wilson31a39202016-08-18 17:16:46 +0100417{
Chris Wilsone8cb9092016-08-18 17:16:53 +0100418 struct i915_ggtt *ggtt = &cache->i915->ggtt;
419 unsigned long offset;
Chris Wilsond50415c2016-08-18 17:16:52 +0100420 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100421
Chris Wilsone8cb9092016-08-18 17:16:53 +0100422 if (cache->node.allocated) {
423 wmb();
424 ggtt->base.insert_page(&ggtt->base,
425 i915_gem_object_get_dma_address(obj, page),
426 cache->node.start, I915_CACHE_NONE, 0);
427 cache->page = page;
428 return unmask_page(cache->vaddr);
429 }
430
Chris Wilsond50415c2016-08-18 17:16:52 +0100431 if (cache->vaddr) {
432 io_mapping_unmap_atomic(unmask_page(cache->vaddr));
433 } else {
434 struct i915_vma *vma;
435 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100436
Chris Wilsond50415c2016-08-18 17:16:52 +0100437 if (use_cpu_reloc(obj))
438 return NULL;
Chris Wilson31a39202016-08-18 17:16:46 +0100439
Chris Wilsond50415c2016-08-18 17:16:52 +0100440 ret = i915_gem_object_set_to_gtt_domain(obj, true);
441 if (ret)
442 return ERR_PTR(ret);
Chris Wilson31a39202016-08-18 17:16:46 +0100443
Chris Wilsond50415c2016-08-18 17:16:52 +0100444 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
445 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100446 if (IS_ERR(vma)) {
447 memset(&cache->node, 0, sizeof(cache->node));
448 ret = drm_mm_insert_node_in_range_generic
449 (&ggtt->base.mm, &cache->node,
450 4096, 0, 0,
451 0, ggtt->mappable_end,
452 DRM_MM_SEARCH_DEFAULT,
453 DRM_MM_CREATE_DEFAULT);
Chris Wilsonc92fa4f2016-10-07 07:53:25 +0100454 if (ret) /* no inactive aperture space, use cpu reloc */
455 return NULL;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100456 } else {
Chris Wilson49ef5292016-08-18 17:17:00 +0100457 ret = i915_vma_put_fence(vma);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100458 if (ret) {
459 i915_vma_unpin(vma);
460 return ERR_PTR(ret);
461 }
Rafael Barbalho5032d872013-08-21 17:10:51 +0100462
Chris Wilsone8cb9092016-08-18 17:16:53 +0100463 cache->node.start = vma->node.start;
464 cache->node.mm = (void *)vma;
Chris Wilsond50415c2016-08-18 17:16:52 +0100465 }
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700466 }
467
Chris Wilsone8cb9092016-08-18 17:16:53 +0100468 offset = cache->node.start;
469 if (cache->node.allocated) {
470 ggtt->base.insert_page(&ggtt->base,
471 i915_gem_object_get_dma_address(obj, page),
472 offset, I915_CACHE_NONE, 0);
473 } else {
474 offset += page << PAGE_SHIFT;
475 }
476
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100477 vaddr = io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
Chris Wilsond50415c2016-08-18 17:16:52 +0100478 cache->page = page;
479 cache->vaddr = (unsigned long)vaddr;
480
481 return vaddr;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100482}
483
Chris Wilsond50415c2016-08-18 17:16:52 +0100484static void *reloc_vaddr(struct drm_i915_gem_object *obj,
485 struct reloc_cache *cache,
486 int page)
Chris Wilsonedf44272015-01-14 11:20:56 +0000487{
Chris Wilsond50415c2016-08-18 17:16:52 +0100488 void *vaddr;
489
490 if (cache->page == page) {
491 vaddr = unmask_page(cache->vaddr);
492 } else {
493 vaddr = NULL;
494 if ((cache->vaddr & KMAP) == 0)
495 vaddr = reloc_iomap(obj, cache, page);
496 if (!vaddr)
497 vaddr = reloc_kmap(obj, cache, page);
498 }
499
500 return vaddr;
501}
502
503static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
504{
505 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
506 if (flushes & CLFLUSH_BEFORE) {
507 clflushopt(addr);
508 mb();
509 }
510
511 *addr = value;
512
513 /* Writes to the same cacheline are serialised by the CPU
514 * (including clflush). On the write path, we only require
515 * that it hits memory in an orderly fashion and place
516 * mb barriers at the start and end of the relocation phase
517 * to ensure ordering of clflush wrt to the system.
518 */
519 if (flushes & CLFLUSH_AFTER)
520 clflushopt(addr);
521 } else
522 *addr = value;
Chris Wilsonedf44272015-01-14 11:20:56 +0000523}
524
525static int
Chris Wilsond50415c2016-08-18 17:16:52 +0100526relocate_entry(struct drm_i915_gem_object *obj,
527 const struct drm_i915_gem_relocation_entry *reloc,
528 struct reloc_cache *cache,
529 u64 target_offset)
Chris Wilsonedf44272015-01-14 11:20:56 +0000530{
Chris Wilsond50415c2016-08-18 17:16:52 +0100531 u64 offset = reloc->offset;
532 bool wide = cache->use_64bit_reloc;
533 void *vaddr;
Chris Wilsonedf44272015-01-14 11:20:56 +0000534
Chris Wilsond50415c2016-08-18 17:16:52 +0100535 target_offset = relocation_target(reloc, target_offset);
536repeat:
537 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
538 if (IS_ERR(vaddr))
539 return PTR_ERR(vaddr);
Chris Wilsonedf44272015-01-14 11:20:56 +0000540
Chris Wilsond50415c2016-08-18 17:16:52 +0100541 clflush_write32(vaddr + offset_in_page(offset),
542 lower_32_bits(target_offset),
543 cache->vaddr);
Chris Wilsonedf44272015-01-14 11:20:56 +0000544
Chris Wilsond50415c2016-08-18 17:16:52 +0100545 if (wide) {
546 offset += sizeof(u32);
547 target_offset >>= 32;
548 wide = false;
549 goto repeat;
Chris Wilsonedf44272015-01-14 11:20:56 +0000550 }
551
Chris Wilsonedf44272015-01-14 11:20:56 +0000552 return 0;
553}
554
Chris Wilson909d0742016-08-04 07:52:41 +0100555static bool object_is_idle(struct drm_i915_gem_object *obj)
556{
Chris Wilson573adb32016-08-04 16:32:39 +0100557 unsigned long active = i915_gem_object_get_active(obj);
Chris Wilson909d0742016-08-04 07:52:41 +0100558 int idx;
559
560 for_each_active(active, idx) {
561 if (!i915_gem_active_is_idle(&obj->last_read[idx],
562 &obj->base.dev->struct_mutex))
563 return false;
564 }
565
566 return true;
567}
568
Rafael Barbalho5032d872013-08-21 17:10:51 +0100569static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000570i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200571 struct eb_vmas *eb,
Chris Wilson31a39202016-08-18 17:16:46 +0100572 struct drm_i915_gem_relocation_entry *reloc,
573 struct reloc_cache *cache)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000574{
575 struct drm_device *dev = obj->base.dev;
576 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100577 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200578 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700579 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800580 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000581
Chris Wilson67731b82010-12-08 10:38:14 +0000582 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200583 target_vma = eb_get_vma(eb, reloc->target_handle);
584 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000585 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200586 target_i915_obj = target_vma->obj;
587 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000588
Michał Winiarski934acce2015-12-29 18:24:52 +0100589 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000590
Eric Anholte844b992012-07-31 15:35:01 -0700591 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
592 * pipe_control writes because the gpu doesn't properly redirect them
593 * through the ppgtt for non_secure batchbuffers. */
594 if (unlikely(IS_GEN6(dev) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700595 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000596 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700597 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000598 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
599 return ret;
600 }
Eric Anholte844b992012-07-31 15:35:01 -0700601
Chris Wilson54cf91d2010-11-25 18:00:26 +0000602 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000603 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100604 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000605 "obj %p target %d offset %d "
606 "read %08x write %08x",
607 obj, reloc->target_handle,
608 (int) reloc->offset,
609 reloc->read_domains,
610 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800611 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000612 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100613 if (unlikely((reloc->write_domain | reloc->read_domains)
614 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100615 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000616 "obj %p target %d offset %d "
617 "read %08x write %08x",
618 obj, reloc->target_handle,
619 (int) reloc->offset,
620 reloc->read_domains,
621 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800622 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000623 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000624
625 target_obj->pending_read_domains |= reloc->read_domains;
626 target_obj->pending_write_domain |= reloc->write_domain;
627
628 /* If the relocation already has the right value in it, no
629 * more work needs to be done.
630 */
631 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000632 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000633
634 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700635 if (unlikely(reloc->offset >
Chris Wilsond50415c2016-08-18 17:16:52 +0100636 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100637 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000638 "obj %p target %d offset %d size %d.\n",
639 obj, reloc->target_handle,
640 (int) reloc->offset,
641 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800642 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000643 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000644 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100645 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000646 "obj %p target %d offset %d.\n",
647 obj, reloc->target_handle,
648 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800649 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000650 }
651
Chris Wilsondabdfe02012-03-26 10:10:27 +0200652 /* We can't wait for rendering with pagefaults disabled */
Chris Wilson909d0742016-08-04 07:52:41 +0100653 if (pagefault_disabled() && !object_is_idle(obj))
Chris Wilsondabdfe02012-03-26 10:10:27 +0200654 return -EFAULT;
655
Chris Wilsond50415c2016-08-18 17:16:52 +0100656 ret = relocate_entry(obj, reloc, cache, target_offset);
Daniel Vetterd4d36012013-09-02 20:56:23 +0200657 if (ret)
658 return ret;
659
Chris Wilson54cf91d2010-11-25 18:00:26 +0000660 /* and update the user's relocation entry */
661 reloc->presumed_offset = target_offset;
Chris Wilson67731b82010-12-08 10:38:14 +0000662 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000663}
664
665static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200666i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
667 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000668{
Chris Wilson1d83f442012-03-24 20:12:53 +0000669#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
670 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000671 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200672 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100673 struct reloc_cache cache;
674 int remain, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000675
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300676 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
Chris Wilsond50415c2016-08-18 17:16:52 +0100677 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000678
Chris Wilson1d83f442012-03-24 20:12:53 +0000679 remain = entry->relocation_count;
680 while (remain) {
681 struct drm_i915_gem_relocation_entry *r = stack_reloc;
682 int count = remain;
683 if (count > ARRAY_SIZE(stack_reloc))
684 count = ARRAY_SIZE(stack_reloc);
685 remain -= count;
686
Chris Wilson31a39202016-08-18 17:16:46 +0100687 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) {
688 ret = -EFAULT;
689 goto out;
690 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000691
Chris Wilson1d83f442012-03-24 20:12:53 +0000692 do {
693 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000694
Chris Wilson31a39202016-08-18 17:16:46 +0100695 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
Chris Wilson1d83f442012-03-24 20:12:53 +0000696 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100697 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000698
699 if (r->presumed_offset != offset &&
Chris Wilson31a39202016-08-18 17:16:46 +0100700 __put_user(r->presumed_offset,
701 &user_relocs->presumed_offset)) {
702 ret = -EFAULT;
703 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000704 }
705
706 user_relocs++;
707 r++;
708 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000709 }
710
Chris Wilson31a39202016-08-18 17:16:46 +0100711out:
712 reloc_cache_fini(&cache);
713 return ret;
Chris Wilson1d83f442012-03-24 20:12:53 +0000714#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000715}
716
717static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200718i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
719 struct eb_vmas *eb,
720 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000721{
Ben Widawsky27173f12013-08-14 11:38:36 +0200722 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100723 struct reloc_cache cache;
724 int i, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000725
Chris Wilsond50415c2016-08-18 17:16:52 +0100726 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000727 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson31a39202016-08-18 17:16:46 +0100728 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000729 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100730 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000731 }
Chris Wilson31a39202016-08-18 17:16:46 +0100732 reloc_cache_fini(&cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000733
Chris Wilson31a39202016-08-18 17:16:46 +0100734 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000735}
736
737static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800738i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000739{
Ben Widawsky27173f12013-08-14 11:38:36 +0200740 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000741 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000742
Chris Wilsond4aeee72011-03-14 15:11:24 +0000743 /* This is the fast path and we cannot handle a pagefault whilst
744 * holding the struct mutex lest the user pass in the relocations
745 * contained within a mmaped bo. For in such a case we, the page
746 * fault handler would call i915_gem_fault() and we would try to
747 * acquire the struct mutex again. Obviously this is bad and so
748 * lockdep complains vehemently.
749 */
750 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200751 list_for_each_entry(vma, &eb->vmas, exec_list) {
752 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000753 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000754 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000755 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000756 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000757
Chris Wilsond4aeee72011-03-14 15:11:24 +0000758 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000759}
760
Chris Wilsonedf44272015-01-14 11:20:56 +0000761static bool only_mappable_for_reloc(unsigned int flags)
762{
763 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
764 __EXEC_OBJECT_NEEDS_MAP;
765}
766
Chris Wilson1690e1e2011-12-14 13:57:08 +0100767static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200768i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000769 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200770 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100771{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800772 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200773 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200774 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100775 int ret;
776
Daniel Vetter08755462015-04-20 09:04:05 -0700777 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200778 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
779 flags |= PIN_GLOBAL;
780
Chris Wilsonedf44272015-01-14 11:20:56 +0000781 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100782 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
783 * limit address to the first 4GBs for unflagged objects.
784 */
785 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
786 flags |= PIN_ZONE_4G;
Chris Wilsonedf44272015-01-14 11:20:56 +0000787 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
788 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf44272015-01-14 11:20:56 +0000789 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
790 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000791 if (entry->flags & EXEC_OBJECT_PINNED)
792 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100793 if ((flags & PIN_MAPPABLE) == 0)
794 flags |= PIN_HIGH;
Chris Wilsonedf44272015-01-14 11:20:56 +0000795 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100796
Chris Wilson59bfa122016-08-04 16:32:31 +0100797 ret = i915_vma_pin(vma,
798 entry->pad_to_size,
799 entry->alignment,
800 flags);
801 if ((ret == -ENOSPC || ret == -E2BIG) &&
Chris Wilsonedf44272015-01-14 11:20:56 +0000802 only_mappable_for_reloc(entry->flags))
Chris Wilson59bfa122016-08-04 16:32:31 +0100803 ret = i915_vma_pin(vma,
804 entry->pad_to_size,
805 entry->alignment,
806 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100807 if (ret)
808 return ret;
809
Chris Wilson7788a762012-08-24 19:18:18 +0100810 entry->flags |= __EXEC_OBJECT_HAS_PIN;
811
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100812 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100813 ret = i915_vma_get_fence(vma);
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100814 if (ret)
815 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100816
Chris Wilson49ef5292016-08-18 17:17:00 +0100817 if (i915_vma_pin_fence(vma))
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100818 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100819 }
820
Ben Widawsky27173f12013-08-14 11:38:36 +0200821 if (entry->offset != vma->node.start) {
822 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100823 *need_reloc = true;
824 }
825
826 if (entry->flags & EXEC_OBJECT_WRITE) {
827 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
828 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
829 }
830
Chris Wilson1690e1e2011-12-14 13:57:08 +0100831 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100832}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100833
Chris Wilsond23db882014-05-23 08:48:08 +0200834static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200835need_reloc_mappable(struct i915_vma *vma)
836{
837 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
838
839 if (entry->relocation_count == 0)
840 return false;
841
Chris Wilson3272db52016-08-04 16:32:32 +0100842 if (!i915_vma_is_ggtt(vma))
Chris Wilsone6a84462014-08-11 12:00:12 +0200843 return false;
844
845 /* See also use_cpu_reloc() */
846 if (HAS_LLC(vma->obj->base.dev))
847 return false;
848
849 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
850 return false;
851
852 return true;
853}
854
855static bool
856eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200857{
858 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200859
Chris Wilson3272db52016-08-04 16:32:32 +0100860 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
861 !i915_vma_is_ggtt(vma));
Chris Wilsond23db882014-05-23 08:48:08 +0200862
863 if (entry->alignment &&
864 vma->node.start & (entry->alignment - 1))
865 return true;
866
Chris Wilson91b2db62016-08-04 16:32:23 +0100867 if (vma->node.size < entry->pad_to_size)
868 return true;
869
Chris Wilson506a8e82015-12-08 11:55:07 +0000870 if (entry->flags & EXEC_OBJECT_PINNED &&
871 vma->node.start != entry->offset)
872 return true;
873
Chris Wilsond23db882014-05-23 08:48:08 +0200874 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
875 vma->node.start < BATCH_OFFSET_BIAS)
876 return true;
877
Chris Wilsonedf44272015-01-14 11:20:56 +0000878 /* avoid costly ping-pong once a batch bo ended up non-mappable */
Chris Wilson05a20d02016-08-18 17:16:55 +0100879 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
880 !i915_vma_is_map_and_fenceable(vma))
Chris Wilsonedf44272015-01-14 11:20:56 +0000881 return !only_mappable_for_reloc(entry->flags);
882
Michel Thierry101b5062015-10-01 13:33:57 +0100883 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
884 (vma->node.start + vma->node.size - 1) >> 32)
885 return true;
886
Chris Wilsond23db882014-05-23 08:48:08 +0200887 return false;
888}
889
Chris Wilson54cf91d2010-11-25 18:00:26 +0000890static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000891i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200892 struct list_head *vmas,
Chris Wilsone2efd132016-05-24 14:53:34 +0100893 struct i915_gem_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100894 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000895{
Chris Wilson432e58e2010-11-25 19:32:06 +0000896 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200897 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700898 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200899 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000900 struct list_head pinned_vmas;
Chris Wilsonc0336662016-05-06 15:40:21 +0100901 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100902 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000903
Ben Widawsky68c8c172013-09-11 14:57:50 -0700904 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
905
Ben Widawsky27173f12013-08-14 11:38:36 +0200906 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000907 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200908 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000909 struct drm_i915_gem_exec_object2 *entry;
910 bool need_fence, need_mappable;
911
Ben Widawsky27173f12013-08-14 11:38:36 +0200912 vma = list_first_entry(vmas, struct i915_vma, exec_list);
913 obj = vma->obj;
914 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000915
David Weinehallb1b38272015-05-20 17:00:13 +0300916 if (ctx->flags & CONTEXT_NO_ZEROMAP)
917 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
918
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100919 if (!has_fenced_gpu_access)
920 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000921 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000922 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
Chris Wilson3e510a82016-08-05 10:14:23 +0100923 i915_gem_object_is_tiled(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200924 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000925
Chris Wilson506a8e82015-12-08 11:55:07 +0000926 if (entry->flags & EXEC_OBJECT_PINNED)
927 list_move_tail(&vma->exec_list, &pinned_vmas);
928 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200929 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200930 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200931 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200932 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000933
Daniel Vettered5982e2013-01-17 22:23:36 +0100934 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000935 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000936 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200937 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000938 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000939
940 /* Attempt to pin all of the buffers into the GTT.
941 * This is done in 3 phases:
942 *
943 * 1a. Unbind all objects that do not match the GTT constraints for
944 * the execbuffer (fenceable, mappable, alignment etc).
945 * 1b. Increment pin count for already bound objects.
946 * 2. Bind new objects.
947 * 3. Decrement pin count.
948 *
Chris Wilson7788a762012-08-24 19:18:18 +0100949 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000950 * room for the earlier objects *unless* we need to defragment.
951 */
952 retry = 0;
953 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100954 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000955
956 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200957 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200958 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000959 continue;
960
Chris Wilsone6a84462014-08-11 12:00:12 +0200961 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200962 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000963 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000964 ret = i915_gem_execbuffer_reserve_vma(vma,
965 engine,
966 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000967 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000968 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000969 }
970
971 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200972 list_for_each_entry(vma, vmas, exec_list) {
973 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100974 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000975
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000976 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
977 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100978 if (ret)
979 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000980 }
981
Chris Wilsona415d352013-11-26 11:23:15 +0000982err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200983 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000984 return ret;
985
Chris Wilsona415d352013-11-26 11:23:15 +0000986 /* Decrement pin count for bound objects */
987 list_for_each_entry(vma, vmas, exec_list)
988 i915_gem_execbuffer_unreserve_vma(vma);
989
Ben Widawsky68c8c172013-09-11 14:57:50 -0700990 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000991 if (ret)
992 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000993 } while (1);
994}
995
996static int
997i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100998 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000999 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001000 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +02001001 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +03001002 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsone2efd132016-05-24 14:53:34 +01001003 struct i915_gem_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001004{
1005 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +02001006 struct i915_address_space *vm;
1007 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +01001008 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +00001009 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001010 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +02001011 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001012
Ben Widawsky27173f12013-08-14 11:38:36 +02001013 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1014
Chris Wilson67731b82010-12-08 10:38:14 +00001015 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +02001016 while (!list_empty(&eb->vmas)) {
1017 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1018 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +00001019 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +01001020 i915_vma_put(vma);
Chris Wilson67731b82010-12-08 10:38:14 +00001021 }
1022
Chris Wilson54cf91d2010-11-25 18:00:26 +00001023 mutex_unlock(&dev->struct_mutex);
1024
1025 total = 0;
1026 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +00001027 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001028
Chris Wilsondd6864a2011-01-12 23:49:13 +00001029 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +00001030 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +00001031 if (reloc == NULL || reloc_offset == NULL) {
1032 drm_free_large(reloc);
1033 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001034 mutex_lock(&dev->struct_mutex);
1035 return -ENOMEM;
1036 }
1037
1038 total = 0;
1039 for (i = 0; i < count; i++) {
1040 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +00001041 u64 invalid_offset = (u64)-1;
1042 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001043
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001044 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001045
1046 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +00001047 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001048 ret = -EFAULT;
1049 mutex_lock(&dev->struct_mutex);
1050 goto err;
1051 }
1052
Chris Wilson262b6d32013-01-15 16:17:54 +00001053 /* As we do not update the known relocation offsets after
1054 * relocating (due to the complexities in lock handling),
1055 * we need to mark them as invalid now so that we force the
1056 * relocation processing next time. Just in case the target
1057 * object is evicted and then rebound into its old
1058 * presumed_offset before the next execbuffer - if that
1059 * happened we would make the mistake of assuming that the
1060 * relocations were valid.
1061 */
1062 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001063 if (__copy_to_user(&user_relocs[j].presumed_offset,
1064 &invalid_offset,
1065 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +00001066 ret = -EFAULT;
1067 mutex_lock(&dev->struct_mutex);
1068 goto err;
1069 }
1070 }
1071
Chris Wilsondd6864a2011-01-12 23:49:13 +00001072 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +00001073 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001074 }
1075
1076 ret = i915_mutex_lock_interruptible(dev);
1077 if (ret) {
1078 mutex_lock(&dev->struct_mutex);
1079 goto err;
1080 }
1081
Chris Wilson67731b82010-12-08 10:38:14 +00001082 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +00001083 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +02001084 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001085 if (ret)
1086 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +00001087
Daniel Vettered5982e2013-01-17 22:23:36 +01001088 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001089 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1090 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001091 if (ret)
1092 goto err;
1093
Ben Widawsky27173f12013-08-14 11:38:36 +02001094 list_for_each_entry(vma, &eb->vmas, exec_list) {
1095 int offset = vma->exec_entry - exec;
1096 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1097 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001098 if (ret)
1099 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001100 }
1101
1102 /* Leave the user relocations as are, this is the painfully slow path,
1103 * and we want to avoid the complication of dropping the lock whilst
1104 * having buffers reserved in the aperture and so causing spurious
1105 * ENOSPC for random operations.
1106 */
1107
1108err:
1109 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +00001110 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111 return ret;
1112}
1113
Chris Wilson573adb32016-08-04 16:32:39 +01001114static unsigned int eb_other_engines(struct drm_i915_gem_request *req)
1115{
1116 unsigned int mask;
1117
1118 mask = ~intel_engine_flag(req->engine) & I915_BO_ACTIVE_MASK;
1119 mask <<= I915_BO_ACTIVE_SHIFT;
1120
1121 return mask;
1122}
1123
Chris Wilson54cf91d2010-11-25 18:00:26 +00001124static int
John Harrison535fbe82015-05-29 17:43:32 +01001125i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +02001126 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001127{
Chris Wilson573adb32016-08-04 16:32:39 +01001128 const unsigned int other_rings = eb_other_engines(req);
Ben Widawsky27173f12013-08-14 11:38:36 +02001129 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001130 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001131
Ben Widawsky27173f12013-08-14 11:38:36 +02001132 list_for_each_entry(vma, vmas, exec_list) {
1133 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson851ba2d2016-09-09 14:12:01 +01001134 struct reservation_object *resv;
Chris Wilson03ade512015-04-27 13:41:18 +01001135
Chris Wilson573adb32016-08-04 16:32:39 +01001136 if (obj->flags & other_rings) {
Chris Wilsona2bc4692016-09-09 14:11:56 +01001137 ret = i915_gem_request_await_object
1138 (req, obj, obj->base.pending_write_domain);
Chris Wilson03ade512015-04-27 13:41:18 +01001139 if (ret)
1140 return ret;
1141 }
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001142
Chris Wilson851ba2d2016-09-09 14:12:01 +01001143 resv = i915_gem_object_get_dmabuf_resv(obj);
1144 if (resv) {
1145 ret = i915_sw_fence_await_reservation
1146 (&req->submit, resv, &i915_fence_ops,
1147 obj->base.pending_write_domain, 10*HZ,
1148 GFP_KERNEL | __GFP_NOWARN);
1149 if (ret < 0)
1150 return ret;
1151 }
1152
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001153 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson600f4362016-08-18 17:16:40 +01001154 i915_gem_clflush_object(obj, false);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001155 }
1156
Chris Wilson600f4362016-08-18 17:16:40 +01001157 /* Unconditionally flush any chipset caches (for streaming writes). */
1158 i915_gem_chipset_flush(req->engine->i915);
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001159
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001160 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001161 return req->engine->emit_flush(req, EMIT_INVALIDATE);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001162}
1163
Chris Wilson432e58e2010-11-25 19:32:06 +00001164static bool
1165i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001166{
Daniel Vettered5982e2013-01-17 22:23:36 +01001167 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1168 return false;
1169
Chris Wilson2f5945b2015-10-06 11:39:55 +01001170 /* Kernel clipping was a DRI1 misfeature */
1171 if (exec->num_cliprects || exec->cliprects_ptr)
1172 return false;
1173
1174 if (exec->DR4 == 0xffffffff) {
1175 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1176 exec->DR4 = 0;
1177 }
1178 if (exec->DR1 || exec->DR4)
1179 return false;
1180
1181 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1182 return false;
1183
1184 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001185}
1186
1187static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001188validate_exec_list(struct drm_device *dev,
1189 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001190 int count)
1191{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001192 unsigned relocs_total = 0;
1193 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001194 unsigned invalid_flags;
1195 int i;
1196
Dave Gordon9e2793f62016-07-14 14:52:03 +01001197 /* INTERNAL flags must not overlap with external ones */
1198 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1199
Chris Wilsonad19f102014-08-10 06:29:08 +01001200 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1201 if (USES_FULL_PPGTT(dev))
1202 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001203
1204 for (i = 0; i < count; i++) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001205 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001206 int length; /* limited by fault_in_pages_readable() */
1207
Chris Wilsonad19f102014-08-10 06:29:08 +01001208 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001209 return -EINVAL;
1210
Michał Winiarski934acce2015-12-29 18:24:52 +01001211 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1212 * any non-page-aligned or non-canonical addresses.
1213 */
1214 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1215 if (exec[i].offset !=
1216 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1217 return -EINVAL;
1218
1219 /* From drm_mm perspective address space is continuous,
1220 * so from this point we're always using non-canonical
1221 * form internally.
1222 */
1223 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1224 }
1225
Chris Wilson55a97852015-06-19 13:59:46 +01001226 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1227 return -EINVAL;
1228
Chris Wilson91b2db62016-08-04 16:32:23 +01001229 /* pad_to_size was once a reserved field, so sanitize it */
1230 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1231 if (offset_in_page(exec[i].pad_to_size))
1232 return -EINVAL;
1233 } else {
1234 exec[i].pad_to_size = 0;
1235 }
1236
Kees Cook3118a4f2013-03-11 17:31:45 -07001237 /* First check for malicious input causing overflow in
1238 * the worst case where we need to allocate the entire
1239 * relocation tree as a single array.
1240 */
1241 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001242 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001243 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001244
1245 length = exec[i].relocation_count *
1246 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001247 /*
1248 * We must check that the entire relocation array is safe
1249 * to read, but since we may need to update the presumed
1250 * offsets during execution, check for full write access.
1251 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001252 if (!access_ok(VERIFY_WRITE, ptr, length))
1253 return -EFAULT;
1254
Jani Nikulad330a952014-01-21 11:24:25 +02001255 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001256 if (fault_in_multipages_readable(ptr, length))
1257 return -EFAULT;
1258 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001259 }
1260
1261 return 0;
1262}
1263
Chris Wilsone2efd132016-05-24 14:53:34 +01001264static struct i915_gem_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001265i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001267{
Chris Wilsonf7978a02016-08-22 09:03:36 +01001268 struct i915_gem_context *ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001269 struct i915_ctx_hang_stats *hs;
1270
Chris Wilsonca585b52016-05-24 14:53:36 +01001271 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001272 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001273 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001274
Ben Widawsky41bde552013-12-06 14:11:21 -08001275 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001276 if (hs->banned) {
1277 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001278 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001279 }
1280
Ben Widawsky41bde552013-12-06 14:11:21 -08001281 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001282}
1283
Chris Wilson5cf3d282016-08-04 07:52:43 +01001284void i915_vma_move_to_active(struct i915_vma *vma,
1285 struct drm_i915_gem_request *req,
1286 unsigned int flags)
1287{
1288 struct drm_i915_gem_object *obj = vma->obj;
1289 const unsigned int idx = req->engine->id;
1290
1291 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1292
1293 obj->dirty = 1; /* be paranoid */
1294
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001295 /* Add a reference if we're newly entering the active list.
1296 * The order in which we add operations to the retirement queue is
1297 * vital here: mark_active adds to the start of the callback list,
1298 * such that subsequent callbacks are called first. Therefore we
1299 * add the active reference first and queue for it to be dropped
1300 * *last*.
1301 */
Chris Wilson573adb32016-08-04 16:32:39 +01001302 if (!i915_gem_object_is_active(obj))
Chris Wilson5cf3d282016-08-04 07:52:43 +01001303 i915_gem_object_get(obj);
Chris Wilson573adb32016-08-04 16:32:39 +01001304 i915_gem_object_set_active(obj, idx);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001305 i915_gem_active_set(&obj->last_read[idx], req);
1306
1307 if (flags & EXEC_OBJECT_WRITE) {
1308 i915_gem_active_set(&obj->last_write, req);
1309
1310 intel_fb_obj_invalidate(obj, ORIGIN_CS);
1311
1312 /* update for the implicit flush after a batch */
1313 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1314 }
1315
Chris Wilson49ef5292016-08-18 17:17:00 +01001316 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1317 i915_gem_active_set(&vma->last_fence, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001318
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001319 i915_vma_set_active(vma, idx);
1320 i915_gem_active_set(&vma->last_read[idx], req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001321 list_move_tail(&vma->vm_link, &vma->vm->active_list);
1322}
1323
Chris Wilsonad778f82016-08-04 16:32:42 +01001324static void eb_export_fence(struct drm_i915_gem_object *obj,
1325 struct drm_i915_gem_request *req,
1326 unsigned int flags)
1327{
1328 struct reservation_object *resv;
1329
1330 resv = i915_gem_object_get_dmabuf_resv(obj);
1331 if (!resv)
1332 return;
1333
1334 /* Ignore errors from failing to allocate the new fence, we can't
1335 * handle an error right now. Worst case should be missed
1336 * synchronisation leading to rendering corruption.
1337 */
1338 ww_mutex_lock(&resv->lock, NULL);
1339 if (flags & EXEC_OBJECT_WRITE)
1340 reservation_object_add_excl_fence(resv, &req->fence);
1341 else if (reservation_object_reserve_shared(resv) == 0)
1342 reservation_object_add_shared_fence(resv, &req->fence);
1343 ww_mutex_unlock(&resv->lock);
1344}
1345
Chris Wilson5b043f42016-08-02 22:50:38 +01001346static void
Ben Widawsky27173f12013-08-14 11:38:36 +02001347i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001348 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001349{
Ben Widawsky27173f12013-08-14 11:38:36 +02001350 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001351
Ben Widawsky27173f12013-08-14 11:38:36 +02001352 list_for_each_entry(vma, vmas, exec_list) {
1353 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001354 u32 old_read = obj->base.read_domains;
1355 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001356
Chris Wilson432e58e2010-11-25 19:32:06 +00001357 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001358 if (obj->base.write_domain)
1359 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1360 else
Daniel Vettered5982e2013-01-17 22:23:36 +01001361 obj->base.pending_read_domains |= obj->base.read_domains;
1362 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001363
Chris Wilson5cf3d282016-08-04 07:52:43 +01001364 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
Chris Wilsonad778f82016-08-04 16:32:42 +01001365 eb_export_fence(obj, req, vma->exec_entry->flags);
Chris Wilsondb53a302011-02-03 11:57:46 +00001366 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001367 }
1368}
1369
Chris Wilson54cf91d2010-11-25 18:00:26 +00001370static int
Chris Wilsonb5321f32016-08-02 22:50:18 +01001371i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001372{
Chris Wilson7e37f882016-08-02 22:50:21 +01001373 struct intel_ring *ring = req->ring;
Eric Anholtae662d32012-01-03 09:23:29 -08001374 int ret, i;
1375
Chris Wilsonb5321f32016-08-02 22:50:18 +01001376 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001377 DRM_DEBUG("sol reset is gen7/rcs only\n");
1378 return -EINVAL;
1379 }
Eric Anholtae662d32012-01-03 09:23:29 -08001380
John Harrison5fb9de12015-05-29 17:44:07 +01001381 ret = intel_ring_begin(req, 4 * 3);
Eric Anholtae662d32012-01-03 09:23:29 -08001382 if (ret)
1383 return ret;
1384
1385 for (i = 0; i < 4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001386 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1387 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1388 intel_ring_emit(ring, 0);
Eric Anholtae662d32012-01-03 09:23:29 -08001389 }
1390
Chris Wilsonb5321f32016-08-02 22:50:18 +01001391 intel_ring_advance(ring);
Eric Anholtae662d32012-01-03 09:23:29 -08001392
1393 return 0;
1394}
1395
Chris Wilson058d88c2016-08-15 10:49:06 +01001396static struct i915_vma *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001397i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001398 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
Brad Volkin71745372014-12-11 12:13:12 -08001399 struct drm_i915_gem_object *batch_obj,
Chris Wilson59bfa122016-08-04 16:32:31 +01001400 struct eb_vmas *eb,
Brad Volkin71745372014-12-11 12:13:12 -08001401 u32 batch_start_offset,
1402 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001403 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001404{
Brad Volkin71745372014-12-11 12:13:12 -08001405 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001406 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001407 int ret;
1408
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001409 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001410 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001411 if (IS_ERR(shadow_batch_obj))
Chris Wilson59bfa122016-08-04 16:32:31 +01001412 return ERR_CAST(shadow_batch_obj);
Brad Volkin71745372014-12-11 12:13:12 -08001413
Chris Wilson33a051a2016-07-27 09:07:26 +01001414 ret = intel_engine_cmd_parser(engine,
1415 batch_obj,
1416 shadow_batch_obj,
1417 batch_start_offset,
1418 batch_len,
1419 is_master);
Chris Wilson058d88c2016-08-15 10:49:06 +01001420 if (ret) {
1421 if (ret == -EACCES) /* unhandled chained batch */
1422 vma = NULL;
1423 else
1424 vma = ERR_PTR(ret);
1425 goto out;
1426 }
Brad Volkin71745372014-12-11 12:13:12 -08001427
Chris Wilson058d88c2016-08-15 10:49:06 +01001428 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1429 if (IS_ERR(vma))
1430 goto out;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001431
Chris Wilson17cabf52015-01-14 11:20:57 +00001432 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001433
Chris Wilson17cabf52015-01-14 11:20:57 +00001434 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001435 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson25dc5562016-07-20 13:31:52 +01001436 i915_gem_object_get(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001437 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001438
Chris Wilson058d88c2016-08-15 10:49:06 +01001439out:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001440 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson058d88c2016-08-15 10:49:06 +01001441 return vma;
Brad Volkin71745372014-12-11 12:13:12 -08001442}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001443
Chris Wilson5b043f42016-08-02 22:50:38 +01001444static int
1445execbuf_submit(struct i915_execbuffer_params *params,
1446 struct drm_i915_gem_execbuffer2 *args,
1447 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001448{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001449 struct drm_i915_private *dev_priv = params->request->i915;
John Harrison5f19e2b2015-05-29 17:43:27 +01001450 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001451 int instp_mode;
1452 u32 instp_mask;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001453 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001454
John Harrison535fbe82015-05-29 17:43:32 +01001455 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001456 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001457 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001458
John Harrisonba01cc92015-05-29 17:43:41 +01001459 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001460 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001461 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001462
1463 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1464 instp_mask = I915_EXEC_CONSTANTS_MASK;
1465 switch (instp_mode) {
1466 case I915_EXEC_CONSTANTS_REL_GENERAL:
1467 case I915_EXEC_CONSTANTS_ABSOLUTE:
1468 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilsonb5321f32016-08-02 22:50:18 +01001469 if (instp_mode != 0 && params->engine->id != RCS) {
Oscar Mateo78382592014-07-03 16:28:05 +01001470 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001471 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001472 }
1473
1474 if (instp_mode != dev_priv->relative_constants_mode) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001475 if (INTEL_INFO(dev_priv)->gen < 4) {
Oscar Mateo78382592014-07-03 16:28:05 +01001476 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001477 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001478 }
1479
Chris Wilsonb5321f32016-08-02 22:50:18 +01001480 if (INTEL_INFO(dev_priv)->gen > 5 &&
Oscar Mateo78382592014-07-03 16:28:05 +01001481 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1482 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001483 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001484 }
1485
1486 /* The HW changed the meaning on this bit on gen6 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001487 if (INTEL_INFO(dev_priv)->gen >= 6)
Oscar Mateo78382592014-07-03 16:28:05 +01001488 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1489 }
1490 break;
1491 default:
1492 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001493 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001494 }
1495
Chris Wilsonb5321f32016-08-02 22:50:18 +01001496 if (params->engine->id == RCS &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001497 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001498 struct intel_ring *ring = params->request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001499
John Harrison5fb9de12015-05-29 17:44:07 +01001500 ret = intel_ring_begin(params->request, 4);
Oscar Mateo78382592014-07-03 16:28:05 +01001501 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001502 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001503
Chris Wilsonb5321f32016-08-02 22:50:18 +01001504 intel_ring_emit(ring, MI_NOOP);
1505 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1506 intel_ring_emit_reg(ring, INSTPM);
1507 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1508 intel_ring_advance(ring);
Oscar Mateo78382592014-07-03 16:28:05 +01001509
1510 dev_priv->relative_constants_mode = instp_mode;
1511 }
1512
1513 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001514 ret = i915_reset_gen7_sol_offsets(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001515 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001516 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001517 }
1518
John Harrison5f19e2b2015-05-29 17:43:27 +01001519 exec_len = args->batch_len;
Chris Wilson59bfa122016-08-04 16:32:31 +01001520 exec_start = params->batch->node.start +
John Harrison5f19e2b2015-05-29 17:43:27 +01001521 params->args_batch_start_offset;
1522
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001523 if (exec_len == 0)
Chris Wilson0b537272016-08-18 17:17:12 +01001524 exec_len = params->batch->size - params->args_batch_start_offset;
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001525
Chris Wilson803688b2016-08-02 22:50:27 +01001526 ret = params->engine->emit_bb_start(params->request,
1527 exec_start, exec_len,
1528 params->dispatch_flags);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001529 if (ret)
1530 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001531
John Harrison95c24162015-05-29 17:43:31 +01001532 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001533
John Harrison8a8edb52015-05-29 17:43:33 +01001534 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001535
Chris Wilson2f5945b2015-10-06 11:39:55 +01001536 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001537}
1538
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001539/**
1540 * Find one BSD ring to dispatch the corresponding BSD command.
Chris Wilsonc80ff162016-07-27 09:07:27 +01001541 * The engine index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001542 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001543static unsigned int
Chris Wilsonc80ff162016-07-27 09:07:27 +01001544gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1545 struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001546{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001547 struct drm_i915_file_private *file_priv = file->driver_priv;
1548
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001549 /* Check whether the file_priv has already selected one ring. */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001550 if ((int)file_priv->bsd_engine < 0)
1551 file_priv->bsd_engine = atomic_fetch_xor(1,
1552 &dev_priv->mm.bsd_engine_dispatch_index);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001553
Chris Wilsonc80ff162016-07-27 09:07:27 +01001554 return file_priv->bsd_engine;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001555}
1556
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001557#define I915_USER_RINGS (4)
1558
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001559static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001560 [I915_EXEC_DEFAULT] = RCS,
1561 [I915_EXEC_RENDER] = RCS,
1562 [I915_EXEC_BLT] = BCS,
1563 [I915_EXEC_BSD] = VCS,
1564 [I915_EXEC_VEBOX] = VECS
1565};
1566
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001567static struct intel_engine_cs *
1568eb_select_engine(struct drm_i915_private *dev_priv,
1569 struct drm_file *file,
1570 struct drm_i915_gem_execbuffer2 *args)
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001571{
1572 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001573 struct intel_engine_cs *engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001574
1575 if (user_ring_id > I915_USER_RINGS) {
1576 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001577 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001578 }
1579
1580 if ((user_ring_id != I915_EXEC_BSD) &&
1581 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1582 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1583 "bsd dispatch flags: %d\n", (int)(args->flags));
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001584 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001585 }
1586
1587 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1588 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1589
1590 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
Chris Wilsonc80ff162016-07-27 09:07:27 +01001591 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001592 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1593 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001594 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001595 bsd_idx--;
1596 } else {
1597 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1598 bsd_idx);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001599 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001600 }
1601
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001602 engine = &dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001603 } else {
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001604 engine = &dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001605 }
1606
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001607 if (!intel_engine_initialized(engine)) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001608 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001609 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001610 }
1611
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001612 return engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001613}
1614
Eric Anholtae662d32012-01-03 09:23:29 -08001615static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001616i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1617 struct drm_file *file,
1618 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001619 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001620{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001621 struct drm_i915_private *dev_priv = to_i915(dev);
1622 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky27173f12013-08-14 11:38:36 +02001623 struct eb_vmas *eb;
Brad Volkin78a42372014-12-11 12:13:09 -08001624 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001625 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001626 struct i915_gem_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001627 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001628 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1629 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001630 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001631 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001632 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001633 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001634
Daniel Vettered5982e2013-01-17 22:23:36 +01001635 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001636 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001637
Chris Wilsonad19f102014-08-10 06:29:08 +01001638 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001639 if (ret)
1640 return ret;
1641
John Harrison8e004ef2015-02-13 11:48:10 +00001642 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001643 if (args->flags & I915_EXEC_SECURE) {
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001644 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001645 return -EPERM;
1646
John Harrison8e004ef2015-02-13 11:48:10 +00001647 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001648 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001649 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001650 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001651
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001652 engine = eb_select_engine(dev_priv, file, args);
1653 if (!engine)
1654 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001655
1656 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001657 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001658 return -EINVAL;
1659 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001660
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001661 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1662 if (!HAS_RESOURCE_STREAMER(dev)) {
1663 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1664 return -EINVAL;
1665 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001666 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001667 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001668 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001669 return -EINVAL;
1670 }
1671
1672 dispatch_flags |= I915_DISPATCH_RS;
1673 }
1674
Chris Wilson67d97da2016-07-04 08:08:31 +01001675 /* Take a local wakeref for preparing to dispatch the execbuf as
1676 * we expect to access the hardware fairly frequently in the
1677 * process. Upon first dispatch, we acquire another prolonged
1678 * wakeref that we hold until the GPU has been idle for at least
1679 * 100ms.
1680 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001681 intel_runtime_pm_get(dev_priv);
1682
Chris Wilson54cf91d2010-11-25 18:00:26 +00001683 ret = i915_mutex_lock_interruptible(dev);
1684 if (ret)
1685 goto pre_mutex_err;
1686
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001687 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001688 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001689 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001690 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001691 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001692 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001693
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001694 i915_gem_context_get(ctx);
Ben Widawsky41bde552013-12-06 14:11:21 -08001695
Daniel Vetterae6c4802014-08-06 15:04:53 +02001696 if (ctx->ppgtt)
1697 vm = &ctx->ppgtt->base;
1698 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001699 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001700
John Harrison5f19e2b2015-05-29 17:43:27 +01001701 memset(&params_master, 0x00, sizeof(params_master));
1702
Chris Wilsond50415c2016-08-18 17:16:52 +01001703 eb = eb_create(dev_priv, args);
Chris Wilson67731b82010-12-08 10:38:14 +00001704 if (eb == NULL) {
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001705 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001706 mutex_unlock(&dev->struct_mutex);
1707 ret = -ENOMEM;
1708 goto pre_mutex_err;
1709 }
1710
Chris Wilson54cf91d2010-11-25 18:00:26 +00001711 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001712 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001713 if (ret)
1714 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001715
Chris Wilson6fe4f142011-01-10 17:35:37 +00001716 /* take note of the batch buffer before we might reorder the lists */
Chris Wilson59bfa122016-08-04 16:32:31 +01001717 params->batch = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001718
Chris Wilson54cf91d2010-11-25 18:00:26 +00001719 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001720 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001721 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1722 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001723 if (ret)
1724 goto err;
1725
1726 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001727 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001728 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001729 if (ret) {
1730 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001731 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1732 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001733 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001734 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1735 }
1736 if (ret)
1737 goto err;
1738 }
1739
1740 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson59bfa122016-08-04 16:32:31 +01001741 if (params->batch->obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001742 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001743 ret = -EINVAL;
1744 goto err;
1745 }
Chris Wilson0b537272016-08-18 17:17:12 +01001746 if (args->batch_start_offset > params->batch->size ||
1747 args->batch_len > params->batch->size - args->batch_start_offset) {
1748 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1749 ret = -EINVAL;
1750 goto err;
1751 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001752
John Harrison5f19e2b2015-05-29 17:43:27 +01001753 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson33a051a2016-07-27 09:07:26 +01001754 if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001755 struct i915_vma *vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001756
Chris Wilson59bfa122016-08-04 16:32:31 +01001757 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1758 params->batch->obj,
1759 eb,
1760 args->batch_start_offset,
1761 args->batch_len,
1762 drm_is_current_master(file));
1763 if (IS_ERR(vma)) {
1764 ret = PTR_ERR(vma);
Brad Volkin78a42372014-12-11 12:13:09 -08001765 goto err;
1766 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001767
Chris Wilson59bfa122016-08-04 16:32:31 +01001768 if (vma) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001769 /*
1770 * Batch parsed and accepted:
1771 *
1772 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1773 * bit from MI_BATCH_BUFFER_START commands issued in
1774 * the dispatch_execbuffer implementations. We
1775 * specifically don't want that set on batches the
1776 * command parser has accepted.
1777 */
1778 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001779 params->args_batch_start_offset = 0;
Chris Wilson59bfa122016-08-04 16:32:31 +01001780 params->batch = vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001781 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001782 }
1783
Chris Wilson59bfa122016-08-04 16:32:31 +01001784 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Brad Volkin78a42372014-12-11 12:13:09 -08001785
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001786 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1787 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001788 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001789 if (dispatch_flags & I915_DISPATCH_SECURE) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001790 struct drm_i915_gem_object *obj = params->batch->obj;
Chris Wilson058d88c2016-08-15 10:49:06 +01001791 struct i915_vma *vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001792
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001793 /*
1794 * So on first glance it looks freaky that we pin the batch here
1795 * outside of the reservation loop. But:
1796 * - The batch is already pinned into the relevant ppgtt, so we
1797 * already have the backing storage fully allocated.
1798 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001799 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001800 * fitting due to fragmentation.
1801 * So this is actually safe.
1802 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001803 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1804 if (IS_ERR(vma)) {
1805 ret = PTR_ERR(vma);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001806 goto err;
Chris Wilson058d88c2016-08-15 10:49:06 +01001807 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001808
Chris Wilson058d88c2016-08-15 10:49:06 +01001809 params->batch = vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001810 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001811
John Harrison0c8dac82015-05-29 17:43:25 +01001812 /* Allocate a request for this batch buffer nice and early. */
Chris Wilson8e637172016-08-02 22:50:26 +01001813 params->request = i915_gem_request_alloc(engine, ctx);
1814 if (IS_ERR(params->request)) {
1815 ret = PTR_ERR(params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001816 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001817 }
John Harrison0c8dac82015-05-29 17:43:25 +01001818
Chris Wilson17f298cf2016-08-10 13:41:46 +01001819 /* Whilst this request exists, batch_obj will be on the
1820 * active_list, and so will hold the active reference. Only when this
1821 * request is retired will the the batch_obj be moved onto the
1822 * inactive_list and lose its active reference. Hence we do not need
1823 * to explicitly hold another reference here.
1824 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001825 params->request->batch = params->batch;
Chris Wilson17f298cf2016-08-10 13:41:46 +01001826
Chris Wilson8e637172016-08-02 22:50:26 +01001827 ret = i915_gem_request_add_to_client(params->request, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001828 if (ret)
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001829 goto err_request;
John Harrisonfcfa423c2015-05-29 17:44:12 +01001830
John Harrison5f19e2b2015-05-29 17:43:27 +01001831 /*
1832 * Save assorted stuff away to pass through to *_submission().
1833 * NB: This data should be 'persistent' and not local as it will
1834 * kept around beyond the duration of the IOCTL once the GPU
1835 * scheduler arrives.
1836 */
1837 params->dev = dev;
1838 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001839 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001840 params->dispatch_flags = dispatch_flags;
John Harrison5f19e2b2015-05-29 17:43:27 +01001841 params->ctx = ctx;
1842
Chris Wilson5b043f42016-08-02 22:50:38 +01001843 ret = execbuf_submit(params, args, &eb->vmas);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001844err_request:
Chris Wilson17f298cf2016-08-10 13:41:46 +01001845 __i915_add_request(params->request, ret == 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001846
John Harrison0c8dac82015-05-29 17:43:25 +01001847err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001848 /*
1849 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1850 * batch vma for correctness. For less ugly and less fragility this
1851 * needs to be adjusted to also track the ggtt batch vma properly as
1852 * active.
1853 */
John Harrison8e004ef2015-02-13 11:48:10 +00001854 if (dispatch_flags & I915_DISPATCH_SECURE)
Chris Wilson59bfa122016-08-04 16:32:31 +01001855 i915_vma_unpin(params->batch);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001856err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001857 /* the request owns the ref now */
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001858 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001859 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001860
1861 mutex_unlock(&dev->struct_mutex);
1862
1863pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001864 /* intel_gpu_busy should also get a ref, so it will free when the device
1865 * is really idle. */
1866 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001867 return ret;
1868}
1869
1870/*
1871 * Legacy execbuffer just creates an exec2 list from the original exec object
1872 * list array and passes it to the real function.
1873 */
1874int
1875i915_gem_execbuffer(struct drm_device *dev, void *data,
1876 struct drm_file *file)
1877{
1878 struct drm_i915_gem_execbuffer *args = data;
1879 struct drm_i915_gem_execbuffer2 exec2;
1880 struct drm_i915_gem_exec_object *exec_list = NULL;
1881 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1882 int ret, i;
1883
Chris Wilson54cf91d2010-11-25 18:00:26 +00001884 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001885 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001886 return -EINVAL;
1887 }
1888
1889 /* Copy in the exec list from userland */
1890 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1891 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1892 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001893 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001894 args->buffer_count);
1895 drm_free_large(exec_list);
1896 drm_free_large(exec2_list);
1897 return -ENOMEM;
1898 }
1899 ret = copy_from_user(exec_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001900 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001901 sizeof(*exec_list) * args->buffer_count);
1902 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001903 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001904 args->buffer_count, ret);
1905 drm_free_large(exec_list);
1906 drm_free_large(exec2_list);
1907 return -EFAULT;
1908 }
1909
1910 for (i = 0; i < args->buffer_count; i++) {
1911 exec2_list[i].handle = exec_list[i].handle;
1912 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1913 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1914 exec2_list[i].alignment = exec_list[i].alignment;
1915 exec2_list[i].offset = exec_list[i].offset;
1916 if (INTEL_INFO(dev)->gen < 4)
1917 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1918 else
1919 exec2_list[i].flags = 0;
1920 }
1921
1922 exec2.buffers_ptr = args->buffers_ptr;
1923 exec2.buffer_count = args->buffer_count;
1924 exec2.batch_start_offset = args->batch_start_offset;
1925 exec2.batch_len = args->batch_len;
1926 exec2.DR1 = args->DR1;
1927 exec2.DR4 = args->DR4;
1928 exec2.num_cliprects = args->num_cliprects;
1929 exec2.cliprects_ptr = args->cliprects_ptr;
1930 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001931 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001932
Ben Widawsky41bde552013-12-06 14:11:21 -08001933 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001934 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001935 struct drm_i915_gem_exec_object __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001936 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001937
Chris Wilson54cf91d2010-11-25 18:00:26 +00001938 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001939 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001940 exec2_list[i].offset =
1941 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001942 ret = __copy_to_user(&user_exec_list[i].offset,
1943 &exec2_list[i].offset,
1944 sizeof(user_exec_list[i].offset));
1945 if (ret) {
1946 ret = -EFAULT;
1947 DRM_DEBUG("failed to copy %d exec entries "
1948 "back to user (%d)\n",
1949 args->buffer_count, ret);
1950 break;
1951 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001952 }
1953 }
1954
1955 drm_free_large(exec_list);
1956 drm_free_large(exec2_list);
1957 return ret;
1958}
1959
1960int
1961i915_gem_execbuffer2(struct drm_device *dev, void *data,
1962 struct drm_file *file)
1963{
1964 struct drm_i915_gem_execbuffer2 *args = data;
1965 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1966 int ret;
1967
Xi Wanged8cd3b2012-04-23 04:06:41 -04001968 if (args->buffer_count < 1 ||
1969 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001970 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001971 return -EINVAL;
1972 }
1973
Daniel Vetter9cb34662014-04-24 08:09:11 +02001974 if (args->rsvd2 != 0) {
1975 DRM_DEBUG("dirty rvsd2 field\n");
1976 return -EINVAL;
1977 }
1978
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001979 exec2_list = drm_malloc_gfp(args->buffer_count,
1980 sizeof(*exec2_list),
1981 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001982 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001983 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001984 args->buffer_count);
1985 return -ENOMEM;
1986 }
1987 ret = copy_from_user(exec2_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001988 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001989 sizeof(*exec2_list) * args->buffer_count);
1990 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001991 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001992 args->buffer_count, ret);
1993 drm_free_large(exec2_list);
1994 return -EFAULT;
1995 }
1996
Ben Widawsky41bde552013-12-06 14:11:21 -08001997 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001998 if (!ret) {
1999 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03002000 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03002001 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002002 int i;
2003
2004 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01002005 exec2_list[i].offset =
2006 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002007 ret = __copy_to_user(&user_exec_list[i].offset,
2008 &exec2_list[i].offset,
2009 sizeof(user_exec_list[i].offset));
2010 if (ret) {
2011 ret = -EFAULT;
2012 DRM_DEBUG("failed to copy %d exec entries "
2013 "back to user\n",
2014 args->buffer_count);
2015 break;
2016 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00002017 }
2018 }
2019
2020 drm_free_large(exec2_list);
2021 return ret;
2022}