Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
| 33 | #include <linux/slab.h> |
| 34 | #include <drm/drmP.h> |
| 35 | #include <drm/amdgpu_drm.h> |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 36 | #include <drm/drm_cache.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 37 | #include "amdgpu.h" |
| 38 | #include "amdgpu_trace.h" |
| 39 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 40 | static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
| 41 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 42 | struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 43 | struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 44 | |
Christian König | 6375bbb | 2017-07-11 17:25:49 +0200 | [diff] [blame] | 45 | amdgpu_bo_kunmap(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 46 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 47 | drm_gem_object_release(&bo->gem_base); |
Christian König | 82b9c55 | 2015-11-27 16:49:00 +0100 | [diff] [blame] | 48 | amdgpu_bo_unref(&bo->parent); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 49 | if (!list_empty(&bo->shadow_list)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 50 | mutex_lock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 51 | list_del_init(&bo->shadow_list); |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 52 | mutex_unlock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 53 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 54 | kfree(bo->metadata); |
| 55 | kfree(bo); |
| 56 | } |
| 57 | |
| 58 | bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) |
| 59 | { |
| 60 | if (bo->destroy == &amdgpu_ttm_bo_destroy) |
| 61 | return true; |
| 62 | return false; |
| 63 | } |
| 64 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 65 | void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 66 | { |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 67 | struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); |
| 68 | struct ttm_placement *placement = &abo->placement; |
| 69 | struct ttm_place *places = abo->placements; |
| 70 | u64 flags = abo->flags; |
Christian König | 6369f6f | 2016-08-15 14:08:54 +0200 | [diff] [blame] | 71 | u32 c = 0; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 72 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 73 | if (domain & AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 74 | unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
| 75 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 76 | places[c].fpfn = 0; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 77 | places[c].lpfn = 0; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 78 | places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 79 | TTM_PL_FLAG_VRAM; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 80 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 81 | if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) |
| 82 | places[c].lpfn = visible_pfn; |
| 83 | else |
| 84 | places[c].flags |= TTM_PL_FLAG_TOPDOWN; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 85 | |
| 86 | if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) |
| 87 | places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 88 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 89 | } |
| 90 | |
| 91 | if (domain & AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 92 | places[c].fpfn = 0; |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 93 | if (flags & AMDGPU_GEM_CREATE_SHADOW) |
| 94 | places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT; |
| 95 | else |
| 96 | places[c].lpfn = 0; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 97 | places[c].flags = TTM_PL_FLAG_TT; |
| 98 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 99 | places[c].flags |= TTM_PL_FLAG_WC | |
| 100 | TTM_PL_FLAG_UNCACHED; |
| 101 | else |
| 102 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 103 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | if (domain & AMDGPU_GEM_DOMAIN_CPU) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 107 | places[c].fpfn = 0; |
| 108 | places[c].lpfn = 0; |
| 109 | places[c].flags = TTM_PL_FLAG_SYSTEM; |
| 110 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 111 | places[c].flags |= TTM_PL_FLAG_WC | |
| 112 | TTM_PL_FLAG_UNCACHED; |
| 113 | else |
| 114 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 115 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | if (domain & AMDGPU_GEM_DOMAIN_GDS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 119 | places[c].fpfn = 0; |
| 120 | places[c].lpfn = 0; |
| 121 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS; |
| 122 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 123 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 124 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 125 | if (domain & AMDGPU_GEM_DOMAIN_GWS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 126 | places[c].fpfn = 0; |
| 127 | places[c].lpfn = 0; |
| 128 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS; |
| 129 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 130 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 131 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 132 | if (domain & AMDGPU_GEM_DOMAIN_OA) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 133 | places[c].fpfn = 0; |
| 134 | places[c].lpfn = 0; |
| 135 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA; |
| 136 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | if (!c) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 140 | places[c].fpfn = 0; |
| 141 | places[c].lpfn = 0; |
| 142 | places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM; |
| 143 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 144 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 145 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 146 | placement->num_placement = c; |
| 147 | placement->placement = places; |
| 148 | |
| 149 | placement->num_busy_placement = c; |
| 150 | placement->busy_placement = places; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 151 | } |
| 152 | |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 153 | /** |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 154 | * amdgpu_bo_create_reserved - create reserved BO for kernel use |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 155 | * |
| 156 | * @adev: amdgpu device object |
| 157 | * @size: size for the new BO |
| 158 | * @align: alignment for the new BO |
| 159 | * @domain: where to place it |
| 160 | * @bo_ptr: resulting BO |
| 161 | * @gpu_addr: GPU addr of the pinned BO |
| 162 | * @cpu_addr: optional CPU address mapping |
| 163 | * |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 164 | * Allocates and pins a BO for kernel internal use, and returns it still |
| 165 | * reserved. |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 166 | * |
| 167 | * Returns 0 on success, negative error code otherwise. |
| 168 | */ |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 169 | int amdgpu_bo_create_reserved(struct amdgpu_device *adev, |
| 170 | unsigned long size, int align, |
| 171 | u32 domain, struct amdgpu_bo **bo_ptr, |
| 172 | u64 *gpu_addr, void **cpu_addr) |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 173 | { |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 174 | bool free = false; |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 175 | int r; |
| 176 | |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 177 | if (!*bo_ptr) { |
| 178 | r = amdgpu_bo_create(adev, size, align, true, domain, |
| 179 | AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | |
| 180 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 181 | NULL, NULL, 0, bo_ptr); |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 182 | if (r) { |
| 183 | dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", |
| 184 | r); |
| 185 | return r; |
| 186 | } |
| 187 | free = true; |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 188 | } |
| 189 | |
| 190 | r = amdgpu_bo_reserve(*bo_ptr, false); |
| 191 | if (r) { |
| 192 | dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); |
| 193 | goto error_free; |
| 194 | } |
| 195 | |
| 196 | r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr); |
| 197 | if (r) { |
| 198 | dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); |
| 199 | goto error_unreserve; |
| 200 | } |
| 201 | |
| 202 | if (cpu_addr) { |
| 203 | r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); |
| 204 | if (r) { |
| 205 | dev_err(adev->dev, "(%d) kernel bo map failed\n", r); |
| 206 | goto error_unreserve; |
| 207 | } |
| 208 | } |
| 209 | |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 210 | return 0; |
| 211 | |
| 212 | error_unreserve: |
| 213 | amdgpu_bo_unreserve(*bo_ptr); |
| 214 | |
| 215 | error_free: |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 216 | if (free) |
| 217 | amdgpu_bo_unref(bo_ptr); |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 218 | |
| 219 | return r; |
| 220 | } |
| 221 | |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 222 | /** |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 223 | * amdgpu_bo_create_kernel - create BO for kernel use |
| 224 | * |
| 225 | * @adev: amdgpu device object |
| 226 | * @size: size for the new BO |
| 227 | * @align: alignment for the new BO |
| 228 | * @domain: where to place it |
| 229 | * @bo_ptr: resulting BO |
| 230 | * @gpu_addr: GPU addr of the pinned BO |
| 231 | * @cpu_addr: optional CPU address mapping |
| 232 | * |
| 233 | * Allocates and pins a BO for kernel internal use. |
| 234 | * |
| 235 | * Returns 0 on success, negative error code otherwise. |
| 236 | */ |
| 237 | int amdgpu_bo_create_kernel(struct amdgpu_device *adev, |
| 238 | unsigned long size, int align, |
| 239 | u32 domain, struct amdgpu_bo **bo_ptr, |
| 240 | u64 *gpu_addr, void **cpu_addr) |
| 241 | { |
| 242 | int r; |
| 243 | |
| 244 | r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr, |
| 245 | gpu_addr, cpu_addr); |
| 246 | |
| 247 | if (r) |
| 248 | return r; |
| 249 | |
| 250 | amdgpu_bo_unreserve(*bo_ptr); |
| 251 | |
| 252 | return 0; |
| 253 | } |
| 254 | |
| 255 | /** |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 256 | * amdgpu_bo_free_kernel - free BO for kernel use |
| 257 | * |
| 258 | * @bo: amdgpu BO to free |
| 259 | * |
| 260 | * unmaps and unpin a BO for kernel internal use. |
| 261 | */ |
| 262 | void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, |
| 263 | void **cpu_addr) |
| 264 | { |
| 265 | if (*bo == NULL) |
| 266 | return; |
| 267 | |
Alex Xie | f3aa745 | 2017-04-24 14:27:00 -0400 | [diff] [blame] | 268 | if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 269 | if (cpu_addr) |
| 270 | amdgpu_bo_kunmap(*bo); |
| 271 | |
| 272 | amdgpu_bo_unpin(*bo); |
| 273 | amdgpu_bo_unreserve(*bo); |
| 274 | } |
| 275 | amdgpu_bo_unref(bo); |
| 276 | |
| 277 | if (gpu_addr) |
| 278 | *gpu_addr = 0; |
| 279 | |
| 280 | if (cpu_addr) |
| 281 | *cpu_addr = NULL; |
| 282 | } |
| 283 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 284 | static int amdgpu_bo_do_create(struct amdgpu_device *adev, |
| 285 | unsigned long size, int byte_align, |
| 286 | bool kernel, u32 domain, u64 flags, |
| 287 | struct sg_table *sg, |
| 288 | struct reservation_object *resv, |
| 289 | uint64_t init_value, |
| 290 | struct amdgpu_bo **bo_ptr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 291 | { |
| 292 | struct amdgpu_bo *bo; |
| 293 | enum ttm_bo_type type; |
| 294 | unsigned long page_align; |
John Brooks | 00f06b2 | 2017-06-27 22:33:18 -0400 | [diff] [blame] | 295 | u64 initial_bytes_moved, bytes_moved; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 296 | size_t acc_size; |
| 297 | int r; |
| 298 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 299 | page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
| 300 | size = ALIGN(size, PAGE_SIZE); |
| 301 | |
| 302 | if (kernel) { |
| 303 | type = ttm_bo_type_kernel; |
| 304 | } else if (sg) { |
| 305 | type = ttm_bo_type_sg; |
| 306 | } else { |
| 307 | type = ttm_bo_type_device; |
| 308 | } |
| 309 | *bo_ptr = NULL; |
| 310 | |
| 311 | acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size, |
| 312 | sizeof(struct amdgpu_bo)); |
| 313 | |
| 314 | bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL); |
| 315 | if (bo == NULL) |
| 316 | return -ENOMEM; |
| 317 | r = drm_gem_object_init(adev->ddev, &bo->gem_base, size); |
| 318 | if (unlikely(r)) { |
| 319 | kfree(bo); |
| 320 | return r; |
| 321 | } |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 322 | INIT_LIST_HEAD(&bo->shadow_list); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 323 | INIT_LIST_HEAD(&bo->va); |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 324 | bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM | |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 325 | AMDGPU_GEM_DOMAIN_GTT | |
| 326 | AMDGPU_GEM_DOMAIN_CPU | |
| 327 | AMDGPU_GEM_DOMAIN_GDS | |
| 328 | AMDGPU_GEM_DOMAIN_GWS | |
| 329 | AMDGPU_GEM_DOMAIN_OA); |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 330 | bo->allowed_domains = bo->preferred_domains; |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 331 | if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) |
| 332 | bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 333 | |
| 334 | bo->flags = flags; |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 335 | |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 336 | #ifdef CONFIG_X86_32 |
| 337 | /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit |
| 338 | * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 |
| 339 | */ |
| 340 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 341 | #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) |
| 342 | /* Don't try to enable write-combining when it can't work, or things |
| 343 | * may be slow |
| 344 | * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 |
| 345 | */ |
| 346 | |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 347 | #ifndef CONFIG_COMPILE_TEST |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 348 | #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ |
| 349 | thanks to write-combining |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 350 | #endif |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 351 | |
| 352 | if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 353 | DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " |
| 354 | "better performance thanks to write-combining\n"); |
| 355 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 356 | #else |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 357 | /* For architectures that don't support WC memory, |
| 358 | * mask out the WC flag from the BO |
| 359 | */ |
| 360 | if (!drm_arch_can_wc_memory()) |
| 361 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 362 | #endif |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 363 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 364 | bo->tbo.bdev = &adev->mman.bdev; |
| 365 | amdgpu_ttm_placement_from_domain(bo, domain); |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 366 | |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 367 | initial_bytes_moved = atomic64_read(&adev->num_bytes_moved); |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 368 | /* Kernel allocation are uninterruptible */ |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 369 | r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type, |
| 370 | &bo->placement, page_align, !kernel, NULL, |
| 371 | acc_size, sg, resv, &amdgpu_ttm_bo_destroy); |
Christian König | a695e43 | 2017-10-31 09:36:13 +0100 | [diff] [blame] | 372 | if (unlikely(r != 0)) |
| 373 | return r; |
| 374 | |
John Brooks | 00f06b2 | 2017-06-27 22:33:18 -0400 | [diff] [blame] | 375 | bytes_moved = atomic64_read(&adev->num_bytes_moved) - |
| 376 | initial_bytes_moved; |
| 377 | if (adev->mc.visible_vram_size < adev->mc.real_vram_size && |
| 378 | bo->tbo.mem.mem_type == TTM_PL_VRAM && |
| 379 | bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT) |
| 380 | amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved); |
| 381 | else |
| 382 | amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0); |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 383 | |
Christian König | 373308a5 | 2017-01-23 16:28:06 -0500 | [diff] [blame] | 384 | if (kernel) |
Roger.He | c309cd0 | 2017-03-27 19:38:11 +0800 | [diff] [blame] | 385 | bo->tbo.priority = 1; |
Christian König | e1f055b | 2017-01-10 17:27:49 +0100 | [diff] [blame] | 386 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 387 | if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && |
| 388 | bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 389 | struct dma_fence *fence; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 390 | |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 391 | r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence); |
Christian König | c3af1258 | 2016-11-17 12:16:34 +0100 | [diff] [blame] | 392 | if (unlikely(r)) |
| 393 | goto fail_unreserve; |
| 394 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 395 | amdgpu_bo_fence(bo, fence, false); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 396 | dma_fence_put(bo->tbo.moving); |
| 397 | bo->tbo.moving = dma_fence_get(fence); |
| 398 | dma_fence_put(fence); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 399 | } |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 400 | if (!resv) |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 401 | amdgpu_bo_unreserve(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 402 | *bo_ptr = bo; |
| 403 | |
| 404 | trace_amdgpu_bo_create(bo); |
| 405 | |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 406 | /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */ |
| 407 | if (type == ttm_bo_type_device) |
| 408 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
| 409 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 410 | return 0; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 411 | |
| 412 | fail_unreserve: |
Nicolai Hähnle | f1543f5 | 2017-01-10 20:36:56 +0100 | [diff] [blame] | 413 | if (!resv) |
| 414 | ww_mutex_unlock(&bo->tbo.resv->lock); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 415 | amdgpu_bo_unref(&bo); |
| 416 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 417 | } |
| 418 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 419 | static int amdgpu_bo_create_shadow(struct amdgpu_device *adev, |
| 420 | unsigned long size, int byte_align, |
| 421 | struct amdgpu_bo *bo) |
| 422 | { |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 423 | int r; |
| 424 | |
| 425 | if (bo->shadow) |
| 426 | return 0; |
| 427 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 428 | r = amdgpu_bo_do_create(adev, size, byte_align, true, |
| 429 | AMDGPU_GEM_DOMAIN_GTT, |
| 430 | AMDGPU_GEM_CREATE_CPU_GTT_USWC | |
| 431 | AMDGPU_GEM_CREATE_SHADOW, |
| 432 | NULL, bo->tbo.resv, 0, |
| 433 | &bo->shadow); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 434 | if (!r) { |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 435 | bo->shadow->parent = amdgpu_bo_ref(bo); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 436 | mutex_lock(&adev->shadow_list_lock); |
| 437 | list_add_tail(&bo->shadow_list, &adev->shadow_list); |
| 438 | mutex_unlock(&adev->shadow_list_lock); |
| 439 | } |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 440 | |
| 441 | return r; |
| 442 | } |
| 443 | |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 444 | /* init_value will only take effect when flags contains |
| 445 | * AMDGPU_GEM_CREATE_VRAM_CLEARED. |
| 446 | */ |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 447 | int amdgpu_bo_create(struct amdgpu_device *adev, |
| 448 | unsigned long size, int byte_align, |
| 449 | bool kernel, u32 domain, u64 flags, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 450 | struct sg_table *sg, |
| 451 | struct reservation_object *resv, |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 452 | uint64_t init_value, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 453 | struct amdgpu_bo **bo_ptr) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 454 | { |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 455 | uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW; |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 456 | int r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 457 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 458 | r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain, |
| 459 | parent_flags, sg, resv, init_value, bo_ptr); |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 460 | if (r) |
| 461 | return r; |
| 462 | |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 463 | if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) { |
| 464 | if (!resv) |
| 465 | WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv, |
| 466 | NULL)); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 467 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 468 | r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr)); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 469 | |
| 470 | if (!resv) |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 471 | reservation_object_unlock((*bo_ptr)->tbo.resv); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 472 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 473 | if (r) |
| 474 | amdgpu_bo_unref(bo_ptr); |
| 475 | } |
| 476 | |
| 477 | return r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 478 | } |
| 479 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 480 | int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev, |
| 481 | struct amdgpu_ring *ring, |
| 482 | struct amdgpu_bo *bo, |
| 483 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 484 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 485 | bool direct) |
| 486 | |
| 487 | { |
| 488 | struct amdgpu_bo *shadow = bo->shadow; |
| 489 | uint64_t bo_addr, shadow_addr; |
| 490 | int r; |
| 491 | |
| 492 | if (!shadow) |
| 493 | return -EINVAL; |
| 494 | |
| 495 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 496 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 497 | |
| 498 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 499 | if (r) |
| 500 | goto err; |
| 501 | |
| 502 | r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr, |
| 503 | amdgpu_bo_size(bo), resv, fence, |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 504 | direct, false); |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 505 | if (!r) |
| 506 | amdgpu_bo_fence(bo, *fence, true); |
| 507 | |
| 508 | err: |
| 509 | return r; |
| 510 | } |
| 511 | |
Roger.He | 8252131 | 2017-04-21 13:08:43 +0800 | [diff] [blame] | 512 | int amdgpu_bo_validate(struct amdgpu_bo *bo) |
| 513 | { |
| 514 | uint32_t domain; |
| 515 | int r; |
| 516 | |
| 517 | if (bo->pin_count) |
| 518 | return 0; |
| 519 | |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 520 | domain = bo->preferred_domains; |
Roger.He | 8252131 | 2017-04-21 13:08:43 +0800 | [diff] [blame] | 521 | |
| 522 | retry: |
| 523 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 524 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
| 525 | if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) { |
| 526 | domain = bo->allowed_domains; |
| 527 | goto retry; |
| 528 | } |
| 529 | |
| 530 | return r; |
| 531 | } |
| 532 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 533 | int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev, |
| 534 | struct amdgpu_ring *ring, |
| 535 | struct amdgpu_bo *bo, |
| 536 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 537 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 538 | bool direct) |
| 539 | |
| 540 | { |
| 541 | struct amdgpu_bo *shadow = bo->shadow; |
| 542 | uint64_t bo_addr, shadow_addr; |
| 543 | int r; |
| 544 | |
| 545 | if (!shadow) |
| 546 | return -EINVAL; |
| 547 | |
| 548 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 549 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 550 | |
| 551 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 552 | if (r) |
| 553 | goto err; |
| 554 | |
| 555 | r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr, |
| 556 | amdgpu_bo_size(bo), resv, fence, |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 557 | direct, false); |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 558 | if (!r) |
| 559 | amdgpu_bo_fence(bo, *fence, true); |
| 560 | |
| 561 | err: |
| 562 | return r; |
| 563 | } |
| 564 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 565 | int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) |
| 566 | { |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 567 | void *kptr; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 568 | long r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 569 | |
Christian König | 271c812 | 2015-05-13 14:30:53 +0200 | [diff] [blame] | 570 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
| 571 | return -EPERM; |
| 572 | |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 573 | kptr = amdgpu_bo_kptr(bo); |
| 574 | if (kptr) { |
| 575 | if (ptr) |
| 576 | *ptr = kptr; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 577 | return 0; |
| 578 | } |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 579 | |
| 580 | r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false, |
| 581 | MAX_SCHEDULE_TIMEOUT); |
| 582 | if (r < 0) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 583 | return r; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 584 | |
| 585 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
| 586 | if (r) |
| 587 | return r; |
| 588 | |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 589 | if (ptr) |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 590 | *ptr = amdgpu_bo_kptr(bo); |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 591 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 592 | return 0; |
| 593 | } |
| 594 | |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 595 | void *amdgpu_bo_kptr(struct amdgpu_bo *bo) |
| 596 | { |
| 597 | bool is_iomem; |
| 598 | |
| 599 | return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
| 600 | } |
| 601 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 602 | void amdgpu_bo_kunmap(struct amdgpu_bo *bo) |
| 603 | { |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 604 | if (bo->kmap.bo) |
| 605 | ttm_bo_kunmap(&bo->kmap); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 606 | } |
| 607 | |
| 608 | struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) |
| 609 | { |
| 610 | if (bo == NULL) |
| 611 | return NULL; |
| 612 | |
| 613 | ttm_bo_reference(&bo->tbo); |
| 614 | return bo; |
| 615 | } |
| 616 | |
| 617 | void amdgpu_bo_unref(struct amdgpu_bo **bo) |
| 618 | { |
| 619 | struct ttm_buffer_object *tbo; |
| 620 | |
| 621 | if ((*bo) == NULL) |
| 622 | return; |
| 623 | |
| 624 | tbo = &((*bo)->tbo); |
| 625 | ttm_bo_unref(&tbo); |
| 626 | if (tbo == NULL) |
| 627 | *bo = NULL; |
| 628 | } |
| 629 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 630 | int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, |
| 631 | u64 min_offset, u64 max_offset, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 632 | u64 *gpu_addr) |
| 633 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 634 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 635 | int r, i; |
| 636 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 637 | if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 638 | return -EPERM; |
| 639 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 640 | if (WARN_ON_ONCE(min_offset > max_offset)) |
| 641 | return -EINVAL; |
| 642 | |
Christopher James Halse Rogers | 803d89a | 2017-04-03 13:31:22 +1000 | [diff] [blame] | 643 | /* A shared bo cannot be migrated to VRAM */ |
| 644 | if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM)) |
| 645 | return -EINVAL; |
| 646 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 647 | if (bo->pin_count) { |
Flora Cui | 408778e | 2016-08-18 12:55:13 +0800 | [diff] [blame] | 648 | uint32_t mem_type = bo->tbo.mem.mem_type; |
| 649 | |
| 650 | if (domain != amdgpu_mem_type_to_domain(mem_type)) |
| 651 | return -EINVAL; |
| 652 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 653 | bo->pin_count++; |
| 654 | if (gpu_addr) |
| 655 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
| 656 | |
| 657 | if (max_offset != 0) { |
Flora Cui | 27798e0 | 2016-08-18 13:18:09 +0800 | [diff] [blame] | 658 | u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 659 | WARN_ON_ONCE(max_offset < |
| 660 | (amdgpu_bo_gpu_offset(bo) - domain_start)); |
| 661 | } |
| 662 | |
| 663 | return 0; |
| 664 | } |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 665 | |
| 666 | bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; |
Christian König | e9c7577 | 2017-09-11 17:29:26 +0200 | [diff] [blame] | 667 | /* force to pin into visible video ram */ |
| 668 | if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) |
| 669 | bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 670 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 671 | for (i = 0; i < bo->placement.num_placement; i++) { |
Christian König | e9c7577 | 2017-09-11 17:29:26 +0200 | [diff] [blame] | 672 | unsigned fpfn, lpfn; |
| 673 | |
| 674 | fpfn = min_offset >> PAGE_SHIFT; |
| 675 | lpfn = max_offset >> PAGE_SHIFT; |
| 676 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 677 | if (fpfn > bo->placements[i].fpfn) |
| 678 | bo->placements[i].fpfn = fpfn; |
Christian König | 78d0e18 | 2016-01-19 12:48:14 +0100 | [diff] [blame] | 679 | if (!bo->placements[i].lpfn || |
| 680 | (lpfn && lpfn < bo->placements[i].lpfn)) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 681 | bo->placements[i].lpfn = lpfn; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 682 | bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT; |
| 683 | } |
| 684 | |
| 685 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 686 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 687 | dev_err(adev->dev, "%p pin failed\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 688 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 689 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 690 | |
| 691 | bo->pin_count = 1; |
Chunming Zhou | 07306b4 | 2017-07-12 12:36:47 +0800 | [diff] [blame] | 692 | if (gpu_addr != NULL) { |
| 693 | r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem); |
| 694 | if (unlikely(r)) { |
| 695 | dev_err(adev->dev, "%p bind failed\n", bo); |
| 696 | goto error; |
| 697 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 698 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
Chunming Zhou | 07306b4 | 2017-07-12 12:36:47 +0800 | [diff] [blame] | 699 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 700 | if (domain == AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 701 | adev->vram_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 702 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 703 | adev->invisible_pin_size += amdgpu_bo_size(bo); |
Flora Cui | 32ab75f | 2016-08-18 13:17:07 +0800 | [diff] [blame] | 704 | } else if (domain == AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 705 | adev->gart_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 706 | } |
| 707 | |
| 708 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 709 | return r; |
| 710 | } |
| 711 | |
| 712 | int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr) |
| 713 | { |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 714 | return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 715 | } |
| 716 | |
| 717 | int amdgpu_bo_unpin(struct amdgpu_bo *bo) |
| 718 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 719 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 720 | int r, i; |
| 721 | |
| 722 | if (!bo->pin_count) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 723 | dev_warn(adev->dev, "%p unpin not necessary\n", bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 724 | return 0; |
| 725 | } |
| 726 | bo->pin_count--; |
| 727 | if (bo->pin_count) |
| 728 | return 0; |
| 729 | for (i = 0; i < bo->placement.num_placement; i++) { |
| 730 | bo->placements[i].lpfn = 0; |
| 731 | bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT; |
| 732 | } |
| 733 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 734 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 735 | dev_err(adev->dev, "%p validate failed for unpin\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 736 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 737 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 738 | |
| 739 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 740 | adev->vram_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 741 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 742 | adev->invisible_pin_size -= amdgpu_bo_size(bo); |
Flora Cui | 441f90e | 2016-09-09 14:15:30 +0800 | [diff] [blame] | 743 | } else if (bo->tbo.mem.mem_type == TTM_PL_TT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 744 | adev->gart_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 745 | } |
| 746 | |
| 747 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 748 | return r; |
| 749 | } |
| 750 | |
| 751 | int amdgpu_bo_evict_vram(struct amdgpu_device *adev) |
| 752 | { |
| 753 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 754 | if (0 && (adev->flags & AMD_IS_APU)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 755 | /* Useless to evict on IGP chips */ |
| 756 | return 0; |
| 757 | } |
| 758 | return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM); |
| 759 | } |
| 760 | |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 761 | static const char *amdgpu_vram_names[] = { |
| 762 | "UNKNOWN", |
| 763 | "GDDR1", |
| 764 | "DDR2", |
| 765 | "GDDR3", |
| 766 | "GDDR4", |
| 767 | "GDDR5", |
| 768 | "HBM", |
| 769 | "DDR3" |
| 770 | }; |
| 771 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 772 | int amdgpu_bo_init(struct amdgpu_device *adev) |
| 773 | { |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 774 | /* reserve PAT memory space to WC for VRAM */ |
| 775 | arch_io_reserve_memtype_wc(adev->mc.aper_base, |
| 776 | adev->mc.aper_size); |
| 777 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 778 | /* Add an MTRR for the VRAM */ |
| 779 | adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base, |
| 780 | adev->mc.aper_size); |
| 781 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 782 | adev->mc.mc_vram_size >> 20, |
| 783 | (unsigned long long)adev->mc.aper_size >> 20); |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 784 | DRM_INFO("RAM width %dbits %s\n", |
| 785 | adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 786 | return amdgpu_ttm_init(adev); |
| 787 | } |
| 788 | |
| 789 | void amdgpu_bo_fini(struct amdgpu_device *adev) |
| 790 | { |
| 791 | amdgpu_ttm_fini(adev); |
| 792 | arch_phys_wc_del(adev->mc.vram_mtrr); |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 793 | arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 794 | } |
| 795 | |
| 796 | int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo, |
| 797 | struct vm_area_struct *vma) |
| 798 | { |
| 799 | return ttm_fbdev_mmap(vma, &bo->tbo); |
| 800 | } |
| 801 | |
| 802 | int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) |
| 803 | { |
Marek Olšák | 9079ac7 | 2017-03-03 16:03:15 -0500 | [diff] [blame] | 804 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
| 805 | |
| 806 | if (adev->family <= AMDGPU_FAMILY_CZ && |
| 807 | AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 808 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 809 | |
| 810 | bo->tiling_flags = tiling_flags; |
| 811 | return 0; |
| 812 | } |
| 813 | |
| 814 | void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) |
| 815 | { |
| 816 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
| 817 | |
| 818 | if (tiling_flags) |
| 819 | *tiling_flags = bo->tiling_flags; |
| 820 | } |
| 821 | |
| 822 | int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata, |
| 823 | uint32_t metadata_size, uint64_t flags) |
| 824 | { |
| 825 | void *buffer; |
| 826 | |
| 827 | if (!metadata_size) { |
| 828 | if (bo->metadata_size) { |
| 829 | kfree(bo->metadata); |
Dave Airlie | 0092d3e | 2016-05-03 12:44:29 +1000 | [diff] [blame] | 830 | bo->metadata = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 831 | bo->metadata_size = 0; |
| 832 | } |
| 833 | return 0; |
| 834 | } |
| 835 | |
| 836 | if (metadata == NULL) |
| 837 | return -EINVAL; |
| 838 | |
Andrzej Hajda | 71affda | 2015-09-21 17:34:39 -0400 | [diff] [blame] | 839 | buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 840 | if (buffer == NULL) |
| 841 | return -ENOMEM; |
| 842 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 843 | kfree(bo->metadata); |
| 844 | bo->metadata_flags = flags; |
| 845 | bo->metadata = buffer; |
| 846 | bo->metadata_size = metadata_size; |
| 847 | |
| 848 | return 0; |
| 849 | } |
| 850 | |
| 851 | int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, |
| 852 | size_t buffer_size, uint32_t *metadata_size, |
| 853 | uint64_t *flags) |
| 854 | { |
| 855 | if (!buffer && !metadata_size) |
| 856 | return -EINVAL; |
| 857 | |
| 858 | if (buffer) { |
| 859 | if (buffer_size < bo->metadata_size) |
| 860 | return -EINVAL; |
| 861 | |
| 862 | if (bo->metadata_size) |
| 863 | memcpy(buffer, bo->metadata, bo->metadata_size); |
| 864 | } |
| 865 | |
| 866 | if (metadata_size) |
| 867 | *metadata_size = bo->metadata_size; |
| 868 | if (flags) |
| 869 | *flags = bo->metadata_flags; |
| 870 | |
| 871 | return 0; |
| 872 | } |
| 873 | |
| 874 | void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, |
Nicolai Hähnle | 66257db | 2016-12-15 17:23:49 +0100 | [diff] [blame] | 875 | bool evict, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 876 | struct ttm_mem_reg *new_mem) |
| 877 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 878 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 879 | struct amdgpu_bo *abo; |
David Mao | 15da301 | 2016-06-07 17:48:52 +0800 | [diff] [blame] | 880 | struct ttm_mem_reg *old_mem = &bo->mem; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 881 | |
| 882 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 883 | return; |
| 884 | |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 885 | abo = ttm_to_amdgpu_bo(bo); |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 886 | amdgpu_vm_bo_invalidate(adev, abo, evict); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 887 | |
Christian König | 6375bbb | 2017-07-11 17:25:49 +0200 | [diff] [blame] | 888 | amdgpu_bo_kunmap(abo); |
| 889 | |
Nicolai Hähnle | 661a760 | 2016-12-15 17:26:42 +0100 | [diff] [blame] | 890 | /* remember the eviction */ |
| 891 | if (evict) |
| 892 | atomic64_inc(&adev->num_evictions); |
| 893 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 894 | /* update statistics */ |
| 895 | if (!new_mem) |
| 896 | return; |
| 897 | |
| 898 | /* move_notify is called before move happens */ |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 899 | trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 900 | } |
| 901 | |
| 902 | int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
| 903 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 904 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 905 | struct amdgpu_bo *abo; |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 906 | unsigned long offset, size; |
| 907 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 908 | |
| 909 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 910 | return 0; |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 911 | |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 912 | abo = ttm_to_amdgpu_bo(bo); |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 913 | |
| 914 | /* Remember that this BO was accessed by the CPU */ |
| 915 | abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
| 916 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 917 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 918 | return 0; |
| 919 | |
| 920 | size = bo->mem.num_pages << PAGE_SHIFT; |
| 921 | offset = bo->mem.start << PAGE_SHIFT; |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 922 | if ((offset + size) <= adev->mc.visible_vram_size) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 923 | return 0; |
| 924 | |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 925 | /* Can't move a pinned BO to visible VRAM */ |
| 926 | if (abo->pin_count > 0) |
| 927 | return -EINVAL; |
| 928 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 929 | /* hurrah the memory is not visible ! */ |
Marek Olšák | 68e2c5f | 2017-05-17 20:05:08 +0200 | [diff] [blame] | 930 | atomic64_inc(&adev->num_vram_cpu_page_faults); |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 931 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | |
| 932 | AMDGPU_GEM_DOMAIN_GTT); |
| 933 | |
| 934 | /* Avoid costly evictions; only set GTT as a busy placement */ |
| 935 | abo->placement.num_busy_placement = 1; |
| 936 | abo->placement.busy_placement = &abo->placements[1]; |
| 937 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 938 | r = ttm_bo_validate(bo, &abo->placement, false, false); |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 939 | if (unlikely(r != 0)) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 940 | return r; |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 941 | |
| 942 | offset = bo->mem.start << PAGE_SHIFT; |
| 943 | /* this should never happen */ |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 944 | if (bo->mem.mem_type == TTM_PL_VRAM && |
| 945 | (offset + size) > adev->mc.visible_vram_size) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 946 | return -EINVAL; |
| 947 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 948 | return 0; |
| 949 | } |
| 950 | |
| 951 | /** |
| 952 | * amdgpu_bo_fence - add fence to buffer object |
| 953 | * |
| 954 | * @bo: buffer object in question |
| 955 | * @fence: fence to add |
| 956 | * @shared: true if fence should be added shared |
| 957 | * |
| 958 | */ |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 959 | void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 960 | bool shared) |
| 961 | { |
| 962 | struct reservation_object *resv = bo->tbo.resv; |
| 963 | |
| 964 | if (shared) |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 965 | reservation_object_add_shared_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 966 | else |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 967 | reservation_object_add_excl_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 968 | } |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 969 | |
| 970 | /** |
| 971 | * amdgpu_bo_gpu_offset - return GPU offset of bo |
| 972 | * @bo: amdgpu object for which we query the offset |
| 973 | * |
| 974 | * Returns current GPU offset of the object. |
| 975 | * |
| 976 | * Note: object should either be pinned or reserved when calling this |
| 977 | * function, it might be useful to add check for this for debugging. |
| 978 | */ |
| 979 | u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) |
| 980 | { |
| 981 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM); |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 982 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT && |
| 983 | !amdgpu_ttm_is_bound(bo->tbo.ttm)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 984 | WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) && |
| 985 | !bo->pin_count); |
Christian König | 9702d40 | 2016-09-07 15:10:44 +0200 | [diff] [blame] | 986 | WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET); |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 987 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM && |
| 988 | !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 989 | |
| 990 | return bo->tbo.offset; |
| 991 | } |