blob: 2f3e063c406ff7e667d419a6c99bf4d1bc62a4d1 [file] [log] [blame]
Boojin Kimb7d861d2011-12-26 18:49:52 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
Jassi Brarb3040e42010-05-23 20:28:19 -07004 *
5 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
6 * Jaswinder Singh <jassi.brar@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Boojin Kimb7d861d2011-12-26 18:49:52 +090014#include <linux/kernel.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070015#include <linux/io.h>
16#include <linux/init.h>
17#include <linux/slab.h>
18#include <linux/module.h>
Boojin Kimb7d861d2011-12-26 18:49:52 +090019#include <linux/string.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dma-mapping.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070023#include <linux/dmaengine.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070024#include <linux/amba/bus.h>
25#include <linux/amba/pl330.h>
Boojin Kim1b9bb712011-09-02 09:44:30 +090026#include <linux/scatterlist.h>
Thomas Abraham93ed5542011-10-24 11:43:31 +020027#include <linux/of.h>
Padmavathi Vennaa80258f2013-02-14 09:10:06 +053028#include <linux/of_dma.h>
Sachin Kamatbcc7fa92013-03-04 14:36:27 +053029#include <linux/err.h>
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +010030#include <linux/pm_runtime.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070031
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000032#include "dmaengine.h"
Boojin Kimb7d861d2011-12-26 18:49:52 +090033#define PL330_MAX_CHAN 8
34#define PL330_MAX_IRQS 32
35#define PL330_MAX_PERI 32
Shawn Lin86a8ce72016-01-22 19:06:51 +080036#define PL330_MAX_BURST 16
Boojin Kimb7d861d2011-12-26 18:49:52 +090037
Addy Ke271e1b862016-01-22 19:06:46 +080038#define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
39
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +020040enum pl330_cachectrl {
41 CCTRL0, /* Noncacheable and nonbufferable */
42 CCTRL1, /* Bufferable only */
43 CCTRL2, /* Cacheable, but do not allocate */
44 CCTRL3, /* Cacheable and bufferable, but do not allocate */
45 INVALID1, /* AWCACHE = 0x1000 */
46 INVALID2,
47 CCTRL6, /* Cacheable write-through, allocate on writes only */
48 CCTRL7, /* Cacheable write-back, allocate on writes only */
Boojin Kimb7d861d2011-12-26 18:49:52 +090049};
50
51enum pl330_byteswap {
52 SWAP_NO,
53 SWAP_2,
54 SWAP_4,
55 SWAP_8,
56 SWAP_16,
57};
58
Boojin Kimb7d861d2011-12-26 18:49:52 +090059/* Register and Bit field Definitions */
60#define DS 0x0
61#define DS_ST_STOP 0x0
62#define DS_ST_EXEC 0x1
63#define DS_ST_CMISS 0x2
64#define DS_ST_UPDTPC 0x3
65#define DS_ST_WFE 0x4
66#define DS_ST_ATBRR 0x5
67#define DS_ST_QBUSY 0x6
68#define DS_ST_WFP 0x7
69#define DS_ST_KILL 0x8
70#define DS_ST_CMPLT 0x9
71#define DS_ST_FLTCMP 0xe
72#define DS_ST_FAULT 0xf
73
74#define DPC 0x4
75#define INTEN 0x20
76#define ES 0x24
77#define INTSTATUS 0x28
78#define INTCLR 0x2c
79#define FSM 0x30
80#define FSC 0x34
81#define FTM 0x38
82
83#define _FTC 0x40
84#define FTC(n) (_FTC + (n)*0x4)
85
86#define _CS 0x100
87#define CS(n) (_CS + (n)*0x8)
88#define CS_CNS (1 << 21)
89
90#define _CPC 0x104
91#define CPC(n) (_CPC + (n)*0x8)
92
93#define _SA 0x400
94#define SA(n) (_SA + (n)*0x20)
95
96#define _DA 0x404
97#define DA(n) (_DA + (n)*0x20)
98
99#define _CC 0x408
100#define CC(n) (_CC + (n)*0x20)
101
102#define CC_SRCINC (1 << 0)
103#define CC_DSTINC (1 << 14)
104#define CC_SRCPRI (1 << 8)
105#define CC_DSTPRI (1 << 22)
106#define CC_SRCNS (1 << 9)
107#define CC_DSTNS (1 << 23)
108#define CC_SRCIA (1 << 10)
109#define CC_DSTIA (1 << 24)
110#define CC_SRCBRSTLEN_SHFT 4
111#define CC_DSTBRSTLEN_SHFT 18
112#define CC_SRCBRSTSIZE_SHFT 1
113#define CC_DSTBRSTSIZE_SHFT 15
114#define CC_SRCCCTRL_SHFT 11
115#define CC_SRCCCTRL_MASK 0x7
116#define CC_DSTCCTRL_SHFT 25
117#define CC_DRCCCTRL_MASK 0x7
118#define CC_SWAP_SHFT 28
119
120#define _LC0 0x40c
121#define LC0(n) (_LC0 + (n)*0x20)
122
123#define _LC1 0x410
124#define LC1(n) (_LC1 + (n)*0x20)
125
126#define DBGSTATUS 0xd00
127#define DBG_BUSY (1 << 0)
128
129#define DBGCMD 0xd04
130#define DBGINST0 0xd08
131#define DBGINST1 0xd0c
132
133#define CR0 0xe00
134#define CR1 0xe04
135#define CR2 0xe08
136#define CR3 0xe0c
137#define CR4 0xe10
138#define CRD 0xe14
139
140#define PERIPH_ID 0xfe0
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900141#define PERIPH_REV_SHIFT 20
142#define PERIPH_REV_MASK 0xf
143#define PERIPH_REV_R0P0 0
144#define PERIPH_REV_R1P0 1
145#define PERIPH_REV_R1P1 2
Boojin Kimb7d861d2011-12-26 18:49:52 +0900146
147#define CR0_PERIPH_REQ_SET (1 << 0)
148#define CR0_BOOT_EN_SET (1 << 1)
149#define CR0_BOOT_MAN_NS (1 << 2)
150#define CR0_NUM_CHANS_SHIFT 4
151#define CR0_NUM_CHANS_MASK 0x7
152#define CR0_NUM_PERIPH_SHIFT 12
153#define CR0_NUM_PERIPH_MASK 0x1f
154#define CR0_NUM_EVENTS_SHIFT 17
155#define CR0_NUM_EVENTS_MASK 0x1f
156
157#define CR1_ICACHE_LEN_SHIFT 0
158#define CR1_ICACHE_LEN_MASK 0x7
159#define CR1_NUM_ICACHELINES_SHIFT 4
160#define CR1_NUM_ICACHELINES_MASK 0xf
161
162#define CRD_DATA_WIDTH_SHIFT 0
163#define CRD_DATA_WIDTH_MASK 0x7
164#define CRD_WR_CAP_SHIFT 4
165#define CRD_WR_CAP_MASK 0x7
166#define CRD_WR_Q_DEP_SHIFT 8
167#define CRD_WR_Q_DEP_MASK 0xf
168#define CRD_RD_CAP_SHIFT 12
169#define CRD_RD_CAP_MASK 0x7
170#define CRD_RD_Q_DEP_SHIFT 16
171#define CRD_RD_Q_DEP_MASK 0xf
172#define CRD_DATA_BUFF_SHIFT 20
173#define CRD_DATA_BUFF_MASK 0x3ff
174
175#define PART 0x330
176#define DESIGNER 0x41
177#define REVISION 0x0
178#define INTEG_CFG 0x0
179#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
180
Boojin Kimb7d861d2011-12-26 18:49:52 +0900181#define PL330_STATE_STOPPED (1 << 0)
182#define PL330_STATE_EXECUTING (1 << 1)
183#define PL330_STATE_WFE (1 << 2)
184#define PL330_STATE_FAULTING (1 << 3)
185#define PL330_STATE_COMPLETING (1 << 4)
186#define PL330_STATE_WFP (1 << 5)
187#define PL330_STATE_KILLING (1 << 6)
188#define PL330_STATE_FAULT_COMPLETING (1 << 7)
189#define PL330_STATE_CACHEMISS (1 << 8)
190#define PL330_STATE_UPDTPC (1 << 9)
191#define PL330_STATE_ATBARRIER (1 << 10)
192#define PL330_STATE_QUEUEBUSY (1 << 11)
193#define PL330_STATE_INVALID (1 << 15)
194
195#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
196 | PL330_STATE_WFE | PL330_STATE_FAULTING)
197
198#define CMD_DMAADDH 0x54
199#define CMD_DMAEND 0x00
200#define CMD_DMAFLUSHP 0x35
201#define CMD_DMAGO 0xa0
202#define CMD_DMALD 0x04
203#define CMD_DMALDP 0x25
204#define CMD_DMALP 0x20
205#define CMD_DMALPEND 0x28
206#define CMD_DMAKILL 0x01
207#define CMD_DMAMOV 0xbc
208#define CMD_DMANOP 0x18
209#define CMD_DMARMB 0x12
210#define CMD_DMASEV 0x34
211#define CMD_DMAST 0x08
212#define CMD_DMASTP 0x29
213#define CMD_DMASTZ 0x0c
214#define CMD_DMAWFE 0x36
215#define CMD_DMAWFP 0x30
216#define CMD_DMAWMB 0x13
217
218#define SZ_DMAADDH 3
219#define SZ_DMAEND 1
220#define SZ_DMAFLUSHP 2
221#define SZ_DMALD 1
222#define SZ_DMALDP 2
223#define SZ_DMALP 2
224#define SZ_DMALPEND 2
225#define SZ_DMAKILL 1
226#define SZ_DMAMOV 6
227#define SZ_DMANOP 1
228#define SZ_DMARMB 1
229#define SZ_DMASEV 2
230#define SZ_DMAST 1
231#define SZ_DMASTP 2
232#define SZ_DMASTZ 1
233#define SZ_DMAWFE 2
234#define SZ_DMAWFP 2
235#define SZ_DMAWMB 1
236#define SZ_DMAGO 6
237
238#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
239#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
240
241#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
242#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
243
244/*
245 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
246 * at 1byte/burst for P<->M and M<->M respectively.
247 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
248 * should be enough for P<->M and M<->M respectively.
249 */
250#define MCODE_BUFF_PER_REQ 256
251
Boojin Kimb7d861d2011-12-26 18:49:52 +0900252/* Use this _only_ to wait on transient states */
253#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
254
255#ifdef PL330_DEBUG_MCGEN
256static unsigned cmd_line;
257#define PL330_DBGCMD_DUMP(off, x...) do { \
258 printk("%x:", cmd_line); \
259 printk(x); \
260 cmd_line += off; \
261 } while (0)
262#define PL330_DBGMC_START(addr) (cmd_line = addr)
263#else
264#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
265#define PL330_DBGMC_START(addr) do {} while (0)
266#endif
267
268/* The number of default descriptors */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +0000269
Jassi Brarb3040e42010-05-23 20:28:19 -0700270#define NR_DEFAULT_DESC 16
271
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +0100272/* Delay for runtime PM autosuspend, ms */
273#define PL330_AUTOSUSPEND_DELAY 20
274
Boojin Kimb7d861d2011-12-26 18:49:52 +0900275/* Populated by the PL330 core driver for DMA API driver's info */
276struct pl330_config {
277 u32 periph_id;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900278#define DMAC_MODE_NS (1 << 0)
279 unsigned int mode;
280 unsigned int data_bus_width:10; /* In number of bits */
Liviu Dudau1f0a5cb2014-11-06 17:20:12 +0000281 unsigned int data_buf_dep:11;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900282 unsigned int num_chan:4;
283 unsigned int num_peri:6;
284 u32 peri_ns;
285 unsigned int num_events:6;
286 u32 irq_ns;
287};
288
Boojin Kimb7d861d2011-12-26 18:49:52 +0900289/**
290 * Request Configuration.
291 * The PL330 core does not modify this and uses the last
292 * working configuration if the request doesn't provide any.
293 *
294 * The Client may want to provide this info only for the
295 * first request and a request with new settings.
296 */
297struct pl330_reqcfg {
298 /* Address Incrementing */
299 unsigned dst_inc:1;
300 unsigned src_inc:1;
301
302 /*
303 * For now, the SRC & DST protection levels
304 * and burst size/length are assumed same.
305 */
306 bool nonsecure;
307 bool privileged;
308 bool insnaccess;
309 unsigned brst_len:5;
310 unsigned brst_size:3; /* in power of 2 */
311
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +0200312 enum pl330_cachectrl dcctl;
313 enum pl330_cachectrl scctl;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900314 enum pl330_byteswap swap;
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900315 struct pl330_config *pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900316};
317
318/*
319 * One cycle of DMAC operation.
320 * There may be more than one xfer in a request.
321 */
322struct pl330_xfer {
323 u32 src_addr;
324 u32 dst_addr;
325 /* Size to xfer */
326 u32 bytes;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900327};
328
329/* The xfer callbacks are made with one of these arguments. */
330enum pl330_op_err {
331 /* The all xfers in the request were success. */
332 PL330_ERR_NONE,
333 /* If req aborted due to global error. */
334 PL330_ERR_ABORT,
335 /* If req failed due to problem with Channel. */
336 PL330_ERR_FAIL,
337};
338
Boojin Kimb7d861d2011-12-26 18:49:52 +0900339enum dmamov_dst {
340 SAR = 0,
341 CCR,
342 DAR,
343};
344
345enum pl330_dst {
346 SRC = 0,
347 DST,
348};
349
350enum pl330_cond {
351 SINGLE,
352 BURST,
353 ALWAYS,
354};
355
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200356struct dma_pl330_desc;
357
Boojin Kimb7d861d2011-12-26 18:49:52 +0900358struct _pl330_req {
359 u32 mc_bus;
360 void *mc_cpu;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200361 struct dma_pl330_desc *desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900362};
363
364/* ToBeDone for tasklet */
365struct _pl330_tbd {
366 bool reset_dmac;
367 bool reset_mngr;
368 u8 reset_chan;
369};
370
371/* A DMAC Thread */
372struct pl330_thread {
373 u8 id;
374 int ev;
375 /* If the channel is not yet acquired by any client */
376 bool free;
377 /* Parent DMAC */
378 struct pl330_dmac *dmac;
379 /* Only two at a time */
380 struct _pl330_req req[2];
381 /* Index of the last enqueued request */
382 unsigned lstenq;
383 /* Index of the last submitted request or -1 if the DMA is stopped */
384 int req_running;
385};
386
387enum pl330_dmac_state {
388 UNINIT,
389 INIT,
390 DYING,
391};
392
Jassi Brarb3040e42010-05-23 20:28:19 -0700393enum desc_status {
394 /* In the DMAC pool */
395 FREE,
396 /*
Masanari Iidad73111c2012-08-04 23:37:53 +0900397 * Allocated to some channel during prep_xxx
Jassi Brarb3040e42010-05-23 20:28:19 -0700398 * Also may be sitting on the work_list.
399 */
400 PREP,
401 /*
402 * Sitting on the work_list and already submitted
403 * to the PL330 core. Not more than two descriptors
404 * of a channel can be BUSY at any time.
405 */
406 BUSY,
407 /*
408 * Sitting on the channel work_list but xfer done
409 * by PL330 core
410 */
411 DONE,
412};
413
414struct dma_pl330_chan {
415 /* Schedule desc completion */
416 struct tasklet_struct task;
417
418 /* DMA-Engine Channel */
419 struct dma_chan chan;
420
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +0100421 /* List of submitted descriptors */
422 struct list_head submitted_list;
423 /* List of issued descriptors */
Jassi Brarb3040e42010-05-23 20:28:19 -0700424 struct list_head work_list;
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +0200425 /* List of completed descriptors */
426 struct list_head completed_list;
Jassi Brarb3040e42010-05-23 20:28:19 -0700427
428 /* Pointer to the DMAC that manages this channel,
429 * NULL if the channel is available to be acquired.
430 * As the parent, this DMAC also provides descriptors
431 * to the channel.
432 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200433 struct pl330_dmac *dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -0700434
435 /* To protect channel manipulation */
436 spinlock_t lock;
437
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +0200438 /*
439 * Hardware channel thread of PL330 DMAC. NULL if the channel is
440 * available.
Jassi Brarb3040e42010-05-23 20:28:19 -0700441 */
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +0200442 struct pl330_thread *thread;
Boojin Kim1b9bb712011-09-02 09:44:30 +0900443
444 /* For D-to-M and M-to-D channels */
445 int burst_sz; /* the peripheral fifo width */
Boojin Kim1d0c1d62011-09-02 09:44:31 +0900446 int burst_len; /* the number of burst */
Boojin Kim1b9bb712011-09-02 09:44:30 +0900447 dma_addr_t fifo_addr;
Boojin Kim42bc9cf2011-09-02 09:44:33 +0900448
449 /* for cyclic capability */
450 bool cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -0700451};
452
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200453struct pl330_dmac {
Jassi Brarb3040e42010-05-23 20:28:19 -0700454 /* DMA-Engine Device */
455 struct dma_device ddma;
456
Lars-Peter Clausenb714b842013-11-25 16:07:46 +0100457 /* Holds info about sg limitations */
458 struct device_dma_parameters dma_parms;
459
Jassi Brarb3040e42010-05-23 20:28:19 -0700460 /* Pool of descriptors available for the DMAC's channels */
461 struct list_head desc_pool;
462 /* To protect desc_pool manipulation */
463 spinlock_t pool_lock;
464
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200465 /* Size of MicroCode buffers for each channel. */
466 unsigned mcbufsz;
467 /* ioremap'ed address of PL330 registers. */
468 void __iomem *base;
469 /* Populated by the PL330 core driver during pl330_add */
470 struct pl330_config pcfg;
471
472 spinlock_t lock;
473 /* Maximum possible events/irqs */
474 int events[32];
475 /* BUS address of MicroCode buffer */
476 dma_addr_t mcode_bus;
477 /* CPU address of MicroCode buffer */
478 void *mcode_cpu;
479 /* List of all Channel threads */
480 struct pl330_thread *channels;
481 /* Pointer to the MANAGER thread */
482 struct pl330_thread *manager;
483 /* To handle bad news in interrupt */
484 struct tasklet_struct tasks;
485 struct _pl330_tbd dmac_tbd;
486 /* State of DMAC operation */
487 enum pl330_dmac_state state;
488 /* Holds list of reqs with due callbacks */
489 struct list_head req_done;
490
Jassi Brarb3040e42010-05-23 20:28:19 -0700491 /* Peripheral channels connected to this DMAC */
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +0100492 unsigned int num_peripherals;
Rob Herring4e0e6102011-07-25 16:05:04 -0500493 struct dma_pl330_chan *peripherals; /* keep at end */
Addy Ke271e1b862016-01-22 19:06:46 +0800494 int quirks;
495};
496
497static struct pl330_of_quirks {
498 char *quirk;
499 int id;
500} of_quirks[] = {
501 {
502 .quirk = "arm,pl330-broken-no-flushp",
503 .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
504 }
Jassi Brarb3040e42010-05-23 20:28:19 -0700505};
506
507struct dma_pl330_desc {
508 /* To attach to a queue as child */
509 struct list_head node;
510
511 /* Descriptor for the DMA Engine API */
512 struct dma_async_tx_descriptor txd;
513
514 /* Xfer for PL330 core */
515 struct pl330_xfer px;
516
517 struct pl330_reqcfg rqcfg;
Jassi Brarb3040e42010-05-23 20:28:19 -0700518
519 enum desc_status status;
520
Robert Baldygaaee4d1f2015-02-11 13:23:17 +0100521 int bytes_requested;
522 bool last;
523
Jassi Brarb3040e42010-05-23 20:28:19 -0700524 /* The channel which currently holds this desc */
525 struct dma_pl330_chan *pchan;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200526
527 enum dma_transfer_direction rqtype;
528 /* Index of peripheral for the xfer. */
529 unsigned peri:5;
530 /* Hook to attach to DMAC's list of reqs with due callback */
531 struct list_head rqd;
532};
533
534struct _xfer_spec {
535 u32 ccr;
536 struct dma_pl330_desc *desc;
Jassi Brarb3040e42010-05-23 20:28:19 -0700537};
538
Boojin Kimb7d861d2011-12-26 18:49:52 +0900539static inline bool _queue_empty(struct pl330_thread *thrd)
540{
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +0200541 return thrd->req[0].desc == NULL && thrd->req[1].desc == NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900542}
543
544static inline bool _queue_full(struct pl330_thread *thrd)
545{
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +0200546 return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900547}
548
549static inline bool is_manager(struct pl330_thread *thrd)
550{
Lars-Peter Clausenfbbcd9b2014-07-06 20:32:28 +0200551 return thrd->dmac->manager == thrd;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900552}
553
554/* If manager of the thread is in Non-Secure mode */
555static inline bool _manager_ns(struct pl330_thread *thrd)
556{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200557 return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900558}
559
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900560static inline u32 get_revision(u32 periph_id)
561{
562 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
563}
564
Boojin Kimb7d861d2011-12-26 18:49:52 +0900565static inline u32 _emit_ADDH(unsigned dry_run, u8 buf[],
566 enum pl330_dst da, u16 val)
567{
568 if (dry_run)
569 return SZ_DMAADDH;
570
571 buf[0] = CMD_DMAADDH;
572 buf[0] |= (da << 1);
Vladimir Murzind07c9e12016-12-07 13:17:40 +0000573 buf[1] = val;
574 buf[2] = val >> 8;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900575
576 PL330_DBGCMD_DUMP(SZ_DMAADDH, "\tDMAADDH %s %u\n",
577 da == 1 ? "DA" : "SA", val);
578
579 return SZ_DMAADDH;
580}
581
582static inline u32 _emit_END(unsigned dry_run, u8 buf[])
583{
584 if (dry_run)
585 return SZ_DMAEND;
586
587 buf[0] = CMD_DMAEND;
588
589 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
590
591 return SZ_DMAEND;
592}
593
594static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
595{
596 if (dry_run)
597 return SZ_DMAFLUSHP;
598
599 buf[0] = CMD_DMAFLUSHP;
600
601 peri &= 0x1f;
602 peri <<= 3;
603 buf[1] = peri;
604
605 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
606
607 return SZ_DMAFLUSHP;
608}
609
610static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
611{
612 if (dry_run)
613 return SZ_DMALD;
614
615 buf[0] = CMD_DMALD;
616
617 if (cond == SINGLE)
618 buf[0] |= (0 << 1) | (1 << 0);
619 else if (cond == BURST)
620 buf[0] |= (1 << 1) | (1 << 0);
621
622 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
623 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
624
625 return SZ_DMALD;
626}
627
628static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
629 enum pl330_cond cond, u8 peri)
630{
631 if (dry_run)
632 return SZ_DMALDP;
633
634 buf[0] = CMD_DMALDP;
635
636 if (cond == BURST)
637 buf[0] |= (1 << 1);
638
639 peri &= 0x1f;
640 peri <<= 3;
641 buf[1] = peri;
642
643 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
644 cond == SINGLE ? 'S' : 'B', peri >> 3);
645
646 return SZ_DMALDP;
647}
648
649static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
650 unsigned loop, u8 cnt)
651{
652 if (dry_run)
653 return SZ_DMALP;
654
655 buf[0] = CMD_DMALP;
656
657 if (loop)
658 buf[0] |= (1 << 1);
659
660 cnt--; /* DMAC increments by 1 internally */
661 buf[1] = cnt;
662
663 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
664
665 return SZ_DMALP;
666}
667
668struct _arg_LPEND {
669 enum pl330_cond cond;
670 bool forever;
671 unsigned loop;
672 u8 bjump;
673};
674
675static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
676 const struct _arg_LPEND *arg)
677{
678 enum pl330_cond cond = arg->cond;
679 bool forever = arg->forever;
680 unsigned loop = arg->loop;
681 u8 bjump = arg->bjump;
682
683 if (dry_run)
684 return SZ_DMALPEND;
685
686 buf[0] = CMD_DMALPEND;
687
688 if (loop)
689 buf[0] |= (1 << 2);
690
691 if (!forever)
692 buf[0] |= (1 << 4);
693
694 if (cond == SINGLE)
695 buf[0] |= (0 << 1) | (1 << 0);
696 else if (cond == BURST)
697 buf[0] |= (1 << 1) | (1 << 0);
698
699 buf[1] = bjump;
700
701 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
702 forever ? "FE" : "END",
703 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
704 loop ? '1' : '0',
705 bjump);
706
707 return SZ_DMALPEND;
708}
709
710static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
711{
712 if (dry_run)
713 return SZ_DMAKILL;
714
715 buf[0] = CMD_DMAKILL;
716
717 return SZ_DMAKILL;
718}
719
720static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
721 enum dmamov_dst dst, u32 val)
722{
723 if (dry_run)
724 return SZ_DMAMOV;
725
726 buf[0] = CMD_DMAMOV;
727 buf[1] = dst;
Vladimir Murzind07c9e12016-12-07 13:17:40 +0000728 buf[2] = val;
729 buf[3] = val >> 8;
730 buf[4] = val >> 16;
731 buf[5] = val >> 24;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900732
733 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
734 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
735
736 return SZ_DMAMOV;
737}
738
739static inline u32 _emit_NOP(unsigned dry_run, u8 buf[])
740{
741 if (dry_run)
742 return SZ_DMANOP;
743
744 buf[0] = CMD_DMANOP;
745
746 PL330_DBGCMD_DUMP(SZ_DMANOP, "\tDMANOP\n");
747
748 return SZ_DMANOP;
749}
750
751static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
752{
753 if (dry_run)
754 return SZ_DMARMB;
755
756 buf[0] = CMD_DMARMB;
757
758 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
759
760 return SZ_DMARMB;
761}
762
763static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
764{
765 if (dry_run)
766 return SZ_DMASEV;
767
768 buf[0] = CMD_DMASEV;
769
770 ev &= 0x1f;
771 ev <<= 3;
772 buf[1] = ev;
773
774 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
775
776 return SZ_DMASEV;
777}
778
779static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
780{
781 if (dry_run)
782 return SZ_DMAST;
783
784 buf[0] = CMD_DMAST;
785
786 if (cond == SINGLE)
787 buf[0] |= (0 << 1) | (1 << 0);
788 else if (cond == BURST)
789 buf[0] |= (1 << 1) | (1 << 0);
790
791 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
792 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
793
794 return SZ_DMAST;
795}
796
797static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
798 enum pl330_cond cond, u8 peri)
799{
800 if (dry_run)
801 return SZ_DMASTP;
802
803 buf[0] = CMD_DMASTP;
804
805 if (cond == BURST)
806 buf[0] |= (1 << 1);
807
808 peri &= 0x1f;
809 peri <<= 3;
810 buf[1] = peri;
811
812 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
813 cond == SINGLE ? 'S' : 'B', peri >> 3);
814
815 return SZ_DMASTP;
816}
817
818static inline u32 _emit_STZ(unsigned dry_run, u8 buf[])
819{
820 if (dry_run)
821 return SZ_DMASTZ;
822
823 buf[0] = CMD_DMASTZ;
824
825 PL330_DBGCMD_DUMP(SZ_DMASTZ, "\tDMASTZ\n");
826
827 return SZ_DMASTZ;
828}
829
830static inline u32 _emit_WFE(unsigned dry_run, u8 buf[], u8 ev,
831 unsigned invalidate)
832{
833 if (dry_run)
834 return SZ_DMAWFE;
835
836 buf[0] = CMD_DMAWFE;
837
838 ev &= 0x1f;
839 ev <<= 3;
840 buf[1] = ev;
841
842 if (invalidate)
843 buf[1] |= (1 << 1);
844
845 PL330_DBGCMD_DUMP(SZ_DMAWFE, "\tDMAWFE %u%s\n",
846 ev >> 3, invalidate ? ", I" : "");
847
848 return SZ_DMAWFE;
849}
850
851static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
852 enum pl330_cond cond, u8 peri)
853{
854 if (dry_run)
855 return SZ_DMAWFP;
856
857 buf[0] = CMD_DMAWFP;
858
859 if (cond == SINGLE)
860 buf[0] |= (0 << 1) | (0 << 0);
861 else if (cond == BURST)
862 buf[0] |= (1 << 1) | (0 << 0);
863 else
864 buf[0] |= (0 << 1) | (1 << 0);
865
866 peri &= 0x1f;
867 peri <<= 3;
868 buf[1] = peri;
869
870 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
871 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
872
873 return SZ_DMAWFP;
874}
875
876static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
877{
878 if (dry_run)
879 return SZ_DMAWMB;
880
881 buf[0] = CMD_DMAWMB;
882
883 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
884
885 return SZ_DMAWMB;
886}
887
888struct _arg_GO {
889 u8 chan;
890 u32 addr;
891 unsigned ns;
892};
893
894static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
895 const struct _arg_GO *arg)
896{
897 u8 chan = arg->chan;
898 u32 addr = arg->addr;
899 unsigned ns = arg->ns;
900
901 if (dry_run)
902 return SZ_DMAGO;
903
904 buf[0] = CMD_DMAGO;
905 buf[0] |= (ns << 1);
Boojin Kimb7d861d2011-12-26 18:49:52 +0900906 buf[1] = chan & 0x7;
Vladimir Murzind07c9e12016-12-07 13:17:40 +0000907 buf[2] = addr;
908 buf[3] = addr >> 8;
909 buf[4] = addr >> 16;
910 buf[5] = addr >> 24;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900911
912 return SZ_DMAGO;
913}
914
915#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
916
917/* Returns Time-Out */
918static bool _until_dmac_idle(struct pl330_thread *thrd)
919{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200920 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900921 unsigned long loops = msecs_to_loops(5);
922
923 do {
924 /* Until Manager is Idle */
925 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
926 break;
927
928 cpu_relax();
929 } while (--loops);
930
931 if (!loops)
932 return true;
933
934 return false;
935}
936
937static inline void _execute_DBGINSN(struct pl330_thread *thrd,
938 u8 insn[], bool as_manager)
939{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200940 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900941 u32 val;
942
943 val = (insn[0] << 16) | (insn[1] << 24);
944 if (!as_manager) {
945 val |= (1 << 0);
946 val |= (thrd->id << 8); /* Channel Number */
947 }
948 writel(val, regs + DBGINST0);
949
Ben Dooks3a2307f2015-03-16 11:52:43 +0000950 val = le32_to_cpu(*((__le32 *)&insn[2]));
Boojin Kimb7d861d2011-12-26 18:49:52 +0900951 writel(val, regs + DBGINST1);
952
953 /* If timed out due to halted state-machine */
954 if (_until_dmac_idle(thrd)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200955 dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
Boojin Kimb7d861d2011-12-26 18:49:52 +0900956 return;
957 }
958
959 /* Get going */
960 writel(0, regs + DBGCMD);
961}
962
Boojin Kimb7d861d2011-12-26 18:49:52 +0900963static inline u32 _state(struct pl330_thread *thrd)
964{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200965 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900966 u32 val;
967
968 if (is_manager(thrd))
969 val = readl(regs + DS) & 0xf;
970 else
971 val = readl(regs + CS(thrd->id)) & 0xf;
972
973 switch (val) {
974 case DS_ST_STOP:
975 return PL330_STATE_STOPPED;
976 case DS_ST_EXEC:
977 return PL330_STATE_EXECUTING;
978 case DS_ST_CMISS:
979 return PL330_STATE_CACHEMISS;
980 case DS_ST_UPDTPC:
981 return PL330_STATE_UPDTPC;
982 case DS_ST_WFE:
983 return PL330_STATE_WFE;
984 case DS_ST_FAULT:
985 return PL330_STATE_FAULTING;
986 case DS_ST_ATBRR:
987 if (is_manager(thrd))
988 return PL330_STATE_INVALID;
989 else
990 return PL330_STATE_ATBARRIER;
991 case DS_ST_QBUSY:
992 if (is_manager(thrd))
993 return PL330_STATE_INVALID;
994 else
995 return PL330_STATE_QUEUEBUSY;
996 case DS_ST_WFP:
997 if (is_manager(thrd))
998 return PL330_STATE_INVALID;
999 else
1000 return PL330_STATE_WFP;
1001 case DS_ST_KILL:
1002 if (is_manager(thrd))
1003 return PL330_STATE_INVALID;
1004 else
1005 return PL330_STATE_KILLING;
1006 case DS_ST_CMPLT:
1007 if (is_manager(thrd))
1008 return PL330_STATE_INVALID;
1009 else
1010 return PL330_STATE_COMPLETING;
1011 case DS_ST_FLTCMP:
1012 if (is_manager(thrd))
1013 return PL330_STATE_INVALID;
1014 else
1015 return PL330_STATE_FAULT_COMPLETING;
1016 default:
1017 return PL330_STATE_INVALID;
1018 }
1019}
1020
1021static void _stop(struct pl330_thread *thrd)
1022{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001023 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001024 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1025
1026 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
1027 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1028
1029 /* Return if nothing needs to be done */
1030 if (_state(thrd) == PL330_STATE_COMPLETING
1031 || _state(thrd) == PL330_STATE_KILLING
1032 || _state(thrd) == PL330_STATE_STOPPED)
1033 return;
1034
1035 _emit_KILL(0, insn);
1036
1037 /* Stop generating interrupts for SEV */
1038 writel(readl(regs + INTEN) & ~(1 << thrd->ev), regs + INTEN);
1039
1040 _execute_DBGINSN(thrd, insn, is_manager(thrd));
1041}
1042
1043/* Start doing req 'idx' of thread 'thrd' */
1044static bool _trigger(struct pl330_thread *thrd)
1045{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001046 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001047 struct _pl330_req *req;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001048 struct dma_pl330_desc *desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001049 struct _arg_GO go;
1050 unsigned ns;
1051 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1052 int idx;
1053
1054 /* Return if already ACTIVE */
1055 if (_state(thrd) != PL330_STATE_STOPPED)
1056 return true;
1057
1058 idx = 1 - thrd->lstenq;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001059 if (thrd->req[idx].desc != NULL) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001060 req = &thrd->req[idx];
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001061 } else {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001062 idx = thrd->lstenq;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001063 if (thrd->req[idx].desc != NULL)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001064 req = &thrd->req[idx];
1065 else
1066 req = NULL;
1067 }
1068
1069 /* Return if no request */
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001070 if (!req)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001071 return true;
1072
Addy Ke0091b9d2014-12-08 19:28:20 +08001073 /* Return if req is running */
1074 if (idx == thrd->req_running)
1075 return true;
1076
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001077 desc = req->desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001078
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001079 ns = desc->rqcfg.nonsecure ? 1 : 0;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001080
1081 /* See 'Abort Sources' point-4 at Page 2-25 */
1082 if (_manager_ns(thrd) && !ns)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001083 dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001084 __func__, __LINE__);
1085
1086 go.chan = thrd->id;
1087 go.addr = req->mc_bus;
1088 go.ns = ns;
1089 _emit_GO(0, insn, &go);
1090
1091 /* Set to generate interrupts for SEV */
1092 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1093
1094 /* Only manager can execute GO */
1095 _execute_DBGINSN(thrd, insn, true);
1096
1097 thrd->req_running = idx;
1098
1099 return true;
1100}
1101
1102static bool _start(struct pl330_thread *thrd)
1103{
1104 switch (_state(thrd)) {
1105 case PL330_STATE_FAULT_COMPLETING:
1106 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1107
1108 if (_state(thrd) == PL330_STATE_KILLING)
1109 UNTIL(thrd, PL330_STATE_STOPPED)
1110
1111 case PL330_STATE_FAULTING:
1112 _stop(thrd);
1113
1114 case PL330_STATE_KILLING:
1115 case PL330_STATE_COMPLETING:
1116 UNTIL(thrd, PL330_STATE_STOPPED)
1117
1118 case PL330_STATE_STOPPED:
1119 return _trigger(thrd);
1120
1121 case PL330_STATE_WFP:
1122 case PL330_STATE_QUEUEBUSY:
1123 case PL330_STATE_ATBARRIER:
1124 case PL330_STATE_UPDTPC:
1125 case PL330_STATE_CACHEMISS:
1126 case PL330_STATE_EXECUTING:
1127 return true;
1128
1129 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1130 default:
1131 return false;
1132 }
1133}
1134
1135static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1136 const struct _xfer_spec *pxs, int cyc)
1137{
1138 int off = 0;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001139 struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001140
Boojin Kim3ecf51a2011-12-26 18:55:47 +09001141 /* check lock-up free version */
1142 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1143 while (cyc--) {
1144 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1145 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1146 }
1147 } else {
1148 while (cyc--) {
1149 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1150 off += _emit_RMB(dry_run, &buf[off]);
1151 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1152 off += _emit_WMB(dry_run, &buf[off]);
1153 }
Boojin Kimb7d861d2011-12-26 18:49:52 +09001154 }
1155
1156 return off;
1157}
1158
Addy Ke271e1b862016-01-22 19:06:46 +08001159static inline int _ldst_devtomem(struct pl330_dmac *pl330, unsigned dry_run,
1160 u8 buf[], const struct _xfer_spec *pxs,
1161 int cyc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001162{
1163 int off = 0;
Boojin Kim848e9772016-01-22 19:06:44 +08001164 enum pl330_cond cond;
1165
Addy Ke271e1b862016-01-22 19:06:46 +08001166 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1167 cond = BURST;
1168 else
Caesar Wang0a18f9b2016-02-25 09:00:53 +08001169 cond = SINGLE;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001170
1171 while (cyc--) {
Boojin Kim848e9772016-01-22 19:06:44 +08001172 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1173 off += _emit_LDP(dry_run, &buf[off], cond, pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001174 off += _emit_ST(dry_run, &buf[off], ALWAYS);
Addy Ke271e1b862016-01-22 19:06:46 +08001175
1176 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1177 off += _emit_FLUSHP(dry_run, &buf[off],
1178 pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001179 }
1180
1181 return off;
1182}
1183
Addy Ke271e1b862016-01-22 19:06:46 +08001184static inline int _ldst_memtodev(struct pl330_dmac *pl330,
1185 unsigned dry_run, u8 buf[],
1186 const struct _xfer_spec *pxs, int cyc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001187{
1188 int off = 0;
Boojin Kim848e9772016-01-22 19:06:44 +08001189 enum pl330_cond cond;
1190
Addy Ke271e1b862016-01-22 19:06:46 +08001191 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1192 cond = BURST;
1193 else
Caesar Wang0a18f9b2016-02-25 09:00:53 +08001194 cond = SINGLE;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001195
1196 while (cyc--) {
Boojin Kim848e9772016-01-22 19:06:44 +08001197 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001198 off += _emit_LD(dry_run, &buf[off], ALWAYS);
Boojin Kim848e9772016-01-22 19:06:44 +08001199 off += _emit_STP(dry_run, &buf[off], cond, pxs->desc->peri);
Addy Ke271e1b862016-01-22 19:06:46 +08001200
1201 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1202 off += _emit_FLUSHP(dry_run, &buf[off],
1203 pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001204 }
1205
1206 return off;
1207}
1208
Addy Ke271e1b862016-01-22 19:06:46 +08001209static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
Boojin Kimb7d861d2011-12-26 18:49:52 +09001210 const struct _xfer_spec *pxs, int cyc)
1211{
1212 int off = 0;
1213
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001214 switch (pxs->desc->rqtype) {
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001215 case DMA_MEM_TO_DEV:
Addy Ke271e1b862016-01-22 19:06:46 +08001216 off += _ldst_memtodev(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001217 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001218 case DMA_DEV_TO_MEM:
Addy Ke271e1b862016-01-22 19:06:46 +08001219 off += _ldst_devtomem(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001220 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001221 case DMA_MEM_TO_MEM:
Boojin Kimb7d861d2011-12-26 18:49:52 +09001222 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1223 break;
1224 default:
1225 off += 0x40000000; /* Scare off the Client */
1226 break;
1227 }
1228
1229 return off;
1230}
1231
1232/* Returns bytes consumed and updates bursts */
Addy Ke271e1b862016-01-22 19:06:46 +08001233static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
Boojin Kimb7d861d2011-12-26 18:49:52 +09001234 unsigned long *bursts, const struct _xfer_spec *pxs)
1235{
1236 int cyc, cycmax, szlp, szlpend, szbrst, off;
1237 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1238 struct _arg_LPEND lpend;
1239
Michal Suchanek31495d62015-07-23 18:04:49 +02001240 if (*bursts == 1)
Boojin Kim848e9772016-01-22 19:06:44 +08001241 return _bursts(pl330, dry_run, buf, pxs, 1);
Michal Suchanek31495d62015-07-23 18:04:49 +02001242
Boojin Kimb7d861d2011-12-26 18:49:52 +09001243 /* Max iterations possible in DMALP is 256 */
1244 if (*bursts >= 256*256) {
1245 lcnt1 = 256;
1246 lcnt0 = 256;
1247 cyc = *bursts / lcnt1 / lcnt0;
1248 } else if (*bursts > 256) {
1249 lcnt1 = 256;
1250 lcnt0 = *bursts / lcnt1;
1251 cyc = 1;
1252 } else {
1253 lcnt1 = *bursts;
1254 lcnt0 = 0;
1255 cyc = 1;
1256 }
1257
1258 szlp = _emit_LP(1, buf, 0, 0);
Addy Ke271e1b862016-01-22 19:06:46 +08001259 szbrst = _bursts(pl330, 1, buf, pxs, 1);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001260
1261 lpend.cond = ALWAYS;
1262 lpend.forever = false;
1263 lpend.loop = 0;
1264 lpend.bjump = 0;
1265 szlpend = _emit_LPEND(1, buf, &lpend);
1266
1267 if (lcnt0) {
1268 szlp *= 2;
1269 szlpend *= 2;
1270 }
1271
1272 /*
1273 * Max bursts that we can unroll due to limit on the
1274 * size of backward jump that can be encoded in DMALPEND
1275 * which is 8-bits and hence 255
1276 */
1277 cycmax = (255 - (szlp + szlpend)) / szbrst;
1278
1279 cyc = (cycmax < cyc) ? cycmax : cyc;
1280
1281 off = 0;
1282
1283 if (lcnt0) {
1284 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1285 ljmp0 = off;
1286 }
1287
1288 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1289 ljmp1 = off;
1290
Addy Ke271e1b862016-01-22 19:06:46 +08001291 off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001292
1293 lpend.cond = ALWAYS;
1294 lpend.forever = false;
1295 lpend.loop = 1;
1296 lpend.bjump = off - ljmp1;
1297 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1298
1299 if (lcnt0) {
1300 lpend.cond = ALWAYS;
1301 lpend.forever = false;
1302 lpend.loop = 0;
1303 lpend.bjump = off - ljmp0;
1304 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1305 }
1306
1307 *bursts = lcnt1 * cyc;
1308 if (lcnt0)
1309 *bursts *= lcnt0;
1310
1311 return off;
1312}
1313
Addy Ke271e1b862016-01-22 19:06:46 +08001314static inline int _setup_loops(struct pl330_dmac *pl330,
1315 unsigned dry_run, u8 buf[],
1316 const struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001317{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001318 struct pl330_xfer *x = &pxs->desc->px;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001319 u32 ccr = pxs->ccr;
1320 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1321 int off = 0;
1322
1323 while (bursts) {
1324 c = bursts;
Addy Ke271e1b862016-01-22 19:06:46 +08001325 off += _loop(pl330, dry_run, &buf[off], &c, pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001326 bursts -= c;
1327 }
1328
1329 return off;
1330}
1331
Addy Ke271e1b862016-01-22 19:06:46 +08001332static inline int _setup_xfer(struct pl330_dmac *pl330,
1333 unsigned dry_run, u8 buf[],
1334 const struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001335{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001336 struct pl330_xfer *x = &pxs->desc->px;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001337 int off = 0;
1338
1339 /* DMAMOV SAR, x->src_addr */
1340 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1341 /* DMAMOV DAR, x->dst_addr */
1342 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1343
1344 /* Setup Loop(s) */
Addy Ke271e1b862016-01-22 19:06:46 +08001345 off += _setup_loops(pl330, dry_run, &buf[off], pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001346
1347 return off;
1348}
1349
1350/*
1351 * A req is a sequence of one or more xfer units.
1352 * Returns the number of bytes taken to setup the MC for the req.
1353 */
Addy Ke271e1b862016-01-22 19:06:46 +08001354static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1355 struct pl330_thread *thrd, unsigned index,
1356 struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001357{
1358 struct _pl330_req *req = &thrd->req[index];
1359 struct pl330_xfer *x;
1360 u8 *buf = req->mc_cpu;
1361 int off = 0;
1362
1363 PL330_DBGMC_START(req->mc_bus);
1364
1365 /* DMAMOV CCR, ccr */
1366 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1367
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001368 x = &pxs->desc->px;
Lars-Peter Clausend5cef122014-07-06 20:32:23 +02001369 /* Error if xfer length is not aligned at burst size */
1370 if (x->bytes % (BRST_SIZE(pxs->ccr) * BRST_LEN(pxs->ccr)))
1371 return -EINVAL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001372
Addy Ke271e1b862016-01-22 19:06:46 +08001373 off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001374
1375 /* DMASEV peripheral/event */
1376 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1377 /* DMAEND */
1378 off += _emit_END(dry_run, &buf[off]);
1379
1380 return off;
1381}
1382
1383static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1384{
1385 u32 ccr = 0;
1386
1387 if (rqc->src_inc)
1388 ccr |= CC_SRCINC;
1389
1390 if (rqc->dst_inc)
1391 ccr |= CC_DSTINC;
1392
1393 /* We set same protection levels for Src and DST for now */
1394 if (rqc->privileged)
1395 ccr |= CC_SRCPRI | CC_DSTPRI;
1396 if (rqc->nonsecure)
1397 ccr |= CC_SRCNS | CC_DSTNS;
1398 if (rqc->insnaccess)
1399 ccr |= CC_SRCIA | CC_DSTIA;
1400
1401 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1402 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1403
1404 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1405 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1406
1407 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1408 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1409
1410 ccr |= (rqc->swap << CC_SWAP_SHFT);
1411
1412 return ccr;
1413}
1414
Boojin Kimb7d861d2011-12-26 18:49:52 +09001415/*
1416 * Submit a list of xfers after which the client wants notification.
1417 * Client is not notified after each xfer unit, just once after all
1418 * xfer units are done or some error occurs.
1419 */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001420static int pl330_submit_req(struct pl330_thread *thrd,
1421 struct dma_pl330_desc *desc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001422{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001423 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001424 struct _xfer_spec xs;
1425 unsigned long flags;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001426 unsigned idx;
1427 u32 ccr;
1428 int ret = 0;
1429
Boojin Kimb7d861d2011-12-26 18:49:52 +09001430 if (pl330->state == DYING
1431 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001432 dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001433 __func__, __LINE__);
1434 return -EAGAIN;
1435 }
1436
1437 /* If request for non-existing peripheral */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001438 if (desc->rqtype != DMA_MEM_TO_MEM &&
1439 desc->peri >= pl330->pcfg.num_peri) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001440 dev_info(thrd->dmac->ddma.dev,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001441 "%s:%d Invalid peripheral(%u)!\n",
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001442 __func__, __LINE__, desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001443 return -EINVAL;
1444 }
1445
1446 spin_lock_irqsave(&pl330->lock, flags);
1447
1448 if (_queue_full(thrd)) {
1449 ret = -EAGAIN;
1450 goto xfer_exit;
1451 }
1452
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001453 /* Prefer Secure Channel */
1454 if (!_manager_ns(thrd))
1455 desc->rqcfg.nonsecure = 0;
1456 else
1457 desc->rqcfg.nonsecure = 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001458
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001459 ccr = _prepare_ccr(&desc->rqcfg);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001460
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001461 idx = thrd->req[0].desc == NULL ? 0 : 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001462
1463 xs.ccr = ccr;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001464 xs.desc = desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001465
1466 /* First dry run to check if req is acceptable */
Addy Ke271e1b862016-01-22 19:06:46 +08001467 ret = _setup_req(pl330, 1, thrd, idx, &xs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001468 if (ret < 0)
1469 goto xfer_exit;
1470
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001471 if (ret > pl330->mcbufsz / 2) {
Michal Suchaneke5489d52015-06-03 21:26:41 +00001472 dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1473 __func__, __LINE__, ret, pl330->mcbufsz / 2);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001474 ret = -ENOMEM;
1475 goto xfer_exit;
1476 }
1477
1478 /* Hook the request */
1479 thrd->lstenq = idx;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001480 thrd->req[idx].desc = desc;
Addy Ke271e1b862016-01-22 19:06:46 +08001481 _setup_req(pl330, 0, thrd, idx, &xs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001482
1483 ret = 0;
1484
1485xfer_exit:
1486 spin_unlock_irqrestore(&pl330->lock, flags);
1487
1488 return ret;
1489}
1490
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001491static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001492{
Javier Martinez Canillasb1e51d72014-07-19 03:21:47 +02001493 struct dma_pl330_chan *pch;
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001494 unsigned long flags;
1495
Javier Martinez Canillasb1e51d72014-07-19 03:21:47 +02001496 if (!desc)
1497 return;
1498
1499 pch = desc->pchan;
1500
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001501 /* If desc aborted */
1502 if (!pch)
1503 return;
1504
1505 spin_lock_irqsave(&pch->lock, flags);
1506
1507 desc->status = DONE;
1508
1509 spin_unlock_irqrestore(&pch->lock, flags);
1510
1511 tasklet_schedule(&pch->task);
1512}
1513
Boojin Kimb7d861d2011-12-26 18:49:52 +09001514static void pl330_dotask(unsigned long data)
1515{
1516 struct pl330_dmac *pl330 = (struct pl330_dmac *) data;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001517 unsigned long flags;
1518 int i;
1519
1520 spin_lock_irqsave(&pl330->lock, flags);
1521
1522 /* The DMAC itself gone nuts */
1523 if (pl330->dmac_tbd.reset_dmac) {
1524 pl330->state = DYING;
1525 /* Reset the manager too */
1526 pl330->dmac_tbd.reset_mngr = true;
1527 /* Clear the reset flag */
1528 pl330->dmac_tbd.reset_dmac = false;
1529 }
1530
1531 if (pl330->dmac_tbd.reset_mngr) {
1532 _stop(pl330->manager);
1533 /* Reset all channels */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001534 pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001535 /* Clear the reset flag */
1536 pl330->dmac_tbd.reset_mngr = false;
1537 }
1538
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001539 for (i = 0; i < pl330->pcfg.num_chan; i++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001540
1541 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1542 struct pl330_thread *thrd = &pl330->channels[i];
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001543 void __iomem *regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001544 enum pl330_op_err err;
1545
1546 _stop(thrd);
1547
1548 if (readl(regs + FSC) & (1 << thrd->id))
1549 err = PL330_ERR_FAIL;
1550 else
1551 err = PL330_ERR_ABORT;
1552
1553 spin_unlock_irqrestore(&pl330->lock, flags);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001554 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1555 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001556 spin_lock_irqsave(&pl330->lock, flags);
1557
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001558 thrd->req[0].desc = NULL;
1559 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001560 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001561
1562 /* Clear the reset flag */
1563 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1564 }
1565 }
1566
1567 spin_unlock_irqrestore(&pl330->lock, flags);
1568
1569 return;
1570}
1571
1572/* Returns 1 if state was updated, 0 otherwise */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001573static int pl330_update(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001574{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001575 struct dma_pl330_desc *descdone, *tmp;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001576 unsigned long flags;
1577 void __iomem *regs;
1578 u32 val;
1579 int id, ev, ret = 0;
1580
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001581 regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001582
1583 spin_lock_irqsave(&pl330->lock, flags);
1584
1585 val = readl(regs + FSM) & 0x1;
1586 if (val)
1587 pl330->dmac_tbd.reset_mngr = true;
1588 else
1589 pl330->dmac_tbd.reset_mngr = false;
1590
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001591 val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001592 pl330->dmac_tbd.reset_chan |= val;
1593 if (val) {
1594 int i = 0;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001595 while (i < pl330->pcfg.num_chan) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001596 if (val & (1 << i)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001597 dev_info(pl330->ddma.dev,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001598 "Reset Channel-%d\t CS-%x FTC-%x\n",
1599 i, readl(regs + CS(i)),
1600 readl(regs + FTC(i)));
1601 _stop(&pl330->channels[i]);
1602 }
1603 i++;
1604 }
1605 }
1606
1607 /* Check which event happened i.e, thread notified */
1608 val = readl(regs + ES);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001609 if (pl330->pcfg.num_events < 32
1610 && val & ~((1 << pl330->pcfg.num_events) - 1)) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001611 pl330->dmac_tbd.reset_dmac = true;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001612 dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1613 __LINE__);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001614 ret = 1;
1615 goto updt_exit;
1616 }
1617
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001618 for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001619 if (val & (1 << ev)) { /* Event occurred */
1620 struct pl330_thread *thrd;
1621 u32 inten = readl(regs + INTEN);
1622 int active;
1623
1624 /* Clear the event */
1625 if (inten & (1 << ev))
1626 writel(1 << ev, regs + INTCLR);
1627
1628 ret = 1;
1629
1630 id = pl330->events[ev];
1631
1632 thrd = &pl330->channels[id];
1633
1634 active = thrd->req_running;
1635 if (active == -1) /* Aborted */
1636 continue;
1637
Javi Merinofdec53d2012-06-13 15:07:00 +01001638 /* Detach the req */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001639 descdone = thrd->req[active].desc;
1640 thrd->req[active].desc = NULL;
Javi Merinofdec53d2012-06-13 15:07:00 +01001641
Addy Ke0091b9d2014-12-08 19:28:20 +08001642 thrd->req_running = -1;
1643
Boojin Kimb7d861d2011-12-26 18:49:52 +09001644 /* Get going again ASAP */
1645 _start(thrd);
1646
1647 /* For now, just make a list of callbacks to be done */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001648 list_add_tail(&descdone->rqd, &pl330->req_done);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001649 }
1650 }
1651
1652 /* Now that we are in no hurry, do the callbacks */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001653 list_for_each_entry_safe(descdone, tmp, &pl330->req_done, rqd) {
1654 list_del(&descdone->rqd);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001655 spin_unlock_irqrestore(&pl330->lock, flags);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001656 dma_pl330_rqcb(descdone, PL330_ERR_NONE);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001657 spin_lock_irqsave(&pl330->lock, flags);
1658 }
1659
1660updt_exit:
1661 spin_unlock_irqrestore(&pl330->lock, flags);
1662
1663 if (pl330->dmac_tbd.reset_dmac
1664 || pl330->dmac_tbd.reset_mngr
1665 || pl330->dmac_tbd.reset_chan) {
1666 ret = 1;
1667 tasklet_schedule(&pl330->tasks);
1668 }
1669
1670 return ret;
1671}
1672
Boojin Kimb7d861d2011-12-26 18:49:52 +09001673/* Reserve an event */
1674static inline int _alloc_event(struct pl330_thread *thrd)
1675{
1676 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001677 int ev;
1678
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001679 for (ev = 0; ev < pl330->pcfg.num_events; ev++)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001680 if (pl330->events[ev] == -1) {
1681 pl330->events[ev] = thrd->id;
1682 return ev;
1683 }
1684
1685 return -1;
1686}
1687
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001688static bool _chan_ns(const struct pl330_dmac *pl330, int i)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001689{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001690 return pl330->pcfg.irq_ns & (1 << i);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001691}
1692
1693/* Upon success, returns IdentityToken for the
1694 * allocated channel, NULL otherwise.
1695 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001696static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001697{
1698 struct pl330_thread *thrd = NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001699 unsigned long flags;
1700 int chans, i;
1701
Boojin Kimb7d861d2011-12-26 18:49:52 +09001702 if (pl330->state == DYING)
1703 return NULL;
1704
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001705 chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001706
1707 spin_lock_irqsave(&pl330->lock, flags);
1708
1709 for (i = 0; i < chans; i++) {
1710 thrd = &pl330->channels[i];
1711 if ((thrd->free) && (!_manager_ns(thrd) ||
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001712 _chan_ns(pl330, i))) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001713 thrd->ev = _alloc_event(thrd);
1714 if (thrd->ev >= 0) {
1715 thrd->free = false;
1716 thrd->lstenq = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001717 thrd->req[0].desc = NULL;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001718 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001719 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001720 break;
1721 }
1722 }
1723 thrd = NULL;
1724 }
1725
1726 spin_unlock_irqrestore(&pl330->lock, flags);
1727
1728 return thrd;
1729}
1730
1731/* Release an event */
1732static inline void _free_event(struct pl330_thread *thrd, int ev)
1733{
1734 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001735
1736 /* If the event is valid and was held by the thread */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001737 if (ev >= 0 && ev < pl330->pcfg.num_events
Boojin Kimb7d861d2011-12-26 18:49:52 +09001738 && pl330->events[ev] == thrd->id)
1739 pl330->events[ev] = -1;
1740}
1741
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02001742static void pl330_release_channel(struct pl330_thread *thrd)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001743{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001744 struct pl330_dmac *pl330;
1745 unsigned long flags;
1746
1747 if (!thrd || thrd->free)
1748 return;
1749
1750 _stop(thrd);
1751
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001752 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
1753 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001754
1755 pl330 = thrd->dmac;
1756
1757 spin_lock_irqsave(&pl330->lock, flags);
1758 _free_event(thrd, thrd->ev);
1759 thrd->free = true;
1760 spin_unlock_irqrestore(&pl330->lock, flags);
1761}
1762
1763/* Initialize the structure for PL330 configuration, that can be used
1764 * by the client driver the make best use of the DMAC
1765 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001766static void read_dmac_config(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001767{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001768 void __iomem *regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001769 u32 val;
1770
1771 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1772 val &= CRD_DATA_WIDTH_MASK;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001773 pl330->pcfg.data_bus_width = 8 * (1 << val);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001774
1775 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1776 val &= CRD_DATA_BUFF_MASK;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001777 pl330->pcfg.data_buf_dep = val + 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001778
1779 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1780 val &= CR0_NUM_CHANS_MASK;
1781 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001782 pl330->pcfg.num_chan = val;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001783
1784 val = readl(regs + CR0);
1785 if (val & CR0_PERIPH_REQ_SET) {
1786 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1787 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001788 pl330->pcfg.num_peri = val;
1789 pl330->pcfg.peri_ns = readl(regs + CR4);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001790 } else {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001791 pl330->pcfg.num_peri = 0;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001792 }
1793
1794 val = readl(regs + CR0);
1795 if (val & CR0_BOOT_MAN_NS)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001796 pl330->pcfg.mode |= DMAC_MODE_NS;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001797 else
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001798 pl330->pcfg.mode &= ~DMAC_MODE_NS;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001799
1800 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1801 val &= CR0_NUM_EVENTS_MASK;
1802 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001803 pl330->pcfg.num_events = val;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001804
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001805 pl330->pcfg.irq_ns = readl(regs + CR3);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001806}
1807
1808static inline void _reset_thread(struct pl330_thread *thrd)
1809{
1810 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001811
1812 thrd->req[0].mc_cpu = pl330->mcode_cpu
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001813 + (thrd->id * pl330->mcbufsz);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001814 thrd->req[0].mc_bus = pl330->mcode_bus
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001815 + (thrd->id * pl330->mcbufsz);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001816 thrd->req[0].desc = NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001817
1818 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001819 + pl330->mcbufsz / 2;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001820 thrd->req[1].mc_bus = thrd->req[0].mc_bus
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001821 + pl330->mcbufsz / 2;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001822 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001823
1824 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001825}
1826
1827static int dmac_alloc_threads(struct pl330_dmac *pl330)
1828{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001829 int chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001830 struct pl330_thread *thrd;
1831 int i;
1832
1833 /* Allocate 1 Manager and 'chans' Channel threads */
1834 pl330->channels = kzalloc((1 + chans) * sizeof(*thrd),
1835 GFP_KERNEL);
1836 if (!pl330->channels)
1837 return -ENOMEM;
1838
1839 /* Init Channel threads */
1840 for (i = 0; i < chans; i++) {
1841 thrd = &pl330->channels[i];
1842 thrd->id = i;
1843 thrd->dmac = pl330;
1844 _reset_thread(thrd);
1845 thrd->free = true;
1846 }
1847
1848 /* MANAGER is indexed at the end */
1849 thrd = &pl330->channels[chans];
1850 thrd->id = chans;
1851 thrd->dmac = pl330;
1852 thrd->free = false;
1853 pl330->manager = thrd;
1854
1855 return 0;
1856}
1857
1858static int dmac_alloc_resources(struct pl330_dmac *pl330)
1859{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001860 int chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001861 int ret;
1862
1863 /*
1864 * Alloc MicroCode buffer for 'chans' Channel threads.
1865 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
1866 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001867 pl330->mcode_cpu = dma_alloc_coherent(pl330->ddma.dev,
1868 chans * pl330->mcbufsz,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001869 &pl330->mcode_bus, GFP_KERNEL);
1870 if (!pl330->mcode_cpu) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001871 dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001872 __func__, __LINE__);
1873 return -ENOMEM;
1874 }
1875
1876 ret = dmac_alloc_threads(pl330);
1877 if (ret) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001878 dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001879 __func__, __LINE__);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001880 dma_free_coherent(pl330->ddma.dev,
1881 chans * pl330->mcbufsz,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001882 pl330->mcode_cpu, pl330->mcode_bus);
1883 return ret;
1884 }
1885
1886 return 0;
1887}
1888
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001889static int pl330_add(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001890{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001891 void __iomem *regs;
1892 int i, ret;
1893
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001894 regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001895
1896 /* Check if we can handle this DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001897 if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
1898 dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
1899 pl330->pcfg.periph_id);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001900 return -EINVAL;
1901 }
1902
1903 /* Read the configuration of the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001904 read_dmac_config(pl330);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001905
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001906 if (pl330->pcfg.num_events == 0) {
1907 dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001908 __func__, __LINE__);
1909 return -EINVAL;
1910 }
1911
Boojin Kimb7d861d2011-12-26 18:49:52 +09001912 spin_lock_init(&pl330->lock);
1913
1914 INIT_LIST_HEAD(&pl330->req_done);
1915
1916 /* Use default MC buffer size if not provided */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001917 if (!pl330->mcbufsz)
1918 pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001919
1920 /* Mark all events as free */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001921 for (i = 0; i < pl330->pcfg.num_events; i++)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001922 pl330->events[i] = -1;
1923
1924 /* Allocate resources needed by the DMAC */
1925 ret = dmac_alloc_resources(pl330);
1926 if (ret) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001927 dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
Boojin Kimb7d861d2011-12-26 18:49:52 +09001928 return ret;
1929 }
1930
1931 tasklet_init(&pl330->tasks, pl330_dotask, (unsigned long) pl330);
1932
1933 pl330->state = INIT;
1934
1935 return 0;
1936}
1937
1938static int dmac_free_threads(struct pl330_dmac *pl330)
1939{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001940 struct pl330_thread *thrd;
1941 int i;
1942
1943 /* Release Channel threads */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001944 for (i = 0; i < pl330->pcfg.num_chan; i++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001945 thrd = &pl330->channels[i];
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02001946 pl330_release_channel(thrd);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001947 }
1948
1949 /* Free memory */
1950 kfree(pl330->channels);
1951
1952 return 0;
1953}
1954
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001955static void pl330_del(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001956{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001957 pl330->state = UNINIT;
1958
1959 tasklet_kill(&pl330->tasks);
1960
1961 /* Free DMAC resources */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001962 dmac_free_threads(pl330);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001963
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001964 dma_free_coherent(pl330->ddma.dev,
1965 pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
1966 pl330->mcode_bus);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001967}
1968
Thomas Abraham3e2ec132011-10-24 11:43:02 +02001969/* forward declaration */
1970static struct amba_driver pl330_driver;
1971
Jassi Brarb3040e42010-05-23 20:28:19 -07001972static inline struct dma_pl330_chan *
1973to_pchan(struct dma_chan *ch)
1974{
1975 if (!ch)
1976 return NULL;
1977
1978 return container_of(ch, struct dma_pl330_chan, chan);
1979}
1980
1981static inline struct dma_pl330_desc *
1982to_desc(struct dma_async_tx_descriptor *tx)
1983{
1984 return container_of(tx, struct dma_pl330_desc, txd);
1985}
1986
Jassi Brarb3040e42010-05-23 20:28:19 -07001987static inline void fill_queue(struct dma_pl330_chan *pch)
1988{
1989 struct dma_pl330_desc *desc;
1990 int ret;
1991
1992 list_for_each_entry(desc, &pch->work_list, node) {
1993
1994 /* If already submitted */
1995 if (desc->status == BUSY)
Jassi Brar30fb9802013-02-13 16:13:14 +05301996 continue;
Jassi Brarb3040e42010-05-23 20:28:19 -07001997
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001998 ret = pl330_submit_req(pch->thread, desc);
Jassi Brarb3040e42010-05-23 20:28:19 -07001999 if (!ret) {
2000 desc->status = BUSY;
Jassi Brarb3040e42010-05-23 20:28:19 -07002001 } else if (ret == -EAGAIN) {
2002 /* QFull or DMAC Dying */
2003 break;
2004 } else {
2005 /* Unacceptable request */
2006 desc->status = DONE;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002007 dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
Jassi Brarb3040e42010-05-23 20:28:19 -07002008 __func__, __LINE__, desc->txd.cookie);
2009 tasklet_schedule(&pch->task);
2010 }
2011 }
2012}
2013
2014static void pl330_tasklet(unsigned long data)
2015{
2016 struct dma_pl330_chan *pch = (struct dma_pl330_chan *)data;
2017 struct dma_pl330_desc *desc, *_dt;
2018 unsigned long flags;
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002019 bool power_down = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002020
2021 spin_lock_irqsave(&pch->lock, flags);
2022
2023 /* Pick up ripe tomatoes */
2024 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2025 if (desc->status == DONE) {
Tushar Behera30c1dc02012-05-23 16:47:31 +05302026 if (!pch->cyclic)
Vinod Kouleab21582012-05-11 11:24:41 +05302027 dma_cookie_complete(&desc->txd);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002028 list_move_tail(&desc->node, &pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002029 }
2030
2031 /* Try to submit a req imm. next to the last completed cookie */
2032 fill_queue(pch);
2033
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002034 if (list_empty(&pch->work_list)) {
2035 spin_lock(&pch->thread->dmac->lock);
2036 _stop(pch->thread);
2037 spin_unlock(&pch->thread->dmac->lock);
2038 power_down = true;
2039 } else {
2040 /* Make sure the PL330 Channel thread is active */
2041 spin_lock(&pch->thread->dmac->lock);
2042 _start(pch->thread);
2043 spin_unlock(&pch->thread->dmac->lock);
2044 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002045
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002046 while (!list_empty(&pch->completed_list)) {
Dave Jiangf08462c2016-07-20 13:12:35 -07002047 struct dmaengine_desc_callback cb;
Jassi Brarb3040e42010-05-23 20:28:19 -07002048
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002049 desc = list_first_entry(&pch->completed_list,
2050 struct dma_pl330_desc, node);
2051
Dave Jiangf08462c2016-07-20 13:12:35 -07002052 dmaengine_desc_get_callback(&desc->txd, &cb);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002053
2054 if (pch->cyclic) {
2055 desc->status = PREP;
2056 list_move_tail(&desc->node, &pch->work_list);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002057 if (power_down) {
2058 spin_lock(&pch->thread->dmac->lock);
2059 _start(pch->thread);
2060 spin_unlock(&pch->thread->dmac->lock);
2061 power_down = false;
2062 }
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002063 } else {
2064 desc->status = FREE;
2065 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2066 }
2067
Dan Williamsd38a8c62013-10-18 19:35:23 +02002068 dma_descriptor_unmap(&desc->txd);
2069
Dave Jiangf08462c2016-07-20 13:12:35 -07002070 if (dmaengine_desc_callback_valid(&cb)) {
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002071 spin_unlock_irqrestore(&pch->lock, flags);
Dave Jiangf08462c2016-07-20 13:12:35 -07002072 dmaengine_desc_callback_invoke(&cb, NULL);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002073 spin_lock_irqsave(&pch->lock, flags);
2074 }
2075 }
2076 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002077
2078 /* If work list empty, power down */
2079 if (power_down) {
2080 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2081 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2082 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002083}
2084
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002085bool pl330_filter(struct dma_chan *chan, void *param)
2086{
Thomas Abrahamcd072512011-10-24 11:43:11 +02002087 u8 *peri_id;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002088
2089 if (chan->device->dev->driver != &pl330_driver.drv)
2090 return false;
2091
Thomas Abrahamcd072512011-10-24 11:43:11 +02002092 peri_id = chan->private;
Dan Carpenter2f986ec2013-11-08 12:51:16 +03002093 return *peri_id == (unsigned long)param;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002094}
2095EXPORT_SYMBOL(pl330_filter);
2096
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302097static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2098 struct of_dma *ofdma)
2099{
2100 int count = dma_spec->args_count;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002101 struct pl330_dmac *pl330 = ofdma->of_dma_data;
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002102 unsigned int chan_id;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302103
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002104 if (!pl330)
2105 return NULL;
2106
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302107 if (count != 1)
2108 return NULL;
2109
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002110 chan_id = dma_spec->args[0];
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002111 if (chan_id >= pl330->num_peripherals)
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002112 return NULL;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302113
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002114 return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302115}
2116
Jassi Brarb3040e42010-05-23 20:28:19 -07002117static int pl330_alloc_chan_resources(struct dma_chan *chan)
2118{
2119 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002120 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002121 unsigned long flags;
2122
2123 spin_lock_irqsave(&pch->lock, flags);
2124
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002125 dma_cookie_init(chan);
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002126 pch->cyclic = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002127
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002128 pch->thread = pl330_request_channel(pl330);
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002129 if (!pch->thread) {
Jassi Brarb3040e42010-05-23 20:28:19 -07002130 spin_unlock_irqrestore(&pch->lock, flags);
Inderpal Singh02747882012-09-17 09:57:45 +05302131 return -ENOMEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002132 }
2133
2134 tasklet_init(&pch->task, pl330_tasklet, (unsigned long) pch);
2135
2136 spin_unlock_irqrestore(&pch->lock, flags);
2137
2138 return 1;
2139}
2140
Maxime Ripard740aa952014-11-17 14:42:29 +01002141static int pl330_config(struct dma_chan *chan,
2142 struct dma_slave_config *slave_config)
2143{
2144 struct dma_pl330_chan *pch = to_pchan(chan);
2145
2146 if (slave_config->direction == DMA_MEM_TO_DEV) {
2147 if (slave_config->dst_addr)
2148 pch->fifo_addr = slave_config->dst_addr;
2149 if (slave_config->dst_addr_width)
2150 pch->burst_sz = __ffs(slave_config->dst_addr_width);
2151 if (slave_config->dst_maxburst)
2152 pch->burst_len = slave_config->dst_maxburst;
2153 } else if (slave_config->direction == DMA_DEV_TO_MEM) {
2154 if (slave_config->src_addr)
2155 pch->fifo_addr = slave_config->src_addr;
2156 if (slave_config->src_addr_width)
2157 pch->burst_sz = __ffs(slave_config->src_addr_width);
2158 if (slave_config->src_maxburst)
2159 pch->burst_len = slave_config->src_maxburst;
2160 }
2161
2162 return 0;
2163}
2164
2165static int pl330_terminate_all(struct dma_chan *chan)
Jassi Brarb3040e42010-05-23 20:28:19 -07002166{
2167 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002168 struct dma_pl330_desc *desc;
Jassi Brarb3040e42010-05-23 20:28:19 -07002169 unsigned long flags;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002170 struct pl330_dmac *pl330 = pch->dmac;
Boojin Kimae43b882011-09-02 09:44:32 +09002171 LIST_HEAD(list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002172
Krzysztof Kozlowski81cc6ed2015-05-21 09:34:09 +09002173 pm_runtime_get_sync(pl330->ddma.dev);
Maxime Ripard740aa952014-11-17 14:42:29 +01002174 spin_lock_irqsave(&pch->lock, flags);
2175 spin_lock(&pl330->lock);
2176 _stop(pch->thread);
2177 spin_unlock(&pl330->lock);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002178
Maxime Ripard740aa952014-11-17 14:42:29 +01002179 pch->thread->req[0].desc = NULL;
2180 pch->thread->req[1].desc = NULL;
2181 pch->thread->req_running = -1;
Lars-Peter Clausenc26939e2014-07-06 20:32:32 +02002182
Maxime Ripard740aa952014-11-17 14:42:29 +01002183 /* Mark all desc done */
2184 list_for_each_entry(desc, &pch->submitted_list, node) {
2185 desc->status = FREE;
2186 dma_cookie_complete(&desc->txd);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002187 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002188
Maxime Ripard740aa952014-11-17 14:42:29 +01002189 list_for_each_entry(desc, &pch->work_list , node) {
2190 desc->status = FREE;
2191 dma_cookie_complete(&desc->txd);
2192 }
2193
2194 list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2195 list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2196 list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2197 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowski81cc6ed2015-05-21 09:34:09 +09002198 pm_runtime_mark_last_busy(pl330->ddma.dev);
2199 pm_runtime_put_autosuspend(pl330->ddma.dev);
Maxime Ripard740aa952014-11-17 14:42:29 +01002200
Jassi Brarb3040e42010-05-23 20:28:19 -07002201 return 0;
2202}
2203
Robert Baldyga88987d22015-02-11 13:23:18 +01002204/*
2205 * We don't support DMA_RESUME command because of hardware
2206 * limitations, so after pausing the channel we cannot restore
2207 * it to active state. We have to terminate channel and setup
2208 * DMA transfer again. This pause feature was implemented to
2209 * allow safely read residue before channel termination.
2210 */
Ben Dooks5503aed2015-03-16 11:52:44 +00002211static int pl330_pause(struct dma_chan *chan)
Robert Baldyga88987d22015-02-11 13:23:18 +01002212{
2213 struct dma_pl330_chan *pch = to_pchan(chan);
2214 struct pl330_dmac *pl330 = pch->dmac;
2215 unsigned long flags;
2216
2217 pm_runtime_get_sync(pl330->ddma.dev);
2218 spin_lock_irqsave(&pch->lock, flags);
2219
2220 spin_lock(&pl330->lock);
2221 _stop(pch->thread);
2222 spin_unlock(&pl330->lock);
2223
2224 spin_unlock_irqrestore(&pch->lock, flags);
2225 pm_runtime_mark_last_busy(pl330->ddma.dev);
2226 pm_runtime_put_autosuspend(pl330->ddma.dev);
2227
2228 return 0;
2229}
2230
Jassi Brarb3040e42010-05-23 20:28:19 -07002231static void pl330_free_chan_resources(struct dma_chan *chan)
2232{
2233 struct dma_pl330_chan *pch = to_pchan(chan);
2234 unsigned long flags;
2235
Jassi Brarb3040e42010-05-23 20:28:19 -07002236 tasklet_kill(&pch->task);
2237
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002238 pm_runtime_get_sync(pch->dmac->ddma.dev);
Bartlomiej Zolnierkiewiczda331ba2013-07-03 15:00:43 -07002239 spin_lock_irqsave(&pch->lock, flags);
2240
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002241 pl330_release_channel(pch->thread);
2242 pch->thread = NULL;
Jassi Brarb3040e42010-05-23 20:28:19 -07002243
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002244 if (pch->cyclic)
2245 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2246
Jassi Brarb3040e42010-05-23 20:28:19 -07002247 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002248 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2249 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
Jassi Brarb3040e42010-05-23 20:28:19 -07002250}
2251
Ben Dooks5503aed2015-03-16 11:52:44 +00002252static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2253 struct dma_pl330_desc *desc)
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002254{
2255 struct pl330_thread *thrd = pch->thread;
2256 struct pl330_dmac *pl330 = pch->dmac;
2257 void __iomem *regs = thrd->dmac->base;
2258 u32 val, addr;
2259
2260 pm_runtime_get_sync(pl330->ddma.dev);
2261 val = addr = 0;
2262 if (desc->rqcfg.src_inc) {
2263 val = readl(regs + SA(thrd->id));
2264 addr = desc->px.src_addr;
2265 } else {
2266 val = readl(regs + DA(thrd->id));
2267 addr = desc->px.dst_addr;
2268 }
2269 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2270 pm_runtime_put_autosuspend(pl330->ddma.dev);
Stephen Barberc44da032016-11-01 16:44:27 -07002271
2272 /* If DMAMOV hasn't finished yet, SAR/DAR can be zero */
2273 if (!val)
2274 return 0;
2275
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002276 return val - addr;
2277}
2278
Jassi Brarb3040e42010-05-23 20:28:19 -07002279static enum dma_status
2280pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2281 struct dma_tx_state *txstate)
2282{
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002283 enum dma_status ret;
2284 unsigned long flags;
Stephen Barberd64e9a22016-08-18 17:59:59 -07002285 struct dma_pl330_desc *desc, *running = NULL, *last_enq = NULL;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002286 struct dma_pl330_chan *pch = to_pchan(chan);
2287 unsigned int transferred, residual = 0;
2288
2289 ret = dma_cookie_status(chan, cookie, txstate);
2290
2291 if (!txstate)
2292 return ret;
2293
2294 if (ret == DMA_COMPLETE)
2295 goto out;
2296
2297 spin_lock_irqsave(&pch->lock, flags);
Hsin-Yu Chaoa40235a2016-08-23 17:16:55 +08002298 spin_lock(&pch->thread->dmac->lock);
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002299
2300 if (pch->thread->req_running != -1)
2301 running = pch->thread->req[pch->thread->req_running].desc;
2302
Stephen Barberd64e9a22016-08-18 17:59:59 -07002303 last_enq = pch->thread->req[pch->thread->lstenq].desc;
2304
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002305 /* Check in pending list */
2306 list_for_each_entry(desc, &pch->work_list, node) {
2307 if (desc->status == DONE)
2308 transferred = desc->bytes_requested;
2309 else if (running && desc == running)
2310 transferred =
2311 pl330_get_current_xferred_count(pch, desc);
Stephen Barberd64e9a22016-08-18 17:59:59 -07002312 else if (desc->status == BUSY)
2313 /*
2314 * Busy but not running means either just enqueued,
2315 * or finished and not yet marked done
2316 */
2317 if (desc == last_enq)
2318 transferred = 0;
2319 else
2320 transferred = desc->bytes_requested;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002321 else
2322 transferred = 0;
2323 residual += desc->bytes_requested - transferred;
2324 if (desc->txd.cookie == cookie) {
Ben Dooks75967b782015-03-16 11:52:45 +00002325 switch (desc->status) {
2326 case DONE:
2327 ret = DMA_COMPLETE;
2328 break;
2329 case PREP:
2330 case BUSY:
2331 ret = DMA_IN_PROGRESS;
2332 break;
2333 default:
2334 WARN_ON(1);
2335 }
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002336 break;
2337 }
2338 if (desc->last)
2339 residual = 0;
2340 }
Hsin-Yu Chaoa40235a2016-08-23 17:16:55 +08002341 spin_unlock(&pch->thread->dmac->lock);
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002342 spin_unlock_irqrestore(&pch->lock, flags);
2343
2344out:
2345 dma_set_residue(txstate, residual);
2346
2347 return ret;
Jassi Brarb3040e42010-05-23 20:28:19 -07002348}
2349
2350static void pl330_issue_pending(struct dma_chan *chan)
2351{
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002352 struct dma_pl330_chan *pch = to_pchan(chan);
2353 unsigned long flags;
2354
2355 spin_lock_irqsave(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002356 if (list_empty(&pch->work_list)) {
2357 /*
2358 * Warn on nothing pending. Empty submitted_list may
2359 * break our pm_runtime usage counter as it is
2360 * updated on work_list emptiness status.
2361 */
2362 WARN_ON(list_empty(&pch->submitted_list));
2363 pm_runtime_get_sync(pch->dmac->ddma.dev);
2364 }
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002365 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2366 spin_unlock_irqrestore(&pch->lock, flags);
2367
2368 pl330_tasklet((unsigned long)pch);
Jassi Brarb3040e42010-05-23 20:28:19 -07002369}
2370
2371/*
2372 * We returned the last one of the circular list of descriptor(s)
2373 * from prep_xxx, so the argument to submit corresponds to the last
2374 * descriptor of the list.
2375 */
2376static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2377{
2378 struct dma_pl330_desc *desc, *last = to_desc(tx);
2379 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2380 dma_cookie_t cookie;
2381 unsigned long flags;
2382
2383 spin_lock_irqsave(&pch->lock, flags);
2384
2385 /* Assign cookies to all nodes */
Jassi Brarb3040e42010-05-23 20:28:19 -07002386 while (!list_empty(&last->node)) {
2387 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002388 if (pch->cyclic) {
2389 desc->txd.callback = last->txd.callback;
2390 desc->txd.callback_param = last->txd.callback_param;
2391 }
Krzysztof Kozlowski5dd90e52015-06-15 23:00:09 +09002392 desc->last = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002393
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002394 dma_cookie_assign(&desc->txd);
Jassi Brarb3040e42010-05-23 20:28:19 -07002395
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002396 list_move_tail(&desc->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002397 }
2398
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002399 last->last = true;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002400 cookie = dma_cookie_assign(&last->txd);
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002401 list_add_tail(&last->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002402 spin_unlock_irqrestore(&pch->lock, flags);
2403
2404 return cookie;
2405}
2406
2407static inline void _init_desc(struct dma_pl330_desc *desc)
2408{
Jassi Brarb3040e42010-05-23 20:28:19 -07002409 desc->rqcfg.swap = SWAP_NO;
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +02002410 desc->rqcfg.scctl = CCTRL0;
2411 desc->rqcfg.dcctl = CCTRL0;
Jassi Brarb3040e42010-05-23 20:28:19 -07002412 desc->txd.tx_submit = pl330_tx_submit;
2413
2414 INIT_LIST_HEAD(&desc->node);
2415}
2416
2417/* Returns the number of descriptors added to the DMAC pool */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002418static int add_desc(struct pl330_dmac *pl330, gfp_t flg, int count)
Jassi Brarb3040e42010-05-23 20:28:19 -07002419{
2420 struct dma_pl330_desc *desc;
2421 unsigned long flags;
2422 int i;
2423
Will Deacon0baf8f62013-12-02 18:01:30 +00002424 desc = kcalloc(count, sizeof(*desc), flg);
Jassi Brarb3040e42010-05-23 20:28:19 -07002425 if (!desc)
2426 return 0;
2427
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002428 spin_lock_irqsave(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002429
2430 for (i = 0; i < count; i++) {
2431 _init_desc(&desc[i]);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002432 list_add_tail(&desc[i].node, &pl330->desc_pool);
Jassi Brarb3040e42010-05-23 20:28:19 -07002433 }
2434
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002435 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002436
2437 return count;
2438}
2439
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002440static struct dma_pl330_desc *pluck_desc(struct pl330_dmac *pl330)
Jassi Brarb3040e42010-05-23 20:28:19 -07002441{
2442 struct dma_pl330_desc *desc = NULL;
2443 unsigned long flags;
2444
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002445 spin_lock_irqsave(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002446
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002447 if (!list_empty(&pl330->desc_pool)) {
2448 desc = list_entry(pl330->desc_pool.next,
Jassi Brarb3040e42010-05-23 20:28:19 -07002449 struct dma_pl330_desc, node);
2450
2451 list_del_init(&desc->node);
2452
2453 desc->status = PREP;
2454 desc->txd.callback = NULL;
2455 }
2456
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002457 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002458
2459 return desc;
2460}
2461
2462static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2463{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002464 struct pl330_dmac *pl330 = pch->dmac;
Thomas Abrahamcd072512011-10-24 11:43:11 +02002465 u8 *peri_id = pch->chan.private;
Jassi Brarb3040e42010-05-23 20:28:19 -07002466 struct dma_pl330_desc *desc;
2467
2468 /* Pluck one desc from the pool of DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002469 desc = pluck_desc(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002470
2471 /* If the DMAC pool is empty, alloc new */
2472 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002473 if (!add_desc(pl330, GFP_ATOMIC, 1))
Jassi Brarb3040e42010-05-23 20:28:19 -07002474 return NULL;
2475
2476 /* Try again */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002477 desc = pluck_desc(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002478 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002479 dev_err(pch->dmac->ddma.dev,
Jassi Brarb3040e42010-05-23 20:28:19 -07002480 "%s:%d ALERT!\n", __func__, __LINE__);
2481 return NULL;
2482 }
2483 }
2484
2485 /* Initialize the descriptor */
2486 desc->pchan = pch;
2487 desc->txd.cookie = 0;
2488 async_tx_ack(&desc->txd);
2489
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002490 desc->peri = peri_id ? pch->chan.chan_id : 0;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002491 desc->rqcfg.pcfg = &pch->dmac->pcfg;
Jassi Brarb3040e42010-05-23 20:28:19 -07002492
2493 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2494
2495 return desc;
2496}
2497
2498static inline void fill_px(struct pl330_xfer *px,
2499 dma_addr_t dst, dma_addr_t src, size_t len)
2500{
Jassi Brarb3040e42010-05-23 20:28:19 -07002501 px->bytes = len;
2502 px->dst_addr = dst;
2503 px->src_addr = src;
2504}
2505
2506static struct dma_pl330_desc *
2507__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2508 dma_addr_t src, size_t len)
2509{
2510 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2511
2512 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002513 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
Jassi Brarb3040e42010-05-23 20:28:19 -07002514 __func__, __LINE__);
2515 return NULL;
2516 }
2517
2518 /*
2519 * Ideally we should lookout for reqs bigger than
2520 * those that can be programmed with 256 bytes of
2521 * MC buffer, but considering a req size is seldom
2522 * going to be word-unaligned and more than 200MB,
2523 * we take it easy.
2524 * Also, should the limit is reached we'd rather
2525 * have the platform increase MC buffer size than
2526 * complicating this API driver.
2527 */
2528 fill_px(&desc->px, dst, src, len);
2529
2530 return desc;
2531}
2532
2533/* Call after fixing burst size */
2534static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2535{
2536 struct dma_pl330_chan *pch = desc->pchan;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002537 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002538 int burst_len;
2539
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002540 burst_len = pl330->pcfg.data_bus_width / 8;
Jon Medhurstc27f9552014-11-07 18:05:18 +00002541 burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
Jassi Brarb3040e42010-05-23 20:28:19 -07002542 burst_len >>= desc->rqcfg.brst_size;
2543
2544 /* src/dst_burst_len can't be more than 16 */
2545 if (burst_len > 16)
2546 burst_len = 16;
2547
2548 while (burst_len > 1) {
2549 if (!(len % (burst_len << desc->rqcfg.brst_size)))
2550 break;
2551 burst_len--;
2552 }
2553
2554 return burst_len;
2555}
2556
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002557static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2558 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002559 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02002560 unsigned long flags)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002561{
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002562 struct dma_pl330_desc *desc = NULL, *first = NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002563 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002564 struct pl330_dmac *pl330 = pch->dmac;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002565 unsigned int i;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002566 dma_addr_t dst;
2567 dma_addr_t src;
2568
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002569 if (len % period_len != 0)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002570 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002571
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002572 if (!is_slave_direction(direction)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002573 dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002574 __func__, __LINE__);
2575 return NULL;
2576 }
2577
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002578 for (i = 0; i < len / period_len; i++) {
2579 desc = pl330_get_desc(pch);
2580 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002581 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002582 __func__, __LINE__);
2583
2584 if (!first)
2585 return NULL;
2586
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002587 spin_lock_irqsave(&pl330->pool_lock, flags);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002588
2589 while (!list_empty(&first->node)) {
2590 desc = list_entry(first->node.next,
2591 struct dma_pl330_desc, node);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002592 list_move_tail(&desc->node, &pl330->desc_pool);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002593 }
2594
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002595 list_move_tail(&first->node, &pl330->desc_pool);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002596
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002597 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002598
2599 return NULL;
2600 }
2601
2602 switch (direction) {
2603 case DMA_MEM_TO_DEV:
2604 desc->rqcfg.src_inc = 1;
2605 desc->rqcfg.dst_inc = 0;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002606 src = dma_addr;
2607 dst = pch->fifo_addr;
2608 break;
2609 case DMA_DEV_TO_MEM:
2610 desc->rqcfg.src_inc = 0;
2611 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002612 src = pch->fifo_addr;
2613 dst = dma_addr;
2614 break;
2615 default:
2616 break;
2617 }
2618
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002619 desc->rqtype = direction;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002620 desc->rqcfg.brst_size = pch->burst_sz;
Caesar Wang0a18f9b2016-02-25 09:00:53 +08002621 desc->rqcfg.brst_len = 1;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002622 desc->bytes_requested = period_len;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002623 fill_px(&desc->px, dst, src, period_len);
2624
2625 if (!first)
2626 first = desc;
2627 else
2628 list_add_tail(&desc->node, &first->node);
2629
2630 dma_addr += period_len;
2631 }
2632
2633 if (!desc)
2634 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002635
2636 pch->cyclic = true;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002637 desc->txd.flags = flags;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002638
2639 return &desc->txd;
2640}
2641
Jassi Brarb3040e42010-05-23 20:28:19 -07002642static struct dma_async_tx_descriptor *
2643pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2644 dma_addr_t src, size_t len, unsigned long flags)
2645{
2646 struct dma_pl330_desc *desc;
2647 struct dma_pl330_chan *pch = to_pchan(chan);
Maninder Singhf5636852015-05-26 00:40:05 +05302648 struct pl330_dmac *pl330;
Jassi Brarb3040e42010-05-23 20:28:19 -07002649 int burst;
2650
Rob Herring4e0e6102011-07-25 16:05:04 -05002651 if (unlikely(!pch || !len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002652 return NULL;
2653
Maninder Singhf5636852015-05-26 00:40:05 +05302654 pl330 = pch->dmac;
2655
Jassi Brarb3040e42010-05-23 20:28:19 -07002656 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2657 if (!desc)
2658 return NULL;
2659
2660 desc->rqcfg.src_inc = 1;
2661 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002662 desc->rqtype = DMA_MEM_TO_MEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002663
2664 /* Select max possible burst size */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002665 burst = pl330->pcfg.data_bus_width / 8;
Jassi Brarb3040e42010-05-23 20:28:19 -07002666
Jon Medhurst137bd112014-11-07 18:05:17 +00002667 /*
2668 * Make sure we use a burst size that aligns with all the memcpy
2669 * parameters because our DMA programming algorithm doesn't cope with
2670 * transfers which straddle an entry in the DMA device's MFIFO.
2671 */
2672 while ((src | dst | len) & (burst - 1))
Jassi Brarb3040e42010-05-23 20:28:19 -07002673 burst /= 2;
Jassi Brarb3040e42010-05-23 20:28:19 -07002674
2675 desc->rqcfg.brst_size = 0;
2676 while (burst != (1 << desc->rqcfg.brst_size))
2677 desc->rqcfg.brst_size++;
2678
Jon Medhurst137bd112014-11-07 18:05:17 +00002679 /*
2680 * If burst size is smaller than bus width then make sure we only
2681 * transfer one at a time to avoid a burst stradling an MFIFO entry.
2682 */
2683 if (desc->rqcfg.brst_size * 8 < pl330->pcfg.data_bus_width)
2684 desc->rqcfg.brst_len = 1;
2685
Jassi Brarb3040e42010-05-23 20:28:19 -07002686 desc->rqcfg.brst_len = get_burst_len(desc, len);
Krzysztof Kozlowskiae128292015-06-15 17:25:16 +09002687 desc->bytes_requested = len;
Jassi Brarb3040e42010-05-23 20:28:19 -07002688
2689 desc->txd.flags = flags;
2690
2691 return &desc->txd;
2692}
2693
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002694static void __pl330_giveback_desc(struct pl330_dmac *pl330,
Chanho Park52a9d172013-08-09 20:11:33 +09002695 struct dma_pl330_desc *first)
2696{
2697 unsigned long flags;
2698 struct dma_pl330_desc *desc;
2699
2700 if (!first)
2701 return;
2702
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002703 spin_lock_irqsave(&pl330->pool_lock, flags);
Chanho Park52a9d172013-08-09 20:11:33 +09002704
2705 while (!list_empty(&first->node)) {
2706 desc = list_entry(first->node.next,
2707 struct dma_pl330_desc, node);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002708 list_move_tail(&desc->node, &pl330->desc_pool);
Chanho Park52a9d172013-08-09 20:11:33 +09002709 }
2710
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002711 list_move_tail(&first->node, &pl330->desc_pool);
Chanho Park52a9d172013-08-09 20:11:33 +09002712
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002713 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Chanho Park52a9d172013-08-09 20:11:33 +09002714}
2715
Jassi Brarb3040e42010-05-23 20:28:19 -07002716static struct dma_async_tx_descriptor *
2717pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302718 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002719 unsigned long flg, void *context)
Jassi Brarb3040e42010-05-23 20:28:19 -07002720{
2721 struct dma_pl330_desc *first, *desc = NULL;
2722 struct dma_pl330_chan *pch = to_pchan(chan);
Jassi Brarb3040e42010-05-23 20:28:19 -07002723 struct scatterlist *sg;
Boojin Kim1b9bb712011-09-02 09:44:30 +09002724 int i;
Jassi Brarb3040e42010-05-23 20:28:19 -07002725 dma_addr_t addr;
2726
Thomas Abrahamcd072512011-10-24 11:43:11 +02002727 if (unlikely(!pch || !sgl || !sg_len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002728 return NULL;
2729
Boojin Kim1b9bb712011-09-02 09:44:30 +09002730 addr = pch->fifo_addr;
Jassi Brarb3040e42010-05-23 20:28:19 -07002731
2732 first = NULL;
2733
2734 for_each_sg(sgl, sg, sg_len, i) {
2735
2736 desc = pl330_get_desc(pch);
2737 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002738 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002739
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002740 dev_err(pch->dmac->ddma.dev,
Jassi Brarb3040e42010-05-23 20:28:19 -07002741 "%s:%d Unable to fetch desc\n",
2742 __func__, __LINE__);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002743 __pl330_giveback_desc(pl330, first);
Jassi Brarb3040e42010-05-23 20:28:19 -07002744
2745 return NULL;
2746 }
2747
2748 if (!first)
2749 first = desc;
2750 else
2751 list_add_tail(&desc->node, &first->node);
2752
Vinod Kouldb8196d2011-10-13 22:34:23 +05302753 if (direction == DMA_MEM_TO_DEV) {
Jassi Brarb3040e42010-05-23 20:28:19 -07002754 desc->rqcfg.src_inc = 1;
2755 desc->rqcfg.dst_inc = 0;
2756 fill_px(&desc->px,
2757 addr, sg_dma_address(sg), sg_dma_len(sg));
2758 } else {
2759 desc->rqcfg.src_inc = 0;
2760 desc->rqcfg.dst_inc = 1;
2761 fill_px(&desc->px,
2762 sg_dma_address(sg), addr, sg_dma_len(sg));
2763 }
2764
Boojin Kim1b9bb712011-09-02 09:44:30 +09002765 desc->rqcfg.brst_size = pch->burst_sz;
Caesar Wang0a18f9b2016-02-25 09:00:53 +08002766 desc->rqcfg.brst_len = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002767 desc->rqtype = direction;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002768 desc->bytes_requested = sg_dma_len(sg);
Jassi Brarb3040e42010-05-23 20:28:19 -07002769 }
2770
2771 /* Return the last desc in the chain */
2772 desc->txd.flags = flg;
2773 return &desc->txd;
2774}
2775
2776static irqreturn_t pl330_irq_handler(int irq, void *data)
2777{
2778 if (pl330_update(data))
2779 return IRQ_HANDLED;
2780 else
2781 return IRQ_NONE;
2782}
2783
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002784#define PL330_DMA_BUSWIDTHS \
2785 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2786 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2787 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2788 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2789 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2790
Krzysztof Kozlowskib816ccc2014-11-18 12:17:56 +01002791/*
2792 * Runtime PM callbacks are provided by amba/bus.c driver.
2793 *
2794 * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
2795 * bus driver will only disable/enable the clock in runtime PM callbacks.
2796 */
2797static int __maybe_unused pl330_suspend(struct device *dev)
2798{
2799 struct amba_device *pcdev = to_amba_device(dev);
2800
2801 pm_runtime_disable(dev);
2802
2803 if (!pm_runtime_status_suspended(dev)) {
2804 /* amba did not disable the clock */
2805 amba_pclk_disable(pcdev);
2806 }
2807 amba_pclk_unprepare(pcdev);
2808
2809 return 0;
2810}
2811
2812static int __maybe_unused pl330_resume(struct device *dev)
2813{
2814 struct amba_device *pcdev = to_amba_device(dev);
2815 int ret;
2816
2817 ret = amba_pclk_prepare(pcdev);
2818 if (ret)
2819 return ret;
2820
2821 if (!pm_runtime_status_suspended(dev))
2822 ret = amba_pclk_enable(pcdev);
2823
2824 pm_runtime_enable(dev);
2825
2826 return ret;
2827}
2828
2829static SIMPLE_DEV_PM_OPS(pl330_pm, pl330_suspend, pl330_resume);
2830
Bill Pemberton463a1f82012-11-19 13:22:55 -05002831static int
Russell Kingaa25afa2011-02-19 15:55:00 +00002832pl330_probe(struct amba_device *adev, const struct amba_id *id)
Jassi Brarb3040e42010-05-23 20:28:19 -07002833{
2834 struct dma_pl330_platdata *pdat;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002835 struct pl330_config *pcfg;
2836 struct pl330_dmac *pl330;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302837 struct dma_pl330_chan *pch, *_p;
Jassi Brarb3040e42010-05-23 20:28:19 -07002838 struct dma_device *pd;
2839 struct resource *res;
2840 int i, ret, irq;
Rob Herring4e0e6102011-07-25 16:05:04 -05002841 int num_chan;
Addy Ke271e1b862016-01-22 19:06:46 +08002842 struct device_node *np = adev->dev.of_node;
Jassi Brarb3040e42010-05-23 20:28:19 -07002843
Jingoo Hand4adcc02013-07-30 17:09:11 +09002844 pdat = dev_get_platdata(&adev->dev);
Jassi Brarb3040e42010-05-23 20:28:19 -07002845
Russell King64113012013-06-27 10:29:32 +01002846 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2847 if (ret)
2848 return ret;
2849
Jassi Brarb3040e42010-05-23 20:28:19 -07002850 /* Allocate a new DMAC and its Channels */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002851 pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
Peter Griffinaef94fe2016-06-07 18:38:41 +01002852 if (!pl330)
Jassi Brarb3040e42010-05-23 20:28:19 -07002853 return -ENOMEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002854
Andrew Jacksoncee42392014-11-06 11:39:47 +00002855 pd = &pl330->ddma;
2856 pd->dev = &adev->dev;
2857
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002858 pl330->mcbufsz = pdat ? pdat->mcbuf_sz : 0;
Jassi Brarb3040e42010-05-23 20:28:19 -07002859
Addy Ke271e1b862016-01-22 19:06:46 +08002860 /* get quirk */
2861 for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
2862 if (of_property_read_bool(np, of_quirks[i].quirk))
2863 pl330->quirks |= of_quirks[i].id;
2864
Jassi Brarb3040e42010-05-23 20:28:19 -07002865 res = &adev->res;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002866 pl330->base = devm_ioremap_resource(&adev->dev, res);
2867 if (IS_ERR(pl330->base))
2868 return PTR_ERR(pl330->base);
Jassi Brarb3040e42010-05-23 20:28:19 -07002869
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002870 amba_set_drvdata(adev, pl330);
Boojin Kima2f52032011-09-02 09:44:29 +09002871
Dan Carpenter02808b42013-11-08 12:50:24 +03002872 for (i = 0; i < AMBA_NR_IRQS; i++) {
Michal Simeke98b3ca2013-09-30 08:50:48 +02002873 irq = adev->irq[i];
2874 if (irq) {
2875 ret = devm_request_irq(&adev->dev, irq,
2876 pl330_irq_handler, 0,
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002877 dev_name(&adev->dev), pl330);
Michal Simeke98b3ca2013-09-30 08:50:48 +02002878 if (ret)
2879 return ret;
2880 } else {
2881 break;
2882 }
2883 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002884
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002885 pcfg = &pl330->pcfg;
2886
2887 pcfg->periph_id = adev->periphid;
2888 ret = pl330_add(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002889 if (ret)
Michal Simek173e8382013-09-04 16:40:17 +02002890 return ret;
Jassi Brarb3040e42010-05-23 20:28:19 -07002891
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002892 INIT_LIST_HEAD(&pl330->desc_pool);
2893 spin_lock_init(&pl330->pool_lock);
Jassi Brarb3040e42010-05-23 20:28:19 -07002894
2895 /* Create a descriptor pool of default size */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002896 if (!add_desc(pl330, GFP_KERNEL, NR_DEFAULT_DESC))
Jassi Brarb3040e42010-05-23 20:28:19 -07002897 dev_warn(&adev->dev, "unable to allocate desc\n");
2898
Jassi Brarb3040e42010-05-23 20:28:19 -07002899 INIT_LIST_HEAD(&pd->channels);
2900
2901 /* Initialize channel parameters */
Olof Johanssonc8473822012-04-08 16:26:19 -07002902 if (pdat)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002903 num_chan = max_t(int, pdat->nr_valid_peri, pcfg->num_chan);
Olof Johanssonc8473822012-04-08 16:26:19 -07002904 else
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002905 num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
Olof Johanssonc8473822012-04-08 16:26:19 -07002906
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002907 pl330->num_peripherals = num_chan;
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002908
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002909 pl330->peripherals = kzalloc(num_chan * sizeof(*pch), GFP_KERNEL);
2910 if (!pl330->peripherals) {
Sachin Kamat61c6e752012-09-17 15:20:23 +05302911 ret = -ENOMEM;
Sachin Kamate4d43c12012-11-15 06:27:50 +00002912 goto probe_err2;
Sachin Kamat61c6e752012-09-17 15:20:23 +05302913 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002914
Rob Herring4e0e6102011-07-25 16:05:04 -05002915 for (i = 0; i < num_chan; i++) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002916 pch = &pl330->peripherals[i];
Thomas Abraham93ed5542011-10-24 11:43:31 +02002917 if (!adev->dev.of_node)
2918 pch->chan.private = pdat ? &pdat->peri_id[i] : NULL;
2919 else
2920 pch->chan.private = adev->dev.of_node;
Jassi Brarb3040e42010-05-23 20:28:19 -07002921
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002922 INIT_LIST_HEAD(&pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002923 INIT_LIST_HEAD(&pch->work_list);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002924 INIT_LIST_HEAD(&pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002925 spin_lock_init(&pch->lock);
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002926 pch->thread = NULL;
Jassi Brarb3040e42010-05-23 20:28:19 -07002927 pch->chan.device = pd;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002928 pch->dmac = pl330;
Jassi Brarb3040e42010-05-23 20:28:19 -07002929
2930 /* Add the channel to the DMAC list */
Jassi Brarb3040e42010-05-23 20:28:19 -07002931 list_add_tail(&pch->chan.device_node, &pd->channels);
2932 }
2933
Thomas Abraham93ed5542011-10-24 11:43:31 +02002934 if (pdat) {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002935 pd->cap_mask = pdat->cap_mask;
Thomas Abraham93ed5542011-10-24 11:43:31 +02002936 } else {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002937 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002938 if (pcfg->num_peri) {
Thomas Abraham93ed5542011-10-24 11:43:31 +02002939 dma_cap_set(DMA_SLAVE, pd->cap_mask);
2940 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
Tushar Behera5557a412012-08-29 10:16:25 +05302941 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
Thomas Abraham93ed5542011-10-24 11:43:31 +02002942 }
2943 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002944
2945 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
2946 pd->device_free_chan_resources = pl330_free_chan_resources;
2947 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002948 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -07002949 pd->device_tx_status = pl330_tx_status;
2950 pd->device_prep_slave_sg = pl330_prep_slave_sg;
Maxime Ripard740aa952014-11-17 14:42:29 +01002951 pd->device_config = pl330_config;
Robert Baldyga88987d22015-02-11 13:23:18 +01002952 pd->device_pause = pl330_pause;
Maxime Ripard740aa952014-11-17 14:42:29 +01002953 pd->device_terminate_all = pl330_terminate_all;
Jassi Brarb3040e42010-05-23 20:28:19 -07002954 pd->device_issue_pending = pl330_issue_pending;
Maxime Riparddcabe4562014-11-17 14:42:50 +01002955 pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
2956 pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
2957 pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002958 pd->residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Shawn Lin86a8ce72016-01-22 19:06:51 +08002959 pd->max_burst = ((pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP) ?
2960 1 : PL330_MAX_BURST);
Jassi Brarb3040e42010-05-23 20:28:19 -07002961
2962 ret = dma_async_device_register(pd);
2963 if (ret) {
2964 dev_err(&adev->dev, "unable to register DMAC\n");
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302965 goto probe_err3;
2966 }
2967
2968 if (adev->dev.of_node) {
2969 ret = of_dma_controller_register(adev->dev.of_node,
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002970 of_dma_pl330_xlate, pl330);
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302971 if (ret) {
2972 dev_err(&adev->dev,
2973 "unable to register DMA to the generic DT DMA helpers\n");
2974 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002975 }
Lars-Peter Clausenb714b842013-11-25 16:07:46 +01002976
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002977 adev->dev.dma_parms = &pl330->dma_parms;
Lars-Peter Clausenb714b842013-11-25 16:07:46 +01002978
Vinod Kouldbaf6d82013-09-02 21:54:48 +05302979 /*
2980 * This is the limit for transfers with a buswidth of 1, larger
2981 * buswidths will have larger limits.
2982 */
2983 ret = dma_set_max_seg_size(&adev->dev, 1900800);
2984 if (ret)
2985 dev_err(&adev->dev, "unable to set the seg size\n");
2986
Jassi Brarb3040e42010-05-23 20:28:19 -07002987
Jassi Brarb3040e42010-05-23 20:28:19 -07002988 dev_info(&adev->dev,
Liviu Dudau1f0a5cb2014-11-06 17:20:12 +00002989 "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
Jassi Brarb3040e42010-05-23 20:28:19 -07002990 dev_info(&adev->dev,
2991 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002992 pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
2993 pcfg->num_peri, pcfg->num_events);
Jassi Brarb3040e42010-05-23 20:28:19 -07002994
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002995 pm_runtime_irq_safe(&adev->dev);
2996 pm_runtime_use_autosuspend(&adev->dev);
2997 pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
2998 pm_runtime_mark_last_busy(&adev->dev);
2999 pm_runtime_put_autosuspend(&adev->dev);
3000
Jassi Brarb3040e42010-05-23 20:28:19 -07003001 return 0;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303002probe_err3:
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303003 /* Idle the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003004 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303005 chan.device_node) {
3006
3007 /* Remove the channel */
3008 list_del(&pch->chan.device_node);
3009
3010 /* Flush the channel */
Krzysztof Kozlowski0f5ebab2014-09-29 14:42:20 +02003011 if (pch->thread) {
Maxime Ripard740aa952014-11-17 14:42:29 +01003012 pl330_terminate_all(&pch->chan);
Krzysztof Kozlowski0f5ebab2014-09-29 14:42:20 +02003013 pl330_free_chan_resources(&pch->chan);
3014 }
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303015 }
Jassi Brarb3040e42010-05-23 20:28:19 -07003016probe_err2:
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003017 pl330_del(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07003018
3019 return ret;
3020}
3021
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08003022static int pl330_remove(struct amba_device *adev)
Jassi Brarb3040e42010-05-23 20:28:19 -07003023{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003024 struct pl330_dmac *pl330 = amba_get_drvdata(adev);
Jassi Brarb3040e42010-05-23 20:28:19 -07003025 struct dma_pl330_chan *pch, *_p;
Vinod Koul46cf94d2016-07-05 10:02:16 +05303026 int i, irq;
Jassi Brarb3040e42010-05-23 20:28:19 -07003027
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01003028 pm_runtime_get_noresume(pl330->ddma.dev);
3029
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303030 if (adev->dev.of_node)
3031 of_dma_controller_free(adev->dev.of_node);
Padmavathi Venna421da892013-02-14 09:10:07 +05303032
Vinod Koul46cf94d2016-07-05 10:02:16 +05303033 for (i = 0; i < AMBA_NR_IRQS; i++) {
3034 irq = adev->irq[i];
3035 devm_free_irq(&adev->dev, irq, pl330);
3036 }
3037
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003038 dma_async_device_unregister(&pl330->ddma);
Jassi Brarb3040e42010-05-23 20:28:19 -07003039
3040 /* Idle the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003041 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
Jassi Brarb3040e42010-05-23 20:28:19 -07003042 chan.device_node) {
3043
3044 /* Remove the channel */
3045 list_del(&pch->chan.device_node);
3046
3047 /* Flush the channel */
Krzysztof Kozlowski6e4a2a82014-09-29 14:42:21 +02003048 if (pch->thread) {
Maxime Ripard740aa952014-11-17 14:42:29 +01003049 pl330_terminate_all(&pch->chan);
Krzysztof Kozlowski6e4a2a82014-09-29 14:42:21 +02003050 pl330_free_chan_resources(&pch->chan);
3051 }
Jassi Brarb3040e42010-05-23 20:28:19 -07003052 }
3053
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003054 pl330_del(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07003055
Jassi Brarb3040e42010-05-23 20:28:19 -07003056 return 0;
3057}
3058
3059static struct amba_id pl330_ids[] = {
3060 {
3061 .id = 0x00041330,
3062 .mask = 0x000fffff,
3063 },
3064 { 0, 0 },
3065};
3066
Dave Martine8fa5162011-10-05 15:15:20 +01003067MODULE_DEVICE_TABLE(amba, pl330_ids);
3068
Jassi Brarb3040e42010-05-23 20:28:19 -07003069static struct amba_driver pl330_driver = {
3070 .drv = {
3071 .owner = THIS_MODULE,
3072 .name = "dma-pl330",
Krzysztof Kozlowskib816ccc2014-11-18 12:17:56 +01003073 .pm = &pl330_pm,
Jassi Brarb3040e42010-05-23 20:28:19 -07003074 },
3075 .id_table = pl330_ids,
3076 .probe = pl330_probe,
3077 .remove = pl330_remove,
3078};
3079
viresh kumar9e5ed092012-03-15 10:40:38 +01003080module_amba_driver(pl330_driver);
Jassi Brarb3040e42010-05-23 20:28:19 -07003081
Jassi Brar046209f2014-12-05 19:07:49 +05303082MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
Jassi Brarb3040e42010-05-23 20:28:19 -07003083MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3084MODULE_LICENSE("GPL");