blob: 1ecd4674aa2367097f086425686216d1d99eff97 [file] [log] [blame]
Boojin Kimb7d861d2011-12-26 18:49:52 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
Jassi Brarb3040e42010-05-23 20:28:19 -07004 *
5 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
6 * Jaswinder Singh <jassi.brar@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Boojin Kimb7d861d2011-12-26 18:49:52 +090014#include <linux/kernel.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070015#include <linux/io.h>
16#include <linux/init.h>
17#include <linux/slab.h>
18#include <linux/module.h>
Boojin Kimb7d861d2011-12-26 18:49:52 +090019#include <linux/string.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dma-mapping.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070023#include <linux/dmaengine.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070024#include <linux/amba/bus.h>
25#include <linux/amba/pl330.h>
Boojin Kim1b9bb712011-09-02 09:44:30 +090026#include <linux/scatterlist.h>
Thomas Abraham93ed5542011-10-24 11:43:31 +020027#include <linux/of.h>
Padmavathi Vennaa80258f2013-02-14 09:10:06 +053028#include <linux/of_dma.h>
Sachin Kamatbcc7fa92013-03-04 14:36:27 +053029#include <linux/err.h>
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +010030#include <linux/pm_runtime.h>
Jassi Brarb3040e42010-05-23 20:28:19 -070031
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000032#include "dmaengine.h"
Boojin Kimb7d861d2011-12-26 18:49:52 +090033#define PL330_MAX_CHAN 8
34#define PL330_MAX_IRQS 32
35#define PL330_MAX_PERI 32
Shawn Lin86a8ce72016-01-22 19:06:51 +080036#define PL330_MAX_BURST 16
Boojin Kimb7d861d2011-12-26 18:49:52 +090037
Addy Ke271e1b862016-01-22 19:06:46 +080038#define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
39
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +020040enum pl330_cachectrl {
41 CCTRL0, /* Noncacheable and nonbufferable */
42 CCTRL1, /* Bufferable only */
43 CCTRL2, /* Cacheable, but do not allocate */
44 CCTRL3, /* Cacheable and bufferable, but do not allocate */
45 INVALID1, /* AWCACHE = 0x1000 */
46 INVALID2,
47 CCTRL6, /* Cacheable write-through, allocate on writes only */
48 CCTRL7, /* Cacheable write-back, allocate on writes only */
Boojin Kimb7d861d2011-12-26 18:49:52 +090049};
50
51enum pl330_byteswap {
52 SWAP_NO,
53 SWAP_2,
54 SWAP_4,
55 SWAP_8,
56 SWAP_16,
57};
58
Boojin Kimb7d861d2011-12-26 18:49:52 +090059/* Register and Bit field Definitions */
60#define DS 0x0
61#define DS_ST_STOP 0x0
62#define DS_ST_EXEC 0x1
63#define DS_ST_CMISS 0x2
64#define DS_ST_UPDTPC 0x3
65#define DS_ST_WFE 0x4
66#define DS_ST_ATBRR 0x5
67#define DS_ST_QBUSY 0x6
68#define DS_ST_WFP 0x7
69#define DS_ST_KILL 0x8
70#define DS_ST_CMPLT 0x9
71#define DS_ST_FLTCMP 0xe
72#define DS_ST_FAULT 0xf
73
74#define DPC 0x4
75#define INTEN 0x20
76#define ES 0x24
77#define INTSTATUS 0x28
78#define INTCLR 0x2c
79#define FSM 0x30
80#define FSC 0x34
81#define FTM 0x38
82
83#define _FTC 0x40
84#define FTC(n) (_FTC + (n)*0x4)
85
86#define _CS 0x100
87#define CS(n) (_CS + (n)*0x8)
88#define CS_CNS (1 << 21)
89
90#define _CPC 0x104
91#define CPC(n) (_CPC + (n)*0x8)
92
93#define _SA 0x400
94#define SA(n) (_SA + (n)*0x20)
95
96#define _DA 0x404
97#define DA(n) (_DA + (n)*0x20)
98
99#define _CC 0x408
100#define CC(n) (_CC + (n)*0x20)
101
102#define CC_SRCINC (1 << 0)
103#define CC_DSTINC (1 << 14)
104#define CC_SRCPRI (1 << 8)
105#define CC_DSTPRI (1 << 22)
106#define CC_SRCNS (1 << 9)
107#define CC_DSTNS (1 << 23)
108#define CC_SRCIA (1 << 10)
109#define CC_DSTIA (1 << 24)
110#define CC_SRCBRSTLEN_SHFT 4
111#define CC_DSTBRSTLEN_SHFT 18
112#define CC_SRCBRSTSIZE_SHFT 1
113#define CC_DSTBRSTSIZE_SHFT 15
114#define CC_SRCCCTRL_SHFT 11
115#define CC_SRCCCTRL_MASK 0x7
116#define CC_DSTCCTRL_SHFT 25
117#define CC_DRCCCTRL_MASK 0x7
118#define CC_SWAP_SHFT 28
119
120#define _LC0 0x40c
121#define LC0(n) (_LC0 + (n)*0x20)
122
123#define _LC1 0x410
124#define LC1(n) (_LC1 + (n)*0x20)
125
126#define DBGSTATUS 0xd00
127#define DBG_BUSY (1 << 0)
128
129#define DBGCMD 0xd04
130#define DBGINST0 0xd08
131#define DBGINST1 0xd0c
132
133#define CR0 0xe00
134#define CR1 0xe04
135#define CR2 0xe08
136#define CR3 0xe0c
137#define CR4 0xe10
138#define CRD 0xe14
139
140#define PERIPH_ID 0xfe0
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900141#define PERIPH_REV_SHIFT 20
142#define PERIPH_REV_MASK 0xf
143#define PERIPH_REV_R0P0 0
144#define PERIPH_REV_R1P0 1
145#define PERIPH_REV_R1P1 2
Boojin Kimb7d861d2011-12-26 18:49:52 +0900146
147#define CR0_PERIPH_REQ_SET (1 << 0)
148#define CR0_BOOT_EN_SET (1 << 1)
149#define CR0_BOOT_MAN_NS (1 << 2)
150#define CR0_NUM_CHANS_SHIFT 4
151#define CR0_NUM_CHANS_MASK 0x7
152#define CR0_NUM_PERIPH_SHIFT 12
153#define CR0_NUM_PERIPH_MASK 0x1f
154#define CR0_NUM_EVENTS_SHIFT 17
155#define CR0_NUM_EVENTS_MASK 0x1f
156
157#define CR1_ICACHE_LEN_SHIFT 0
158#define CR1_ICACHE_LEN_MASK 0x7
159#define CR1_NUM_ICACHELINES_SHIFT 4
160#define CR1_NUM_ICACHELINES_MASK 0xf
161
162#define CRD_DATA_WIDTH_SHIFT 0
163#define CRD_DATA_WIDTH_MASK 0x7
164#define CRD_WR_CAP_SHIFT 4
165#define CRD_WR_CAP_MASK 0x7
166#define CRD_WR_Q_DEP_SHIFT 8
167#define CRD_WR_Q_DEP_MASK 0xf
168#define CRD_RD_CAP_SHIFT 12
169#define CRD_RD_CAP_MASK 0x7
170#define CRD_RD_Q_DEP_SHIFT 16
171#define CRD_RD_Q_DEP_MASK 0xf
172#define CRD_DATA_BUFF_SHIFT 20
173#define CRD_DATA_BUFF_MASK 0x3ff
174
175#define PART 0x330
176#define DESIGNER 0x41
177#define REVISION 0x0
178#define INTEG_CFG 0x0
179#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
180
Boojin Kimb7d861d2011-12-26 18:49:52 +0900181#define PL330_STATE_STOPPED (1 << 0)
182#define PL330_STATE_EXECUTING (1 << 1)
183#define PL330_STATE_WFE (1 << 2)
184#define PL330_STATE_FAULTING (1 << 3)
185#define PL330_STATE_COMPLETING (1 << 4)
186#define PL330_STATE_WFP (1 << 5)
187#define PL330_STATE_KILLING (1 << 6)
188#define PL330_STATE_FAULT_COMPLETING (1 << 7)
189#define PL330_STATE_CACHEMISS (1 << 8)
190#define PL330_STATE_UPDTPC (1 << 9)
191#define PL330_STATE_ATBARRIER (1 << 10)
192#define PL330_STATE_QUEUEBUSY (1 << 11)
193#define PL330_STATE_INVALID (1 << 15)
194
195#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
196 | PL330_STATE_WFE | PL330_STATE_FAULTING)
197
198#define CMD_DMAADDH 0x54
199#define CMD_DMAEND 0x00
200#define CMD_DMAFLUSHP 0x35
201#define CMD_DMAGO 0xa0
202#define CMD_DMALD 0x04
203#define CMD_DMALDP 0x25
204#define CMD_DMALP 0x20
205#define CMD_DMALPEND 0x28
206#define CMD_DMAKILL 0x01
207#define CMD_DMAMOV 0xbc
208#define CMD_DMANOP 0x18
209#define CMD_DMARMB 0x12
210#define CMD_DMASEV 0x34
211#define CMD_DMAST 0x08
212#define CMD_DMASTP 0x29
213#define CMD_DMASTZ 0x0c
214#define CMD_DMAWFE 0x36
215#define CMD_DMAWFP 0x30
216#define CMD_DMAWMB 0x13
217
218#define SZ_DMAADDH 3
219#define SZ_DMAEND 1
220#define SZ_DMAFLUSHP 2
221#define SZ_DMALD 1
222#define SZ_DMALDP 2
223#define SZ_DMALP 2
224#define SZ_DMALPEND 2
225#define SZ_DMAKILL 1
226#define SZ_DMAMOV 6
227#define SZ_DMANOP 1
228#define SZ_DMARMB 1
229#define SZ_DMASEV 2
230#define SZ_DMAST 1
231#define SZ_DMASTP 2
232#define SZ_DMASTZ 1
233#define SZ_DMAWFE 2
234#define SZ_DMAWFP 2
235#define SZ_DMAWMB 1
236#define SZ_DMAGO 6
237
238#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
239#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
240
241#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
242#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
243
244/*
245 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
246 * at 1byte/burst for P<->M and M<->M respectively.
247 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
248 * should be enough for P<->M and M<->M respectively.
249 */
250#define MCODE_BUFF_PER_REQ 256
251
Boojin Kimb7d861d2011-12-26 18:49:52 +0900252/* Use this _only_ to wait on transient states */
253#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
254
255#ifdef PL330_DEBUG_MCGEN
256static unsigned cmd_line;
257#define PL330_DBGCMD_DUMP(off, x...) do { \
258 printk("%x:", cmd_line); \
259 printk(x); \
260 cmd_line += off; \
261 } while (0)
262#define PL330_DBGMC_START(addr) (cmd_line = addr)
263#else
264#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
265#define PL330_DBGMC_START(addr) do {} while (0)
266#endif
267
268/* The number of default descriptors */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +0000269
Jassi Brarb3040e42010-05-23 20:28:19 -0700270#define NR_DEFAULT_DESC 16
271
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +0100272/* Delay for runtime PM autosuspend, ms */
273#define PL330_AUTOSUSPEND_DELAY 20
274
Boojin Kimb7d861d2011-12-26 18:49:52 +0900275/* Populated by the PL330 core driver for DMA API driver's info */
276struct pl330_config {
277 u32 periph_id;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900278#define DMAC_MODE_NS (1 << 0)
279 unsigned int mode;
280 unsigned int data_bus_width:10; /* In number of bits */
Liviu Dudau1f0a5cb2014-11-06 17:20:12 +0000281 unsigned int data_buf_dep:11;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900282 unsigned int num_chan:4;
283 unsigned int num_peri:6;
284 u32 peri_ns;
285 unsigned int num_events:6;
286 u32 irq_ns;
287};
288
Boojin Kimb7d861d2011-12-26 18:49:52 +0900289/**
290 * Request Configuration.
291 * The PL330 core does not modify this and uses the last
292 * working configuration if the request doesn't provide any.
293 *
294 * The Client may want to provide this info only for the
295 * first request and a request with new settings.
296 */
297struct pl330_reqcfg {
298 /* Address Incrementing */
299 unsigned dst_inc:1;
300 unsigned src_inc:1;
301
302 /*
303 * For now, the SRC & DST protection levels
304 * and burst size/length are assumed same.
305 */
306 bool nonsecure;
307 bool privileged;
308 bool insnaccess;
309 unsigned brst_len:5;
310 unsigned brst_size:3; /* in power of 2 */
311
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +0200312 enum pl330_cachectrl dcctl;
313 enum pl330_cachectrl scctl;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900314 enum pl330_byteswap swap;
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900315 struct pl330_config *pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900316};
317
318/*
319 * One cycle of DMAC operation.
320 * There may be more than one xfer in a request.
321 */
322struct pl330_xfer {
323 u32 src_addr;
324 u32 dst_addr;
325 /* Size to xfer */
326 u32 bytes;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900327};
328
329/* The xfer callbacks are made with one of these arguments. */
330enum pl330_op_err {
331 /* The all xfers in the request were success. */
332 PL330_ERR_NONE,
333 /* If req aborted due to global error. */
334 PL330_ERR_ABORT,
335 /* If req failed due to problem with Channel. */
336 PL330_ERR_FAIL,
337};
338
Boojin Kimb7d861d2011-12-26 18:49:52 +0900339enum dmamov_dst {
340 SAR = 0,
341 CCR,
342 DAR,
343};
344
345enum pl330_dst {
346 SRC = 0,
347 DST,
348};
349
350enum pl330_cond {
351 SINGLE,
352 BURST,
353 ALWAYS,
354};
355
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200356struct dma_pl330_desc;
357
Boojin Kimb7d861d2011-12-26 18:49:52 +0900358struct _pl330_req {
359 u32 mc_bus;
360 void *mc_cpu;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200361 struct dma_pl330_desc *desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900362};
363
364/* ToBeDone for tasklet */
365struct _pl330_tbd {
366 bool reset_dmac;
367 bool reset_mngr;
368 u8 reset_chan;
369};
370
371/* A DMAC Thread */
372struct pl330_thread {
373 u8 id;
374 int ev;
375 /* If the channel is not yet acquired by any client */
376 bool free;
377 /* Parent DMAC */
378 struct pl330_dmac *dmac;
379 /* Only two at a time */
380 struct _pl330_req req[2];
381 /* Index of the last enqueued request */
382 unsigned lstenq;
383 /* Index of the last submitted request or -1 if the DMA is stopped */
384 int req_running;
385};
386
387enum pl330_dmac_state {
388 UNINIT,
389 INIT,
390 DYING,
391};
392
Jassi Brarb3040e42010-05-23 20:28:19 -0700393enum desc_status {
394 /* In the DMAC pool */
395 FREE,
396 /*
Masanari Iidad73111c2012-08-04 23:37:53 +0900397 * Allocated to some channel during prep_xxx
Jassi Brarb3040e42010-05-23 20:28:19 -0700398 * Also may be sitting on the work_list.
399 */
400 PREP,
401 /*
402 * Sitting on the work_list and already submitted
403 * to the PL330 core. Not more than two descriptors
404 * of a channel can be BUSY at any time.
405 */
406 BUSY,
407 /*
408 * Sitting on the channel work_list but xfer done
409 * by PL330 core
410 */
411 DONE,
412};
413
414struct dma_pl330_chan {
415 /* Schedule desc completion */
416 struct tasklet_struct task;
417
418 /* DMA-Engine Channel */
419 struct dma_chan chan;
420
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +0100421 /* List of submitted descriptors */
422 struct list_head submitted_list;
423 /* List of issued descriptors */
Jassi Brarb3040e42010-05-23 20:28:19 -0700424 struct list_head work_list;
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +0200425 /* List of completed descriptors */
426 struct list_head completed_list;
Jassi Brarb3040e42010-05-23 20:28:19 -0700427
428 /* Pointer to the DMAC that manages this channel,
429 * NULL if the channel is available to be acquired.
430 * As the parent, this DMAC also provides descriptors
431 * to the channel.
432 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200433 struct pl330_dmac *dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -0700434
435 /* To protect channel manipulation */
436 spinlock_t lock;
437
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +0200438 /*
439 * Hardware channel thread of PL330 DMAC. NULL if the channel is
440 * available.
Jassi Brarb3040e42010-05-23 20:28:19 -0700441 */
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +0200442 struct pl330_thread *thread;
Boojin Kim1b9bb712011-09-02 09:44:30 +0900443
444 /* For D-to-M and M-to-D channels */
445 int burst_sz; /* the peripheral fifo width */
Boojin Kim1d0c1d62011-09-02 09:44:31 +0900446 int burst_len; /* the number of burst */
Boojin Kim1b9bb712011-09-02 09:44:30 +0900447 dma_addr_t fifo_addr;
Boojin Kim42bc9cf2011-09-02 09:44:33 +0900448
449 /* for cyclic capability */
450 bool cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -0700451};
452
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200453struct pl330_dmac {
Jassi Brarb3040e42010-05-23 20:28:19 -0700454 /* DMA-Engine Device */
455 struct dma_device ddma;
456
Lars-Peter Clausenb714b842013-11-25 16:07:46 +0100457 /* Holds info about sg limitations */
458 struct device_dma_parameters dma_parms;
459
Jassi Brarb3040e42010-05-23 20:28:19 -0700460 /* Pool of descriptors available for the DMAC's channels */
461 struct list_head desc_pool;
462 /* To protect desc_pool manipulation */
463 spinlock_t pool_lock;
464
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200465 /* Size of MicroCode buffers for each channel. */
466 unsigned mcbufsz;
467 /* ioremap'ed address of PL330 registers. */
468 void __iomem *base;
469 /* Populated by the PL330 core driver during pl330_add */
470 struct pl330_config pcfg;
471
472 spinlock_t lock;
473 /* Maximum possible events/irqs */
474 int events[32];
475 /* BUS address of MicroCode buffer */
476 dma_addr_t mcode_bus;
477 /* CPU address of MicroCode buffer */
478 void *mcode_cpu;
479 /* List of all Channel threads */
480 struct pl330_thread *channels;
481 /* Pointer to the MANAGER thread */
482 struct pl330_thread *manager;
483 /* To handle bad news in interrupt */
484 struct tasklet_struct tasks;
485 struct _pl330_tbd dmac_tbd;
486 /* State of DMAC operation */
487 enum pl330_dmac_state state;
488 /* Holds list of reqs with due callbacks */
489 struct list_head req_done;
490
Jassi Brarb3040e42010-05-23 20:28:19 -0700491 /* Peripheral channels connected to this DMAC */
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +0100492 unsigned int num_peripherals;
Rob Herring4e0e6102011-07-25 16:05:04 -0500493 struct dma_pl330_chan *peripherals; /* keep at end */
Addy Ke271e1b862016-01-22 19:06:46 +0800494 int quirks;
495};
496
497static struct pl330_of_quirks {
498 char *quirk;
499 int id;
500} of_quirks[] = {
501 {
502 .quirk = "arm,pl330-broken-no-flushp",
503 .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
504 }
Jassi Brarb3040e42010-05-23 20:28:19 -0700505};
506
507struct dma_pl330_desc {
508 /* To attach to a queue as child */
509 struct list_head node;
510
511 /* Descriptor for the DMA Engine API */
512 struct dma_async_tx_descriptor txd;
513
514 /* Xfer for PL330 core */
515 struct pl330_xfer px;
516
517 struct pl330_reqcfg rqcfg;
Jassi Brarb3040e42010-05-23 20:28:19 -0700518
519 enum desc_status status;
520
Robert Baldygaaee4d1f2015-02-11 13:23:17 +0100521 int bytes_requested;
522 bool last;
523
Jassi Brarb3040e42010-05-23 20:28:19 -0700524 /* The channel which currently holds this desc */
525 struct dma_pl330_chan *pchan;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +0200526
527 enum dma_transfer_direction rqtype;
528 /* Index of peripheral for the xfer. */
529 unsigned peri:5;
530 /* Hook to attach to DMAC's list of reqs with due callback */
531 struct list_head rqd;
532};
533
534struct _xfer_spec {
535 u32 ccr;
536 struct dma_pl330_desc *desc;
Jassi Brarb3040e42010-05-23 20:28:19 -0700537};
538
Boojin Kimb7d861d2011-12-26 18:49:52 +0900539static inline bool _queue_empty(struct pl330_thread *thrd)
540{
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +0200541 return thrd->req[0].desc == NULL && thrd->req[1].desc == NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900542}
543
544static inline bool _queue_full(struct pl330_thread *thrd)
545{
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +0200546 return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900547}
548
549static inline bool is_manager(struct pl330_thread *thrd)
550{
Lars-Peter Clausenfbbcd9b2014-07-06 20:32:28 +0200551 return thrd->dmac->manager == thrd;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900552}
553
554/* If manager of the thread is in Non-Secure mode */
555static inline bool _manager_ns(struct pl330_thread *thrd)
556{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200557 return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900558}
559
Boojin Kim3ecf51a2011-12-26 18:55:47 +0900560static inline u32 get_revision(u32 periph_id)
561{
562 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
563}
564
Boojin Kimb7d861d2011-12-26 18:49:52 +0900565static inline u32 _emit_ADDH(unsigned dry_run, u8 buf[],
566 enum pl330_dst da, u16 val)
567{
568 if (dry_run)
569 return SZ_DMAADDH;
570
571 buf[0] = CMD_DMAADDH;
572 buf[0] |= (da << 1);
Ben Dooks3a2307f2015-03-16 11:52:43 +0000573 *((__le16 *)&buf[1]) = cpu_to_le16(val);
Boojin Kimb7d861d2011-12-26 18:49:52 +0900574
575 PL330_DBGCMD_DUMP(SZ_DMAADDH, "\tDMAADDH %s %u\n",
576 da == 1 ? "DA" : "SA", val);
577
578 return SZ_DMAADDH;
579}
580
581static inline u32 _emit_END(unsigned dry_run, u8 buf[])
582{
583 if (dry_run)
584 return SZ_DMAEND;
585
586 buf[0] = CMD_DMAEND;
587
588 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
589
590 return SZ_DMAEND;
591}
592
593static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
594{
595 if (dry_run)
596 return SZ_DMAFLUSHP;
597
598 buf[0] = CMD_DMAFLUSHP;
599
600 peri &= 0x1f;
601 peri <<= 3;
602 buf[1] = peri;
603
604 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
605
606 return SZ_DMAFLUSHP;
607}
608
609static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
610{
611 if (dry_run)
612 return SZ_DMALD;
613
614 buf[0] = CMD_DMALD;
615
616 if (cond == SINGLE)
617 buf[0] |= (0 << 1) | (1 << 0);
618 else if (cond == BURST)
619 buf[0] |= (1 << 1) | (1 << 0);
620
621 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
622 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
623
624 return SZ_DMALD;
625}
626
627static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
628 enum pl330_cond cond, u8 peri)
629{
630 if (dry_run)
631 return SZ_DMALDP;
632
633 buf[0] = CMD_DMALDP;
634
635 if (cond == BURST)
636 buf[0] |= (1 << 1);
637
638 peri &= 0x1f;
639 peri <<= 3;
640 buf[1] = peri;
641
642 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
643 cond == SINGLE ? 'S' : 'B', peri >> 3);
644
645 return SZ_DMALDP;
646}
647
648static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
649 unsigned loop, u8 cnt)
650{
651 if (dry_run)
652 return SZ_DMALP;
653
654 buf[0] = CMD_DMALP;
655
656 if (loop)
657 buf[0] |= (1 << 1);
658
659 cnt--; /* DMAC increments by 1 internally */
660 buf[1] = cnt;
661
662 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
663
664 return SZ_DMALP;
665}
666
667struct _arg_LPEND {
668 enum pl330_cond cond;
669 bool forever;
670 unsigned loop;
671 u8 bjump;
672};
673
674static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
675 const struct _arg_LPEND *arg)
676{
677 enum pl330_cond cond = arg->cond;
678 bool forever = arg->forever;
679 unsigned loop = arg->loop;
680 u8 bjump = arg->bjump;
681
682 if (dry_run)
683 return SZ_DMALPEND;
684
685 buf[0] = CMD_DMALPEND;
686
687 if (loop)
688 buf[0] |= (1 << 2);
689
690 if (!forever)
691 buf[0] |= (1 << 4);
692
693 if (cond == SINGLE)
694 buf[0] |= (0 << 1) | (1 << 0);
695 else if (cond == BURST)
696 buf[0] |= (1 << 1) | (1 << 0);
697
698 buf[1] = bjump;
699
700 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
701 forever ? "FE" : "END",
702 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
703 loop ? '1' : '0',
704 bjump);
705
706 return SZ_DMALPEND;
707}
708
709static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
710{
711 if (dry_run)
712 return SZ_DMAKILL;
713
714 buf[0] = CMD_DMAKILL;
715
716 return SZ_DMAKILL;
717}
718
719static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
720 enum dmamov_dst dst, u32 val)
721{
722 if (dry_run)
723 return SZ_DMAMOV;
724
725 buf[0] = CMD_DMAMOV;
726 buf[1] = dst;
Ben Dooks3a2307f2015-03-16 11:52:43 +0000727 *((__le32 *)&buf[2]) = cpu_to_le32(val);
Boojin Kimb7d861d2011-12-26 18:49:52 +0900728
729 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
730 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
731
732 return SZ_DMAMOV;
733}
734
735static inline u32 _emit_NOP(unsigned dry_run, u8 buf[])
736{
737 if (dry_run)
738 return SZ_DMANOP;
739
740 buf[0] = CMD_DMANOP;
741
742 PL330_DBGCMD_DUMP(SZ_DMANOP, "\tDMANOP\n");
743
744 return SZ_DMANOP;
745}
746
747static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
748{
749 if (dry_run)
750 return SZ_DMARMB;
751
752 buf[0] = CMD_DMARMB;
753
754 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
755
756 return SZ_DMARMB;
757}
758
759static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
760{
761 if (dry_run)
762 return SZ_DMASEV;
763
764 buf[0] = CMD_DMASEV;
765
766 ev &= 0x1f;
767 ev <<= 3;
768 buf[1] = ev;
769
770 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
771
772 return SZ_DMASEV;
773}
774
775static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
776{
777 if (dry_run)
778 return SZ_DMAST;
779
780 buf[0] = CMD_DMAST;
781
782 if (cond == SINGLE)
783 buf[0] |= (0 << 1) | (1 << 0);
784 else if (cond == BURST)
785 buf[0] |= (1 << 1) | (1 << 0);
786
787 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
788 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
789
790 return SZ_DMAST;
791}
792
793static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
794 enum pl330_cond cond, u8 peri)
795{
796 if (dry_run)
797 return SZ_DMASTP;
798
799 buf[0] = CMD_DMASTP;
800
801 if (cond == BURST)
802 buf[0] |= (1 << 1);
803
804 peri &= 0x1f;
805 peri <<= 3;
806 buf[1] = peri;
807
808 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
809 cond == SINGLE ? 'S' : 'B', peri >> 3);
810
811 return SZ_DMASTP;
812}
813
814static inline u32 _emit_STZ(unsigned dry_run, u8 buf[])
815{
816 if (dry_run)
817 return SZ_DMASTZ;
818
819 buf[0] = CMD_DMASTZ;
820
821 PL330_DBGCMD_DUMP(SZ_DMASTZ, "\tDMASTZ\n");
822
823 return SZ_DMASTZ;
824}
825
826static inline u32 _emit_WFE(unsigned dry_run, u8 buf[], u8 ev,
827 unsigned invalidate)
828{
829 if (dry_run)
830 return SZ_DMAWFE;
831
832 buf[0] = CMD_DMAWFE;
833
834 ev &= 0x1f;
835 ev <<= 3;
836 buf[1] = ev;
837
838 if (invalidate)
839 buf[1] |= (1 << 1);
840
841 PL330_DBGCMD_DUMP(SZ_DMAWFE, "\tDMAWFE %u%s\n",
842 ev >> 3, invalidate ? ", I" : "");
843
844 return SZ_DMAWFE;
845}
846
847static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
848 enum pl330_cond cond, u8 peri)
849{
850 if (dry_run)
851 return SZ_DMAWFP;
852
853 buf[0] = CMD_DMAWFP;
854
855 if (cond == SINGLE)
856 buf[0] |= (0 << 1) | (0 << 0);
857 else if (cond == BURST)
858 buf[0] |= (1 << 1) | (0 << 0);
859 else
860 buf[0] |= (0 << 1) | (1 << 0);
861
862 peri &= 0x1f;
863 peri <<= 3;
864 buf[1] = peri;
865
866 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
867 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
868
869 return SZ_DMAWFP;
870}
871
872static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
873{
874 if (dry_run)
875 return SZ_DMAWMB;
876
877 buf[0] = CMD_DMAWMB;
878
879 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
880
881 return SZ_DMAWMB;
882}
883
884struct _arg_GO {
885 u8 chan;
886 u32 addr;
887 unsigned ns;
888};
889
890static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
891 const struct _arg_GO *arg)
892{
893 u8 chan = arg->chan;
894 u32 addr = arg->addr;
895 unsigned ns = arg->ns;
896
897 if (dry_run)
898 return SZ_DMAGO;
899
900 buf[0] = CMD_DMAGO;
901 buf[0] |= (ns << 1);
902
903 buf[1] = chan & 0x7;
904
Ben Dooks3a2307f2015-03-16 11:52:43 +0000905 *((__le32 *)&buf[2]) = cpu_to_le32(addr);
Boojin Kimb7d861d2011-12-26 18:49:52 +0900906
907 return SZ_DMAGO;
908}
909
910#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
911
912/* Returns Time-Out */
913static bool _until_dmac_idle(struct pl330_thread *thrd)
914{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200915 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900916 unsigned long loops = msecs_to_loops(5);
917
918 do {
919 /* Until Manager is Idle */
920 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
921 break;
922
923 cpu_relax();
924 } while (--loops);
925
926 if (!loops)
927 return true;
928
929 return false;
930}
931
932static inline void _execute_DBGINSN(struct pl330_thread *thrd,
933 u8 insn[], bool as_manager)
934{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200935 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900936 u32 val;
937
938 val = (insn[0] << 16) | (insn[1] << 24);
939 if (!as_manager) {
940 val |= (1 << 0);
941 val |= (thrd->id << 8); /* Channel Number */
942 }
943 writel(val, regs + DBGINST0);
944
Ben Dooks3a2307f2015-03-16 11:52:43 +0000945 val = le32_to_cpu(*((__le32 *)&insn[2]));
Boojin Kimb7d861d2011-12-26 18:49:52 +0900946 writel(val, regs + DBGINST1);
947
948 /* If timed out due to halted state-machine */
949 if (_until_dmac_idle(thrd)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200950 dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
Boojin Kimb7d861d2011-12-26 18:49:52 +0900951 return;
952 }
953
954 /* Get going */
955 writel(0, regs + DBGCMD);
956}
957
Boojin Kimb7d861d2011-12-26 18:49:52 +0900958static inline u32 _state(struct pl330_thread *thrd)
959{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +0200960 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +0900961 u32 val;
962
963 if (is_manager(thrd))
964 val = readl(regs + DS) & 0xf;
965 else
966 val = readl(regs + CS(thrd->id)) & 0xf;
967
968 switch (val) {
969 case DS_ST_STOP:
970 return PL330_STATE_STOPPED;
971 case DS_ST_EXEC:
972 return PL330_STATE_EXECUTING;
973 case DS_ST_CMISS:
974 return PL330_STATE_CACHEMISS;
975 case DS_ST_UPDTPC:
976 return PL330_STATE_UPDTPC;
977 case DS_ST_WFE:
978 return PL330_STATE_WFE;
979 case DS_ST_FAULT:
980 return PL330_STATE_FAULTING;
981 case DS_ST_ATBRR:
982 if (is_manager(thrd))
983 return PL330_STATE_INVALID;
984 else
985 return PL330_STATE_ATBARRIER;
986 case DS_ST_QBUSY:
987 if (is_manager(thrd))
988 return PL330_STATE_INVALID;
989 else
990 return PL330_STATE_QUEUEBUSY;
991 case DS_ST_WFP:
992 if (is_manager(thrd))
993 return PL330_STATE_INVALID;
994 else
995 return PL330_STATE_WFP;
996 case DS_ST_KILL:
997 if (is_manager(thrd))
998 return PL330_STATE_INVALID;
999 else
1000 return PL330_STATE_KILLING;
1001 case DS_ST_CMPLT:
1002 if (is_manager(thrd))
1003 return PL330_STATE_INVALID;
1004 else
1005 return PL330_STATE_COMPLETING;
1006 case DS_ST_FLTCMP:
1007 if (is_manager(thrd))
1008 return PL330_STATE_INVALID;
1009 else
1010 return PL330_STATE_FAULT_COMPLETING;
1011 default:
1012 return PL330_STATE_INVALID;
1013 }
1014}
1015
1016static void _stop(struct pl330_thread *thrd)
1017{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001018 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001019 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1020
1021 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
1022 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1023
1024 /* Return if nothing needs to be done */
1025 if (_state(thrd) == PL330_STATE_COMPLETING
1026 || _state(thrd) == PL330_STATE_KILLING
1027 || _state(thrd) == PL330_STATE_STOPPED)
1028 return;
1029
1030 _emit_KILL(0, insn);
1031
1032 /* Stop generating interrupts for SEV */
1033 writel(readl(regs + INTEN) & ~(1 << thrd->ev), regs + INTEN);
1034
1035 _execute_DBGINSN(thrd, insn, is_manager(thrd));
1036}
1037
1038/* Start doing req 'idx' of thread 'thrd' */
1039static bool _trigger(struct pl330_thread *thrd)
1040{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001041 void __iomem *regs = thrd->dmac->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001042 struct _pl330_req *req;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001043 struct dma_pl330_desc *desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001044 struct _arg_GO go;
1045 unsigned ns;
1046 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1047 int idx;
1048
1049 /* Return if already ACTIVE */
1050 if (_state(thrd) != PL330_STATE_STOPPED)
1051 return true;
1052
1053 idx = 1 - thrd->lstenq;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001054 if (thrd->req[idx].desc != NULL) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001055 req = &thrd->req[idx];
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001056 } else {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001057 idx = thrd->lstenq;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001058 if (thrd->req[idx].desc != NULL)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001059 req = &thrd->req[idx];
1060 else
1061 req = NULL;
1062 }
1063
1064 /* Return if no request */
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001065 if (!req)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001066 return true;
1067
Addy Ke0091b9d2014-12-08 19:28:20 +08001068 /* Return if req is running */
1069 if (idx == thrd->req_running)
1070 return true;
1071
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001072 desc = req->desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001073
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001074 ns = desc->rqcfg.nonsecure ? 1 : 0;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001075
1076 /* See 'Abort Sources' point-4 at Page 2-25 */
1077 if (_manager_ns(thrd) && !ns)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001078 dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001079 __func__, __LINE__);
1080
1081 go.chan = thrd->id;
1082 go.addr = req->mc_bus;
1083 go.ns = ns;
1084 _emit_GO(0, insn, &go);
1085
1086 /* Set to generate interrupts for SEV */
1087 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1088
1089 /* Only manager can execute GO */
1090 _execute_DBGINSN(thrd, insn, true);
1091
1092 thrd->req_running = idx;
1093
1094 return true;
1095}
1096
1097static bool _start(struct pl330_thread *thrd)
1098{
1099 switch (_state(thrd)) {
1100 case PL330_STATE_FAULT_COMPLETING:
1101 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1102
1103 if (_state(thrd) == PL330_STATE_KILLING)
1104 UNTIL(thrd, PL330_STATE_STOPPED)
1105
1106 case PL330_STATE_FAULTING:
1107 _stop(thrd);
1108
1109 case PL330_STATE_KILLING:
1110 case PL330_STATE_COMPLETING:
1111 UNTIL(thrd, PL330_STATE_STOPPED)
1112
1113 case PL330_STATE_STOPPED:
1114 return _trigger(thrd);
1115
1116 case PL330_STATE_WFP:
1117 case PL330_STATE_QUEUEBUSY:
1118 case PL330_STATE_ATBARRIER:
1119 case PL330_STATE_UPDTPC:
1120 case PL330_STATE_CACHEMISS:
1121 case PL330_STATE_EXECUTING:
1122 return true;
1123
1124 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1125 default:
1126 return false;
1127 }
1128}
1129
1130static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1131 const struct _xfer_spec *pxs, int cyc)
1132{
1133 int off = 0;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001134 struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001135
Boojin Kim3ecf51a2011-12-26 18:55:47 +09001136 /* check lock-up free version */
1137 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1138 while (cyc--) {
1139 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1140 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1141 }
1142 } else {
1143 while (cyc--) {
1144 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1145 off += _emit_RMB(dry_run, &buf[off]);
1146 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1147 off += _emit_WMB(dry_run, &buf[off]);
1148 }
Boojin Kimb7d861d2011-12-26 18:49:52 +09001149 }
1150
1151 return off;
1152}
1153
Addy Ke271e1b862016-01-22 19:06:46 +08001154static inline int _ldst_devtomem(struct pl330_dmac *pl330, unsigned dry_run,
1155 u8 buf[], const struct _xfer_spec *pxs,
1156 int cyc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001157{
1158 int off = 0;
Boojin Kim848e9772016-01-22 19:06:44 +08001159 enum pl330_cond cond;
1160
Addy Ke271e1b862016-01-22 19:06:46 +08001161 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1162 cond = BURST;
1163 else
Caesar Wang0a18f9b2016-02-25 09:00:53 +08001164 cond = SINGLE;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001165
1166 while (cyc--) {
Boojin Kim848e9772016-01-22 19:06:44 +08001167 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1168 off += _emit_LDP(dry_run, &buf[off], cond, pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001169 off += _emit_ST(dry_run, &buf[off], ALWAYS);
Addy Ke271e1b862016-01-22 19:06:46 +08001170
1171 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1172 off += _emit_FLUSHP(dry_run, &buf[off],
1173 pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001174 }
1175
1176 return off;
1177}
1178
Addy Ke271e1b862016-01-22 19:06:46 +08001179static inline int _ldst_memtodev(struct pl330_dmac *pl330,
1180 unsigned dry_run, u8 buf[],
1181 const struct _xfer_spec *pxs, int cyc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001182{
1183 int off = 0;
Boojin Kim848e9772016-01-22 19:06:44 +08001184 enum pl330_cond cond;
1185
Addy Ke271e1b862016-01-22 19:06:46 +08001186 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1187 cond = BURST;
1188 else
Caesar Wang0a18f9b2016-02-25 09:00:53 +08001189 cond = SINGLE;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001190
1191 while (cyc--) {
Boojin Kim848e9772016-01-22 19:06:44 +08001192 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001193 off += _emit_LD(dry_run, &buf[off], ALWAYS);
Boojin Kim848e9772016-01-22 19:06:44 +08001194 off += _emit_STP(dry_run, &buf[off], cond, pxs->desc->peri);
Addy Ke271e1b862016-01-22 19:06:46 +08001195
1196 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1197 off += _emit_FLUSHP(dry_run, &buf[off],
1198 pxs->desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001199 }
1200
1201 return off;
1202}
1203
Addy Ke271e1b862016-01-22 19:06:46 +08001204static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
Boojin Kimb7d861d2011-12-26 18:49:52 +09001205 const struct _xfer_spec *pxs, int cyc)
1206{
1207 int off = 0;
1208
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001209 switch (pxs->desc->rqtype) {
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001210 case DMA_MEM_TO_DEV:
Addy Ke271e1b862016-01-22 19:06:46 +08001211 off += _ldst_memtodev(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001212 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001213 case DMA_DEV_TO_MEM:
Addy Ke271e1b862016-01-22 19:06:46 +08001214 off += _ldst_devtomem(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001215 break;
Lars-Peter Clausen585a9d02014-07-06 20:32:18 +02001216 case DMA_MEM_TO_MEM:
Boojin Kimb7d861d2011-12-26 18:49:52 +09001217 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1218 break;
1219 default:
1220 off += 0x40000000; /* Scare off the Client */
1221 break;
1222 }
1223
1224 return off;
1225}
1226
1227/* Returns bytes consumed and updates bursts */
Addy Ke271e1b862016-01-22 19:06:46 +08001228static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
Boojin Kimb7d861d2011-12-26 18:49:52 +09001229 unsigned long *bursts, const struct _xfer_spec *pxs)
1230{
1231 int cyc, cycmax, szlp, szlpend, szbrst, off;
1232 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1233 struct _arg_LPEND lpend;
1234
Michal Suchanek31495d62015-07-23 18:04:49 +02001235 if (*bursts == 1)
Boojin Kim848e9772016-01-22 19:06:44 +08001236 return _bursts(pl330, dry_run, buf, pxs, 1);
Michal Suchanek31495d62015-07-23 18:04:49 +02001237
Boojin Kimb7d861d2011-12-26 18:49:52 +09001238 /* Max iterations possible in DMALP is 256 */
1239 if (*bursts >= 256*256) {
1240 lcnt1 = 256;
1241 lcnt0 = 256;
1242 cyc = *bursts / lcnt1 / lcnt0;
1243 } else if (*bursts > 256) {
1244 lcnt1 = 256;
1245 lcnt0 = *bursts / lcnt1;
1246 cyc = 1;
1247 } else {
1248 lcnt1 = *bursts;
1249 lcnt0 = 0;
1250 cyc = 1;
1251 }
1252
1253 szlp = _emit_LP(1, buf, 0, 0);
Addy Ke271e1b862016-01-22 19:06:46 +08001254 szbrst = _bursts(pl330, 1, buf, pxs, 1);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001255
1256 lpend.cond = ALWAYS;
1257 lpend.forever = false;
1258 lpend.loop = 0;
1259 lpend.bjump = 0;
1260 szlpend = _emit_LPEND(1, buf, &lpend);
1261
1262 if (lcnt0) {
1263 szlp *= 2;
1264 szlpend *= 2;
1265 }
1266
1267 /*
1268 * Max bursts that we can unroll due to limit on the
1269 * size of backward jump that can be encoded in DMALPEND
1270 * which is 8-bits and hence 255
1271 */
1272 cycmax = (255 - (szlp + szlpend)) / szbrst;
1273
1274 cyc = (cycmax < cyc) ? cycmax : cyc;
1275
1276 off = 0;
1277
1278 if (lcnt0) {
1279 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1280 ljmp0 = off;
1281 }
1282
1283 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1284 ljmp1 = off;
1285
Addy Ke271e1b862016-01-22 19:06:46 +08001286 off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001287
1288 lpend.cond = ALWAYS;
1289 lpend.forever = false;
1290 lpend.loop = 1;
1291 lpend.bjump = off - ljmp1;
1292 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1293
1294 if (lcnt0) {
1295 lpend.cond = ALWAYS;
1296 lpend.forever = false;
1297 lpend.loop = 0;
1298 lpend.bjump = off - ljmp0;
1299 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1300 }
1301
1302 *bursts = lcnt1 * cyc;
1303 if (lcnt0)
1304 *bursts *= lcnt0;
1305
1306 return off;
1307}
1308
Addy Ke271e1b862016-01-22 19:06:46 +08001309static inline int _setup_loops(struct pl330_dmac *pl330,
1310 unsigned dry_run, u8 buf[],
1311 const struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001312{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001313 struct pl330_xfer *x = &pxs->desc->px;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001314 u32 ccr = pxs->ccr;
1315 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1316 int off = 0;
1317
1318 while (bursts) {
1319 c = bursts;
Addy Ke271e1b862016-01-22 19:06:46 +08001320 off += _loop(pl330, dry_run, &buf[off], &c, pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001321 bursts -= c;
1322 }
1323
1324 return off;
1325}
1326
Addy Ke271e1b862016-01-22 19:06:46 +08001327static inline int _setup_xfer(struct pl330_dmac *pl330,
1328 unsigned dry_run, u8 buf[],
1329 const struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001330{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001331 struct pl330_xfer *x = &pxs->desc->px;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001332 int off = 0;
1333
1334 /* DMAMOV SAR, x->src_addr */
1335 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1336 /* DMAMOV DAR, x->dst_addr */
1337 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1338
1339 /* Setup Loop(s) */
Addy Ke271e1b862016-01-22 19:06:46 +08001340 off += _setup_loops(pl330, dry_run, &buf[off], pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001341
1342 return off;
1343}
1344
1345/*
1346 * A req is a sequence of one or more xfer units.
1347 * Returns the number of bytes taken to setup the MC for the req.
1348 */
Addy Ke271e1b862016-01-22 19:06:46 +08001349static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1350 struct pl330_thread *thrd, unsigned index,
1351 struct _xfer_spec *pxs)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001352{
1353 struct _pl330_req *req = &thrd->req[index];
1354 struct pl330_xfer *x;
1355 u8 *buf = req->mc_cpu;
1356 int off = 0;
1357
1358 PL330_DBGMC_START(req->mc_bus);
1359
1360 /* DMAMOV CCR, ccr */
1361 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1362
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001363 x = &pxs->desc->px;
Lars-Peter Clausend5cef122014-07-06 20:32:23 +02001364 /* Error if xfer length is not aligned at burst size */
1365 if (x->bytes % (BRST_SIZE(pxs->ccr) * BRST_LEN(pxs->ccr)))
1366 return -EINVAL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001367
Addy Ke271e1b862016-01-22 19:06:46 +08001368 off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001369
1370 /* DMASEV peripheral/event */
1371 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1372 /* DMAEND */
1373 off += _emit_END(dry_run, &buf[off]);
1374
1375 return off;
1376}
1377
1378static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1379{
1380 u32 ccr = 0;
1381
1382 if (rqc->src_inc)
1383 ccr |= CC_SRCINC;
1384
1385 if (rqc->dst_inc)
1386 ccr |= CC_DSTINC;
1387
1388 /* We set same protection levels for Src and DST for now */
1389 if (rqc->privileged)
1390 ccr |= CC_SRCPRI | CC_DSTPRI;
1391 if (rqc->nonsecure)
1392 ccr |= CC_SRCNS | CC_DSTNS;
1393 if (rqc->insnaccess)
1394 ccr |= CC_SRCIA | CC_DSTIA;
1395
1396 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1397 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1398
1399 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1400 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1401
1402 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1403 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1404
1405 ccr |= (rqc->swap << CC_SWAP_SHFT);
1406
1407 return ccr;
1408}
1409
Boojin Kimb7d861d2011-12-26 18:49:52 +09001410/*
1411 * Submit a list of xfers after which the client wants notification.
1412 * Client is not notified after each xfer unit, just once after all
1413 * xfer units are done or some error occurs.
1414 */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001415static int pl330_submit_req(struct pl330_thread *thrd,
1416 struct dma_pl330_desc *desc)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001417{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001418 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001419 struct _xfer_spec xs;
1420 unsigned long flags;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001421 unsigned idx;
1422 u32 ccr;
1423 int ret = 0;
1424
Boojin Kimb7d861d2011-12-26 18:49:52 +09001425 if (pl330->state == DYING
1426 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001427 dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001428 __func__, __LINE__);
1429 return -EAGAIN;
1430 }
1431
1432 /* If request for non-existing peripheral */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001433 if (desc->rqtype != DMA_MEM_TO_MEM &&
1434 desc->peri >= pl330->pcfg.num_peri) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001435 dev_info(thrd->dmac->ddma.dev,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001436 "%s:%d Invalid peripheral(%u)!\n",
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001437 __func__, __LINE__, desc->peri);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001438 return -EINVAL;
1439 }
1440
1441 spin_lock_irqsave(&pl330->lock, flags);
1442
1443 if (_queue_full(thrd)) {
1444 ret = -EAGAIN;
1445 goto xfer_exit;
1446 }
1447
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001448 /* Prefer Secure Channel */
1449 if (!_manager_ns(thrd))
1450 desc->rqcfg.nonsecure = 0;
1451 else
1452 desc->rqcfg.nonsecure = 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001453
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001454 ccr = _prepare_ccr(&desc->rqcfg);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001455
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001456 idx = thrd->req[0].desc == NULL ? 0 : 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001457
1458 xs.ccr = ccr;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001459 xs.desc = desc;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001460
1461 /* First dry run to check if req is acceptable */
Addy Ke271e1b862016-01-22 19:06:46 +08001462 ret = _setup_req(pl330, 1, thrd, idx, &xs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001463 if (ret < 0)
1464 goto xfer_exit;
1465
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001466 if (ret > pl330->mcbufsz / 2) {
Michal Suchaneke5489d52015-06-03 21:26:41 +00001467 dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1468 __func__, __LINE__, ret, pl330->mcbufsz / 2);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001469 ret = -ENOMEM;
1470 goto xfer_exit;
1471 }
1472
1473 /* Hook the request */
1474 thrd->lstenq = idx;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001475 thrd->req[idx].desc = desc;
Addy Ke271e1b862016-01-22 19:06:46 +08001476 _setup_req(pl330, 0, thrd, idx, &xs);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001477
1478 ret = 0;
1479
1480xfer_exit:
1481 spin_unlock_irqrestore(&pl330->lock, flags);
1482
1483 return ret;
1484}
1485
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001486static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001487{
Javier Martinez Canillasb1e51d72014-07-19 03:21:47 +02001488 struct dma_pl330_chan *pch;
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001489 unsigned long flags;
1490
Javier Martinez Canillasb1e51d72014-07-19 03:21:47 +02001491 if (!desc)
1492 return;
1493
1494 pch = desc->pchan;
1495
Lars-Peter Clausen6079d382014-07-06 20:32:25 +02001496 /* If desc aborted */
1497 if (!pch)
1498 return;
1499
1500 spin_lock_irqsave(&pch->lock, flags);
1501
1502 desc->status = DONE;
1503
1504 spin_unlock_irqrestore(&pch->lock, flags);
1505
1506 tasklet_schedule(&pch->task);
1507}
1508
Boojin Kimb7d861d2011-12-26 18:49:52 +09001509static void pl330_dotask(unsigned long data)
1510{
1511 struct pl330_dmac *pl330 = (struct pl330_dmac *) data;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001512 unsigned long flags;
1513 int i;
1514
1515 spin_lock_irqsave(&pl330->lock, flags);
1516
1517 /* The DMAC itself gone nuts */
1518 if (pl330->dmac_tbd.reset_dmac) {
1519 pl330->state = DYING;
1520 /* Reset the manager too */
1521 pl330->dmac_tbd.reset_mngr = true;
1522 /* Clear the reset flag */
1523 pl330->dmac_tbd.reset_dmac = false;
1524 }
1525
1526 if (pl330->dmac_tbd.reset_mngr) {
1527 _stop(pl330->manager);
1528 /* Reset all channels */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001529 pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001530 /* Clear the reset flag */
1531 pl330->dmac_tbd.reset_mngr = false;
1532 }
1533
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001534 for (i = 0; i < pl330->pcfg.num_chan; i++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001535
1536 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1537 struct pl330_thread *thrd = &pl330->channels[i];
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001538 void __iomem *regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001539 enum pl330_op_err err;
1540
1541 _stop(thrd);
1542
1543 if (readl(regs + FSC) & (1 << thrd->id))
1544 err = PL330_ERR_FAIL;
1545 else
1546 err = PL330_ERR_ABORT;
1547
1548 spin_unlock_irqrestore(&pl330->lock, flags);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001549 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1550 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001551 spin_lock_irqsave(&pl330->lock, flags);
1552
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001553 thrd->req[0].desc = NULL;
1554 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001555 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001556
1557 /* Clear the reset flag */
1558 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1559 }
1560 }
1561
1562 spin_unlock_irqrestore(&pl330->lock, flags);
1563
1564 return;
1565}
1566
1567/* Returns 1 if state was updated, 0 otherwise */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001568static int pl330_update(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001569{
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001570 struct dma_pl330_desc *descdone, *tmp;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001571 unsigned long flags;
1572 void __iomem *regs;
1573 u32 val;
1574 int id, ev, ret = 0;
1575
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001576 regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001577
1578 spin_lock_irqsave(&pl330->lock, flags);
1579
1580 val = readl(regs + FSM) & 0x1;
1581 if (val)
1582 pl330->dmac_tbd.reset_mngr = true;
1583 else
1584 pl330->dmac_tbd.reset_mngr = false;
1585
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001586 val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001587 pl330->dmac_tbd.reset_chan |= val;
1588 if (val) {
1589 int i = 0;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001590 while (i < pl330->pcfg.num_chan) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001591 if (val & (1 << i)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001592 dev_info(pl330->ddma.dev,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001593 "Reset Channel-%d\t CS-%x FTC-%x\n",
1594 i, readl(regs + CS(i)),
1595 readl(regs + FTC(i)));
1596 _stop(&pl330->channels[i]);
1597 }
1598 i++;
1599 }
1600 }
1601
1602 /* Check which event happened i.e, thread notified */
1603 val = readl(regs + ES);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001604 if (pl330->pcfg.num_events < 32
1605 && val & ~((1 << pl330->pcfg.num_events) - 1)) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001606 pl330->dmac_tbd.reset_dmac = true;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001607 dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1608 __LINE__);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001609 ret = 1;
1610 goto updt_exit;
1611 }
1612
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001613 for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001614 if (val & (1 << ev)) { /* Event occurred */
1615 struct pl330_thread *thrd;
1616 u32 inten = readl(regs + INTEN);
1617 int active;
1618
1619 /* Clear the event */
1620 if (inten & (1 << ev))
1621 writel(1 << ev, regs + INTCLR);
1622
1623 ret = 1;
1624
1625 id = pl330->events[ev];
1626
1627 thrd = &pl330->channels[id];
1628
1629 active = thrd->req_running;
1630 if (active == -1) /* Aborted */
1631 continue;
1632
Javi Merinofdec53d2012-06-13 15:07:00 +01001633 /* Detach the req */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001634 descdone = thrd->req[active].desc;
1635 thrd->req[active].desc = NULL;
Javi Merinofdec53d2012-06-13 15:07:00 +01001636
Addy Ke0091b9d2014-12-08 19:28:20 +08001637 thrd->req_running = -1;
1638
Boojin Kimb7d861d2011-12-26 18:49:52 +09001639 /* Get going again ASAP */
1640 _start(thrd);
1641
1642 /* For now, just make a list of callbacks to be done */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001643 list_add_tail(&descdone->rqd, &pl330->req_done);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001644 }
1645 }
1646
1647 /* Now that we are in no hurry, do the callbacks */
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001648 list_for_each_entry_safe(descdone, tmp, &pl330->req_done, rqd) {
1649 list_del(&descdone->rqd);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001650 spin_unlock_irqrestore(&pl330->lock, flags);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001651 dma_pl330_rqcb(descdone, PL330_ERR_NONE);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001652 spin_lock_irqsave(&pl330->lock, flags);
1653 }
1654
1655updt_exit:
1656 spin_unlock_irqrestore(&pl330->lock, flags);
1657
1658 if (pl330->dmac_tbd.reset_dmac
1659 || pl330->dmac_tbd.reset_mngr
1660 || pl330->dmac_tbd.reset_chan) {
1661 ret = 1;
1662 tasklet_schedule(&pl330->tasks);
1663 }
1664
1665 return ret;
1666}
1667
Boojin Kimb7d861d2011-12-26 18:49:52 +09001668/* Reserve an event */
1669static inline int _alloc_event(struct pl330_thread *thrd)
1670{
1671 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001672 int ev;
1673
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001674 for (ev = 0; ev < pl330->pcfg.num_events; ev++)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001675 if (pl330->events[ev] == -1) {
1676 pl330->events[ev] = thrd->id;
1677 return ev;
1678 }
1679
1680 return -1;
1681}
1682
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001683static bool _chan_ns(const struct pl330_dmac *pl330, int i)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001684{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001685 return pl330->pcfg.irq_ns & (1 << i);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001686}
1687
1688/* Upon success, returns IdentityToken for the
1689 * allocated channel, NULL otherwise.
1690 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001691static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001692{
1693 struct pl330_thread *thrd = NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001694 unsigned long flags;
1695 int chans, i;
1696
Boojin Kimb7d861d2011-12-26 18:49:52 +09001697 if (pl330->state == DYING)
1698 return NULL;
1699
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001700 chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001701
1702 spin_lock_irqsave(&pl330->lock, flags);
1703
1704 for (i = 0; i < chans; i++) {
1705 thrd = &pl330->channels[i];
1706 if ((thrd->free) && (!_manager_ns(thrd) ||
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001707 _chan_ns(pl330, i))) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001708 thrd->ev = _alloc_event(thrd);
1709 if (thrd->ev >= 0) {
1710 thrd->free = false;
1711 thrd->lstenq = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001712 thrd->req[0].desc = NULL;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001713 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001714 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001715 break;
1716 }
1717 }
1718 thrd = NULL;
1719 }
1720
1721 spin_unlock_irqrestore(&pl330->lock, flags);
1722
1723 return thrd;
1724}
1725
1726/* Release an event */
1727static inline void _free_event(struct pl330_thread *thrd, int ev)
1728{
1729 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001730
1731 /* If the event is valid and was held by the thread */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001732 if (ev >= 0 && ev < pl330->pcfg.num_events
Boojin Kimb7d861d2011-12-26 18:49:52 +09001733 && pl330->events[ev] == thrd->id)
1734 pl330->events[ev] = -1;
1735}
1736
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02001737static void pl330_release_channel(struct pl330_thread *thrd)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001738{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001739 struct pl330_dmac *pl330;
1740 unsigned long flags;
1741
1742 if (!thrd || thrd->free)
1743 return;
1744
1745 _stop(thrd);
1746
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001747 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
1748 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001749
1750 pl330 = thrd->dmac;
1751
1752 spin_lock_irqsave(&pl330->lock, flags);
1753 _free_event(thrd, thrd->ev);
1754 thrd->free = true;
1755 spin_unlock_irqrestore(&pl330->lock, flags);
1756}
1757
1758/* Initialize the structure for PL330 configuration, that can be used
1759 * by the client driver the make best use of the DMAC
1760 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001761static void read_dmac_config(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001762{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001763 void __iomem *regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001764 u32 val;
1765
1766 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1767 val &= CRD_DATA_WIDTH_MASK;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001768 pl330->pcfg.data_bus_width = 8 * (1 << val);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001769
1770 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1771 val &= CRD_DATA_BUFF_MASK;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001772 pl330->pcfg.data_buf_dep = val + 1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001773
1774 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1775 val &= CR0_NUM_CHANS_MASK;
1776 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001777 pl330->pcfg.num_chan = val;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001778
1779 val = readl(regs + CR0);
1780 if (val & CR0_PERIPH_REQ_SET) {
1781 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1782 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001783 pl330->pcfg.num_peri = val;
1784 pl330->pcfg.peri_ns = readl(regs + CR4);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001785 } else {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001786 pl330->pcfg.num_peri = 0;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001787 }
1788
1789 val = readl(regs + CR0);
1790 if (val & CR0_BOOT_MAN_NS)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001791 pl330->pcfg.mode |= DMAC_MODE_NS;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001792 else
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001793 pl330->pcfg.mode &= ~DMAC_MODE_NS;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001794
1795 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1796 val &= CR0_NUM_EVENTS_MASK;
1797 val += 1;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001798 pl330->pcfg.num_events = val;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001799
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001800 pl330->pcfg.irq_ns = readl(regs + CR3);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001801}
1802
1803static inline void _reset_thread(struct pl330_thread *thrd)
1804{
1805 struct pl330_dmac *pl330 = thrd->dmac;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001806
1807 thrd->req[0].mc_cpu = pl330->mcode_cpu
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001808 + (thrd->id * pl330->mcbufsz);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001809 thrd->req[0].mc_bus = pl330->mcode_bus
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001810 + (thrd->id * pl330->mcbufsz);
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001811 thrd->req[0].desc = NULL;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001812
1813 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001814 + pl330->mcbufsz / 2;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001815 thrd->req[1].mc_bus = thrd->req[0].mc_bus
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001816 + pl330->mcbufsz / 2;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001817 thrd->req[1].desc = NULL;
Lars-Peter Clausen8ed30a12014-07-06 20:32:31 +02001818
1819 thrd->req_running = -1;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001820}
1821
1822static int dmac_alloc_threads(struct pl330_dmac *pl330)
1823{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001824 int chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001825 struct pl330_thread *thrd;
1826 int i;
1827
1828 /* Allocate 1 Manager and 'chans' Channel threads */
1829 pl330->channels = kzalloc((1 + chans) * sizeof(*thrd),
1830 GFP_KERNEL);
1831 if (!pl330->channels)
1832 return -ENOMEM;
1833
1834 /* Init Channel threads */
1835 for (i = 0; i < chans; i++) {
1836 thrd = &pl330->channels[i];
1837 thrd->id = i;
1838 thrd->dmac = pl330;
1839 _reset_thread(thrd);
1840 thrd->free = true;
1841 }
1842
1843 /* MANAGER is indexed at the end */
1844 thrd = &pl330->channels[chans];
1845 thrd->id = chans;
1846 thrd->dmac = pl330;
1847 thrd->free = false;
1848 pl330->manager = thrd;
1849
1850 return 0;
1851}
1852
1853static int dmac_alloc_resources(struct pl330_dmac *pl330)
1854{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001855 int chans = pl330->pcfg.num_chan;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001856 int ret;
1857
1858 /*
1859 * Alloc MicroCode buffer for 'chans' Channel threads.
1860 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
1861 */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001862 pl330->mcode_cpu = dma_alloc_coherent(pl330->ddma.dev,
1863 chans * pl330->mcbufsz,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001864 &pl330->mcode_bus, GFP_KERNEL);
1865 if (!pl330->mcode_cpu) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001866 dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001867 __func__, __LINE__);
1868 return -ENOMEM;
1869 }
1870
1871 ret = dmac_alloc_threads(pl330);
1872 if (ret) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001873 dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001874 __func__, __LINE__);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001875 dma_free_coherent(pl330->ddma.dev,
1876 chans * pl330->mcbufsz,
Boojin Kimb7d861d2011-12-26 18:49:52 +09001877 pl330->mcode_cpu, pl330->mcode_bus);
1878 return ret;
1879 }
1880
1881 return 0;
1882}
1883
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001884static int pl330_add(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001885{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001886 void __iomem *regs;
1887 int i, ret;
1888
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001889 regs = pl330->base;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001890
1891 /* Check if we can handle this DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001892 if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
1893 dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
1894 pl330->pcfg.periph_id);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001895 return -EINVAL;
1896 }
1897
1898 /* Read the configuration of the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001899 read_dmac_config(pl330);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001900
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001901 if (pl330->pcfg.num_events == 0) {
1902 dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
Boojin Kimb7d861d2011-12-26 18:49:52 +09001903 __func__, __LINE__);
1904 return -EINVAL;
1905 }
1906
Boojin Kimb7d861d2011-12-26 18:49:52 +09001907 spin_lock_init(&pl330->lock);
1908
1909 INIT_LIST_HEAD(&pl330->req_done);
1910
1911 /* Use default MC buffer size if not provided */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001912 if (!pl330->mcbufsz)
1913 pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
Boojin Kimb7d861d2011-12-26 18:49:52 +09001914
1915 /* Mark all events as free */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001916 for (i = 0; i < pl330->pcfg.num_events; i++)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001917 pl330->events[i] = -1;
1918
1919 /* Allocate resources needed by the DMAC */
1920 ret = dmac_alloc_resources(pl330);
1921 if (ret) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001922 dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
Boojin Kimb7d861d2011-12-26 18:49:52 +09001923 return ret;
1924 }
1925
1926 tasklet_init(&pl330->tasks, pl330_dotask, (unsigned long) pl330);
1927
1928 pl330->state = INIT;
1929
1930 return 0;
1931}
1932
1933static int dmac_free_threads(struct pl330_dmac *pl330)
1934{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001935 struct pl330_thread *thrd;
1936 int i;
1937
1938 /* Release Channel threads */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001939 for (i = 0; i < pl330->pcfg.num_chan; i++) {
Boojin Kimb7d861d2011-12-26 18:49:52 +09001940 thrd = &pl330->channels[i];
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02001941 pl330_release_channel(thrd);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001942 }
1943
1944 /* Free memory */
1945 kfree(pl330->channels);
1946
1947 return 0;
1948}
1949
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001950static void pl330_del(struct pl330_dmac *pl330)
Boojin Kimb7d861d2011-12-26 18:49:52 +09001951{
Boojin Kimb7d861d2011-12-26 18:49:52 +09001952 pl330->state = UNINIT;
1953
1954 tasklet_kill(&pl330->tasks);
1955
1956 /* Free DMAC resources */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001957 dmac_free_threads(pl330);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001958
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02001959 dma_free_coherent(pl330->ddma.dev,
1960 pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
1961 pl330->mcode_bus);
Boojin Kimb7d861d2011-12-26 18:49:52 +09001962}
1963
Thomas Abraham3e2ec132011-10-24 11:43:02 +02001964/* forward declaration */
1965static struct amba_driver pl330_driver;
1966
Jassi Brarb3040e42010-05-23 20:28:19 -07001967static inline struct dma_pl330_chan *
1968to_pchan(struct dma_chan *ch)
1969{
1970 if (!ch)
1971 return NULL;
1972
1973 return container_of(ch, struct dma_pl330_chan, chan);
1974}
1975
1976static inline struct dma_pl330_desc *
1977to_desc(struct dma_async_tx_descriptor *tx)
1978{
1979 return container_of(tx, struct dma_pl330_desc, txd);
1980}
1981
Jassi Brarb3040e42010-05-23 20:28:19 -07001982static inline void fill_queue(struct dma_pl330_chan *pch)
1983{
1984 struct dma_pl330_desc *desc;
1985 int ret;
1986
1987 list_for_each_entry(desc, &pch->work_list, node) {
1988
1989 /* If already submitted */
1990 if (desc->status == BUSY)
Jassi Brar30fb9802013-02-13 16:13:14 +05301991 continue;
Jassi Brarb3040e42010-05-23 20:28:19 -07001992
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02001993 ret = pl330_submit_req(pch->thread, desc);
Jassi Brarb3040e42010-05-23 20:28:19 -07001994 if (!ret) {
1995 desc->status = BUSY;
Jassi Brarb3040e42010-05-23 20:28:19 -07001996 } else if (ret == -EAGAIN) {
1997 /* QFull or DMAC Dying */
1998 break;
1999 } else {
2000 /* Unacceptable request */
2001 desc->status = DONE;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002002 dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
Jassi Brarb3040e42010-05-23 20:28:19 -07002003 __func__, __LINE__, desc->txd.cookie);
2004 tasklet_schedule(&pch->task);
2005 }
2006 }
2007}
2008
2009static void pl330_tasklet(unsigned long data)
2010{
2011 struct dma_pl330_chan *pch = (struct dma_pl330_chan *)data;
2012 struct dma_pl330_desc *desc, *_dt;
2013 unsigned long flags;
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002014 bool power_down = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002015
2016 spin_lock_irqsave(&pch->lock, flags);
2017
2018 /* Pick up ripe tomatoes */
2019 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2020 if (desc->status == DONE) {
Tushar Behera30c1dc02012-05-23 16:47:31 +05302021 if (!pch->cyclic)
Vinod Kouleab21582012-05-11 11:24:41 +05302022 dma_cookie_complete(&desc->txd);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002023 list_move_tail(&desc->node, &pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002024 }
2025
2026 /* Try to submit a req imm. next to the last completed cookie */
2027 fill_queue(pch);
2028
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002029 if (list_empty(&pch->work_list)) {
2030 spin_lock(&pch->thread->dmac->lock);
2031 _stop(pch->thread);
2032 spin_unlock(&pch->thread->dmac->lock);
2033 power_down = true;
2034 } else {
2035 /* Make sure the PL330 Channel thread is active */
2036 spin_lock(&pch->thread->dmac->lock);
2037 _start(pch->thread);
2038 spin_unlock(&pch->thread->dmac->lock);
2039 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002040
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002041 while (!list_empty(&pch->completed_list)) {
Dave Jiangf08462c2016-07-20 13:12:35 -07002042 struct dmaengine_desc_callback cb;
Jassi Brarb3040e42010-05-23 20:28:19 -07002043
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002044 desc = list_first_entry(&pch->completed_list,
2045 struct dma_pl330_desc, node);
2046
Dave Jiangf08462c2016-07-20 13:12:35 -07002047 dmaengine_desc_get_callback(&desc->txd, &cb);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002048
2049 if (pch->cyclic) {
2050 desc->status = PREP;
2051 list_move_tail(&desc->node, &pch->work_list);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002052 if (power_down) {
2053 spin_lock(&pch->thread->dmac->lock);
2054 _start(pch->thread);
2055 spin_unlock(&pch->thread->dmac->lock);
2056 power_down = false;
2057 }
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002058 } else {
2059 desc->status = FREE;
2060 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2061 }
2062
Dan Williamsd38a8c62013-10-18 19:35:23 +02002063 dma_descriptor_unmap(&desc->txd);
2064
Dave Jiangf08462c2016-07-20 13:12:35 -07002065 if (dmaengine_desc_callback_valid(&cb)) {
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002066 spin_unlock_irqrestore(&pch->lock, flags);
Dave Jiangf08462c2016-07-20 13:12:35 -07002067 dmaengine_desc_callback_invoke(&cb, NULL);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002068 spin_lock_irqsave(&pch->lock, flags);
2069 }
2070 }
2071 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002072
2073 /* If work list empty, power down */
2074 if (power_down) {
2075 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2076 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2077 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002078}
2079
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002080bool pl330_filter(struct dma_chan *chan, void *param)
2081{
Thomas Abrahamcd072512011-10-24 11:43:11 +02002082 u8 *peri_id;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002083
2084 if (chan->device->dev->driver != &pl330_driver.drv)
2085 return false;
2086
Thomas Abrahamcd072512011-10-24 11:43:11 +02002087 peri_id = chan->private;
Dan Carpenter2f986ec2013-11-08 12:51:16 +03002088 return *peri_id == (unsigned long)param;
Thomas Abraham3e2ec132011-10-24 11:43:02 +02002089}
2090EXPORT_SYMBOL(pl330_filter);
2091
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302092static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2093 struct of_dma *ofdma)
2094{
2095 int count = dma_spec->args_count;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002096 struct pl330_dmac *pl330 = ofdma->of_dma_data;
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002097 unsigned int chan_id;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302098
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002099 if (!pl330)
2100 return NULL;
2101
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302102 if (count != 1)
2103 return NULL;
2104
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002105 chan_id = dma_spec->args[0];
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002106 if (chan_id >= pl330->num_peripherals)
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002107 return NULL;
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302108
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002109 return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
Padmavathi Vennaa80258f2013-02-14 09:10:06 +05302110}
2111
Jassi Brarb3040e42010-05-23 20:28:19 -07002112static int pl330_alloc_chan_resources(struct dma_chan *chan)
2113{
2114 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002115 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002116 unsigned long flags;
2117
2118 spin_lock_irqsave(&pch->lock, flags);
2119
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002120 dma_cookie_init(chan);
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002121 pch->cyclic = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002122
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002123 pch->thread = pl330_request_channel(pl330);
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002124 if (!pch->thread) {
Jassi Brarb3040e42010-05-23 20:28:19 -07002125 spin_unlock_irqrestore(&pch->lock, flags);
Inderpal Singh02747882012-09-17 09:57:45 +05302126 return -ENOMEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002127 }
2128
2129 tasklet_init(&pch->task, pl330_tasklet, (unsigned long) pch);
2130
2131 spin_unlock_irqrestore(&pch->lock, flags);
2132
2133 return 1;
2134}
2135
Maxime Ripard740aa952014-11-17 14:42:29 +01002136static int pl330_config(struct dma_chan *chan,
2137 struct dma_slave_config *slave_config)
2138{
2139 struct dma_pl330_chan *pch = to_pchan(chan);
2140
2141 if (slave_config->direction == DMA_MEM_TO_DEV) {
2142 if (slave_config->dst_addr)
2143 pch->fifo_addr = slave_config->dst_addr;
2144 if (slave_config->dst_addr_width)
2145 pch->burst_sz = __ffs(slave_config->dst_addr_width);
2146 if (slave_config->dst_maxburst)
2147 pch->burst_len = slave_config->dst_maxburst;
2148 } else if (slave_config->direction == DMA_DEV_TO_MEM) {
2149 if (slave_config->src_addr)
2150 pch->fifo_addr = slave_config->src_addr;
2151 if (slave_config->src_addr_width)
2152 pch->burst_sz = __ffs(slave_config->src_addr_width);
2153 if (slave_config->src_maxburst)
2154 pch->burst_len = slave_config->src_maxburst;
2155 }
2156
2157 return 0;
2158}
2159
2160static int pl330_terminate_all(struct dma_chan *chan)
Jassi Brarb3040e42010-05-23 20:28:19 -07002161{
2162 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002163 struct dma_pl330_desc *desc;
Jassi Brarb3040e42010-05-23 20:28:19 -07002164 unsigned long flags;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002165 struct pl330_dmac *pl330 = pch->dmac;
Boojin Kimae43b882011-09-02 09:44:32 +09002166 LIST_HEAD(list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002167
Krzysztof Kozlowski81cc6ed2015-05-21 09:34:09 +09002168 pm_runtime_get_sync(pl330->ddma.dev);
Maxime Ripard740aa952014-11-17 14:42:29 +01002169 spin_lock_irqsave(&pch->lock, flags);
2170 spin_lock(&pl330->lock);
2171 _stop(pch->thread);
2172 spin_unlock(&pl330->lock);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002173
Maxime Ripard740aa952014-11-17 14:42:29 +01002174 pch->thread->req[0].desc = NULL;
2175 pch->thread->req[1].desc = NULL;
2176 pch->thread->req_running = -1;
Lars-Peter Clausenc26939e2014-07-06 20:32:32 +02002177
Maxime Ripard740aa952014-11-17 14:42:29 +01002178 /* Mark all desc done */
2179 list_for_each_entry(desc, &pch->submitted_list, node) {
2180 desc->status = FREE;
2181 dma_cookie_complete(&desc->txd);
Boojin Kim1d0c1d62011-09-02 09:44:31 +09002182 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002183
Maxime Ripard740aa952014-11-17 14:42:29 +01002184 list_for_each_entry(desc, &pch->work_list , node) {
2185 desc->status = FREE;
2186 dma_cookie_complete(&desc->txd);
2187 }
2188
2189 list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2190 list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2191 list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2192 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowski81cc6ed2015-05-21 09:34:09 +09002193 pm_runtime_mark_last_busy(pl330->ddma.dev);
2194 pm_runtime_put_autosuspend(pl330->ddma.dev);
Maxime Ripard740aa952014-11-17 14:42:29 +01002195
Jassi Brarb3040e42010-05-23 20:28:19 -07002196 return 0;
2197}
2198
Robert Baldyga88987d22015-02-11 13:23:18 +01002199/*
2200 * We don't support DMA_RESUME command because of hardware
2201 * limitations, so after pausing the channel we cannot restore
2202 * it to active state. We have to terminate channel and setup
2203 * DMA transfer again. This pause feature was implemented to
2204 * allow safely read residue before channel termination.
2205 */
Ben Dooks5503aed2015-03-16 11:52:44 +00002206static int pl330_pause(struct dma_chan *chan)
Robert Baldyga88987d22015-02-11 13:23:18 +01002207{
2208 struct dma_pl330_chan *pch = to_pchan(chan);
2209 struct pl330_dmac *pl330 = pch->dmac;
2210 unsigned long flags;
2211
2212 pm_runtime_get_sync(pl330->ddma.dev);
2213 spin_lock_irqsave(&pch->lock, flags);
2214
2215 spin_lock(&pl330->lock);
2216 _stop(pch->thread);
2217 spin_unlock(&pl330->lock);
2218
2219 spin_unlock_irqrestore(&pch->lock, flags);
2220 pm_runtime_mark_last_busy(pl330->ddma.dev);
2221 pm_runtime_put_autosuspend(pl330->ddma.dev);
2222
2223 return 0;
2224}
2225
Jassi Brarb3040e42010-05-23 20:28:19 -07002226static void pl330_free_chan_resources(struct dma_chan *chan)
2227{
2228 struct dma_pl330_chan *pch = to_pchan(chan);
2229 unsigned long flags;
2230
Jassi Brarb3040e42010-05-23 20:28:19 -07002231 tasklet_kill(&pch->task);
2232
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002233 pm_runtime_get_sync(pch->dmac->ddma.dev);
Bartlomiej Zolnierkiewiczda331ba2013-07-03 15:00:43 -07002234 spin_lock_irqsave(&pch->lock, flags);
2235
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002236 pl330_release_channel(pch->thread);
2237 pch->thread = NULL;
Jassi Brarb3040e42010-05-23 20:28:19 -07002238
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002239 if (pch->cyclic)
2240 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2241
Jassi Brarb3040e42010-05-23 20:28:19 -07002242 spin_unlock_irqrestore(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002243 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2244 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
Jassi Brarb3040e42010-05-23 20:28:19 -07002245}
2246
Ben Dooks5503aed2015-03-16 11:52:44 +00002247static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2248 struct dma_pl330_desc *desc)
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002249{
2250 struct pl330_thread *thrd = pch->thread;
2251 struct pl330_dmac *pl330 = pch->dmac;
2252 void __iomem *regs = thrd->dmac->base;
2253 u32 val, addr;
2254
2255 pm_runtime_get_sync(pl330->ddma.dev);
2256 val = addr = 0;
2257 if (desc->rqcfg.src_inc) {
2258 val = readl(regs + SA(thrd->id));
2259 addr = desc->px.src_addr;
2260 } else {
2261 val = readl(regs + DA(thrd->id));
2262 addr = desc->px.dst_addr;
2263 }
2264 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2265 pm_runtime_put_autosuspend(pl330->ddma.dev);
2266 return val - addr;
2267}
2268
Jassi Brarb3040e42010-05-23 20:28:19 -07002269static enum dma_status
2270pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2271 struct dma_tx_state *txstate)
2272{
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002273 enum dma_status ret;
2274 unsigned long flags;
2275 struct dma_pl330_desc *desc, *running = NULL;
2276 struct dma_pl330_chan *pch = to_pchan(chan);
2277 unsigned int transferred, residual = 0;
2278
2279 ret = dma_cookie_status(chan, cookie, txstate);
2280
2281 if (!txstate)
2282 return ret;
2283
2284 if (ret == DMA_COMPLETE)
2285 goto out;
2286
2287 spin_lock_irqsave(&pch->lock, flags);
2288
2289 if (pch->thread->req_running != -1)
2290 running = pch->thread->req[pch->thread->req_running].desc;
2291
2292 /* Check in pending list */
2293 list_for_each_entry(desc, &pch->work_list, node) {
2294 if (desc->status == DONE)
2295 transferred = desc->bytes_requested;
2296 else if (running && desc == running)
2297 transferred =
2298 pl330_get_current_xferred_count(pch, desc);
2299 else
2300 transferred = 0;
2301 residual += desc->bytes_requested - transferred;
2302 if (desc->txd.cookie == cookie) {
Ben Dooks75967b782015-03-16 11:52:45 +00002303 switch (desc->status) {
2304 case DONE:
2305 ret = DMA_COMPLETE;
2306 break;
2307 case PREP:
2308 case BUSY:
2309 ret = DMA_IN_PROGRESS;
2310 break;
2311 default:
2312 WARN_ON(1);
2313 }
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002314 break;
2315 }
2316 if (desc->last)
2317 residual = 0;
2318 }
2319 spin_unlock_irqrestore(&pch->lock, flags);
2320
2321out:
2322 dma_set_residue(txstate, residual);
2323
2324 return ret;
Jassi Brarb3040e42010-05-23 20:28:19 -07002325}
2326
2327static void pl330_issue_pending(struct dma_chan *chan)
2328{
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002329 struct dma_pl330_chan *pch = to_pchan(chan);
2330 unsigned long flags;
2331
2332 spin_lock_irqsave(&pch->lock, flags);
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002333 if (list_empty(&pch->work_list)) {
2334 /*
2335 * Warn on nothing pending. Empty submitted_list may
2336 * break our pm_runtime usage counter as it is
2337 * updated on work_list emptiness status.
2338 */
2339 WARN_ON(list_empty(&pch->submitted_list));
2340 pm_runtime_get_sync(pch->dmac->ddma.dev);
2341 }
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002342 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2343 spin_unlock_irqrestore(&pch->lock, flags);
2344
2345 pl330_tasklet((unsigned long)pch);
Jassi Brarb3040e42010-05-23 20:28:19 -07002346}
2347
2348/*
2349 * We returned the last one of the circular list of descriptor(s)
2350 * from prep_xxx, so the argument to submit corresponds to the last
2351 * descriptor of the list.
2352 */
2353static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2354{
2355 struct dma_pl330_desc *desc, *last = to_desc(tx);
2356 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2357 dma_cookie_t cookie;
2358 unsigned long flags;
2359
2360 spin_lock_irqsave(&pch->lock, flags);
2361
2362 /* Assign cookies to all nodes */
Jassi Brarb3040e42010-05-23 20:28:19 -07002363 while (!list_empty(&last->node)) {
2364 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002365 if (pch->cyclic) {
2366 desc->txd.callback = last->txd.callback;
2367 desc->txd.callback_param = last->txd.callback_param;
2368 }
Krzysztof Kozlowski5dd90e52015-06-15 23:00:09 +09002369 desc->last = false;
Jassi Brarb3040e42010-05-23 20:28:19 -07002370
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002371 dma_cookie_assign(&desc->txd);
Jassi Brarb3040e42010-05-23 20:28:19 -07002372
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002373 list_move_tail(&desc->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002374 }
2375
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002376 last->last = true;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00002377 cookie = dma_cookie_assign(&last->txd);
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002378 list_add_tail(&last->node, &pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002379 spin_unlock_irqrestore(&pch->lock, flags);
2380
2381 return cookie;
2382}
2383
2384static inline void _init_desc(struct dma_pl330_desc *desc)
2385{
Jassi Brarb3040e42010-05-23 20:28:19 -07002386 desc->rqcfg.swap = SWAP_NO;
Lars-Peter Clausenf0564c72014-07-06 20:32:19 +02002387 desc->rqcfg.scctl = CCTRL0;
2388 desc->rqcfg.dcctl = CCTRL0;
Jassi Brarb3040e42010-05-23 20:28:19 -07002389 desc->txd.tx_submit = pl330_tx_submit;
2390
2391 INIT_LIST_HEAD(&desc->node);
2392}
2393
2394/* Returns the number of descriptors added to the DMAC pool */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002395static int add_desc(struct pl330_dmac *pl330, gfp_t flg, int count)
Jassi Brarb3040e42010-05-23 20:28:19 -07002396{
2397 struct dma_pl330_desc *desc;
2398 unsigned long flags;
2399 int i;
2400
Will Deacon0baf8f62013-12-02 18:01:30 +00002401 desc = kcalloc(count, sizeof(*desc), flg);
Jassi Brarb3040e42010-05-23 20:28:19 -07002402 if (!desc)
2403 return 0;
2404
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002405 spin_lock_irqsave(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002406
2407 for (i = 0; i < count; i++) {
2408 _init_desc(&desc[i]);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002409 list_add_tail(&desc[i].node, &pl330->desc_pool);
Jassi Brarb3040e42010-05-23 20:28:19 -07002410 }
2411
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002412 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002413
2414 return count;
2415}
2416
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002417static struct dma_pl330_desc *pluck_desc(struct pl330_dmac *pl330)
Jassi Brarb3040e42010-05-23 20:28:19 -07002418{
2419 struct dma_pl330_desc *desc = NULL;
2420 unsigned long flags;
2421
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002422 spin_lock_irqsave(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002423
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002424 if (!list_empty(&pl330->desc_pool)) {
2425 desc = list_entry(pl330->desc_pool.next,
Jassi Brarb3040e42010-05-23 20:28:19 -07002426 struct dma_pl330_desc, node);
2427
2428 list_del_init(&desc->node);
2429
2430 desc->status = PREP;
2431 desc->txd.callback = NULL;
2432 }
2433
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002434 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Jassi Brarb3040e42010-05-23 20:28:19 -07002435
2436 return desc;
2437}
2438
2439static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2440{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002441 struct pl330_dmac *pl330 = pch->dmac;
Thomas Abrahamcd072512011-10-24 11:43:11 +02002442 u8 *peri_id = pch->chan.private;
Jassi Brarb3040e42010-05-23 20:28:19 -07002443 struct dma_pl330_desc *desc;
2444
2445 /* Pluck one desc from the pool of DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002446 desc = pluck_desc(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002447
2448 /* If the DMAC pool is empty, alloc new */
2449 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002450 if (!add_desc(pl330, GFP_ATOMIC, 1))
Jassi Brarb3040e42010-05-23 20:28:19 -07002451 return NULL;
2452
2453 /* Try again */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002454 desc = pluck_desc(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002455 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002456 dev_err(pch->dmac->ddma.dev,
Jassi Brarb3040e42010-05-23 20:28:19 -07002457 "%s:%d ALERT!\n", __func__, __LINE__);
2458 return NULL;
2459 }
2460 }
2461
2462 /* Initialize the descriptor */
2463 desc->pchan = pch;
2464 desc->txd.cookie = 0;
2465 async_tx_ack(&desc->txd);
2466
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002467 desc->peri = peri_id ? pch->chan.chan_id : 0;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002468 desc->rqcfg.pcfg = &pch->dmac->pcfg;
Jassi Brarb3040e42010-05-23 20:28:19 -07002469
2470 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2471
2472 return desc;
2473}
2474
2475static inline void fill_px(struct pl330_xfer *px,
2476 dma_addr_t dst, dma_addr_t src, size_t len)
2477{
Jassi Brarb3040e42010-05-23 20:28:19 -07002478 px->bytes = len;
2479 px->dst_addr = dst;
2480 px->src_addr = src;
2481}
2482
2483static struct dma_pl330_desc *
2484__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2485 dma_addr_t src, size_t len)
2486{
2487 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2488
2489 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002490 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
Jassi Brarb3040e42010-05-23 20:28:19 -07002491 __func__, __LINE__);
2492 return NULL;
2493 }
2494
2495 /*
2496 * Ideally we should lookout for reqs bigger than
2497 * those that can be programmed with 256 bytes of
2498 * MC buffer, but considering a req size is seldom
2499 * going to be word-unaligned and more than 200MB,
2500 * we take it easy.
2501 * Also, should the limit is reached we'd rather
2502 * have the platform increase MC buffer size than
2503 * complicating this API driver.
2504 */
2505 fill_px(&desc->px, dst, src, len);
2506
2507 return desc;
2508}
2509
2510/* Call after fixing burst size */
2511static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2512{
2513 struct dma_pl330_chan *pch = desc->pchan;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002514 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002515 int burst_len;
2516
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002517 burst_len = pl330->pcfg.data_bus_width / 8;
Jon Medhurstc27f9552014-11-07 18:05:18 +00002518 burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
Jassi Brarb3040e42010-05-23 20:28:19 -07002519 burst_len >>= desc->rqcfg.brst_size;
2520
2521 /* src/dst_burst_len can't be more than 16 */
2522 if (burst_len > 16)
2523 burst_len = 16;
2524
2525 while (burst_len > 1) {
2526 if (!(len % (burst_len << desc->rqcfg.brst_size)))
2527 break;
2528 burst_len--;
2529 }
2530
2531 return burst_len;
2532}
2533
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002534static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2535 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002536 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02002537 unsigned long flags)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002538{
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002539 struct dma_pl330_desc *desc = NULL, *first = NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002540 struct dma_pl330_chan *pch = to_pchan(chan);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002541 struct pl330_dmac *pl330 = pch->dmac;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002542 unsigned int i;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002543 dma_addr_t dst;
2544 dma_addr_t src;
2545
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002546 if (len % period_len != 0)
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002547 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002548
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002549 if (!is_slave_direction(direction)) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002550 dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002551 __func__, __LINE__);
2552 return NULL;
2553 }
2554
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002555 for (i = 0; i < len / period_len; i++) {
2556 desc = pl330_get_desc(pch);
2557 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002558 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002559 __func__, __LINE__);
2560
2561 if (!first)
2562 return NULL;
2563
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002564 spin_lock_irqsave(&pl330->pool_lock, flags);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002565
2566 while (!list_empty(&first->node)) {
2567 desc = list_entry(first->node.next,
2568 struct dma_pl330_desc, node);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002569 list_move_tail(&desc->node, &pl330->desc_pool);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002570 }
2571
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002572 list_move_tail(&first->node, &pl330->desc_pool);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002573
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002574 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002575
2576 return NULL;
2577 }
2578
2579 switch (direction) {
2580 case DMA_MEM_TO_DEV:
2581 desc->rqcfg.src_inc = 1;
2582 desc->rqcfg.dst_inc = 0;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002583 src = dma_addr;
2584 dst = pch->fifo_addr;
2585 break;
2586 case DMA_DEV_TO_MEM:
2587 desc->rqcfg.src_inc = 0;
2588 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002589 src = pch->fifo_addr;
2590 dst = dma_addr;
2591 break;
2592 default:
2593 break;
2594 }
2595
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002596 desc->rqtype = direction;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002597 desc->rqcfg.brst_size = pch->burst_sz;
Caesar Wang0a18f9b2016-02-25 09:00:53 +08002598 desc->rqcfg.brst_len = 1;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002599 desc->bytes_requested = period_len;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002600 fill_px(&desc->px, dst, src, period_len);
2601
2602 if (!first)
2603 first = desc;
2604 else
2605 list_add_tail(&desc->node, &first->node);
2606
2607 dma_addr += period_len;
2608 }
2609
2610 if (!desc)
2611 return NULL;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002612
2613 pch->cyclic = true;
Lars-Peter Clausenfc514462013-07-23 10:24:50 +02002614 desc->txd.flags = flags;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002615
2616 return &desc->txd;
2617}
2618
Jassi Brarb3040e42010-05-23 20:28:19 -07002619static struct dma_async_tx_descriptor *
2620pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2621 dma_addr_t src, size_t len, unsigned long flags)
2622{
2623 struct dma_pl330_desc *desc;
2624 struct dma_pl330_chan *pch = to_pchan(chan);
Maninder Singhf5636852015-05-26 00:40:05 +05302625 struct pl330_dmac *pl330;
Jassi Brarb3040e42010-05-23 20:28:19 -07002626 int burst;
2627
Rob Herring4e0e6102011-07-25 16:05:04 -05002628 if (unlikely(!pch || !len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002629 return NULL;
2630
Maninder Singhf5636852015-05-26 00:40:05 +05302631 pl330 = pch->dmac;
2632
Jassi Brarb3040e42010-05-23 20:28:19 -07002633 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2634 if (!desc)
2635 return NULL;
2636
2637 desc->rqcfg.src_inc = 1;
2638 desc->rqcfg.dst_inc = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002639 desc->rqtype = DMA_MEM_TO_MEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002640
2641 /* Select max possible burst size */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002642 burst = pl330->pcfg.data_bus_width / 8;
Jassi Brarb3040e42010-05-23 20:28:19 -07002643
Jon Medhurst137bd112014-11-07 18:05:17 +00002644 /*
2645 * Make sure we use a burst size that aligns with all the memcpy
2646 * parameters because our DMA programming algorithm doesn't cope with
2647 * transfers which straddle an entry in the DMA device's MFIFO.
2648 */
2649 while ((src | dst | len) & (burst - 1))
Jassi Brarb3040e42010-05-23 20:28:19 -07002650 burst /= 2;
Jassi Brarb3040e42010-05-23 20:28:19 -07002651
2652 desc->rqcfg.brst_size = 0;
2653 while (burst != (1 << desc->rqcfg.brst_size))
2654 desc->rqcfg.brst_size++;
2655
Jon Medhurst137bd112014-11-07 18:05:17 +00002656 /*
2657 * If burst size is smaller than bus width then make sure we only
2658 * transfer one at a time to avoid a burst stradling an MFIFO entry.
2659 */
2660 if (desc->rqcfg.brst_size * 8 < pl330->pcfg.data_bus_width)
2661 desc->rqcfg.brst_len = 1;
2662
Jassi Brarb3040e42010-05-23 20:28:19 -07002663 desc->rqcfg.brst_len = get_burst_len(desc, len);
Krzysztof Kozlowskiae128292015-06-15 17:25:16 +09002664 desc->bytes_requested = len;
Jassi Brarb3040e42010-05-23 20:28:19 -07002665
2666 desc->txd.flags = flags;
2667
2668 return &desc->txd;
2669}
2670
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002671static void __pl330_giveback_desc(struct pl330_dmac *pl330,
Chanho Park52a9d172013-08-09 20:11:33 +09002672 struct dma_pl330_desc *first)
2673{
2674 unsigned long flags;
2675 struct dma_pl330_desc *desc;
2676
2677 if (!first)
2678 return;
2679
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002680 spin_lock_irqsave(&pl330->pool_lock, flags);
Chanho Park52a9d172013-08-09 20:11:33 +09002681
2682 while (!list_empty(&first->node)) {
2683 desc = list_entry(first->node.next,
2684 struct dma_pl330_desc, node);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002685 list_move_tail(&desc->node, &pl330->desc_pool);
Chanho Park52a9d172013-08-09 20:11:33 +09002686 }
2687
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002688 list_move_tail(&first->node, &pl330->desc_pool);
Chanho Park52a9d172013-08-09 20:11:33 +09002689
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002690 spin_unlock_irqrestore(&pl330->pool_lock, flags);
Chanho Park52a9d172013-08-09 20:11:33 +09002691}
2692
Jassi Brarb3040e42010-05-23 20:28:19 -07002693static struct dma_async_tx_descriptor *
2694pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302695 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05002696 unsigned long flg, void *context)
Jassi Brarb3040e42010-05-23 20:28:19 -07002697{
2698 struct dma_pl330_desc *first, *desc = NULL;
2699 struct dma_pl330_chan *pch = to_pchan(chan);
Jassi Brarb3040e42010-05-23 20:28:19 -07002700 struct scatterlist *sg;
Boojin Kim1b9bb712011-09-02 09:44:30 +09002701 int i;
Jassi Brarb3040e42010-05-23 20:28:19 -07002702 dma_addr_t addr;
2703
Thomas Abrahamcd072512011-10-24 11:43:11 +02002704 if (unlikely(!pch || !sgl || !sg_len))
Jassi Brarb3040e42010-05-23 20:28:19 -07002705 return NULL;
2706
Boojin Kim1b9bb712011-09-02 09:44:30 +09002707 addr = pch->fifo_addr;
Jassi Brarb3040e42010-05-23 20:28:19 -07002708
2709 first = NULL;
2710
2711 for_each_sg(sgl, sg, sg_len, i) {
2712
2713 desc = pl330_get_desc(pch);
2714 if (!desc) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002715 struct pl330_dmac *pl330 = pch->dmac;
Jassi Brarb3040e42010-05-23 20:28:19 -07002716
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002717 dev_err(pch->dmac->ddma.dev,
Jassi Brarb3040e42010-05-23 20:28:19 -07002718 "%s:%d Unable to fetch desc\n",
2719 __func__, __LINE__);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002720 __pl330_giveback_desc(pl330, first);
Jassi Brarb3040e42010-05-23 20:28:19 -07002721
2722 return NULL;
2723 }
2724
2725 if (!first)
2726 first = desc;
2727 else
2728 list_add_tail(&desc->node, &first->node);
2729
Vinod Kouldb8196d2011-10-13 22:34:23 +05302730 if (direction == DMA_MEM_TO_DEV) {
Jassi Brarb3040e42010-05-23 20:28:19 -07002731 desc->rqcfg.src_inc = 1;
2732 desc->rqcfg.dst_inc = 0;
2733 fill_px(&desc->px,
2734 addr, sg_dma_address(sg), sg_dma_len(sg));
2735 } else {
2736 desc->rqcfg.src_inc = 0;
2737 desc->rqcfg.dst_inc = 1;
2738 fill_px(&desc->px,
2739 sg_dma_address(sg), addr, sg_dma_len(sg));
2740 }
2741
Boojin Kim1b9bb712011-09-02 09:44:30 +09002742 desc->rqcfg.brst_size = pch->burst_sz;
Caesar Wang0a18f9b2016-02-25 09:00:53 +08002743 desc->rqcfg.brst_len = 1;
Lars-Peter Clausen9dc5a312014-07-06 20:32:30 +02002744 desc->rqtype = direction;
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002745 desc->bytes_requested = sg_dma_len(sg);
Jassi Brarb3040e42010-05-23 20:28:19 -07002746 }
2747
2748 /* Return the last desc in the chain */
2749 desc->txd.flags = flg;
2750 return &desc->txd;
2751}
2752
2753static irqreturn_t pl330_irq_handler(int irq, void *data)
2754{
2755 if (pl330_update(data))
2756 return IRQ_HANDLED;
2757 else
2758 return IRQ_NONE;
2759}
2760
Lars-Peter Clausenca38ff12013-07-15 17:53:08 +02002761#define PL330_DMA_BUSWIDTHS \
2762 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2763 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2764 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2765 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2766 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2767
Krzysztof Kozlowskib816ccc2014-11-18 12:17:56 +01002768/*
2769 * Runtime PM callbacks are provided by amba/bus.c driver.
2770 *
2771 * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
2772 * bus driver will only disable/enable the clock in runtime PM callbacks.
2773 */
2774static int __maybe_unused pl330_suspend(struct device *dev)
2775{
2776 struct amba_device *pcdev = to_amba_device(dev);
2777
2778 pm_runtime_disable(dev);
2779
2780 if (!pm_runtime_status_suspended(dev)) {
2781 /* amba did not disable the clock */
2782 amba_pclk_disable(pcdev);
2783 }
2784 amba_pclk_unprepare(pcdev);
2785
2786 return 0;
2787}
2788
2789static int __maybe_unused pl330_resume(struct device *dev)
2790{
2791 struct amba_device *pcdev = to_amba_device(dev);
2792 int ret;
2793
2794 ret = amba_pclk_prepare(pcdev);
2795 if (ret)
2796 return ret;
2797
2798 if (!pm_runtime_status_suspended(dev))
2799 ret = amba_pclk_enable(pcdev);
2800
2801 pm_runtime_enable(dev);
2802
2803 return ret;
2804}
2805
2806static SIMPLE_DEV_PM_OPS(pl330_pm, pl330_suspend, pl330_resume);
2807
Bill Pemberton463a1f82012-11-19 13:22:55 -05002808static int
Russell Kingaa25afa2011-02-19 15:55:00 +00002809pl330_probe(struct amba_device *adev, const struct amba_id *id)
Jassi Brarb3040e42010-05-23 20:28:19 -07002810{
2811 struct dma_pl330_platdata *pdat;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002812 struct pl330_config *pcfg;
2813 struct pl330_dmac *pl330;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302814 struct dma_pl330_chan *pch, *_p;
Jassi Brarb3040e42010-05-23 20:28:19 -07002815 struct dma_device *pd;
2816 struct resource *res;
2817 int i, ret, irq;
Rob Herring4e0e6102011-07-25 16:05:04 -05002818 int num_chan;
Addy Ke271e1b862016-01-22 19:06:46 +08002819 struct device_node *np = adev->dev.of_node;
Jassi Brarb3040e42010-05-23 20:28:19 -07002820
Jingoo Hand4adcc02013-07-30 17:09:11 +09002821 pdat = dev_get_platdata(&adev->dev);
Jassi Brarb3040e42010-05-23 20:28:19 -07002822
Russell King64113012013-06-27 10:29:32 +01002823 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2824 if (ret)
2825 return ret;
2826
Jassi Brarb3040e42010-05-23 20:28:19 -07002827 /* Allocate a new DMAC and its Channels */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002828 pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
Peter Griffinaef94fe2016-06-07 18:38:41 +01002829 if (!pl330)
Jassi Brarb3040e42010-05-23 20:28:19 -07002830 return -ENOMEM;
Jassi Brarb3040e42010-05-23 20:28:19 -07002831
Andrew Jacksoncee42392014-11-06 11:39:47 +00002832 pd = &pl330->ddma;
2833 pd->dev = &adev->dev;
2834
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002835 pl330->mcbufsz = pdat ? pdat->mcbuf_sz : 0;
Jassi Brarb3040e42010-05-23 20:28:19 -07002836
Addy Ke271e1b862016-01-22 19:06:46 +08002837 /* get quirk */
2838 for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
2839 if (of_property_read_bool(np, of_quirks[i].quirk))
2840 pl330->quirks |= of_quirks[i].id;
2841
Jassi Brarb3040e42010-05-23 20:28:19 -07002842 res = &adev->res;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002843 pl330->base = devm_ioremap_resource(&adev->dev, res);
2844 if (IS_ERR(pl330->base))
2845 return PTR_ERR(pl330->base);
Jassi Brarb3040e42010-05-23 20:28:19 -07002846
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002847 amba_set_drvdata(adev, pl330);
Boojin Kima2f52032011-09-02 09:44:29 +09002848
Dan Carpenter02808b42013-11-08 12:50:24 +03002849 for (i = 0; i < AMBA_NR_IRQS; i++) {
Michal Simeke98b3ca2013-09-30 08:50:48 +02002850 irq = adev->irq[i];
2851 if (irq) {
2852 ret = devm_request_irq(&adev->dev, irq,
2853 pl330_irq_handler, 0,
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002854 dev_name(&adev->dev), pl330);
Michal Simeke98b3ca2013-09-30 08:50:48 +02002855 if (ret)
2856 return ret;
2857 } else {
2858 break;
2859 }
2860 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002861
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002862 pcfg = &pl330->pcfg;
2863
2864 pcfg->periph_id = adev->periphid;
2865 ret = pl330_add(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002866 if (ret)
Michal Simek173e8382013-09-04 16:40:17 +02002867 return ret;
Jassi Brarb3040e42010-05-23 20:28:19 -07002868
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002869 INIT_LIST_HEAD(&pl330->desc_pool);
2870 spin_lock_init(&pl330->pool_lock);
Jassi Brarb3040e42010-05-23 20:28:19 -07002871
2872 /* Create a descriptor pool of default size */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002873 if (!add_desc(pl330, GFP_KERNEL, NR_DEFAULT_DESC))
Jassi Brarb3040e42010-05-23 20:28:19 -07002874 dev_warn(&adev->dev, "unable to allocate desc\n");
2875
Jassi Brarb3040e42010-05-23 20:28:19 -07002876 INIT_LIST_HEAD(&pd->channels);
2877
2878 /* Initialize channel parameters */
Olof Johanssonc8473822012-04-08 16:26:19 -07002879 if (pdat)
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002880 num_chan = max_t(int, pdat->nr_valid_peri, pcfg->num_chan);
Olof Johanssonc8473822012-04-08 16:26:19 -07002881 else
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002882 num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
Olof Johanssonc8473822012-04-08 16:26:19 -07002883
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002884 pl330->num_peripherals = num_chan;
Lars-Peter Clausen70cbb162014-01-11 20:08:39 +01002885
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002886 pl330->peripherals = kzalloc(num_chan * sizeof(*pch), GFP_KERNEL);
2887 if (!pl330->peripherals) {
Sachin Kamat61c6e752012-09-17 15:20:23 +05302888 ret = -ENOMEM;
Sachin Kamate4d43c12012-11-15 06:27:50 +00002889 goto probe_err2;
Sachin Kamat61c6e752012-09-17 15:20:23 +05302890 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002891
Rob Herring4e0e6102011-07-25 16:05:04 -05002892 for (i = 0; i < num_chan; i++) {
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002893 pch = &pl330->peripherals[i];
Thomas Abraham93ed5542011-10-24 11:43:31 +02002894 if (!adev->dev.of_node)
2895 pch->chan.private = pdat ? &pdat->peri_id[i] : NULL;
2896 else
2897 pch->chan.private = adev->dev.of_node;
Jassi Brarb3040e42010-05-23 20:28:19 -07002898
Lars-Peter Clausen04abf5d2014-01-11 20:08:38 +01002899 INIT_LIST_HEAD(&pch->submitted_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002900 INIT_LIST_HEAD(&pch->work_list);
Lars-Peter Clausen39ff8612013-08-27 20:34:05 +02002901 INIT_LIST_HEAD(&pch->completed_list);
Jassi Brarb3040e42010-05-23 20:28:19 -07002902 spin_lock_init(&pch->lock);
Lars-Peter Clausen65ad6062014-07-06 20:32:26 +02002903 pch->thread = NULL;
Jassi Brarb3040e42010-05-23 20:28:19 -07002904 pch->chan.device = pd;
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002905 pch->dmac = pl330;
Jassi Brarb3040e42010-05-23 20:28:19 -07002906
2907 /* Add the channel to the DMAC list */
Jassi Brarb3040e42010-05-23 20:28:19 -07002908 list_add_tail(&pch->chan.device_node, &pd->channels);
2909 }
2910
Thomas Abraham93ed5542011-10-24 11:43:31 +02002911 if (pdat) {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002912 pd->cap_mask = pdat->cap_mask;
Thomas Abraham93ed5542011-10-24 11:43:31 +02002913 } else {
Thomas Abrahamcd072512011-10-24 11:43:11 +02002914 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002915 if (pcfg->num_peri) {
Thomas Abraham93ed5542011-10-24 11:43:31 +02002916 dma_cap_set(DMA_SLAVE, pd->cap_mask);
2917 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
Tushar Behera5557a412012-08-29 10:16:25 +05302918 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
Thomas Abraham93ed5542011-10-24 11:43:31 +02002919 }
2920 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002921
2922 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
2923 pd->device_free_chan_resources = pl330_free_chan_resources;
2924 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
Boojin Kim42bc9cf2011-09-02 09:44:33 +09002925 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
Jassi Brarb3040e42010-05-23 20:28:19 -07002926 pd->device_tx_status = pl330_tx_status;
2927 pd->device_prep_slave_sg = pl330_prep_slave_sg;
Maxime Ripard740aa952014-11-17 14:42:29 +01002928 pd->device_config = pl330_config;
Robert Baldyga88987d22015-02-11 13:23:18 +01002929 pd->device_pause = pl330_pause;
Maxime Ripard740aa952014-11-17 14:42:29 +01002930 pd->device_terminate_all = pl330_terminate_all;
Jassi Brarb3040e42010-05-23 20:28:19 -07002931 pd->device_issue_pending = pl330_issue_pending;
Maxime Riparddcabe4562014-11-17 14:42:50 +01002932 pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
2933 pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
2934 pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
Robert Baldygaaee4d1f2015-02-11 13:23:17 +01002935 pd->residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Shawn Lin86a8ce72016-01-22 19:06:51 +08002936 pd->max_burst = ((pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP) ?
2937 1 : PL330_MAX_BURST);
Jassi Brarb3040e42010-05-23 20:28:19 -07002938
2939 ret = dma_async_device_register(pd);
2940 if (ret) {
2941 dev_err(&adev->dev, "unable to register DMAC\n");
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302942 goto probe_err3;
2943 }
2944
2945 if (adev->dev.of_node) {
2946 ret = of_dma_controller_register(adev->dev.of_node,
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002947 of_dma_pl330_xlate, pl330);
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302948 if (ret) {
2949 dev_err(&adev->dev,
2950 "unable to register DMA to the generic DT DMA helpers\n");
2951 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002952 }
Lars-Peter Clausenb714b842013-11-25 16:07:46 +01002953
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002954 adev->dev.dma_parms = &pl330->dma_parms;
Lars-Peter Clausenb714b842013-11-25 16:07:46 +01002955
Vinod Kouldbaf6d82013-09-02 21:54:48 +05302956 /*
2957 * This is the limit for transfers with a buswidth of 1, larger
2958 * buswidths will have larger limits.
2959 */
2960 ret = dma_set_max_seg_size(&adev->dev, 1900800);
2961 if (ret)
2962 dev_err(&adev->dev, "unable to set the seg size\n");
2963
Jassi Brarb3040e42010-05-23 20:28:19 -07002964
Jassi Brarb3040e42010-05-23 20:28:19 -07002965 dev_info(&adev->dev,
Liviu Dudau1f0a5cb2014-11-06 17:20:12 +00002966 "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
Jassi Brarb3040e42010-05-23 20:28:19 -07002967 dev_info(&adev->dev,
2968 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002969 pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
2970 pcfg->num_peri, pcfg->num_events);
Jassi Brarb3040e42010-05-23 20:28:19 -07002971
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01002972 pm_runtime_irq_safe(&adev->dev);
2973 pm_runtime_use_autosuspend(&adev->dev);
2974 pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
2975 pm_runtime_mark_last_busy(&adev->dev);
2976 pm_runtime_put_autosuspend(&adev->dev);
2977
Jassi Brarb3040e42010-05-23 20:28:19 -07002978 return 0;
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302979probe_err3:
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302980 /* Idle the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002981 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302982 chan.device_node) {
2983
2984 /* Remove the channel */
2985 list_del(&pch->chan.device_node);
2986
2987 /* Flush the channel */
Krzysztof Kozlowski0f5ebab2014-09-29 14:42:20 +02002988 if (pch->thread) {
Maxime Ripard740aa952014-11-17 14:42:29 +01002989 pl330_terminate_all(&pch->chan);
Krzysztof Kozlowski0f5ebab2014-09-29 14:42:20 +02002990 pl330_free_chan_resources(&pch->chan);
2991 }
Padmavathi Venna0b94c572013-03-05 14:55:31 +05302992 }
Jassi Brarb3040e42010-05-23 20:28:19 -07002993probe_err2:
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02002994 pl330_del(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07002995
2996 return ret;
2997}
2998
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08002999static int pl330_remove(struct amba_device *adev)
Jassi Brarb3040e42010-05-23 20:28:19 -07003000{
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003001 struct pl330_dmac *pl330 = amba_get_drvdata(adev);
Jassi Brarb3040e42010-05-23 20:28:19 -07003002 struct dma_pl330_chan *pch, *_p;
Vinod Koul46cf94d2016-07-05 10:02:16 +05303003 int i, irq;
Jassi Brarb3040e42010-05-23 20:28:19 -07003004
Krzysztof Kozlowskiae43b322014-11-14 09:48:57 +01003005 pm_runtime_get_noresume(pl330->ddma.dev);
3006
Padmavathi Venna0b94c572013-03-05 14:55:31 +05303007 if (adev->dev.of_node)
3008 of_dma_controller_free(adev->dev.of_node);
Padmavathi Venna421da892013-02-14 09:10:07 +05303009
Vinod Koul46cf94d2016-07-05 10:02:16 +05303010 for (i = 0; i < AMBA_NR_IRQS; i++) {
3011 irq = adev->irq[i];
3012 devm_free_irq(&adev->dev, irq, pl330);
3013 }
3014
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003015 dma_async_device_unregister(&pl330->ddma);
Jassi Brarb3040e42010-05-23 20:28:19 -07003016
3017 /* Idle the DMAC */
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003018 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
Jassi Brarb3040e42010-05-23 20:28:19 -07003019 chan.device_node) {
3020
3021 /* Remove the channel */
3022 list_del(&pch->chan.device_node);
3023
3024 /* Flush the channel */
Krzysztof Kozlowski6e4a2a82014-09-29 14:42:21 +02003025 if (pch->thread) {
Maxime Ripard740aa952014-11-17 14:42:29 +01003026 pl330_terminate_all(&pch->chan);
Krzysztof Kozlowski6e4a2a82014-09-29 14:42:21 +02003027 pl330_free_chan_resources(&pch->chan);
3028 }
Jassi Brarb3040e42010-05-23 20:28:19 -07003029 }
3030
Lars-Peter Clausenf6f24212014-07-06 20:32:29 +02003031 pl330_del(pl330);
Jassi Brarb3040e42010-05-23 20:28:19 -07003032
Jassi Brarb3040e42010-05-23 20:28:19 -07003033 return 0;
3034}
3035
3036static struct amba_id pl330_ids[] = {
3037 {
3038 .id = 0x00041330,
3039 .mask = 0x000fffff,
3040 },
3041 { 0, 0 },
3042};
3043
Dave Martine8fa5162011-10-05 15:15:20 +01003044MODULE_DEVICE_TABLE(amba, pl330_ids);
3045
Jassi Brarb3040e42010-05-23 20:28:19 -07003046static struct amba_driver pl330_driver = {
3047 .drv = {
3048 .owner = THIS_MODULE,
3049 .name = "dma-pl330",
Krzysztof Kozlowskib816ccc2014-11-18 12:17:56 +01003050 .pm = &pl330_pm,
Jassi Brarb3040e42010-05-23 20:28:19 -07003051 },
3052 .id_table = pl330_ids,
3053 .probe = pl330_probe,
3054 .remove = pl330_remove,
3055};
3056
viresh kumar9e5ed092012-03-15 10:40:38 +01003057module_amba_driver(pl330_driver);
Jassi Brarb3040e42010-05-23 20:28:19 -07003058
Jassi Brar046209f2014-12-05 19:07:49 +05303059MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
Jassi Brarb3040e42010-05-23 20:28:19 -07003060MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3061MODULE_LICENSE("GPL");