blob: 6b776309e0a1c2d9715baaeda12ddd065b43e3fd [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000015
Michael Chane2513062009-10-10 13:46:58 +000016struct license_key {
17 u32 reserved[6];
18
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000019 u32 max_iscsi_conn;
20#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
21#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
22#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
23#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
Michael Chane2513062009-10-10 13:46:58 +000024
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000025 u32 reserved_a;
26
27 u32 max_fcoe_conn;
28#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
29#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
30#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
31#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
32
33 u32 reserved_b[4];
Michael Chane2513062009-10-10 13:46:58 +000034};
35
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030036
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000037#define PORT_0 0
38#define PORT_1 1
39#define PORT_MAX 2
40#define NVM_PATH_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041
42/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030043 * Shared HW configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#define PIN_CFG_NA 0x00000000
46#define PIN_CFG_GPIO0_P0 0x00000001
47#define PIN_CFG_GPIO1_P0 0x00000002
48#define PIN_CFG_GPIO2_P0 0x00000003
49#define PIN_CFG_GPIO3_P0 0x00000004
50#define PIN_CFG_GPIO0_P1 0x00000005
51#define PIN_CFG_GPIO1_P1 0x00000006
52#define PIN_CFG_GPIO2_P1 0x00000007
53#define PIN_CFG_GPIO3_P1 0x00000008
54#define PIN_CFG_EPIO0 0x00000009
55#define PIN_CFG_EPIO1 0x0000000a
56#define PIN_CFG_EPIO2 0x0000000b
57#define PIN_CFG_EPIO3 0x0000000c
58#define PIN_CFG_EPIO4 0x0000000d
59#define PIN_CFG_EPIO5 0x0000000e
60#define PIN_CFG_EPIO6 0x0000000f
61#define PIN_CFG_EPIO7 0x00000010
62#define PIN_CFG_EPIO8 0x00000011
63#define PIN_CFG_EPIO9 0x00000012
64#define PIN_CFG_EPIO10 0x00000013
65#define PIN_CFG_EPIO11 0x00000014
66#define PIN_CFG_EPIO12 0x00000015
67#define PIN_CFG_EPIO13 0x00000016
68#define PIN_CFG_EPIO14 0x00000017
69#define PIN_CFG_EPIO15 0x00000018
70#define PIN_CFG_EPIO16 0x00000019
71#define PIN_CFG_EPIO17 0x0000001a
72#define PIN_CFG_EPIO18 0x0000001b
73#define PIN_CFG_EPIO19 0x0000001c
74#define PIN_CFG_EPIO20 0x0000001d
75#define PIN_CFG_EPIO21 0x0000001e
76#define PIN_CFG_EPIO22 0x0000001f
77#define PIN_CFG_EPIO23 0x00000020
78#define PIN_CFG_EPIO24 0x00000021
79#define PIN_CFG_EPIO25 0x00000022
80#define PIN_CFG_EPIO26 0x00000023
81#define PIN_CFG_EPIO27 0x00000024
82#define PIN_CFG_EPIO28 0x00000025
83#define PIN_CFG_EPIO29 0x00000026
84#define PIN_CFG_EPIO30 0x00000027
85#define PIN_CFG_EPIO31 0x00000028
86
87/* EPIO definition */
88#define EPIO_CFG_NA 0x00000000
89#define EPIO_CFG_EPIO0 0x00000001
90#define EPIO_CFG_EPIO1 0x00000002
91#define EPIO_CFG_EPIO2 0x00000003
92#define EPIO_CFG_EPIO3 0x00000004
93#define EPIO_CFG_EPIO4 0x00000005
94#define EPIO_CFG_EPIO5 0x00000006
95#define EPIO_CFG_EPIO6 0x00000007
96#define EPIO_CFG_EPIO7 0x00000008
97#define EPIO_CFG_EPIO8 0x00000009
98#define EPIO_CFG_EPIO9 0x0000000a
99#define EPIO_CFG_EPIO10 0x0000000b
100#define EPIO_CFG_EPIO11 0x0000000c
101#define EPIO_CFG_EPIO12 0x0000000d
102#define EPIO_CFG_EPIO13 0x0000000e
103#define EPIO_CFG_EPIO14 0x0000000f
104#define EPIO_CFG_EPIO15 0x00000010
105#define EPIO_CFG_EPIO16 0x00000011
106#define EPIO_CFG_EPIO17 0x00000012
107#define EPIO_CFG_EPIO18 0x00000013
108#define EPIO_CFG_EPIO19 0x00000014
109#define EPIO_CFG_EPIO20 0x00000015
110#define EPIO_CFG_EPIO21 0x00000016
111#define EPIO_CFG_EPIO22 0x00000017
112#define EPIO_CFG_EPIO23 0x00000018
113#define EPIO_CFG_EPIO24 0x00000019
114#define EPIO_CFG_EPIO25 0x0000001a
115#define EPIO_CFG_EPIO26 0x0000001b
116#define EPIO_CFG_EPIO27 0x0000001c
117#define EPIO_CFG_EPIO28 0x0000001d
118#define EPIO_CFG_EPIO29 0x0000001e
119#define EPIO_CFG_EPIO30 0x0000001f
120#define EPIO_CFG_EPIO31 0x00000020
121
122
123struct shared_hw_cfg { /* NVRAM Offset */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124 /* Up to 16 bytes of NULL-terminated string */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125 u8 part_num[16]; /* 0x104 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300127 u32 config; /* 0x114 */
128 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
129 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
130 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
131 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
132 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300136 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 #define SHARED_HW_CFG_PCIE_GEN3_DISABLED 0x00000000
139 #define SHARED_HW_CFG_PCIE_GEN3_ENABLED 0x00000010
140
141 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
142 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143 /* Whatever MFW found in NVM
144 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300145 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
146 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
147 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
148 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200149 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
150 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300151 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
153 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300154 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200155 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
156 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300157 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300159 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
160 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
161 #define SHARED_HW_CFG_LED_MAC1 0x00000000
162 #define SHARED_HW_CFG_LED_PHY1 0x00010000
163 #define SHARED_HW_CFG_LED_PHY2 0x00020000
164 #define SHARED_HW_CFG_LED_PHY3 0x00030000
165 #define SHARED_HW_CFG_LED_MAC2 0x00040000
166 #define SHARED_HW_CFG_LED_PHY4 0x00050000
167 #define SHARED_HW_CFG_LED_PHY5 0x00060000
168 #define SHARED_HW_CFG_LED_PHY6 0x00070000
169 #define SHARED_HW_CFG_LED_MAC3 0x00080000
170 #define SHARED_HW_CFG_LED_PHY7 0x00090000
171 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
172 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
173 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
174 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
175 #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +0000176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300178 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
179 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
180 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
181 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
182 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
183 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
184 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
185 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187 #define SHARED_HW_CFG_SRIOV_MASK 0x40000000
188 #define SHARED_HW_CFG_SRIOV_DISABLED 0x00000000
189 #define SHARED_HW_CFG_SRIOV_ENABLED 0x40000000
190
191 #define SHARED_HW_CFG_ATC_MASK 0x80000000
192 #define SHARED_HW_CFG_ATC_DISABLED 0x00000000
193 #define SHARED_HW_CFG_ATC_ENABLED 0x80000000
194
195 u32 config2; /* 0x118 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196 /* one time auto detect grace period (in sec) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300197 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
198 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300200 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
201 #define SHARED_HW_CFG_PCIE_GEN2_DISABLED 0x00000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202
203 /* The default value for the core clock is 250MHz and it is
204 achieved by setting the clock change to 4 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
206 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300208 #define SHARED_HW_CFG_SMBUS_TIMING_MASK 0x00001000
209 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
210 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300212 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
213
214 #define SHARED_HW_CFG_WOL_CAPABLE_MASK 0x00004000
215 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED 0x00000000
216 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED 0x00004000
217
218 /* Output low when PERST is asserted */
219 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK 0x00008000
220 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED 0x00000000
221 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED 0x00008000
222
223 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK 0x00070000
224 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT 16
225 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW 0x00000000
226 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB 0x00010000
227 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB 0x00020000
228 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB 0x00030000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200229
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000230 /* The fan failure mechanism is usually related to the PHY type
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300231 since the power consumption of the board is determined by the PHY.
232 Currently, fan is required for most designs with SFX7101, BCM8727
233 and BCM8481. If a fan is not required for a board which uses one
234 of those PHYs, this field should be set to "Disabled". If a fan is
235 required for a different PHY type, this option should be set to
236 "Enabled". The fan failure indication is expected on SPIO5 */
237 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
238 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
239 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
240 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
241 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300243 /* ASPM Power Management support */
244 #define SHARED_HW_CFG_ASPM_SUPPORT_MASK 0x00600000
245 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT 21
246 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED 0x00000000
247 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED 0x00200000
248 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED 0x00400000
249 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED 0x00600000
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300251 /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
252 tl_control_0 (register 0x2800) */
253 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK 0x00800000
254 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED 0x00000000
255 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED 0x00800000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 #define SHARED_HW_CFG_PORT_MODE_MASK 0x01000000
258 #define SHARED_HW_CFG_PORT_MODE_2 0x00000000
259 #define SHARED_HW_CFG_PORT_MODE_4 0x01000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 #define SHARED_HW_CFG_PATH_SWAP_MASK 0x02000000
262 #define SHARED_HW_CFG_PATH_SWAP_DISABLED 0x00000000
263 #define SHARED_HW_CFG_PATH_SWAP_ENABLED 0x02000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300265 /* Set the MDC/MDIO access for the first external phy */
266 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
267 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
268 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
269 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
270 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
271 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
272 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300274 /* Set the MDC/MDIO access for the second external phy */
275 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
276 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
277 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
278 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
279 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
280 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
281 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300284 u32 power_dissipated; /* 0x11c */
285 #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
286 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
287 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
288 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
289 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
290 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000291
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300292 #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
293 #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295 u32 ump_nc_si_config; /* 0x120 */
296 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
297 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
298 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
299 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
300 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
301 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
304 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
305
306 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
307 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
308 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
309 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
310
311 u32 board; /* 0x124 */
312 #define SHARED_HW_CFG_E3_I2C_MUX0_MASK 0x0000003F
313 #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT 0
314 #define SHARED_HW_CFG_E3_I2C_MUX1_MASK 0x00000FC0
315 #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT 6
316 /* Use the PIN_CFG_XXX defines on top */
317 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
318 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
319
320 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0f000000
321 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
322
323 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xf0000000
324 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
325
326 u32 wc_lane_config; /* 0x128 */
327 #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK 0x0000FFFF
328 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT 0
329 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210 0x00001b1b
330 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123 0x00001be4
331 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210 0x0000e41b
332 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123 0x0000e4e4
333 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000FF
334 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
335 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000FF00
336 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
337
338 /* TX lane Polarity swap */
339 #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED 0x00010000
340 #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED 0x00020000
341 #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED 0x00040000
342 #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED 0x00080000
343 /* TX lane Polarity swap */
344 #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED 0x00100000
345 #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED 0x00200000
346 #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED 0x00400000
347 #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED 0x00800000
348
349 /* Selects the port layout of the board */
350 #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK 0x0F000000
351 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT 24
352 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01 0x00000000
353 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10 0x01000000
354 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123 0x02000000
355 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032 0x03000000
356 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301 0x04000000
357 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210 0x05000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358};
359
Eliezer Tamirf1410642008-02-28 11:51:50 -0800360
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300362 * Port HW configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300364struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200366 u32 pci_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300367 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
368 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200369
370 u32 pci_sub_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300371 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
372 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200373
374 u32 power_dissipated;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300375 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
376 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
377 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
378 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
379 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
380 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
381 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
382 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200383
384 u32 power_consumed;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300385 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
386 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
387 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
388 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
389 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
390 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
391 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
392 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200393
394 u32 mac_upper;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300395 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
396 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200397 u32 mac_lower;
398
399 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
400 u32 iscsi_mac_lower;
401
402 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
403 u32 rdma_mac_lower;
404
405 u32 serdes_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300406 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
407 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300409 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xffff0000
410 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200411
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200412
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300413 /* Default values: 2P-64, 4P-32 */
414 u32 pf_config; /* 0x158 */
415 #define PORT_HW_CFG_PF_NUM_VF_MASK 0x0000007F
416 #define PORT_HW_CFG_PF_NUM_VF_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300418 /* Default values: 17 */
419 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK 0x00007F00
420 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT 8
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000421
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300422 #define PORT_HW_CFG_ENABLE_FLR_MASK 0x00010000
423 #define PORT_HW_CFG_FLR_ENABLED 0x00010000
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000424
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300425 u32 vf_config; /* 0x15C */
426 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK 0x0000007F
427 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT 0
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000428
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300429 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK 0xFFFF0000
430 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT 16
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300432 u32 mf_pci_id; /* 0x160 */
433 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK 0x0000FFFF
434 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT 0
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300436 /* Controls the TX laser of the SFP+ module */
437 u32 sfp_ctrl; /* 0x164 */
438 #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
439 #define PORT_HW_CFG_TX_LASER_SHIFT 0
440 #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
441 #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
442 #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
443 #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
444 #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200445
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300446 /* Controls the fault module LED of the SFP+ */
447 #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
448 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
449 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
450 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
451 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
452 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
453 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300455 /* The output pin TX_DIS that controls the TX laser of the SFP+
456 module. Use the PIN_CFG_XXX defines on top */
457 u32 e3_sfp_ctrl; /* 0x168 */
458 #define PORT_HW_CFG_E3_TX_LASER_MASK 0x000000FF
459 #define PORT_HW_CFG_E3_TX_LASER_SHIFT 0
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000460
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300461 /* The output pin for SFPP_TYPE which turns on the Fault module LED */
462 #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK 0x0000FF00
463 #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT 8
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000464
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300465 /* The input pin MOD_ABS that indicates whether SFP+ module is
466 present or not. Use the PIN_CFG_XXX defines on top */
467 #define PORT_HW_CFG_E3_MOD_ABS_MASK 0x00FF0000
468 #define PORT_HW_CFG_E3_MOD_ABS_SHIFT 16
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300470 /* The output pin PWRDIS_SFP_X which disable the power of the SFP+
471 module. Use the PIN_CFG_XXX defines on top */
472 #define PORT_HW_CFG_E3_PWR_DIS_MASK 0xFF000000
473 #define PORT_HW_CFG_E3_PWR_DIS_SHIFT 24
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000474
475 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300476 * The input pin which signals module transmit fault. Use the
477 * PIN_CFG_XXX defines on top
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000478 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300479 u32 e3_cmn_pin_cfg; /* 0x16C */
480 #define PORT_HW_CFG_E3_TX_FAULT_MASK 0x000000FF
481 #define PORT_HW_CFG_E3_TX_FAULT_SHIFT 0
482
483 /* The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
484 top */
485 #define PORT_HW_CFG_E3_PHY_RESET_MASK 0x0000FF00
486 #define PORT_HW_CFG_E3_PHY_RESET_SHIFT 8
487
488 /*
489 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
490 * defines on top
491 */
492 #define PORT_HW_CFG_E3_PWR_DOWN_MASK 0x00FF0000
493 #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT 16
494
495 /* The output pin values BSC_SEL which selects the I2C for this port
496 in the I2C Mux */
497 #define PORT_HW_CFG_E3_I2C_MUX0_MASK 0x01000000
498 #define PORT_HW_CFG_E3_I2C_MUX1_MASK 0x02000000
499
500
501 /*
502 * The input pin I_FAULT which indicate over-current has occurred.
503 * Use the PIN_CFG_XXX defines on top
504 */
505 u32 e3_cmn_pin_cfg1; /* 0x170 */
506 #define PORT_HW_CFG_E3_OVER_CURRENT_MASK 0x000000FF
507 #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT 0
508 u32 reserved0[7]; /* 0x174 */
509
510 u32 aeu_int_mask; /* 0x190 */
511
512 u32 media_type; /* 0x194 */
513 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
514 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
515
516 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
517 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
518
519 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
520 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
521
522 /* 4 times 16 bits for all 4 lanes. In case external PHY is present
523 (not direct mode), those values will not take effect on the 4 XGXS
524 lanes. For some external PHYs (such as 8706 and 8726) the values
525 will be used to configure the external PHY in those cases, not
526 all 4 values are needed. */
527 u16 xgxs_config_rx[4]; /* 0x198 */
528 u16 xgxs_config_tx[4]; /* 0x1A0 */
529
530 /* For storing FCOE mac on shared memory */
531 u32 fcoe_fip_mac_upper;
532 #define PORT_HW_CFG_FCOE_UPPERMAC_MASK 0x0000ffff
533 #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT 0
534 u32 fcoe_fip_mac_lower;
535
536 u32 fcoe_wwn_port_name_upper;
537 u32 fcoe_wwn_port_name_lower;
538
539 u32 fcoe_wwn_node_name_upper;
540 u32 fcoe_wwn_node_name_lower;
541
Yaniv Rosner0520e632011-07-05 01:06:59 +0000542 u32 Reserved1[49]; /* 0x1C0 */
543
544 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
545 84833 only */
546 u32 xgbt_phy_cfg; /* 0x284 */
547 #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK 0x000000FF
548 #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT 0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300549
550 u32 default_cfg; /* 0x288 */
551 #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
552 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
553 #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
554 #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
555 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
556 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
557
558 #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
559 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
560 #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
561 #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
562 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
563 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
564
565 #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
566 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
567 #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
568 #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
569 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
570 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
571
572 #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
573 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
574 #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
575 #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
576 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
577 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
578
579 /* When KR link is required to be set to force which is not
580 KR-compliant, this parameter determine what is the trigger for it.
581 When GPIO is selected, low input will force the speed. Currently
582 default speed is 1G. In the future, it may be widen to select the
583 forced speed in with another parameter. Note when force-1G is
584 enabled, it override option 56: Link Speed option. */
585 #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
586 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
587 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
588 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
589 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
590 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
591 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
592 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
593 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
594 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
595 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
596 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
597 /* Enable to determine with which GPIO to reset the external phy */
598 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
599 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
600 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
601 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
602 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
603 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
604 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
605 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
606 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
607 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
608 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
609
Yaniv Rosner121839b2010-11-01 05:32:38 +0000610 /* Enable BAM on KR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300611 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
612 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
613 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
614 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000615
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000616 /* Enable Common Mode Sense */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300617 #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
618 #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
619 #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
620 #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300622 /* Determine the Serdes electrical interface */
623 #define PORT_HW_CFG_NET_SERDES_IF_MASK 0x0F000000
624 #define PORT_HW_CFG_NET_SERDES_IF_SHIFT 24
625 #define PORT_HW_CFG_NET_SERDES_IF_SGMII 0x00000000
626 #define PORT_HW_CFG_NET_SERDES_IF_XFI 0x01000000
627 #define PORT_HW_CFG_NET_SERDES_IF_SFI 0x02000000
628 #define PORT_HW_CFG_NET_SERDES_IF_KR 0x03000000
629 #define PORT_HW_CFG_NET_SERDES_IF_DXGXS 0x04000000
630 #define PORT_HW_CFG_NET_SERDES_IF_KR2 0x05000000
631
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000632
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000633 u32 speed_capability_mask2; /* 0x28C */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300634 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
635 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
636 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
637 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
638 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
639 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
640 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
641 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
642 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
643 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G 0x00000080
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000644
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300645 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
646 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
647 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
648 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
649 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
650 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
651 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
652 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
653 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
654 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G 0x00800000
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000655
656
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300657 /* In the case where two media types (e.g. copper and fiber) are
658 present and electrically active at the same time, PHY Selection
659 will determine which of the two PHYs will be designated as the
660 Active PHY and used for a connection to the network. */
661 u32 multi_phy_config; /* 0x290 */
662 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
663 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
664 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
665 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
666 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
667 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
668 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300670 /* When enabled, all second phy nvram parameters will be swapped
671 with the first phy parameters */
672 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
673 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
674 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
675 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300677
678 /* Address of the second external phy */
679 u32 external_phy_config2; /* 0x294 */
680 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
681 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
682
683 /* The second XGXS external PHY type */
684 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
685 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
686 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
687 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
688 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
689 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
690 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
691 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
692 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
693 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
694 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
695 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
696 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
697 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
698 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
699 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +0000700 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE 0x00000e00
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300701 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
Yaniv Rosner3756a892011-08-23 06:33:24 +0000702 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54616 0x00001000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300703 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
704 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
705
706
707 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
708 8706, 8726 and 8727) not all 4 values are needed. */
709 u16 xgxs_config2_rx[4]; /* 0x296 */
710 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200711
712 u32 lane_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300713 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
714 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
715 /* AN and forced */
716 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
717 /* forced only */
718 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
719 /* forced only */
720 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
721 /* forced only */
722 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
723 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
724 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
725 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
726 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
727 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
728 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000729
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300730 /* Indicate whether to swap the external phy polarity */
731 #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
732 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
733 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200735
736 u32 external_phy_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300737 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
738 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300740 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
741 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
742 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
743 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
744 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
745 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
746 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
747 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
748 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
749 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
750 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
751 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
752 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
753 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
754 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640 0x00000c00
755 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +0000756 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE 0x00000e00
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300757 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
Yaniv Rosner3756a892011-08-23 06:33:24 +0000758 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616 0x00001000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300759 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC 0x0000fc00
760 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
761 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300763 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
764 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300766 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
767 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
768 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
769 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
770 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
771 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200772
773 u32 speed_capability_mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300774 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
775 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
776 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
777 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
778 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
779 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
780 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
781 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
782 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
783 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G 0x00000080
784 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300786 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
787 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
788 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
789 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
790 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
791 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
792 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
793 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
794 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
795 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G 0x00800000
796 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200797
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300798 /* A place to hold the original MAC address as a backup */
799 u32 backup_mac_upper; /* 0x2B4 */
800 u32 backup_mac_lower; /* 0x2B8 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200801
802};
803
Eliezer Tamirf1410642008-02-28 11:51:50 -0800804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300806 * Shared Feature configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200807 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300808struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800809
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300810 u32 config; /* 0x450 */
811 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300813 /* Use NVRAM values instead of HW default values */
814 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
815 0x00000002
816 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
817 0x00000000
818 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
819 0x00000002
Eilon Greenstein589abe32009-02-12 08:36:55 +0000820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300821 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK 0x00000008
822 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO 0x00000000
823 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM 0x00000008
824
825 #define SHARED_FEAT_CFG_NCSI_ID_MASK 0x00000030
826 #define SHARED_FEAT_CFG_NCSI_ID_SHIFT 4
827
828 /* Override the OTP back to single function mode. When using GPIO,
829 high means only SF, 0 is according to CLP configuration */
830 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
831 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
832 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
833 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
834 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
835 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Barak Witkowskia3348722012-04-23 03:04:46 +0000836 #define SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE 0x00000400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300837
838 /* The interval in seconds between sending LLDP packets. Set to zero
839 to disable the feature */
840 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK 0x00ff0000
841 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT 16
842
843 /* The assigned device type ID for LLDP usage */
844 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK 0xff000000
845 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846
847};
848
849
850/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300851 * Port Feature configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300853struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200855 u32 config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300856 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
857 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
858 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
859 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
860 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
861 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
862 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
863 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
864 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
865 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
866 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
867 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
868 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
869 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
870 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
871 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
872 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
873 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
874 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
875 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
876 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
877 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
878 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
879 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
880 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
881 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
882 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
883 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
884 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
885 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
886 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
887 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
888 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
889 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
890 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
891 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300893 #define PORT_FEAT_CFG_DCBX_MASK 0x00000100
894 #define PORT_FEAT_CFG_DCBX_DISABLED 0x00000000
895 #define PORT_FEAT_CFG_DCBX_ENABLED 0x00000100
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300897 #define PORT_FEATURE_EN_SIZE_MASK 0x0f000000
898 #define PORT_FEATURE_EN_SIZE_SHIFT 24
899 #define PORT_FEATURE_WOL_ENABLED 0x01000000
900 #define PORT_FEATURE_MBA_ENABLED 0x02000000
901 #define PORT_FEATURE_MFW_ENABLED 0x04000000
902
903 /* Advertise expansion ROM even if MBA is disabled */
904 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK 0x08000000
905 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED 0x00000000
906 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED 0x08000000
907
908 /* Check the optic vendor via i2c against a list of approved modules
909 in a separate nvram image */
910 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xe0000000
911 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
912 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
913 0x00000000
914 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
915 0x20000000
916 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
917 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
Eilon Greenstein589abe32009-02-12 08:36:55 +0000918
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 u32 wol_config;
920 /* Default is used when driver sets to "auto" mode */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300921 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
922 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
923 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
924 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
925 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
926 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
927 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
928 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
929 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200930
931 u32 mba_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300932 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000007
933 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
934 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
935 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
936 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
937 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
938 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT 0x00000004
939 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300941 #define PORT_FEATURE_MBA_BOOT_RETRY_MASK 0x00000038
942 #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT 3
943
944 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
945 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
946 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
947 #define PORT_FEATURE_MBA_HOTKEY_MASK 0x00000800
948 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
949 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
950 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
951 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
952 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
953 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
954 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
955 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
956 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
957 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
958 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
959 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
960 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
961 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
962 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
963 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
964 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
965 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
966 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
967 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
968 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
969 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
970 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
971 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
972 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
973 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
974 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
975 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
976 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
977 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
978 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
979 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
980 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
981 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
982 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
983 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
984 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
985 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
986 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS 0x20000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200987 u32 bmc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300988 #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK 0x00000001
989 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
990 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200991
992 u32 mba_vlan_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300993 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
994 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
995 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200996
997 u32 resource_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300998 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
999 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
1000 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
1001 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
1002 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001003
1004 u32 smbus_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
1006 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001007
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001008 u32 vf_config;
1009 #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK 0x0000000f
1010 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT 0
1011 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED 0x00000000
1012 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K 0x00000001
1013 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K 0x00000002
1014 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K 0x00000003
1015 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K 0x00000004
1016 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K 0x00000005
1017 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K 0x00000006
1018 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K 0x00000007
1019 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K 0x00000008
1020 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M 0x00000009
1021 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M 0x0000000a
1022 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M 0x0000000b
1023 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M 0x0000000c
1024 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M 0x0000000d
1025 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M 0x0000000e
1026 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M 0x0000000f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001027
1028 u32 link_config; /* Used as HW defaults for the driver */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001029 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
1030 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
1031 /* (forced) low speed switch (< 10G) */
1032 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
1033 /* (forced) high speed switch (>= 10G) */
1034 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
1035 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
1036 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
1039 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
1040 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
1041 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
1042 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
1043 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
1044 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
1045 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
1046 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
1047 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
1048 #define PORT_FEATURE_LINK_SPEED_20G 0x00080000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
1051 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
1052 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
1053 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
1054 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
1055 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
1056 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057
1058 /* The default for MCP link configuration,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001059 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001060 u32 mfw_wol_link_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001061
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001062 /* The default for the driver of the second external phy,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001063 uses the same defines as link_config */
1064 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001065
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001066 /* The default for MCP of the second external phy,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001067 uses the same defines as link_config */
1068 u32 mfw_wol_link_cfg2; /* 0x480 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001069
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001070
Yuval Mintzc8c60d82012-06-06 17:13:07 +00001071 /* EEE power saving mode */
1072 u32 eee_power_mode; /* 0x484 */
1073 #define PORT_FEAT_CFG_EEE_POWER_MODE_MASK 0x000000FF
1074 #define PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT 0
1075 #define PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED 0x00000000
1076 #define PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED 0x00000001
1077 #define PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE 0x00000002
1078 #define PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY 0x00000003
1079
1080
1081 u32 Reserved2[16]; /* 0x488 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001082};
1083
1084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001085/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001086 * Device Information *
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001087 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001088struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001089
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001090 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001092 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001094 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001095
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001096 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001098 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001099
1100};
1101
1102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001103#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1104 #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1105#endif
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001106
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001107#define FUNC_0 0
1108#define FUNC_1 1
1109#define FUNC_2 2
1110#define FUNC_3 3
1111#define FUNC_4 4
1112#define FUNC_5 5
1113#define FUNC_6 6
1114#define FUNC_7 7
1115#define E1_FUNC_MAX 2
1116#define E1H_FUNC_MAX 8
1117#define E2_FUNC_MAX 4 /* per path */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001118
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001119#define VN_0 0
1120#define VN_1 1
1121#define VN_2 2
1122#define VN_3 3
1123#define E1VN_MAX 1
1124#define E1HVN_MAX 4
1125
1126#define E2_VF_MAX 64 /* HC_REG_VF_CONFIGURATION_SIZE */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001127/* This value (in milliseconds) determines the frequency of the driver
1128 * issuing the PULSE message code. The firmware monitors this periodic
1129 * pulse to determine when to switch to an OS-absent mode. */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001130#define DRV_PULSE_PERIOD_MS 250
Eliezer Tamirf1410642008-02-28 11:51:50 -08001131
1132/* This value (in milliseconds) determines how long the driver should
1133 * wait for an acknowledgement from the firmware before timing out. Once
1134 * the firmware has timed out, the driver will assume there is no firmware
1135 * running and there won't be any firmware-driver synchronization during a
1136 * driver reset. */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001137#define FW_ACK_TIME_OUT_MS 5000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001139#define FW_ACK_POLL_TIME_MS 1
Eliezer Tamirf1410642008-02-28 11:51:50 -08001140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001141#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001142
Dmitry Kravkovde128802012-03-18 10:33:45 +00001143#define MFW_TRACE_SIGNATURE 0x54524342
1144
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001145/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001146 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001147 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001148struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001149
Eliezer Tamirf1410642008-02-28 11:51:50 -08001150 u32 link_status;
1151 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001152
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001153 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
1154 #define LINK_STATUS_LINK_UP 0x00000001
1155 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
1156 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
1157 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
1158 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
1159 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
1160 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
1161 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
1162 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
1163 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
1164 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
1165 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
1166 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
1167 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
1168 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
1169 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
1170 #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD (11<<1)
1171 #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD (11<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001173 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
1174 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001176 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
1177 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
1178 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001179
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001180 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
1181 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
1182 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
1183 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
1184 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
1185 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
1186 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001188 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
1189 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001191 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
1192 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001194 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
1195 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
1196 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
1197 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
1198 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200 #define LINK_STATUS_SERDES_LINK 0x00100000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001201
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001202 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
1203 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
1204 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
1205 #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE 0x10000000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001206
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001207 #define LINK_STATUS_PFC_ENABLED 0x20000000
1208
Yaniv Rosnerde6f3372011-08-02 22:59:25 +00001209 #define LINK_STATUS_PHYSICAL_LINK_FLAG 0x40000000
1210
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001211 u32 port_stx;
1212
Eilon Greensteinde832a52009-02-12 08:36:33 +00001213 u32 stat_nig_timer;
1214
Eilon Greensteina35da8d2009-02-12 08:37:02 +00001215 /* MCP firmware does not use this field */
1216 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001217
1218};
1219
1220
1221struct drv_func_mb {
1222
1223 u32 drv_mb_header;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001224 #define DRV_MSG_CODE_MASK 0xffff0000
1225 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
1226 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
1227 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
1228 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
1229 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
1230 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
1231 #define DRV_MSG_CODE_DCC_OK 0x30000000
1232 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
1233 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
1234 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
1235 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
1236 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
1237 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
1238 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
1239 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001240 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001241 * The optic module verification command requires bootcode
1242 * v5.0.6 or later, te specific optic module verification command
1243 * requires bootcode v5.2.12 or later
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001244 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001245 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
1246 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
1247 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
1248 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Barak Witkowskia3348722012-04-23 03:04:46 +00001249 #define DRV_MSG_CODE_VRFY_AFEX_SUPPORTED 0xa2000000
1250 #define REQ_BC_VER_4_VRFY_AFEX_SUPPORTED 0x00070002
Yaniv Rosner85242ee2011-07-05 01:06:53 +00001251 #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED 0x00070014
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001252 #define REQ_BC_VER_4_PFC_STATS_SUPPORTED 0x00070201
Eliezer Tamirf1410642008-02-28 11:51:50 -08001253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001254 #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
1255 #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Barak Witkowski98768792012-06-19 07:48:31 +00001256 #define REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF 0x00070401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001257
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258 #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
Barak Witkowskia3348722012-04-23 03:04:46 +00001259
1260 #define DRV_MSG_CODE_AFEX_DRIVER_SETMAC 0xd0000000
1261 #define DRV_MSG_CODE_AFEX_LISTGET_ACK 0xd1000000
1262 #define DRV_MSG_CODE_AFEX_LISTSET_ACK 0xd2000000
1263 #define DRV_MSG_CODE_AFEX_STATSGET_ACK 0xd3000000
1264 #define DRV_MSG_CODE_AFEX_VIFSET_ACK 0xd4000000
1265
Barak Witkowski1d187b32011-12-05 22:41:50 +00001266 #define DRV_MSG_CODE_DRV_INFO_ACK 0xd8000000
1267 #define DRV_MSG_CODE_DRV_INFO_NACK 0xd9000000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001268
Yuval Mintzc8c60d82012-06-06 17:13:07 +00001269 #define DRV_MSG_CODE_EEE_RESULTS_ACK 0xda000000
1270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001271 #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
1272 #define REQ_BC_VER_4_SET_MF_BW 0x00060202
1273 #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
1274
1275 #define DRV_MSG_CODE_LINK_STATUS_CHANGED 0x01000000
1276
Yuval Mintz452427b2012-03-26 20:47:07 +00001277 #define DRV_MSG_CODE_INITIATE_FLR 0x02000000
1278 #define REQ_BC_VER_4_INITIATE_FLR 0x00070213
1279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001280 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
1281 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
1282 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1283 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1284
1285 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
Eliezer Tamirf1410642008-02-28 11:51:50 -08001286
1287 u32 drv_mb_param;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001288 #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK 0x00ff0000
1289 #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK 0xff000000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001290
1291 u32 fw_mb_header;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001292 #define FW_MSG_CODE_MASK 0xffff0000
1293 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
1294 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
1295 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
1296 /* Load common chip is supported from bc 6.0.0 */
1297 #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
1298 #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001299
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001300 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
1301 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
1302 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
1303 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
1304 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
1305 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
1306 #define FW_MSG_CODE_DCC_DONE 0x30100000
1307 #define FW_MSG_CODE_LLDP_DONE 0x40100000
1308 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
1309 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
1310 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
1311 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
1312 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
1313 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
1314 #define FW_MSG_CODE_NO_KEY 0x80f00000
1315 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
1316 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
1317 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
1318 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
1319 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
1320 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
1321 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
1322 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
1323 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
1324 #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000
Barak Witkowskia3348722012-04-23 03:04:46 +00001325 #define FW_MSG_CODE_HW_SET_INVALID_IMAGE 0xb0100000
1326
1327 #define FW_MSG_CODE_AFEX_DRIVER_SETMAC_DONE 0xd0100000
1328 #define FW_MSG_CODE_AFEX_LISTGET_ACK 0xd1100000
1329 #define FW_MSG_CODE_AFEX_LISTSET_ACK 0xd2100000
1330 #define FW_MSG_CODE_AFEX_STATSGET_ACK 0xd3100000
1331 #define FW_MSG_CODE_AFEX_VIFSET_ACK 0xd4100000
1332
Barak Witkowski1d187b32011-12-05 22:41:50 +00001333 #define FW_MSG_CODE_DRV_INFO_ACK 0xd8100000
1334 #define FW_MSG_CODE_DRV_INFO_NACK 0xd9100000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001335
Yuval Mintzc8c60d82012-06-06 17:13:07 +00001336 #define FW_MSG_CODE_EEE_RESULS_ACK 0xda100000
1337
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001338 #define FW_MSG_CODE_SET_MF_BW_SENT 0xe0000000
1339 #define FW_MSG_CODE_SET_MF_BW_DONE 0xe1000000
1340
1341 #define FW_MSG_CODE_LINK_CHANGED_ACK 0x01100000
1342
1343 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
1344 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
1345 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1346 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1347
1348 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
Eliezer Tamirf1410642008-02-28 11:51:50 -08001349
1350 u32 fw_mb_param;
1351
1352 u32 drv_pulse_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001353 #define DRV_PULSE_SEQ_MASK 0x00007fff
1354 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
1355 /*
1356 * The system time is in the format of
1357 * (year-2001)*12*32 + month*32 + day.
1358 */
1359 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
1360 /*
1361 * Indicate to the firmware not to go into the
Eliezer Tamirf1410642008-02-28 11:51:50 -08001362 * OS-absent when it is not getting driver pulse.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001363 * This is used for debugging as well for PXE(MBA).
1364 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001365
1366 u32 mcp_pulse_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001367 #define MCP_PULSE_SEQ_MASK 0x00007fff
1368 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001369 /* Indicates to the driver not to assert due to lack
1370 * of MCP response */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001371 #define MCP_EVENT_MASK 0xffff0000
1372 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001373
1374 u32 iscsi_boot_signature;
1375 u32 iscsi_boot_block_offset;
1376
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001377 u32 drv_status;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001378 #define DRV_STATUS_PMF 0x00000001
1379 #define DRV_STATUS_VF_DISABLED 0x00000002
1380 #define DRV_STATUS_SET_MF_BW 0x00000004
1381 #define DRV_STATUS_LINK_EVENT 0x00000008
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001383 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1384 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1385 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1386 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1387 #define DRV_STATUS_DCC_RESERVED1 0x00000800
1388 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1389 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
1390
1391 #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1392 #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Barak Witkowskia3348722012-04-23 03:04:46 +00001393 #define DRV_STATUS_AFEX_EVENT_MASK 0x03f00000
1394 #define DRV_STATUS_AFEX_LISTGET_REQ 0x00100000
1395 #define DRV_STATUS_AFEX_LISTSET_REQ 0x00200000
1396 #define DRV_STATUS_AFEX_STATSGET_REQ 0x00400000
1397 #define DRV_STATUS_AFEX_VIFSET_REQ 0x00800000
1398
Barak Witkowski1d187b32011-12-05 22:41:50 +00001399 #define DRV_STATUS_DRV_INFO_REQ 0x04000000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001400
Yuval Mintzc8c60d82012-06-06 17:13:07 +00001401 #define DRV_STATUS_EEE_NEGOTIATION_RESULTS 0x08000000
1402
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001403 u32 virt_mac_upper;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001404 #define VIRT_MAC_SIGN_MASK 0xffff0000
1405 #define VIRT_MAC_SIGNATURE 0x564d0000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001406 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001407
1408};
1409
1410
1411/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001412 * Management firmware state *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001413 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001414/* Allocate 440 bytes for management firmware */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001415#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001416
1417struct mgmtfw_state {
1418 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1419};
1420
1421
1422/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001423 * Multi-Function configuration *
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001424 ****************************************************************************/
1425struct shared_mf_cfg {
1426
1427 u32 clp_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001428 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001429 /* set by CLP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001430 #define SHARED_MF_CLP_EXIT 0x00000001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001431 /* set by MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001432 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001433
1434};
1435
1436struct port_mf_cfg {
1437
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001438 u32 dynamic_cfg; /* device control channel */
1439 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1440 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1441 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001442
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001443 u32 reserved[1];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001444
1445};
1446
1447struct func_mf_cfg {
1448
1449 u32 config;
1450 /* E/R/I/D */
1451 /* function 0 of each port cannot be hidden */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001452 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001453
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001454 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000006
1455 #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000000
1456 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1457 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1458 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1459 #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1460 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001462 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1463 #define FUNC_MF_CFG_FUNC_DELETED 0x00000010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001464
1465 /* PRI */
1466 /* 0 - low priority, 3 - high priority */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001467 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1468 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1469 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001470
1471 /* MINBW, MAXBW */
1472 /* value range - 0..100, increments in 100Mbps */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001473 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1474 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
1475 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1476 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1477 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
1478 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001480 u32 mac_upper; /* MAC */
1481 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1482 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1483 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001484 u32 mac_lower;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001485 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001486
1487 u32 e1hov_tag; /* VNI */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001488 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1489 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1490 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001491
Barak Witkowskia3348722012-04-23 03:04:46 +00001492 /* afex default VLAN ID - 12 bits */
1493 #define FUNC_MF_CFG_AFEX_VLAN_MASK 0x0fff0000
1494 #define FUNC_MF_CFG_AFEX_VLAN_SHIFT 16
1495
1496 u32 afex_config;
1497 #define FUNC_MF_CFG_AFEX_COS_FILTER_MASK 0x000000ff
1498 #define FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT 0
1499 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK 0x0000ff00
1500 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT 8
1501 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_VAL 0x00000100
1502 #define FUNC_MF_CFG_AFEX_VLAN_MODE_MASK 0x000f0000
1503 #define FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT 16
1504
1505 u32 reserved;
1506};
1507
1508enum mf_cfg_afex_vlan_mode {
1509 FUNC_MF_CFG_AFEX_VLAN_TRUNK_MODE = 0,
1510 FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE,
1511 FUNC_MF_CFG_AFEX_VLAN_TRUNK_TAG_NATIVE_MODE
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001512};
1513
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001514/* This structure is not applicable and should not be accessed on 57711 */
1515struct func_ext_cfg {
1516 u32 func_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001517 #define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1518 #define MACP_FUNC_CFG_FLAGS_SHIFT 0
1519 #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1520 #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1521 #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1522 #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001523
1524 u32 iscsi_mac_addr_upper;
1525 u32 iscsi_mac_addr_lower;
1526
1527 u32 fcoe_mac_addr_upper;
1528 u32 fcoe_mac_addr_lower;
1529
1530 u32 fcoe_wwn_port_name_upper;
1531 u32 fcoe_wwn_port_name_lower;
1532
1533 u32 fcoe_wwn_node_name_upper;
1534 u32 fcoe_wwn_node_name_lower;
1535
1536 u32 preserve_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001537 #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1538 #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1539 #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1540 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1541 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1542 #define MF_FUNC_CFG_PRESERVE_TX_BW (1<<5)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001543};
1544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001545struct mf_cfg {
1546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001547 struct shared_mf_cfg shared_mf_config; /* 0x4 */
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001548 /* 0x8*2*2=0x20 */
1549 struct port_mf_cfg port_mf_config[NVM_PATH_MAX][PORT_MAX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001550 /* for all chips, there are 8 mf functions */
1551 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1552 /*
1553 * Extended configuration per function - this array does not exist and
1554 * should not be accessed on 57711
1555 */
1556 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1557}; /* 0x224 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001558
1559/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001560 * Shared Memory Region *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001562struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001564 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1565 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
1566 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001567 /* validity bits */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001568 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1569 #define SHR_MEM_VALIDITY_MB 0x00200000
1570 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1571 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001572 /* One licensing bit should be set */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001573 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1574 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1575 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1576 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001577 /* Active MFW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001578 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1579 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1580 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1581 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1582 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1583 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001585 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001587 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001588
1589 /* FW information (for internal FW use) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001590 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1591 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1594
1595#ifdef BMAPI
1596 /* This is a variable length array */
1597 /* the number of function depends on the chip type */
1598 struct drv_func_mb func_mb[1]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1599#else
1600 /* the number of function depends on the chip type */
1601 struct drv_func_mb func_mb[]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1602#endif /* BMAPI */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001603
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001604}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606/****************************************************************************
1607 * Shared Memory 2 Region *
1608 ****************************************************************************/
1609/* The fw_flr_ack is actually built in the following way: */
1610/* 8 bit: PF ack */
1611/* 64 bit: VF ack */
1612/* 8 bit: ios_dis_ack */
1613/* In order to maintain endianity in the mailbox hsi, we want to keep using */
1614/* u32. The fw must have the VF right after the PF since this is how it */
1615/* access arrays(it expects always the VF to reside after the PF, and that */
1616/* makes the calculation much easier for it. ) */
1617/* In order to answer both limitations, and keep the struct small, the code */
1618/* will abuse the structure defined here to achieve the actual partition */
1619/* above */
1620/****************************************************************************/
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001621struct fw_flr_ack {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001622 u32 pf_ack;
1623 u32 vf_ack[1];
1624 u32 iov_dis_ack;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001625};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001626
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001627struct fw_flr_mb {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001628 u32 aggint;
1629 u32 opgen_addr;
1630 struct fw_flr_ack ack;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001631};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001632
Yuval Mintzc8c60d82012-06-06 17:13:07 +00001633struct eee_remote_vals {
1634 u32 tx_tw;
1635 u32 rx_tw;
1636};
1637
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001638/**** SUPPORT FOR SHMEM ARRRAYS ***
1639 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1640 * define arrays with storage types smaller then unsigned dwords.
1641 * The macros below add generic support for SHMEM arrays with numeric elements
1642 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1643 * array with individual bit-filed elements accessed using shifts and masks.
1644 *
1645 */
1646
1647/* eb is the bitwidth of a single element */
1648#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1649#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1650
1651/* the bit-position macro allows the used to flip the order of the arrays
1652 * elements on a per byte or word boundary.
1653 *
1654 * example: an array with 8 entries each 4 bit wide. This array will fit into
1655 * a single dword. The diagrmas below show the array order of the nibbles.
1656 *
1657 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1658 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001659 * | | | |
1660 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1661 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001662 *
1663 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1664 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001665 * | | | |
1666 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1667 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001668 *
1669 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1670 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001671 * | | | |
1672 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1673 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001674 */
1675#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1676 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1677 (((i)%((fb)/(eb))) * (eb)))
1678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001679#define SHMEM_ARRAY_GET(a, i, eb, fb) \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001680 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1681 SHMEM_ARRAY_MASK(eb))
1682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001683#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001684do { \
1685 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001686 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001687 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001688 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001689} while (0)
1690
1691
1692/****START OF DCBX STRUCTURES DECLARATIONS****/
1693#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1694#define DCBX_PRI_PG_BITWIDTH 4
1695#define DCBX_PRI_PG_FBITS 8
1696#define DCBX_PRI_PG_GET(a, i) \
1697 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1698#define DCBX_PRI_PG_SET(a, i, val) \
1699 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1700#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1701#define DCBX_BW_PG_BITWIDTH 8
1702#define DCBX_PG_BW_GET(a, i) \
1703 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1704#define DCBX_PG_BW_SET(a, i, val) \
1705 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1706#define DCBX_STRICT_PRI_PG 15
1707#define DCBX_MAX_APP_PROTOCOL 16
1708#define FCOE_APP_IDX 0
1709#define ISCSI_APP_IDX 1
1710#define PREDEFINED_APP_IDX_MAX 2
1711
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001712
1713/* Big/Little endian have the same representation. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001714struct dcbx_ets_feature {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001715 /*
1716 * For Admin MIB - is this feature supported by the
1717 * driver | For Local MIB - should this feature be enabled.
1718 */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001719 u32 enabled;
1720 u32 pg_bw_tbl[2];
1721 u32 pri_pg_tbl[1];
1722};
1723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001724/* Driver structure in LE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001725struct dcbx_pfc_feature {
1726#ifdef __BIG_ENDIAN
1727 u8 pri_en_bitmap;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001728 #define DCBX_PFC_PRI_0 0x01
1729 #define DCBX_PFC_PRI_1 0x02
1730 #define DCBX_PFC_PRI_2 0x04
1731 #define DCBX_PFC_PRI_3 0x08
1732 #define DCBX_PFC_PRI_4 0x10
1733 #define DCBX_PFC_PRI_5 0x20
1734 #define DCBX_PFC_PRI_6 0x40
1735 #define DCBX_PFC_PRI_7 0x80
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001736 u8 pfc_caps;
1737 u8 reserved;
1738 u8 enabled;
1739#elif defined(__LITTLE_ENDIAN)
1740 u8 enabled;
1741 u8 reserved;
1742 u8 pfc_caps;
1743 u8 pri_en_bitmap;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001744 #define DCBX_PFC_PRI_0 0x01
1745 #define DCBX_PFC_PRI_1 0x02
1746 #define DCBX_PFC_PRI_2 0x04
1747 #define DCBX_PFC_PRI_3 0x08
1748 #define DCBX_PFC_PRI_4 0x10
1749 #define DCBX_PFC_PRI_5 0x20
1750 #define DCBX_PFC_PRI_6 0x40
1751 #define DCBX_PFC_PRI_7 0x80
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001752#endif
1753};
1754
1755struct dcbx_app_priority_entry {
1756#ifdef __BIG_ENDIAN
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001757 u16 app_id;
1758 u8 pri_bitmap;
1759 u8 appBitfield;
1760 #define DCBX_APP_ENTRY_VALID 0x01
1761 #define DCBX_APP_ENTRY_SF_MASK 0x30
1762 #define DCBX_APP_ENTRY_SF_SHIFT 4
1763 #define DCBX_APP_SF_ETH_TYPE 0x10
1764 #define DCBX_APP_SF_PORT 0x20
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001765#elif defined(__LITTLE_ENDIAN)
1766 u8 appBitfield;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001767 #define DCBX_APP_ENTRY_VALID 0x01
1768 #define DCBX_APP_ENTRY_SF_MASK 0x30
1769 #define DCBX_APP_ENTRY_SF_SHIFT 4
1770 #define DCBX_APP_SF_ETH_TYPE 0x10
1771 #define DCBX_APP_SF_PORT 0x20
1772 u8 pri_bitmap;
1773 u16 app_id;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001774#endif
1775};
1776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001777
1778/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001779struct dcbx_app_priority_feature {
1780#ifdef __BIG_ENDIAN
1781 u8 reserved;
1782 u8 default_pri;
1783 u8 tc_supported;
1784 u8 enabled;
1785#elif defined(__LITTLE_ENDIAN)
1786 u8 enabled;
1787 u8 tc_supported;
1788 u8 default_pri;
1789 u8 reserved;
1790#endif
1791 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1792};
1793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001794/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001795struct dcbx_features {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796 /* PG feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001797 struct dcbx_ets_feature ets;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001798 /* PFC feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001799 struct dcbx_pfc_feature pfc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001800 /* APP feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001801 struct dcbx_app_priority_feature app;
1802};
1803
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001804/* LLDP protocol parameters */
1805/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001806struct lldp_params {
1807#ifdef __BIG_ENDIAN
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001808 u8 msg_fast_tx_interval;
1809 u8 msg_tx_hold;
1810 u8 msg_tx_interval;
1811 u8 admin_status;
1812 #define LLDP_TX_ONLY 0x01
1813 #define LLDP_RX_ONLY 0x02
1814 #define LLDP_TX_RX 0x03
1815 #define LLDP_DISABLED 0x04
1816 u8 reserved1;
1817 u8 tx_fast;
1818 u8 tx_crd_max;
1819 u8 tx_crd;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001820#elif defined(__LITTLE_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001821 u8 admin_status;
1822 #define LLDP_TX_ONLY 0x01
1823 #define LLDP_RX_ONLY 0x02
1824 #define LLDP_TX_RX 0x03
1825 #define LLDP_DISABLED 0x04
1826 u8 msg_tx_interval;
1827 u8 msg_tx_hold;
1828 u8 msg_fast_tx_interval;
1829 u8 tx_crd;
1830 u8 tx_crd_max;
1831 u8 tx_fast;
1832 u8 reserved1;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001833#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001834 #define REM_CHASSIS_ID_STAT_LEN 4
1835 #define REM_PORT_ID_STAT_LEN 4
1836 /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001837 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001838 /* Holds remote Port ID TLV header, subtype and 9B of payload. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001839 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1840};
1841
1842struct lldp_dcbx_stat {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001843 #define LOCAL_CHASSIS_ID_STAT_LEN 2
1844 #define LOCAL_PORT_ID_STAT_LEN 2
1845 /* Holds local Chassis ID 8B payload of constant subtype 4. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001846 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001847 /* Holds local Port ID 8B payload of constant subtype 3. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001848 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001849 /* Number of DCBX frames transmitted. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001850 u32 num_tx_dcbx_pkts;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001851 /* Number of DCBX frames received. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001852 u32 num_rx_dcbx_pkts;
1853};
1854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001855/* ADMIN MIB - DCBX local machine default configuration. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001856struct lldp_admin_mib {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857 u32 ver_cfg_flags;
1858 #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1859 #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1860 #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1861 #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1862 #define DCBX_ETS_RECO_VALID 0x00000010
1863 #define DCBX_ETS_WILLING 0x00000020
1864 #define DCBX_PFC_WILLING 0x00000040
1865 #define DCBX_APP_WILLING 0x00000080
1866 #define DCBX_VERSION_CEE 0x00000100
1867 #define DCBX_VERSION_IEEE 0x00000200
1868 #define DCBX_DCBX_ENABLED 0x00000400
1869 #define DCBX_CEE_VERSION_MASK 0x0000f000
1870 #define DCBX_CEE_VERSION_SHIFT 12
1871 #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1872 #define DCBX_CEE_MAX_VERSION_SHIFT 16
1873 struct dcbx_features features;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001874};
1875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001876/* REMOTE MIB - remote machine DCBX configuration. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001877struct lldp_remote_mib {
1878 u32 prefix_seq_num;
1879 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001880 #define DCBX_ETS_TLV_RX 0x00000001
1881 #define DCBX_PFC_TLV_RX 0x00000002
1882 #define DCBX_APP_TLV_RX 0x00000004
1883 #define DCBX_ETS_RX_ERROR 0x00000010
1884 #define DCBX_PFC_RX_ERROR 0x00000020
1885 #define DCBX_APP_RX_ERROR 0x00000040
1886 #define DCBX_ETS_REM_WILLING 0x00000100
1887 #define DCBX_PFC_REM_WILLING 0x00000200
1888 #define DCBX_APP_REM_WILLING 0x00000400
1889 #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1890 #define DCBX_REMOTE_MIB_VALID 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001891 struct dcbx_features features;
1892 u32 suffix_seq_num;
1893};
1894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001895/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001896struct lldp_local_mib {
1897 u32 prefix_seq_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001898 /* Indicates if there is mismatch with negotiation results. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001899 u32 error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001900 #define DCBX_LOCAL_ETS_ERROR 0x00000001
1901 #define DCBX_LOCAL_PFC_ERROR 0x00000002
1902 #define DCBX_LOCAL_APP_ERROR 0x00000004
1903 #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1904 #define DCBX_LOCAL_APP_MISMATCH 0x00000020
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001905 #define DCBX_REMOTE_MIB_ERROR 0x00000040
Dmitry Kravkov910b2202012-03-18 10:33:42 +00001906 #define DCBX_REMOTE_ETS_TLV_NOT_FOUND 0x00000080
1907 #define DCBX_REMOTE_PFC_TLV_NOT_FOUND 0x00000100
1908 #define DCBX_REMOTE_APP_TLV_NOT_FOUND 0x00000200
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001909 struct dcbx_features features;
1910 u32 suffix_seq_num;
1911};
1912/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001914struct ncsi_oem_fcoe_features {
1915 u32 fcoe_features1;
1916 #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK 0x0000FFFF
1917 #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET 0
1918
1919 #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK 0xFFFF0000
1920 #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET 16
1921
1922 u32 fcoe_features2;
1923 #define FCOE_FEATURES2_EXCHANGES_MASK 0x0000FFFF
1924 #define FCOE_FEATURES2_EXCHANGES_OFFSET 0
1925
1926 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK 0xFFFF0000
1927 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET 16
1928
1929 u32 fcoe_features3;
1930 #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK 0x0000FFFF
1931 #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET 0
1932
1933 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK 0xFFFF0000
1934 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET 16
1935
1936 u32 fcoe_features4;
1937 #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK 0x0000000F
1938 #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET 0
1939};
1940
1941struct ncsi_oem_data {
1942 u32 driver_version[4];
1943 struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
1944};
1945
Eilon Greenstein2691d512009-08-12 08:22:08 +00001946struct shmem2_region {
1947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001948 u32 size; /* 0x0000 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001949
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001950 u32 dcc_support; /* 0x0004 */
1951 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
1952 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1953 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1954 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1955 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1956 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1957
1958 u32 ext_phy_fw_version2[PORT_MAX]; /* 0x0008 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001959 /*
1960 * For backwards compatibility, if the mf_cfg_addr does not exist
1961 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1962 * end of struct shmem_region
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001963 */
1964 u32 mf_cfg_addr; /* 0x0010 */
1965 #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001966
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001967 struct fw_flr_mb flr_mb; /* 0x0014 */
1968 u32 dcbx_lldp_params_offset; /* 0x0028 */
1969 #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1970 u32 dcbx_neg_res_offset; /* 0x002c */
1971 #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1972 u32 dcbx_remote_mib_offset; /* 0x0030 */
1973 #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001974 /*
1975 * The other shmemX_base_addr holds the other path's shmem address
1976 * required for example in case of common phy init, or for path1 to know
1977 * the address of mcp debug trace which is located in offset from shmem
1978 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001979 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001980 u32 other_shmem_base_addr; /* 0x0034 */
1981 u32 other_shmem2_base_addr; /* 0x0038 */
1982 /*
1983 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
1984 * which were disabled/flred
1985 */
1986 u32 mcp_vf_disabled[E2_VF_MAX / 32]; /* 0x003c */
1987
1988 /*
1989 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
1990 * VFs
1991 */
1992 u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
1993
1994 u32 dcbx_lldp_dcbx_stat_offset; /* 0x0064 */
1995 #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
1996
1997 /*
1998 * edebug_driver_if field is used to transfer messages between edebug
1999 * app to the driver through shmem2.
2000 *
2001 * message format:
2002 * bits 0-2 - function number / instance of driver to perform request
2003 * bits 3-5 - op code / is_ack?
2004 * bits 6-63 - data
2005 */
2006 u32 edebug_driver_if[2]; /* 0x0068 */
2007 #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR 1
2008 #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR 2
2009 #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT 3
2010
2011 u32 nvm_retain_bitmap_addr; /* 0x0070 */
2012
Barak Witkowskia3348722012-04-23 03:04:46 +00002013 /* afex support of that driver */
2014 u32 afex_driver_support; /* 0x0074 */
2015 #define SHMEM_AFEX_VERSION_MASK 0x100f
2016 #define SHMEM_AFEX_SUPPORTED_VERSION_ONE 0x1001
2017 #define SHMEM_AFEX_REDUCED_DRV_LOADED 0x8000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002018
Barak Witkowskia3348722012-04-23 03:04:46 +00002019 /* driver receives addr in scratchpad to which it should respond */
2020 u32 afex_scratchpad_addr_to_write[E2_FUNC_MAX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002021
Barak Witkowskia3348722012-04-23 03:04:46 +00002022 /* generic params from MCP to driver (value depends on the msg sent
2023 * to driver
2024 */
2025 u32 afex_param1_to_driver[E2_FUNC_MAX]; /* 0x0088 */
2026 u32 afex_param2_to_driver[E2_FUNC_MAX]; /* 0x0098 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002027
2028 u32 swim_base_addr; /* 0x0108 */
2029 u32 swim_funcs;
2030 u32 swim_main_cb;
2031
Barak Witkowskia3348722012-04-23 03:04:46 +00002032 /* bitmap notifying which VIF profiles stored in nvram are enabled by
2033 * switch
2034 */
2035 u32 afex_profiles_enabled[2];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002036
2037 /* generic flags controlled by the driver */
2038 u32 drv_flags;
2039 #define DRV_FLAGS_DCB_CONFIGURED 0x1
2040
2041 /* pointer to extended dev_info shared data copied from nvm image */
2042 u32 extended_dev_info_shared_addr;
2043 u32 ncsi_oem_data_addr;
2044
Barak Witkowski1d187b32011-12-05 22:41:50 +00002045 u32 ocsd_host_addr; /* initialized by option ROM */
2046 u32 ocbb_host_addr; /* initialized by option ROM */
2047 u32 ocsd_req_update_interval; /* initialized by option ROM */
2048 u32 temperature_in_half_celsius;
2049 u32 glob_struct_in_host;
2050
2051 u32 dcbx_neg_res_ext_offset;
2052#define SHMEM_DCBX_NEG_RES_EXT_NONE 0x00000000
2053
2054 u32 drv_capabilities_flag[E2_FUNC_MAX];
2055#define DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED 0x00000001
2056#define DRV_FLAGS_CAPABILITIES_LOADED_L2 0x00000002
2057#define DRV_FLAGS_CAPABILITIES_LOADED_FCOE 0x00000004
2058#define DRV_FLAGS_CAPABILITIES_LOADED_ISCSI 0x00000008
2059
2060 u32 extended_dev_info_shared_cfg_size;
2061
2062 u32 dcbx_en[PORT_MAX];
2063
2064 /* The offset points to the multi threaded meta structure */
2065 u32 multi_thread_data_offset;
2066
2067 /* address of DMAable host address holding values from the drivers */
2068 u32 drv_info_host_addr_lo;
2069 u32 drv_info_host_addr_hi;
2070
2071 /* general values written by the MFW (such as current version) */
2072 u32 drv_info_control;
2073#define DRV_INFO_CONTROL_VER_MASK 0x000000ff
2074#define DRV_INFO_CONTROL_VER_SHIFT 0
2075#define DRV_INFO_CONTROL_OP_CODE_MASK 0x0000ff00
2076#define DRV_INFO_CONTROL_OP_CODE_SHIFT 8
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002077 u32 ibft_host_addr; /* initialized by option ROM */
Yuval Mintzc8c60d82012-06-06 17:13:07 +00002078 struct eee_remote_vals eee_remote_vals[PORT_MAX];
2079 u32 reserved[E2_FUNC_MAX];
2080
2081
2082 /* the status of EEE auto-negotiation
2083 * bits 15:0 the configured tx-lpi entry timer value. Depends on bit 31.
2084 * bits 19:16 the supported modes for EEE.
2085 * bits 23:20 the speeds advertised for EEE.
2086 * bits 27:24 the speeds the Link partner advertised for EEE.
2087 * The supported/adv. modes in bits 27:19 originate from the
2088 * SHMEM_EEE_XXX_ADV definitions (where XXX is replaced by speed).
2089 * bit 28 when 1'b1 EEE was requested.
2090 * bit 29 when 1'b1 tx lpi was requested.
2091 * bit 30 when 1'b1 EEE was negotiated. Tx lpi will be asserted iff
2092 * 30:29 are 2'b11.
2093 * bit 31 when 1'b0 bits 15:0 contain a PORT_FEAT_CFG_EEE_ define as
2094 * value. When 1'b1 those bits contains a value times 16 microseconds.
2095 */
2096 u32 eee_status[PORT_MAX];
2097 #define SHMEM_EEE_TIMER_MASK 0x0000ffff
2098 #define SHMEM_EEE_SUPPORTED_MASK 0x000f0000
2099 #define SHMEM_EEE_SUPPORTED_SHIFT 16
2100 #define SHMEM_EEE_ADV_STATUS_MASK 0x00f00000
2101 #define SHMEM_EEE_100M_ADV (1<<0)
2102 #define SHMEM_EEE_1G_ADV (1<<1)
2103 #define SHMEM_EEE_10G_ADV (1<<2)
2104 #define SHMEM_EEE_ADV_STATUS_SHIFT 20
2105 #define SHMEM_EEE_LP_ADV_STATUS_MASK 0x0f000000
2106 #define SHMEM_EEE_LP_ADV_STATUS_SHIFT 24
2107 #define SHMEM_EEE_REQUESTED_BIT 0x10000000
2108 #define SHMEM_EEE_LPI_REQUESTED_BIT 0x20000000
2109 #define SHMEM_EEE_ACTIVE_BIT 0x40000000
2110 #define SHMEM_EEE_TIME_OUTPUT_BIT 0x80000000
2111
2112 u32 sizeof_port_stats;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002113};
2114
2115
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002116struct emac_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002117 u32 rx_stat_ifhcinoctets;
2118 u32 rx_stat_ifhcinbadoctets;
2119 u32 rx_stat_etherstatsfragments;
2120 u32 rx_stat_ifhcinucastpkts;
2121 u32 rx_stat_ifhcinmulticastpkts;
2122 u32 rx_stat_ifhcinbroadcastpkts;
2123 u32 rx_stat_dot3statsfcserrors;
2124 u32 rx_stat_dot3statsalignmenterrors;
2125 u32 rx_stat_dot3statscarriersenseerrors;
2126 u32 rx_stat_xonpauseframesreceived;
2127 u32 rx_stat_xoffpauseframesreceived;
2128 u32 rx_stat_maccontrolframesreceived;
2129 u32 rx_stat_xoffstateentered;
2130 u32 rx_stat_dot3statsframestoolong;
2131 u32 rx_stat_etherstatsjabbers;
2132 u32 rx_stat_etherstatsundersizepkts;
2133 u32 rx_stat_etherstatspkts64octets;
2134 u32 rx_stat_etherstatspkts65octetsto127octets;
2135 u32 rx_stat_etherstatspkts128octetsto255octets;
2136 u32 rx_stat_etherstatspkts256octetsto511octets;
2137 u32 rx_stat_etherstatspkts512octetsto1023octets;
2138 u32 rx_stat_etherstatspkts1024octetsto1522octets;
2139 u32 rx_stat_etherstatspktsover1522octets;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002141 u32 rx_stat_falsecarriererrors;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002143 u32 tx_stat_ifhcoutoctets;
2144 u32 tx_stat_ifhcoutbadoctets;
2145 u32 tx_stat_etherstatscollisions;
2146 u32 tx_stat_outxonsent;
2147 u32 tx_stat_outxoffsent;
2148 u32 tx_stat_flowcontroldone;
2149 u32 tx_stat_dot3statssinglecollisionframes;
2150 u32 tx_stat_dot3statsmultiplecollisionframes;
2151 u32 tx_stat_dot3statsdeferredtransmissions;
2152 u32 tx_stat_dot3statsexcessivecollisions;
2153 u32 tx_stat_dot3statslatecollisions;
2154 u32 tx_stat_ifhcoutucastpkts;
2155 u32 tx_stat_ifhcoutmulticastpkts;
2156 u32 tx_stat_ifhcoutbroadcastpkts;
2157 u32 tx_stat_etherstatspkts64octets;
2158 u32 tx_stat_etherstatspkts65octetsto127octets;
2159 u32 tx_stat_etherstatspkts128octetsto255octets;
2160 u32 tx_stat_etherstatspkts256octetsto511octets;
2161 u32 tx_stat_etherstatspkts512octetsto1023octets;
2162 u32 tx_stat_etherstatspkts1024octetsto1522octets;
2163 u32 tx_stat_etherstatspktsover1522octets;
2164 u32 tx_stat_dot3statsinternalmactransmiterrors;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002165};
2166
2167
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002168struct bmac1_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002169 u32 tx_stat_gtpkt_lo;
2170 u32 tx_stat_gtpkt_hi;
2171 u32 tx_stat_gtxpf_lo;
2172 u32 tx_stat_gtxpf_hi;
2173 u32 tx_stat_gtfcs_lo;
2174 u32 tx_stat_gtfcs_hi;
2175 u32 tx_stat_gtmca_lo;
2176 u32 tx_stat_gtmca_hi;
2177 u32 tx_stat_gtbca_lo;
2178 u32 tx_stat_gtbca_hi;
2179 u32 tx_stat_gtfrg_lo;
2180 u32 tx_stat_gtfrg_hi;
2181 u32 tx_stat_gtovr_lo;
2182 u32 tx_stat_gtovr_hi;
2183 u32 tx_stat_gt64_lo;
2184 u32 tx_stat_gt64_hi;
2185 u32 tx_stat_gt127_lo;
2186 u32 tx_stat_gt127_hi;
2187 u32 tx_stat_gt255_lo;
2188 u32 tx_stat_gt255_hi;
2189 u32 tx_stat_gt511_lo;
2190 u32 tx_stat_gt511_hi;
2191 u32 tx_stat_gt1023_lo;
2192 u32 tx_stat_gt1023_hi;
2193 u32 tx_stat_gt1518_lo;
2194 u32 tx_stat_gt1518_hi;
2195 u32 tx_stat_gt2047_lo;
2196 u32 tx_stat_gt2047_hi;
2197 u32 tx_stat_gt4095_lo;
2198 u32 tx_stat_gt4095_hi;
2199 u32 tx_stat_gt9216_lo;
2200 u32 tx_stat_gt9216_hi;
2201 u32 tx_stat_gt16383_lo;
2202 u32 tx_stat_gt16383_hi;
2203 u32 tx_stat_gtmax_lo;
2204 u32 tx_stat_gtmax_hi;
2205 u32 tx_stat_gtufl_lo;
2206 u32 tx_stat_gtufl_hi;
2207 u32 tx_stat_gterr_lo;
2208 u32 tx_stat_gterr_hi;
2209 u32 tx_stat_gtbyt_lo;
2210 u32 tx_stat_gtbyt_hi;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002212 u32 rx_stat_gr64_lo;
2213 u32 rx_stat_gr64_hi;
2214 u32 rx_stat_gr127_lo;
2215 u32 rx_stat_gr127_hi;
2216 u32 rx_stat_gr255_lo;
2217 u32 rx_stat_gr255_hi;
2218 u32 rx_stat_gr511_lo;
2219 u32 rx_stat_gr511_hi;
2220 u32 rx_stat_gr1023_lo;
2221 u32 rx_stat_gr1023_hi;
2222 u32 rx_stat_gr1518_lo;
2223 u32 rx_stat_gr1518_hi;
2224 u32 rx_stat_gr2047_lo;
2225 u32 rx_stat_gr2047_hi;
2226 u32 rx_stat_gr4095_lo;
2227 u32 rx_stat_gr4095_hi;
2228 u32 rx_stat_gr9216_lo;
2229 u32 rx_stat_gr9216_hi;
2230 u32 rx_stat_gr16383_lo;
2231 u32 rx_stat_gr16383_hi;
2232 u32 rx_stat_grmax_lo;
2233 u32 rx_stat_grmax_hi;
2234 u32 rx_stat_grpkt_lo;
2235 u32 rx_stat_grpkt_hi;
2236 u32 rx_stat_grfcs_lo;
2237 u32 rx_stat_grfcs_hi;
2238 u32 rx_stat_grmca_lo;
2239 u32 rx_stat_grmca_hi;
2240 u32 rx_stat_grbca_lo;
2241 u32 rx_stat_grbca_hi;
2242 u32 rx_stat_grxcf_lo;
2243 u32 rx_stat_grxcf_hi;
2244 u32 rx_stat_grxpf_lo;
2245 u32 rx_stat_grxpf_hi;
2246 u32 rx_stat_grxuo_lo;
2247 u32 rx_stat_grxuo_hi;
2248 u32 rx_stat_grjbr_lo;
2249 u32 rx_stat_grjbr_hi;
2250 u32 rx_stat_grovr_lo;
2251 u32 rx_stat_grovr_hi;
2252 u32 rx_stat_grflr_lo;
2253 u32 rx_stat_grflr_hi;
2254 u32 rx_stat_grmeg_lo;
2255 u32 rx_stat_grmeg_hi;
2256 u32 rx_stat_grmeb_lo;
2257 u32 rx_stat_grmeb_hi;
2258 u32 rx_stat_grbyt_lo;
2259 u32 rx_stat_grbyt_hi;
2260 u32 rx_stat_grund_lo;
2261 u32 rx_stat_grund_hi;
2262 u32 rx_stat_grfrg_lo;
2263 u32 rx_stat_grfrg_hi;
2264 u32 rx_stat_grerb_lo;
2265 u32 rx_stat_grerb_hi;
2266 u32 rx_stat_grfre_lo;
2267 u32 rx_stat_grfre_hi;
2268 u32 rx_stat_gripj_lo;
2269 u32 rx_stat_gripj_hi;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002270};
2271
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002272struct bmac2_stats {
2273 u32 tx_stat_gtpk_lo; /* gtpok */
2274 u32 tx_stat_gtpk_hi; /* gtpok */
2275 u32 tx_stat_gtxpf_lo; /* gtpf */
2276 u32 tx_stat_gtxpf_hi; /* gtpf */
2277 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
2278 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
2279 u32 tx_stat_gtfcs_lo;
2280 u32 tx_stat_gtfcs_hi;
2281 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
2282 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
2283 u32 tx_stat_gtmca_lo;
2284 u32 tx_stat_gtmca_hi;
2285 u32 tx_stat_gtbca_lo;
2286 u32 tx_stat_gtbca_hi;
2287 u32 tx_stat_gtovr_lo;
2288 u32 tx_stat_gtovr_hi;
2289 u32 tx_stat_gtfrg_lo;
2290 u32 tx_stat_gtfrg_hi;
2291 u32 tx_stat_gtpkt1_lo; /* gtpkt */
2292 u32 tx_stat_gtpkt1_hi; /* gtpkt */
2293 u32 tx_stat_gt64_lo;
2294 u32 tx_stat_gt64_hi;
2295 u32 tx_stat_gt127_lo;
2296 u32 tx_stat_gt127_hi;
2297 u32 tx_stat_gt255_lo;
2298 u32 tx_stat_gt255_hi;
2299 u32 tx_stat_gt511_lo;
2300 u32 tx_stat_gt511_hi;
2301 u32 tx_stat_gt1023_lo;
2302 u32 tx_stat_gt1023_hi;
2303 u32 tx_stat_gt1518_lo;
2304 u32 tx_stat_gt1518_hi;
2305 u32 tx_stat_gt2047_lo;
2306 u32 tx_stat_gt2047_hi;
2307 u32 tx_stat_gt4095_lo;
2308 u32 tx_stat_gt4095_hi;
2309 u32 tx_stat_gt9216_lo;
2310 u32 tx_stat_gt9216_hi;
2311 u32 tx_stat_gt16383_lo;
2312 u32 tx_stat_gt16383_hi;
2313 u32 tx_stat_gtmax_lo;
2314 u32 tx_stat_gtmax_hi;
2315 u32 tx_stat_gtufl_lo;
2316 u32 tx_stat_gtufl_hi;
2317 u32 tx_stat_gterr_lo;
2318 u32 tx_stat_gterr_hi;
2319 u32 tx_stat_gtbyt_lo;
2320 u32 tx_stat_gtbyt_hi;
2321
2322 u32 rx_stat_gr64_lo;
2323 u32 rx_stat_gr64_hi;
2324 u32 rx_stat_gr127_lo;
2325 u32 rx_stat_gr127_hi;
2326 u32 rx_stat_gr255_lo;
2327 u32 rx_stat_gr255_hi;
2328 u32 rx_stat_gr511_lo;
2329 u32 rx_stat_gr511_hi;
2330 u32 rx_stat_gr1023_lo;
2331 u32 rx_stat_gr1023_hi;
2332 u32 rx_stat_gr1518_lo;
2333 u32 rx_stat_gr1518_hi;
2334 u32 rx_stat_gr2047_lo;
2335 u32 rx_stat_gr2047_hi;
2336 u32 rx_stat_gr4095_lo;
2337 u32 rx_stat_gr4095_hi;
2338 u32 rx_stat_gr9216_lo;
2339 u32 rx_stat_gr9216_hi;
2340 u32 rx_stat_gr16383_lo;
2341 u32 rx_stat_gr16383_hi;
2342 u32 rx_stat_grmax_lo;
2343 u32 rx_stat_grmax_hi;
2344 u32 rx_stat_grpkt_lo;
2345 u32 rx_stat_grpkt_hi;
2346 u32 rx_stat_grfcs_lo;
2347 u32 rx_stat_grfcs_hi;
2348 u32 rx_stat_gruca_lo;
2349 u32 rx_stat_gruca_hi;
2350 u32 rx_stat_grmca_lo;
2351 u32 rx_stat_grmca_hi;
2352 u32 rx_stat_grbca_lo;
2353 u32 rx_stat_grbca_hi;
2354 u32 rx_stat_grxpf_lo; /* grpf */
2355 u32 rx_stat_grxpf_hi; /* grpf */
2356 u32 rx_stat_grpp_lo;
2357 u32 rx_stat_grpp_hi;
2358 u32 rx_stat_grxuo_lo; /* gruo */
2359 u32 rx_stat_grxuo_hi; /* gruo */
2360 u32 rx_stat_grjbr_lo;
2361 u32 rx_stat_grjbr_hi;
2362 u32 rx_stat_grovr_lo;
2363 u32 rx_stat_grovr_hi;
2364 u32 rx_stat_grxcf_lo; /* grcf */
2365 u32 rx_stat_grxcf_hi; /* grcf */
2366 u32 rx_stat_grflr_lo;
2367 u32 rx_stat_grflr_hi;
2368 u32 rx_stat_grpok_lo;
2369 u32 rx_stat_grpok_hi;
2370 u32 rx_stat_grmeg_lo;
2371 u32 rx_stat_grmeg_hi;
2372 u32 rx_stat_grmeb_lo;
2373 u32 rx_stat_grmeb_hi;
2374 u32 rx_stat_grbyt_lo;
2375 u32 rx_stat_grbyt_hi;
2376 u32 rx_stat_grund_lo;
2377 u32 rx_stat_grund_hi;
2378 u32 rx_stat_grfrg_lo;
2379 u32 rx_stat_grfrg_hi;
2380 u32 rx_stat_grerb_lo; /* grerrbyt */
2381 u32 rx_stat_grerb_hi; /* grerrbyt */
2382 u32 rx_stat_grfre_lo; /* grfrerr */
2383 u32 rx_stat_grfre_hi; /* grfrerr */
2384 u32 rx_stat_gripj_lo;
2385 u32 rx_stat_gripj_hi;
2386};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002388struct mstat_stats {
2389 struct {
2390 /* OTE MSTAT on E3 has a bug where this register's contents are
2391 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2392 */
2393 u32 tx_gtxpok_lo;
2394 u32 tx_gtxpok_hi;
2395 u32 tx_gtxpf_lo;
2396 u32 tx_gtxpf_hi;
2397 u32 tx_gtxpp_lo;
2398 u32 tx_gtxpp_hi;
2399 u32 tx_gtfcs_lo;
2400 u32 tx_gtfcs_hi;
2401 u32 tx_gtuca_lo;
2402 u32 tx_gtuca_hi;
2403 u32 tx_gtmca_lo;
2404 u32 tx_gtmca_hi;
2405 u32 tx_gtgca_lo;
2406 u32 tx_gtgca_hi;
2407 u32 tx_gtpkt_lo;
2408 u32 tx_gtpkt_hi;
2409 u32 tx_gt64_lo;
2410 u32 tx_gt64_hi;
2411 u32 tx_gt127_lo;
2412 u32 tx_gt127_hi;
2413 u32 tx_gt255_lo;
2414 u32 tx_gt255_hi;
2415 u32 tx_gt511_lo;
2416 u32 tx_gt511_hi;
2417 u32 tx_gt1023_lo;
2418 u32 tx_gt1023_hi;
2419 u32 tx_gt1518_lo;
2420 u32 tx_gt1518_hi;
2421 u32 tx_gt2047_lo;
2422 u32 tx_gt2047_hi;
2423 u32 tx_gt4095_lo;
2424 u32 tx_gt4095_hi;
2425 u32 tx_gt9216_lo;
2426 u32 tx_gt9216_hi;
2427 u32 tx_gt16383_lo;
2428 u32 tx_gt16383_hi;
2429 u32 tx_gtufl_lo;
2430 u32 tx_gtufl_hi;
2431 u32 tx_gterr_lo;
2432 u32 tx_gterr_hi;
2433 u32 tx_gtbyt_lo;
2434 u32 tx_gtbyt_hi;
2435 u32 tx_collisions_lo;
2436 u32 tx_collisions_hi;
2437 u32 tx_singlecollision_lo;
2438 u32 tx_singlecollision_hi;
2439 u32 tx_multiplecollisions_lo;
2440 u32 tx_multiplecollisions_hi;
2441 u32 tx_deferred_lo;
2442 u32 tx_deferred_hi;
2443 u32 tx_excessivecollisions_lo;
2444 u32 tx_excessivecollisions_hi;
2445 u32 tx_latecollisions_lo;
2446 u32 tx_latecollisions_hi;
2447 } stats_tx;
2448
2449 struct {
2450 u32 rx_gr64_lo;
2451 u32 rx_gr64_hi;
2452 u32 rx_gr127_lo;
2453 u32 rx_gr127_hi;
2454 u32 rx_gr255_lo;
2455 u32 rx_gr255_hi;
2456 u32 rx_gr511_lo;
2457 u32 rx_gr511_hi;
2458 u32 rx_gr1023_lo;
2459 u32 rx_gr1023_hi;
2460 u32 rx_gr1518_lo;
2461 u32 rx_gr1518_hi;
2462 u32 rx_gr2047_lo;
2463 u32 rx_gr2047_hi;
2464 u32 rx_gr4095_lo;
2465 u32 rx_gr4095_hi;
2466 u32 rx_gr9216_lo;
2467 u32 rx_gr9216_hi;
2468 u32 rx_gr16383_lo;
2469 u32 rx_gr16383_hi;
2470 u32 rx_grpkt_lo;
2471 u32 rx_grpkt_hi;
2472 u32 rx_grfcs_lo;
2473 u32 rx_grfcs_hi;
2474 u32 rx_gruca_lo;
2475 u32 rx_gruca_hi;
2476 u32 rx_grmca_lo;
2477 u32 rx_grmca_hi;
2478 u32 rx_grbca_lo;
2479 u32 rx_grbca_hi;
2480 u32 rx_grxpf_lo;
2481 u32 rx_grxpf_hi;
2482 u32 rx_grxpp_lo;
2483 u32 rx_grxpp_hi;
2484 u32 rx_grxuo_lo;
2485 u32 rx_grxuo_hi;
2486 u32 rx_grovr_lo;
2487 u32 rx_grovr_hi;
2488 u32 rx_grxcf_lo;
2489 u32 rx_grxcf_hi;
2490 u32 rx_grflr_lo;
2491 u32 rx_grflr_hi;
2492 u32 rx_grpok_lo;
2493 u32 rx_grpok_hi;
2494 u32 rx_grbyt_lo;
2495 u32 rx_grbyt_hi;
2496 u32 rx_grund_lo;
2497 u32 rx_grund_hi;
2498 u32 rx_grfrg_lo;
2499 u32 rx_grfrg_hi;
2500 u32 rx_grerb_lo;
2501 u32 rx_grerb_hi;
2502 u32 rx_grfre_lo;
2503 u32 rx_grfre_hi;
2504
2505 u32 rx_alignmenterrors_lo;
2506 u32 rx_alignmenterrors_hi;
2507 u32 rx_falsecarrier_lo;
2508 u32 rx_falsecarrier_hi;
2509 u32 rx_llfcmsgcnt_lo;
2510 u32 rx_llfcmsgcnt_hi;
2511 } stats_rx;
2512};
2513
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002514union mac_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002515 struct emac_stats emac_stats;
2516 struct bmac1_stats bmac1_stats;
2517 struct bmac2_stats bmac2_stats;
2518 struct mstat_stats mstat_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002519};
2520
2521
2522struct mac_stx {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002523 /* in_bad_octets */
2524 u32 rx_stat_ifhcinbadoctets_hi;
2525 u32 rx_stat_ifhcinbadoctets_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002527 /* out_bad_octets */
2528 u32 tx_stat_ifhcoutbadoctets_hi;
2529 u32 tx_stat_ifhcoutbadoctets_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002531 /* crc_receive_errors */
2532 u32 rx_stat_dot3statsfcserrors_hi;
2533 u32 rx_stat_dot3statsfcserrors_lo;
2534 /* alignment_errors */
2535 u32 rx_stat_dot3statsalignmenterrors_hi;
2536 u32 rx_stat_dot3statsalignmenterrors_lo;
2537 /* carrier_sense_errors */
2538 u32 rx_stat_dot3statscarriersenseerrors_hi;
2539 u32 rx_stat_dot3statscarriersenseerrors_lo;
2540 /* false_carrier_detections */
2541 u32 rx_stat_falsecarriererrors_hi;
2542 u32 rx_stat_falsecarriererrors_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002543
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002544 /* runt_packets_received */
2545 u32 rx_stat_etherstatsundersizepkts_hi;
2546 u32 rx_stat_etherstatsundersizepkts_lo;
2547 /* jabber_packets_received */
2548 u32 rx_stat_dot3statsframestoolong_hi;
2549 u32 rx_stat_dot3statsframestoolong_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002551 /* error_runt_packets_received */
2552 u32 rx_stat_etherstatsfragments_hi;
2553 u32 rx_stat_etherstatsfragments_lo;
2554 /* error_jabber_packets_received */
2555 u32 rx_stat_etherstatsjabbers_hi;
2556 u32 rx_stat_etherstatsjabbers_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002558 /* control_frames_received */
2559 u32 rx_stat_maccontrolframesreceived_hi;
2560 u32 rx_stat_maccontrolframesreceived_lo;
2561 u32 rx_stat_mac_xpf_hi;
2562 u32 rx_stat_mac_xpf_lo;
2563 u32 rx_stat_mac_xcf_hi;
2564 u32 rx_stat_mac_xcf_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002566 /* xoff_state_entered */
2567 u32 rx_stat_xoffstateentered_hi;
2568 u32 rx_stat_xoffstateentered_lo;
2569 /* pause_xon_frames_received */
2570 u32 rx_stat_xonpauseframesreceived_hi;
2571 u32 rx_stat_xonpauseframesreceived_lo;
2572 /* pause_xoff_frames_received */
2573 u32 rx_stat_xoffpauseframesreceived_hi;
2574 u32 rx_stat_xoffpauseframesreceived_lo;
2575 /* pause_xon_frames_transmitted */
2576 u32 tx_stat_outxonsent_hi;
2577 u32 tx_stat_outxonsent_lo;
2578 /* pause_xoff_frames_transmitted */
2579 u32 tx_stat_outxoffsent_hi;
2580 u32 tx_stat_outxoffsent_lo;
2581 /* flow_control_done */
2582 u32 tx_stat_flowcontroldone_hi;
2583 u32 tx_stat_flowcontroldone_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002585 /* ether_stats_collisions */
2586 u32 tx_stat_etherstatscollisions_hi;
2587 u32 tx_stat_etherstatscollisions_lo;
2588 /* single_collision_transmit_frames */
2589 u32 tx_stat_dot3statssinglecollisionframes_hi;
2590 u32 tx_stat_dot3statssinglecollisionframes_lo;
2591 /* multiple_collision_transmit_frames */
2592 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
2593 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
2594 /* deferred_transmissions */
2595 u32 tx_stat_dot3statsdeferredtransmissions_hi;
2596 u32 tx_stat_dot3statsdeferredtransmissions_lo;
2597 /* excessive_collision_frames */
2598 u32 tx_stat_dot3statsexcessivecollisions_hi;
2599 u32 tx_stat_dot3statsexcessivecollisions_lo;
2600 /* late_collision_frames */
2601 u32 tx_stat_dot3statslatecollisions_hi;
2602 u32 tx_stat_dot3statslatecollisions_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002604 /* frames_transmitted_64_bytes */
2605 u32 tx_stat_etherstatspkts64octets_hi;
2606 u32 tx_stat_etherstatspkts64octets_lo;
2607 /* frames_transmitted_65_127_bytes */
2608 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
2609 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
2610 /* frames_transmitted_128_255_bytes */
2611 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
2612 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
2613 /* frames_transmitted_256_511_bytes */
2614 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
2615 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
2616 /* frames_transmitted_512_1023_bytes */
2617 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
2618 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
2619 /* frames_transmitted_1024_1522_bytes */
2620 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
2621 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
2622 /* frames_transmitted_1523_9022_bytes */
2623 u32 tx_stat_etherstatspktsover1522octets_hi;
2624 u32 tx_stat_etherstatspktsover1522octets_lo;
2625 u32 tx_stat_mac_2047_hi;
2626 u32 tx_stat_mac_2047_lo;
2627 u32 tx_stat_mac_4095_hi;
2628 u32 tx_stat_mac_4095_lo;
2629 u32 tx_stat_mac_9216_hi;
2630 u32 tx_stat_mac_9216_lo;
2631 u32 tx_stat_mac_16383_hi;
2632 u32 tx_stat_mac_16383_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002634 /* internal_mac_transmit_errors */
2635 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
2636 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002638 /* if_out_discards */
2639 u32 tx_stat_mac_ufl_hi;
2640 u32 tx_stat_mac_ufl_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002641};
2642
2643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002644#define MAC_STX_IDX_MAX 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002645
2646struct host_port_stats {
Barak Witkowski0e898dd2011-12-05 21:52:22 +00002647 u32 host_port_stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002649 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002651 u32 brb_drop_hi;
2652 u32 brb_drop_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002653
Barak Witkowski0e898dd2011-12-05 21:52:22 +00002654 u32 not_used; /* obsolete */
2655 u32 pfc_frames_tx_hi;
2656 u32 pfc_frames_tx_lo;
2657 u32 pfc_frames_rx_hi;
2658 u32 pfc_frames_rx_lo;
Yuval Mintzc8c60d82012-06-06 17:13:07 +00002659
2660 u32 eee_lpi_count_hi;
2661 u32 eee_lpi_count_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002662};
2663
2664
2665struct host_func_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002666 u32 host_func_stats_start;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002668 u32 total_bytes_received_hi;
2669 u32 total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002670
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002671 u32 total_bytes_transmitted_hi;
2672 u32 total_bytes_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002673
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002674 u32 total_unicast_packets_received_hi;
2675 u32 total_unicast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002677 u32 total_multicast_packets_received_hi;
2678 u32 total_multicast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002679
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002680 u32 total_broadcast_packets_received_hi;
2681 u32 total_broadcast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002683 u32 total_unicast_packets_transmitted_hi;
2684 u32 total_unicast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002686 u32 total_multicast_packets_transmitted_hi;
2687 u32 total_multicast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002689 u32 total_broadcast_packets_transmitted_hi;
2690 u32 total_broadcast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002692 u32 valid_bytes_received_hi;
2693 u32 valid_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002694
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002695 u32 host_func_stats_end;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002696};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002697
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002698/* VIC definitions */
2699#define VICSTATST_UIF_INDEX 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002700
Barak Witkowski1d187b32011-12-05 22:41:50 +00002701/* current drv_info version */
2702#define DRV_INFO_CUR_VER 1
2703
2704/* drv_info op codes supported */
2705enum drv_info_opcode {
2706 ETH_STATS_OPCODE,
2707 FCOE_STATS_OPCODE,
2708 ISCSI_STATS_OPCODE
2709};
2710
2711#define ETH_STAT_INFO_VERSION_LEN 12
2712/* Per PCI Function Ethernet Statistics required from the driver */
2713struct eth_stats_info {
2714 /* Function's Driver Version. padded to 12 */
2715 u8 version[ETH_STAT_INFO_VERSION_LEN];
2716 /* Locally Admin Addr. BigEndian EIU48. Actual size is 6 bytes */
2717 u8 mac_local[8];
2718 u8 mac_add1[8]; /* Additional Programmed MAC Addr 1. */
2719 u8 mac_add2[8]; /* Additional Programmed MAC Addr 2. */
2720 u32 mtu_size; /* MTU Size. Note : Negotiated MTU */
2721 u32 feature_flags; /* Feature_Flags. */
2722#define FEATURE_ETH_CHKSUM_OFFLOAD_MASK 0x01
2723#define FEATURE_ETH_LSO_MASK 0x02
2724#define FEATURE_ETH_BOOTMODE_MASK 0x1C
2725#define FEATURE_ETH_BOOTMODE_SHIFT 2
2726#define FEATURE_ETH_BOOTMODE_NONE (0x0 << 2)
2727#define FEATURE_ETH_BOOTMODE_PXE (0x1 << 2)
2728#define FEATURE_ETH_BOOTMODE_ISCSI (0x2 << 2)
2729#define FEATURE_ETH_BOOTMODE_FCOE (0x3 << 2)
2730#define FEATURE_ETH_TOE_MASK 0x20
2731 u32 lso_max_size; /* LSO MaxOffloadSize. */
2732 u32 lso_min_seg_cnt; /* LSO MinSegmentCount. */
2733 /* Num Offloaded Connections TCP_IPv4. */
2734 u32 ipv4_ofld_cnt;
2735 /* Num Offloaded Connections TCP_IPv6. */
2736 u32 ipv6_ofld_cnt;
2737 u32 promiscuous_mode; /* Promiscuous Mode. non-zero true */
2738 u32 txq_size; /* TX Descriptors Queue Size */
2739 u32 rxq_size; /* RX Descriptors Queue Size */
2740 /* TX Descriptor Queue Avg Depth. % Avg Queue Depth since last poll */
2741 u32 txq_avg_depth;
2742 /* RX Descriptors Queue Avg Depth. % Avg Queue Depth since last poll */
2743 u32 rxq_avg_depth;
2744 /* IOV_Offload. 0=none; 1=MultiQueue, 2=VEB 3= VEPA*/
2745 u32 iov_offload;
2746 /* Number of NetQueue/VMQ Config'd. */
2747 u32 netq_cnt;
2748 u32 vf_cnt; /* Num VF assigned to this PF. */
2749};
2750
2751/* Per PCI Function FCOE Statistics required from the driver */
2752struct fcoe_stats_info {
2753 u8 version[12]; /* Function's Driver Version. */
2754 u8 mac_local[8]; /* Locally Admin Addr. */
2755 u8 mac_add1[8]; /* Additional Programmed MAC Addr 1. */
2756 u8 mac_add2[8]; /* Additional Programmed MAC Addr 2. */
2757 /* QoS Priority (per 802.1p). 0-7255 */
2758 u32 qos_priority;
2759 u32 txq_size; /* FCoE TX Descriptors Queue Size. */
2760 u32 rxq_size; /* FCoE RX Descriptors Queue Size. */
2761 /* FCoE TX Descriptor Queue Avg Depth. */
2762 u32 txq_avg_depth;
2763 /* FCoE RX Descriptors Queue Avg Depth. */
2764 u32 rxq_avg_depth;
2765 u32 rx_frames_lo; /* FCoE RX Frames received. */
2766 u32 rx_frames_hi; /* FCoE RX Frames received. */
2767 u32 rx_bytes_lo; /* FCoE RX Bytes received. */
2768 u32 rx_bytes_hi; /* FCoE RX Bytes received. */
2769 u32 tx_frames_lo; /* FCoE TX Frames sent. */
2770 u32 tx_frames_hi; /* FCoE TX Frames sent. */
2771 u32 tx_bytes_lo; /* FCoE TX Bytes sent. */
2772 u32 tx_bytes_hi; /* FCoE TX Bytes sent. */
2773};
2774
2775/* Per PCI Function iSCSI Statistics required from the driver*/
2776struct iscsi_stats_info {
2777 u8 version[12]; /* Function's Driver Version. */
2778 u8 mac_local[8]; /* Locally Admin iSCSI MAC Addr. */
2779 u8 mac_add1[8]; /* Additional Programmed MAC Addr 1. */
2780 /* QoS Priority (per 802.1p). 0-7255 */
2781 u32 qos_priority;
2782 u8 initiator_name[64]; /* iSCSI Boot Initiator Node name. */
2783 u8 ww_port_name[64]; /* iSCSI World wide port name */
2784 u8 boot_target_name[64];/* iSCSI Boot Target Name. */
2785 u8 boot_target_ip[16]; /* iSCSI Boot Target IP. */
2786 u32 boot_target_portal; /* iSCSI Boot Target Portal. */
2787 u8 boot_init_ip[16]; /* iSCSI Boot Initiator IP Address. */
2788 u32 max_frame_size; /* Max Frame Size. bytes */
2789 u32 txq_size; /* PDU TX Descriptors Queue Size. */
2790 u32 rxq_size; /* PDU RX Descriptors Queue Size. */
2791 u32 txq_avg_depth; /* PDU TX Descriptor Queue Avg Depth. */
2792 u32 rxq_avg_depth; /* PDU RX Descriptors Queue Avg Depth. */
2793 u32 rx_pdus_lo; /* iSCSI PDUs received. */
2794 u32 rx_pdus_hi; /* iSCSI PDUs received. */
2795 u32 rx_bytes_lo; /* iSCSI RX Bytes received. */
2796 u32 rx_bytes_hi; /* iSCSI RX Bytes received. */
2797 u32 tx_pdus_lo; /* iSCSI PDUs sent. */
2798 u32 tx_pdus_hi; /* iSCSI PDUs sent. */
2799 u32 tx_bytes_lo; /* iSCSI PDU TX Bytes sent. */
2800 u32 tx_bytes_hi; /* iSCSI PDU TX Bytes sent. */
2801 u32 pcp_prior_map_tbl; /* C-PCP to S-PCP Priority MapTable.
2802 * 9 nibbles, the position of each nibble
2803 * represents the C-PCP value, the value
2804 * of the nibble = S-PCP value.
2805 */
2806};
2807
2808union drv_info_to_mcp {
2809 struct eth_stats_info ether_stat;
2810 struct fcoe_stats_info fcoe_stat;
2811 struct iscsi_stats_info iscsi_stat;
2812};
Barak Witkowskia3348722012-04-23 03:04:46 +00002813
2814/* stats collected for afex.
2815 * NOTE: structure is exactly as expected to be received by the switch.
2816 * order must remain exactly as is unless protocol changes !
2817 */
2818struct afex_stats {
2819 u32 tx_unicast_frames_hi;
2820 u32 tx_unicast_frames_lo;
2821 u32 tx_unicast_bytes_hi;
2822 u32 tx_unicast_bytes_lo;
2823 u32 tx_multicast_frames_hi;
2824 u32 tx_multicast_frames_lo;
2825 u32 tx_multicast_bytes_hi;
2826 u32 tx_multicast_bytes_lo;
2827 u32 tx_broadcast_frames_hi;
2828 u32 tx_broadcast_frames_lo;
2829 u32 tx_broadcast_bytes_hi;
2830 u32 tx_broadcast_bytes_lo;
2831 u32 tx_frames_discarded_hi;
2832 u32 tx_frames_discarded_lo;
2833 u32 tx_frames_dropped_hi;
2834 u32 tx_frames_dropped_lo;
2835
2836 u32 rx_unicast_frames_hi;
2837 u32 rx_unicast_frames_lo;
2838 u32 rx_unicast_bytes_hi;
2839 u32 rx_unicast_bytes_lo;
2840 u32 rx_multicast_frames_hi;
2841 u32 rx_multicast_frames_lo;
2842 u32 rx_multicast_bytes_hi;
2843 u32 rx_multicast_bytes_lo;
2844 u32 rx_broadcast_frames_hi;
2845 u32 rx_broadcast_frames_lo;
2846 u32 rx_broadcast_bytes_hi;
2847 u32 rx_broadcast_bytes_lo;
2848 u32 rx_frames_discarded_hi;
2849 u32 rx_frames_discarded_lo;
2850 u32 rx_frames_dropped_hi;
2851 u32 rx_frames_dropped_lo;
2852};
2853
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002854#define BCM_5710_FW_MAJOR_VERSION 7
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002855#define BCM_5710_FW_MINOR_VERSION 2
Barak Witkowskia3348722012-04-23 03:04:46 +00002856#define BCM_5710_FW_REVISION_VERSION 51
2857#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002858#define BCM_5710_FW_COMPILE_FLAGS 1
2859
2860
2861/*
2862 * attention bits
2863 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002864struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002865 __le32 attn_bits;
2866 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002867 u8 status_block_id;
2868 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002869 __le16 attn_bits_index;
2870 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002871};
2872
2873
2874/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002875 * The eth aggregative context of Cstorm
2876 */
2877struct cstorm_eth_ag_context {
2878 u32 __reserved0[10];
2879};
2880
2881
2882/*
2883 * dmae command structure
2884 */
2885struct dmae_command {
2886 u32 opcode;
2887#define DMAE_COMMAND_SRC (0x1<<0)
2888#define DMAE_COMMAND_SRC_SHIFT 0
2889#define DMAE_COMMAND_DST (0x3<<1)
2890#define DMAE_COMMAND_DST_SHIFT 1
2891#define DMAE_COMMAND_C_DST (0x1<<3)
2892#define DMAE_COMMAND_C_DST_SHIFT 3
2893#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2894#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2895#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2896#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2897#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2898#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2899#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2900#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2901#define DMAE_COMMAND_PORT (0x1<<11)
2902#define DMAE_COMMAND_PORT_SHIFT 11
2903#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2904#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2905#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2906#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2907#define DMAE_COMMAND_DST_RESET (0x1<<14)
2908#define DMAE_COMMAND_DST_RESET_SHIFT 14
2909#define DMAE_COMMAND_E1HVN (0x3<<15)
2910#define DMAE_COMMAND_E1HVN_SHIFT 15
2911#define DMAE_COMMAND_DST_VN (0x3<<17)
2912#define DMAE_COMMAND_DST_VN_SHIFT 17
2913#define DMAE_COMMAND_C_FUNC (0x1<<19)
2914#define DMAE_COMMAND_C_FUNC_SHIFT 19
2915#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2916#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2917#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2918#define DMAE_COMMAND_RESERVED0_SHIFT 22
2919 u32 src_addr_lo;
2920 u32 src_addr_hi;
2921 u32 dst_addr_lo;
2922 u32 dst_addr_hi;
2923#if defined(__BIG_ENDIAN)
2924 u16 opcode_iov;
2925#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2926#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2927#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2928#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2929#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2930#define DMAE_COMMAND_RESERVED1_SHIFT 7
2931#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2932#define DMAE_COMMAND_DST_VFID_SHIFT 8
2933#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2934#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2935#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2936#define DMAE_COMMAND_RESERVED2_SHIFT 15
2937 u16 len;
2938#elif defined(__LITTLE_ENDIAN)
2939 u16 len;
2940 u16 opcode_iov;
2941#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2942#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2943#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2944#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2945#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2946#define DMAE_COMMAND_RESERVED1_SHIFT 7
2947#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2948#define DMAE_COMMAND_DST_VFID_SHIFT 8
2949#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2950#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2951#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2952#define DMAE_COMMAND_RESERVED2_SHIFT 15
2953#endif
2954 u32 comp_addr_lo;
2955 u32 comp_addr_hi;
2956 u32 comp_val;
2957 u32 crc32;
2958 u32 crc32_c;
2959#if defined(__BIG_ENDIAN)
2960 u16 crc16_c;
2961 u16 crc16;
2962#elif defined(__LITTLE_ENDIAN)
2963 u16 crc16;
2964 u16 crc16_c;
2965#endif
2966#if defined(__BIG_ENDIAN)
2967 u16 reserved3;
2968 u16 crc_t10;
2969#elif defined(__LITTLE_ENDIAN)
2970 u16 crc_t10;
2971 u16 reserved3;
2972#endif
2973#if defined(__BIG_ENDIAN)
2974 u16 xsum8;
2975 u16 xsum16;
2976#elif defined(__LITTLE_ENDIAN)
2977 u16 xsum16;
2978 u16 xsum8;
2979#endif
2980};
2981
2982
2983/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002984 * common data for all protocols
2985 */
2986struct doorbell_hdr {
2987 u8 header;
2988#define DOORBELL_HDR_RX (0x1<<0)
2989#define DOORBELL_HDR_RX_SHIFT 0
2990#define DOORBELL_HDR_DB_TYPE (0x1<<1)
2991#define DOORBELL_HDR_DB_TYPE_SHIFT 1
2992#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
2993#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
2994#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
2995#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
2996};
2997
2998/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002999 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003000 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003001struct eth_tx_doorbell {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003002#if defined(__BIG_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003003 u16 npackets;
3004 u8 params;
3005#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
3006#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
3007#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
3008#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
3009#define ETH_TX_DOORBELL_SPARE (0x1<<7)
3010#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3011 struct doorbell_hdr hdr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003012#elif defined(__LITTLE_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003013 struct doorbell_hdr hdr;
3014 u8 params;
3015#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
3016#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
3017#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
3018#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
3019#define ETH_TX_DOORBELL_SPARE (0x1<<7)
3020#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3021 u16 npackets;
Eilon Greensteinca003922009-08-12 22:53:28 -07003022#endif
3023};
3024
3025
3026/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003027 * 3 lines. status block
3028 */
3029struct hc_status_block_e1x {
3030 __le16 index_values[HC_SB_MAX_INDICES_E1X];
3031 __le16 running_index[HC_SB_MAX_SM];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003032 __le32 rsrv[11];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003033};
3034
3035/*
3036 * host status block
3037 */
3038struct host_hc_status_block_e1x {
3039 struct hc_status_block_e1x sb;
3040};
3041
3042
3043/*
3044 * 3 lines. status block
3045 */
3046struct hc_status_block_e2 {
3047 __le16 index_values[HC_SB_MAX_INDICES_E2];
3048 __le16 running_index[HC_SB_MAX_SM];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003049 __le32 reserved[11];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003050};
3051
3052/*
3053 * host status block
3054 */
3055struct host_hc_status_block_e2 {
3056 struct hc_status_block_e2 sb;
3057};
3058
3059
3060/*
3061 * 5 lines. slow-path status block
3062 */
3063struct hc_sp_status_block {
3064 __le16 index_values[HC_SP_SB_MAX_INDICES];
3065 __le16 running_index;
3066 __le16 rsrv;
3067 u32 rsrv1;
3068};
3069
3070/*
3071 * host status block
3072 */
3073struct host_sp_status_block {
3074 struct atten_sp_status_block atten_status_block;
3075 struct hc_sp_status_block sp_sb;
3076};
3077
3078
3079/*
3080 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003081 */
3082struct igu_ack_register {
3083#if defined(__BIG_ENDIAN)
3084 u16 sb_id_and_flags;
3085#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3086#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3087#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3088#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3089#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3090#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3091#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3092#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3093#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3094#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3095 u16 status_block_index;
3096#elif defined(__LITTLE_ENDIAN)
3097 u16 status_block_index;
3098 u16 sb_id_and_flags;
3099#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3100#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3101#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3102#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3103#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3104#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3105#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3106#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3107#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3108#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3109#endif
3110};
3111
3112
3113/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003114 * IGU driver acknowledgement register
3115 */
3116struct igu_backward_compatible {
3117 u32 sb_id_and_flags;
3118#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
3119#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
3120#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
3121#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
3122#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
3123#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
3124#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
3125#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
3126#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
3127#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
3128#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
3129#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
3130 u32 reserved_2;
3131};
3132
3133
3134/*
3135 * IGU driver acknowledgement register
3136 */
3137struct igu_regular {
3138 u32 sb_id_and_flags;
3139#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
3140#define IGU_REGULAR_SB_INDEX_SHIFT 0
3141#define IGU_REGULAR_RESERVED0 (0x1<<20)
3142#define IGU_REGULAR_RESERVED0_SHIFT 20
3143#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
3144#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
3145#define IGU_REGULAR_BUPDATE (0x1<<24)
3146#define IGU_REGULAR_BUPDATE_SHIFT 24
3147#define IGU_REGULAR_ENABLE_INT (0x3<<25)
3148#define IGU_REGULAR_ENABLE_INT_SHIFT 25
3149#define IGU_REGULAR_RESERVED_1 (0x1<<27)
3150#define IGU_REGULAR_RESERVED_1_SHIFT 27
3151#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
3152#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
3153#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
3154#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
3155#define IGU_REGULAR_BCLEANUP (0x1<<31)
3156#define IGU_REGULAR_BCLEANUP_SHIFT 31
3157 u32 reserved_2;
3158};
3159
3160/*
3161 * IGU driver acknowledgement register
3162 */
3163union igu_consprod_reg {
3164 struct igu_regular regular;
3165 struct igu_backward_compatible backward_compatible;
3166};
3167
3168
3169/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003170 * Igu control commands
3171 */
3172enum igu_ctrl_cmd {
3173 IGU_CTRL_CMD_TYPE_RD,
3174 IGU_CTRL_CMD_TYPE_WR,
3175 MAX_IGU_CTRL_CMD
3176};
3177
3178
3179/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003180 * Control register for the IGU command register
3181 */
3182struct igu_ctrl_reg {
3183 u32 ctrl_data;
3184#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
3185#define IGU_CTRL_REG_ADDRESS_SHIFT 0
3186#define IGU_CTRL_REG_FID (0x7F<<12)
3187#define IGU_CTRL_REG_FID_SHIFT 12
3188#define IGU_CTRL_REG_RESERVED (0x1<<19)
3189#define IGU_CTRL_REG_RESERVED_SHIFT 19
3190#define IGU_CTRL_REG_TYPE (0x1<<20)
3191#define IGU_CTRL_REG_TYPE_SHIFT 20
3192#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
3193#define IGU_CTRL_REG_UNUSED_SHIFT 21
3194};
3195
3196
3197/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003198 * Igu interrupt command
3199 */
3200enum igu_int_cmd {
3201 IGU_INT_ENABLE,
3202 IGU_INT_DISABLE,
3203 IGU_INT_NOP,
3204 IGU_INT_NOP2,
3205 MAX_IGU_INT_CMD
3206};
3207
3208
3209/*
3210 * Igu segments
3211 */
3212enum igu_seg_access {
3213 IGU_SEG_ACCESS_NORM,
3214 IGU_SEG_ACCESS_DEF,
3215 IGU_SEG_ACCESS_ATTN,
3216 MAX_IGU_SEG_ACCESS
3217};
3218
3219
3220/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003221 * Parser parsing flags field
3222 */
3223struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003224 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003225#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
3226#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003227#define PARSING_FLAGS_VLAN (0x1<<1)
3228#define PARSING_FLAGS_VLAN_SHIFT 1
3229#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
3230#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003231#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
3232#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
3233#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
3234#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
3235#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
3236#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
3237#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
3238#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
3239#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
3240#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
3241#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
3242#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
3243#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
3244#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
3245#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
3246#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
3247#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
3248#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
3249#define PARSING_FLAGS_RESERVED0 (0x3<<14)
3250#define PARSING_FLAGS_RESERVED0_SHIFT 14
3251};
3252
3253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003254/*
3255 * Parsing flags for TCP ACK type
3256 */
3257enum prs_flags_ack_type {
3258 PRS_FLAG_PUREACK_PIGGY,
3259 PRS_FLAG_PUREACK_PURE,
3260 MAX_PRS_FLAGS_ACK_TYPE
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003261};
3262
3263
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003264/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003265 * Parsing flags for Ethernet address type
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003266 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003267enum prs_flags_eth_addr_type {
3268 PRS_FLAG_ETHTYPE_NON_UNICAST,
3269 PRS_FLAG_ETHTYPE_UNICAST,
3270 MAX_PRS_FLAGS_ETH_ADDR_TYPE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003271};
3272
3273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003274/*
3275 * Parsing flags for over-ethernet protocol
3276 */
3277enum prs_flags_over_eth {
3278 PRS_FLAG_OVERETH_UNKNOWN,
3279 PRS_FLAG_OVERETH_IPV4,
3280 PRS_FLAG_OVERETH_IPV6,
3281 PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
3282 MAX_PRS_FLAGS_OVER_ETH
3283};
3284
3285
3286/*
3287 * Parsing flags for over-IP protocol
3288 */
3289enum prs_flags_over_ip {
3290 PRS_FLAG_OVERIP_UNKNOWN,
3291 PRS_FLAG_OVERIP_TCP,
3292 PRS_FLAG_OVERIP_UDP,
3293 MAX_PRS_FLAGS_OVER_IP
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003294};
3295
3296
3297/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003298 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003299 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003300struct sdm_op_gen {
3301 __le32 command;
3302#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
3303#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
3304#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
3305#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
3306#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
3307#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3308#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3309#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3310#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3311#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003312};
3313
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003314
3315/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003316 * Timers connection context
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003317 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003318struct timers_block_context {
3319 u32 __reserved_0;
3320 u32 __reserved_1;
3321 u32 __reserved_2;
3322 u32 flags;
3323#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3324#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3325#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3326#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3327#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3328#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003329};
3330
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003332/*
3333 * The eth aggregative context of Tstorm
3334 */
3335struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003336 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003337};
3338
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003339
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003340/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003341 * The eth aggregative context of Ustorm
3342 */
3343struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003344 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003345#if defined(__BIG_ENDIAN)
3346 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003347 u8 __reserved2;
3348 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003349#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003350 u16 __reserved1;
3351 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003352 u8 cdu_usage;
3353#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003354 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003355};
3356
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003358/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003359 * The eth aggregative context of Xstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003360 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003361struct xstorm_eth_ag_context {
3362 u32 reserved0;
3363#if defined(__BIG_ENDIAN)
3364 u8 cdu_reserved;
3365 u8 reserved2;
3366 u16 reserved1;
3367#elif defined(__LITTLE_ENDIAN)
3368 u16 reserved1;
3369 u8 reserved2;
3370 u8 cdu_reserved;
3371#endif
3372 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003373};
3374
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003375
3376/*
3377 * doorbell message sent to the chip
3378 */
3379struct doorbell {
3380#if defined(__BIG_ENDIAN)
3381 u16 zero_fill2;
3382 u8 zero_fill1;
3383 struct doorbell_hdr header;
3384#elif defined(__LITTLE_ENDIAN)
3385 struct doorbell_hdr header;
3386 u8 zero_fill1;
3387 u16 zero_fill2;
3388#endif
3389};
3390
3391
3392/*
3393 * doorbell message sent to the chip
3394 */
3395struct doorbell_set_prod {
3396#if defined(__BIG_ENDIAN)
3397 u16 prod;
3398 u8 zero_fill1;
3399 struct doorbell_hdr header;
3400#elif defined(__LITTLE_ENDIAN)
3401 struct doorbell_hdr header;
3402 u8 zero_fill1;
3403 u16 prod;
3404#endif
3405};
3406
3407
3408struct regpair {
3409 __le32 lo;
3410 __le32 hi;
3411};
3412
3413
3414/*
3415 * Classify rule opcodes in E2/E3
3416 */
3417enum classify_rule {
3418 CLASSIFY_RULE_OPCODE_MAC,
3419 CLASSIFY_RULE_OPCODE_VLAN,
3420 CLASSIFY_RULE_OPCODE_PAIR,
3421 MAX_CLASSIFY_RULE
3422};
3423
3424
3425/*
3426 * Classify rule types in E2/E3
3427 */
3428enum classify_rule_action_type {
3429 CLASSIFY_RULE_REMOVE,
3430 CLASSIFY_RULE_ADD,
3431 MAX_CLASSIFY_RULE_ACTION_TYPE
3432};
3433
3434
3435/*
3436 * client init ramrod data
3437 */
3438struct client_init_general_data {
3439 u8 client_id;
3440 u8 statistics_counter_id;
3441 u8 statistics_en_flg;
3442 u8 is_fcoe_flg;
3443 u8 activate_flg;
3444 u8 sp_client_id;
3445 __le16 mtu;
3446 u8 statistics_zero_flg;
3447 u8 func_id;
3448 u8 cos;
3449 u8 traffic_type;
3450 u32 reserved0;
3451};
3452
3453
3454/*
3455 * client init rx data
3456 */
3457struct client_init_rx_data {
3458 u8 tpa_en;
3459#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3460#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3461#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3462#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003463#define CLIENT_INIT_RX_DATA_TPA_MODE (0x1<<2)
3464#define CLIENT_INIT_RX_DATA_TPA_MODE_SHIFT 2
3465#define CLIENT_INIT_RX_DATA_RESERVED5 (0x1F<<3)
3466#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 3
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003467 u8 vmqueue_mode_en_flg;
3468 u8 extra_data_over_sgl_en_flg;
3469 u8 cache_line_alignment_log_size;
3470 u8 enable_dynamic_hc;
3471 u8 max_sges_for_packet;
3472 u8 client_qzone_id;
3473 u8 drop_ip_cs_err_flg;
3474 u8 drop_tcp_cs_err_flg;
3475 u8 drop_ttl0_flg;
3476 u8 drop_udp_cs_err_flg;
3477 u8 inner_vlan_removal_enable_flg;
3478 u8 outer_vlan_removal_enable_flg;
3479 u8 status_block_id;
3480 u8 rx_sb_index_number;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003481 u8 dont_verify_rings_pause_thr_flg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003482 u8 max_tpa_queues;
3483 u8 silent_vlan_removal_flg;
3484 __le16 max_bytes_on_bd;
3485 __le16 sge_buff_size;
3486 u8 approx_mcast_engine_id;
3487 u8 rss_engine_id;
3488 struct regpair bd_page_base;
3489 struct regpair sge_page_base;
3490 struct regpair cqe_page_base;
3491 u8 is_leading_rss;
3492 u8 is_approx_mcast;
3493 __le16 max_agg_size;
3494 __le16 state;
3495#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3496#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3497#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3498#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3499#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3500#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3501#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3502#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3503#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3504#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3505#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3506#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3507#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3508#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3509#define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3510#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3511 __le16 cqe_pause_thr_low;
3512 __le16 cqe_pause_thr_high;
3513 __le16 bd_pause_thr_low;
3514 __le16 bd_pause_thr_high;
3515 __le16 sge_pause_thr_low;
3516 __le16 sge_pause_thr_high;
3517 __le16 rx_cos_mask;
3518 __le16 silent_vlan_value;
3519 __le16 silent_vlan_mask;
3520 __le32 reserved6[2];
3521};
3522
3523/*
3524 * client init tx data
3525 */
3526struct client_init_tx_data {
3527 u8 enforce_security_flg;
3528 u8 tx_status_block_id;
3529 u8 tx_sb_index_number;
3530 u8 tss_leading_client_id;
3531 u8 tx_switching_flg;
3532 u8 anti_spoofing_flg;
3533 __le16 default_vlan;
3534 struct regpair tx_bd_page_base;
3535 __le16 state;
3536#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3537#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3538#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3539#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3540#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3541#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3542#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3543#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
3544#define CLIENT_INIT_TX_DATA_RESERVED1 (0xFFF<<4)
3545#define CLIENT_INIT_TX_DATA_RESERVED1_SHIFT 4
3546 u8 default_vlan_flg;
Barak Witkowskia3348722012-04-23 03:04:46 +00003547 u8 force_default_pri_flg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003548 __le32 reserved3;
3549};
3550
3551/*
3552 * client init ramrod data
3553 */
3554struct client_init_ramrod_data {
3555 struct client_init_general_data general;
3556 struct client_init_rx_data rx;
3557 struct client_init_tx_data tx;
3558};
3559
3560
3561/*
3562 * client update ramrod data
3563 */
3564struct client_update_ramrod_data {
3565 u8 client_id;
3566 u8 func_id;
3567 u8 inner_vlan_removal_enable_flg;
3568 u8 inner_vlan_removal_change_flg;
3569 u8 outer_vlan_removal_enable_flg;
3570 u8 outer_vlan_removal_change_flg;
3571 u8 anti_spoofing_enable_flg;
3572 u8 anti_spoofing_change_flg;
3573 u8 activate_flg;
3574 u8 activate_change_flg;
3575 __le16 default_vlan;
3576 u8 default_vlan_enable_flg;
3577 u8 default_vlan_change_flg;
3578 __le16 silent_vlan_value;
3579 __le16 silent_vlan_mask;
3580 u8 silent_vlan_removal_flg;
3581 u8 silent_vlan_change_flg;
3582 __le32 echo;
3583};
3584
3585
3586/*
3587 * The eth storm context of Cstorm
3588 */
3589struct cstorm_eth_st_context {
3590 u32 __reserved0[4];
3591};
3592
3593
3594struct double_regpair {
3595 u32 regpair0_lo;
3596 u32 regpair0_hi;
3597 u32 regpair1_lo;
3598 u32 regpair1_hi;
3599};
3600
3601
3602/*
3603 * Ethernet address typesm used in ethernet tx BDs
3604 */
3605enum eth_addr_type {
3606 UNKNOWN_ADDRESS,
3607 UNICAST_ADDRESS,
3608 MULTICAST_ADDRESS,
3609 BROADCAST_ADDRESS,
3610 MAX_ETH_ADDR_TYPE
3611};
3612
3613
3614/*
3615 *
3616 */
3617struct eth_classify_cmd_header {
3618 u8 cmd_general_data;
3619#define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3620#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3621#define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3622#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3623#define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3624#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3625#define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3626#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3627#define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3628#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3629 u8 func_id;
3630 u8 client_id;
3631 u8 reserved1;
3632};
3633
3634
3635/*
3636 * header for eth classification config ramrod
3637 */
3638struct eth_classify_header {
3639 u8 rule_cnt;
3640 u8 reserved0;
3641 __le16 reserved1;
3642 __le32 echo;
3643};
3644
3645
3646/*
3647 * Command for adding/removing a MAC classification rule
3648 */
3649struct eth_classify_mac_cmd {
3650 struct eth_classify_cmd_header header;
3651 __le32 reserved0;
3652 __le16 mac_lsb;
3653 __le16 mac_mid;
3654 __le16 mac_msb;
3655 __le16 reserved1;
3656};
3657
3658
3659/*
3660 * Command for adding/removing a MAC-VLAN pair classification rule
3661 */
3662struct eth_classify_pair_cmd {
3663 struct eth_classify_cmd_header header;
3664 __le32 reserved0;
3665 __le16 mac_lsb;
3666 __le16 mac_mid;
3667 __le16 mac_msb;
3668 __le16 vlan;
3669};
3670
3671
3672/*
3673 * Command for adding/removing a VLAN classification rule
3674 */
3675struct eth_classify_vlan_cmd {
3676 struct eth_classify_cmd_header header;
3677 __le32 reserved0;
3678 __le32 reserved1;
3679 __le16 reserved2;
3680 __le16 vlan;
3681};
3682
3683/*
3684 * union for eth classification rule
3685 */
3686union eth_classify_rule_cmd {
3687 struct eth_classify_mac_cmd mac;
3688 struct eth_classify_vlan_cmd vlan;
3689 struct eth_classify_pair_cmd pair;
3690};
3691
3692/*
3693 * parameters for eth classification configuration ramrod
3694 */
3695struct eth_classify_rules_ramrod_data {
3696 struct eth_classify_header header;
3697 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3698};
3699
3700
3701/*
3702 * The data contain client ID need to the ramrod
3703 */
3704struct eth_common_ramrod_data {
3705 __le32 client_id;
3706 __le32 reserved1;
3707};
3708
3709
3710/*
3711 * The eth storm context of Ustorm
3712 */
3713struct ustorm_eth_st_context {
3714 u32 reserved0[52];
3715};
3716
3717/*
3718 * The eth storm context of Tstorm
3719 */
3720struct tstorm_eth_st_context {
3721 u32 __reserved0[28];
3722};
3723
3724/*
3725 * The eth storm context of Xstorm
3726 */
3727struct xstorm_eth_st_context {
3728 u32 reserved0[60];
3729};
3730
3731/*
3732 * Ethernet connection context
3733 */
3734struct eth_context {
3735 struct ustorm_eth_st_context ustorm_st_context;
3736 struct tstorm_eth_st_context tstorm_st_context;
3737 struct xstorm_eth_ag_context xstorm_ag_context;
3738 struct tstorm_eth_ag_context tstorm_ag_context;
3739 struct cstorm_eth_ag_context cstorm_ag_context;
3740 struct ustorm_eth_ag_context ustorm_ag_context;
3741 struct timers_block_context timers_context;
3742 struct xstorm_eth_st_context xstorm_st_context;
3743 struct cstorm_eth_st_context cstorm_st_context;
3744};
3745
3746
3747/*
3748 * union for sgl and raw data.
3749 */
3750union eth_sgl_or_raw_data {
3751 __le16 sgl[8];
3752 u32 raw_data[4];
3753};
3754
3755/*
3756 * eth FP end aggregation CQE parameters struct
3757 */
3758struct eth_end_agg_rx_cqe {
3759 u8 type_error_flags;
3760#define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3761#define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3762#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3763#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3764#define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3765#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3766 u8 reserved1;
3767 u8 queue_index;
3768 u8 reserved2;
3769 __le32 timestamp_delta;
3770 __le16 num_of_coalesced_segs;
3771 __le16 pkt_len;
3772 u8 pure_ack_count;
3773 u8 reserved3;
3774 __le16 reserved4;
3775 union eth_sgl_or_raw_data sgl_or_raw_data;
3776 __le32 reserved5[8];
3777};
3778
3779
3780/*
3781 * regular eth FP CQE parameters struct
3782 */
3783struct eth_fast_path_rx_cqe {
3784 u8 type_error_flags;
3785#define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
3786#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
3787#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3788#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3789#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3790#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3791#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3792#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3793#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3794#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
3795#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
3796#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
3797 u8 status_flags;
3798#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3799#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3800#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3801#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3802#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3803#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3804#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3805#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3806#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3807#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3808#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3809#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
3810 u8 queue_index;
3811 u8 placement_offset;
3812 __le32 rss_hash_result;
3813 __le16 vlan_tag;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003814 __le16 pkt_len_or_gro_seg_len;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003815 __le16 len_on_bd;
3816 struct parsing_flags pars_flags;
3817 union eth_sgl_or_raw_data sgl_or_raw_data;
3818 __le32 reserved1[8];
3819};
3820
3821
3822/*
3823 * Command for setting classification flags for a client
3824 */
3825struct eth_filter_rules_cmd {
3826 u8 cmd_general_data;
3827#define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3828#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3829#define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3830#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3831#define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3832#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3833 u8 func_id;
3834 u8 client_id;
3835 u8 reserved1;
3836 __le16 state;
3837#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3838#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3839#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3840#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3841#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3842#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3843#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3844#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3845#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3846#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3847#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3848#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3849#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3850#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3851#define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3852#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3853 __le16 reserved3;
3854 struct regpair reserved4;
3855};
3856
3857
3858/*
3859 * parameters for eth classification filters ramrod
3860 */
3861struct eth_filter_rules_ramrod_data {
3862 struct eth_classify_header header;
3863 struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3864};
3865
3866
3867/*
3868 * parameters for eth classification configuration ramrod
3869 */
3870struct eth_general_rules_ramrod_data {
3871 struct eth_classify_header header;
3872 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3873};
3874
3875
3876/*
3877 * The data for Halt ramrod
3878 */
3879struct eth_halt_ramrod_data {
3880 __le32 client_id;
3881 __le32 reserved0;
3882};
3883
3884
3885/*
3886 * Command for setting multicast classification for a client
3887 */
3888struct eth_multicast_rules_cmd {
3889 u8 cmd_general_data;
3890#define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
3891#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
3892#define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
3893#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
3894#define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
3895#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
3896#define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
3897#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
3898 u8 func_id;
3899 u8 bin_id;
3900 u8 engine_id;
3901 __le32 reserved2;
3902 struct regpair reserved3;
3903};
3904
3905
3906/*
3907 * parameters for multicast classification ramrod
3908 */
3909struct eth_multicast_rules_ramrod_data {
3910 struct eth_classify_header header;
3911 struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
3912};
3913
3914
3915/*
3916 * Place holder for ramrods protocol specific data
3917 */
3918struct ramrod_data {
3919 __le32 data_lo;
3920 __le32 data_hi;
3921};
3922
3923/*
3924 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
3925 */
3926union eth_ramrod_data {
3927 struct ramrod_data general;
3928};
3929
3930
3931/*
3932 * RSS toeplitz hash type, as reported in CQE
3933 */
3934enum eth_rss_hash_type {
3935 DEFAULT_HASH_TYPE,
3936 IPV4_HASH_TYPE,
3937 TCP_IPV4_HASH_TYPE,
3938 IPV6_HASH_TYPE,
3939 TCP_IPV6_HASH_TYPE,
3940 VLAN_PRI_HASH_TYPE,
3941 E1HOV_PRI_HASH_TYPE,
3942 DSCP_HASH_TYPE,
3943 MAX_ETH_RSS_HASH_TYPE
3944};
3945
3946
3947/*
3948 * Ethernet RSS mode
3949 */
3950enum eth_rss_mode {
3951 ETH_RSS_MODE_DISABLED,
3952 ETH_RSS_MODE_REGULAR,
3953 ETH_RSS_MODE_VLAN_PRI,
3954 ETH_RSS_MODE_E1HOV_PRI,
3955 ETH_RSS_MODE_IP_DSCP,
3956 MAX_ETH_RSS_MODE
3957};
3958
3959
3960/*
3961 * parameters for RSS update ramrod (E2)
3962 */
3963struct eth_rss_update_ramrod_data {
3964 u8 rss_engine_id;
3965 u8 capabilities;
3966#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
3967#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
3968#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
3969#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
3970#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
3971#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
3972#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<3)
3973#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 3
3974#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<4)
3975#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 4
3976#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<5)
3977#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 5
3978#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<6)
3979#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 6
3980#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0 (0x1<<7)
3981#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0_SHIFT 7
3982 u8 rss_result_mask;
3983 u8 rss_mode;
3984 __le32 __reserved2;
3985 u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
3986 __le32 rss_key[T_ETH_RSS_KEY];
3987 __le32 echo;
3988 __le32 reserved3;
3989};
3990
3991
3992/*
3993 * The eth Rx Buffer Descriptor
3994 */
3995struct eth_rx_bd {
3996 __le32 addr_lo;
3997 __le32 addr_hi;
3998};
3999
4000
4001/*
4002 * Eth Rx Cqe structure- general structure for ramrods
4003 */
4004struct common_ramrod_eth_rx_cqe {
4005 u8 ramrod_type;
4006#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
4007#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
4008#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
4009#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
4010#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
4011#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
4012 u8 conn_type;
4013 __le16 reserved1;
4014 __le32 conn_and_cmd_data;
4015#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
4016#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
4017#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
4018#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
4019 struct ramrod_data protocol_data;
4020 __le32 echo;
4021 __le32 reserved2[11];
4022};
4023
4024/*
4025 * Rx Last CQE in page (in ETH)
4026 */
4027struct eth_rx_cqe_next_page {
4028 __le32 addr_lo;
4029 __le32 addr_hi;
4030 __le32 reserved[14];
4031};
4032
4033/*
4034 * union for all eth rx cqe types (fix their sizes)
4035 */
4036union eth_rx_cqe {
4037 struct eth_fast_path_rx_cqe fast_path_cqe;
4038 struct common_ramrod_eth_rx_cqe ramrod_cqe;
4039 struct eth_rx_cqe_next_page next_page_cqe;
4040 struct eth_end_agg_rx_cqe end_agg_cqe;
4041};
4042
4043
4044/*
4045 * Values for RX ETH CQE type field
4046 */
4047enum eth_rx_cqe_type {
4048 RX_ETH_CQE_TYPE_ETH_FASTPATH,
4049 RX_ETH_CQE_TYPE_ETH_RAMROD,
4050 RX_ETH_CQE_TYPE_ETH_START_AGG,
4051 RX_ETH_CQE_TYPE_ETH_STOP_AGG,
4052 MAX_ETH_RX_CQE_TYPE
4053};
4054
4055
4056/*
4057 * Type of SGL/Raw field in ETH RX fast path CQE
4058 */
4059enum eth_rx_fp_sel {
4060 ETH_FP_CQE_REGULAR,
4061 ETH_FP_CQE_RAW,
4062 MAX_ETH_RX_FP_SEL
4063};
4064
4065
4066/*
4067 * The eth Rx SGE Descriptor
4068 */
4069struct eth_rx_sge {
4070 __le32 addr_lo;
4071 __le32 addr_hi;
4072};
4073
4074
4075/*
4076 * common data for all protocols
4077 */
4078struct spe_hdr {
4079 __le32 conn_and_cmd_data;
4080#define SPE_HDR_CID (0xFFFFFF<<0)
4081#define SPE_HDR_CID_SHIFT 0
4082#define SPE_HDR_CMD_ID (0xFF<<24)
4083#define SPE_HDR_CMD_ID_SHIFT 24
4084 __le16 type;
4085#define SPE_HDR_CONN_TYPE (0xFF<<0)
4086#define SPE_HDR_CONN_TYPE_SHIFT 0
4087#define SPE_HDR_FUNCTION_ID (0xFF<<8)
4088#define SPE_HDR_FUNCTION_ID_SHIFT 8
4089 __le16 reserved1;
4090};
4091
4092/*
4093 * specific data for ethernet slow path element
4094 */
4095union eth_specific_data {
4096 u8 protocol_data[8];
4097 struct regpair client_update_ramrod_data;
4098 struct regpair client_init_ramrod_init_data;
4099 struct eth_halt_ramrod_data halt_ramrod_data;
4100 struct regpair update_data_addr;
4101 struct eth_common_ramrod_data common_ramrod_data;
4102 struct regpair classify_cfg_addr;
4103 struct regpair filter_cfg_addr;
4104 struct regpair mcast_cfg_addr;
4105};
4106
4107/*
4108 * Ethernet slow path element
4109 */
4110struct eth_spe {
4111 struct spe_hdr hdr;
4112 union eth_specific_data data;
4113};
4114
4115
4116/*
4117 * Ethernet command ID for slow path elements
4118 */
4119enum eth_spqe_cmd_id {
4120 RAMROD_CMD_ID_ETH_UNUSED,
4121 RAMROD_CMD_ID_ETH_CLIENT_SETUP,
4122 RAMROD_CMD_ID_ETH_HALT,
4123 RAMROD_CMD_ID_ETH_FORWARD_SETUP,
4124 RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
4125 RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
4126 RAMROD_CMD_ID_ETH_EMPTY,
4127 RAMROD_CMD_ID_ETH_TERMINATE,
4128 RAMROD_CMD_ID_ETH_TPA_UPDATE,
4129 RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
4130 RAMROD_CMD_ID_ETH_FILTER_RULES,
4131 RAMROD_CMD_ID_ETH_MULTICAST_RULES,
4132 RAMROD_CMD_ID_ETH_RSS_UPDATE,
4133 RAMROD_CMD_ID_ETH_SET_MAC,
4134 MAX_ETH_SPQE_CMD_ID
4135};
4136
4137
4138/*
4139 * eth tpa update command
4140 */
4141enum eth_tpa_update_command {
4142 TPA_UPDATE_NONE_COMMAND,
4143 TPA_UPDATE_ENABLE_COMMAND,
4144 TPA_UPDATE_DISABLE_COMMAND,
4145 MAX_ETH_TPA_UPDATE_COMMAND
4146};
4147
4148
4149/*
4150 * Tx regular BD structure
4151 */
4152struct eth_tx_bd {
4153 __le32 addr_lo;
4154 __le32 addr_hi;
4155 __le16 total_pkt_bytes;
4156 __le16 nbytes;
4157 u8 reserved[4];
4158};
4159
4160
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004161/*
Eilon Greenstein33471622008-08-13 15:59:08 -07004162 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004163 */
4164struct eth_tx_bd_flags {
4165 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004166#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
4167#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
4168#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
4169#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
4170#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
4171#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004172#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
4173#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004174#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
4175#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004176#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
4177#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
4178#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
4179#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
4180};
4181
4182/*
4183 * The eth Tx Buffer Descriptor
4184 */
Eilon Greensteinca003922009-08-12 22:53:28 -07004185struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004186 __le32 addr_lo;
4187 __le32 addr_hi;
4188 __le16 nbd;
4189 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004190 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004191 struct eth_tx_bd_flags bd_flags;
4192 u8 general_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004193#define ETH_TX_START_BD_HDR_NBDS (0xF<<0)
Eilon Greensteinca003922009-08-12 22:53:28 -07004194#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004195#define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
4196#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
4197#define ETH_TX_START_BD_RESREVED (0x1<<5)
4198#define ETH_TX_START_BD_RESREVED_SHIFT 5
Eilon Greensteinca003922009-08-12 22:53:28 -07004199#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
4200#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
4201};
4202
4203/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004204 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004205 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004206struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004207 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004208#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
4209#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
4210#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
4211#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
4212#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
4213#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
4214#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
4215#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
4216#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
4217#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004218 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004219#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
4220#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
4221#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
4222#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
4223#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
4224#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
4225#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
4226#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
4227#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
4228#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
4229#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
4230#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
4231#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
4232#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
4233#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
4234#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
4235 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07004236 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004237 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004238 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07004239 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004240 __le16 ip_id;
4241 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004242};
4243
4244/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004245 * Tx parsing BD structure for ETH E2
4246 */
4247struct eth_tx_parse_bd_e2 {
4248 __le16 dst_mac_addr_lo;
4249 __le16 dst_mac_addr_mid;
4250 __le16 dst_mac_addr_hi;
4251 __le16 src_mac_addr_lo;
4252 __le16 src_mac_addr_mid;
4253 __le16 src_mac_addr_hi;
4254 __le32 parsing_data;
4255#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
4256#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
4257#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
4258#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
4259#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
4260#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
4261#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
4262#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
4263};
4264
4265/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004266 * The last BD in the BD memory will hold a pointer to the next BD memory
4267 */
4268struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07004269 __le32 addr_lo;
4270 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004271 u8 reserved[8];
4272};
4273
4274/*
Eilon Greensteinca003922009-08-12 22:53:28 -07004275 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004276 */
4277union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07004278 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004280 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004281 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004282 struct eth_tx_next_bd next_bd;
4283};
4284
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004285/*
Eilon Greensteinca003922009-08-12 22:53:28 -07004286 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004287 */
Eilon Greensteinca003922009-08-12 22:53:28 -07004288struct eth_tx_bds_array {
4289 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004290};
4291
4292
4293/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004294 * VLAN mode on TX BDs
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004295 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004296enum eth_tx_vlan_type {
4297 X_ETH_NO_VLAN,
4298 X_ETH_OUTBAND_VLAN,
4299 X_ETH_INBAND_VLAN,
4300 X_ETH_FW_ADDED_VLAN,
4301 MAX_ETH_TX_VLAN_TYPE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004302};
4303
Eilon Greensteinca003922009-08-12 22:53:28 -07004304
4305/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004306 * Ethernet VLAN filtering mode in E1x
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004307 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004308enum eth_vlan_filter_mode {
4309 ETH_VLAN_FILTER_ANY_VLAN,
4310 ETH_VLAN_FILTER_SPECIFIC_VLAN,
4311 ETH_VLAN_FILTER_CLASSIFY,
4312 MAX_ETH_VLAN_FILTER_MODE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004313};
4314
4315
4316/*
4317 * MAC filtering configuration command header
4318 */
4319struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004320 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004321 u8 offset;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004322 __le16 client_id;
4323 __le32 echo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004324};
4325
4326/*
4327 * MAC address in list for ramrod
4328 */
4329struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004330 __le16 lsb_mac_addr;
4331 __le16 middle_mac_addr;
4332 __le16 msb_mac_addr;
4333 __le16 vlan_id;
4334 u8 pf_id;
4335 u8 flags;
4336#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4337#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4338#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4339#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4340#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4341#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4342#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4343#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4344#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4345#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4346#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4347#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004348 __le16 reserved0;
4349 __le32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004350};
4351
4352/*
4353 * MAC filtering configuration command
4354 */
4355struct mac_configuration_cmd {
4356 struct mac_configuration_hdr hdr;
4357 struct mac_configuration_entry config_table[64];
4358};
4359
4360
4361/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004362 * Set-MAC command type (in E1x)
4363 */
4364enum set_mac_action_type {
4365 T_ETH_MAC_COMMAND_INVALIDATE,
4366 T_ETH_MAC_COMMAND_SET,
4367 MAX_SET_MAC_ACTION_TYPE
4368};
4369
4370
4371/*
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00004372 * Ethernet TPA Modes
4373 */
4374enum tpa_mode {
4375 TPA_LRO,
4376 TPA_GRO,
4377 MAX_TPA_MODE};
4378
4379
4380/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004381 * tpa update ramrod data
4382 */
4383struct tpa_update_ramrod_data {
4384 u8 update_ipv4;
4385 u8 update_ipv6;
4386 u8 client_id;
4387 u8 max_tpa_queues;
4388 u8 max_sges_for_packet;
4389 u8 complete_on_both_clients;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00004390 u8 dont_verify_rings_pause_thr_flg;
4391 u8 tpa_mode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004392 __le16 sge_buff_size;
4393 __le16 max_agg_size;
4394 __le32 sge_page_base_lo;
4395 __le32 sge_page_base_hi;
4396 __le16 sge_pause_thr_low;
4397 __le16 sge_pause_thr_high;
4398};
4399
4400
4401/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004402 * approximate-match multicast filtering for E1H per function in Tstorm
4403 */
4404struct tstorm_eth_approximate_match_multicast_filtering {
4405 u32 mcast_add_hash_bit_array[8];
4406};
4407
4408
4409/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004410 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004411 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004412struct tstorm_eth_function_common_config {
4413 __le16 config_flags;
4414#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4415#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4416#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4417#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4418#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4419#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4420#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4421#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4422#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4423#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4424#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4425#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4426#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4427#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4428 u8 rss_result_mask;
4429 u8 reserved1;
4430 __le16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004431};
4432
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004433
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004434/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004435 * MAC filtering configuration parameters per port in Tstorm
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004436 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004437struct tstorm_eth_mac_filter_config {
4438 __le32 ucast_drop_all;
4439 __le32 ucast_accept_all;
4440 __le32 mcast_drop_all;
4441 __le32 mcast_accept_all;
4442 __le32 bcast_accept_all;
4443 __le32 vlan_filter[2];
4444 __le32 unmatched_unicast;
4445};
4446
4447
4448/*
4449 * tx only queue init ramrod data
4450 */
4451struct tx_queue_init_ramrod_data {
4452 struct client_init_general_data general;
4453 struct client_init_tx_data tx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004454};
4455
4456
4457/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004458 * Three RX producers for ETH
4459 */
4460struct ustorm_eth_rx_producers {
4461#if defined(__BIG_ENDIAN)
4462 u16 bd_prod;
4463 u16 cqe_prod;
4464#elif defined(__LITTLE_ENDIAN)
4465 u16 cqe_prod;
4466 u16 bd_prod;
4467#endif
4468#if defined(__BIG_ENDIAN)
4469 u16 reserved;
4470 u16 sge_prod;
4471#elif defined(__LITTLE_ENDIAN)
4472 u16 sge_prod;
4473 u16 reserved;
4474#endif
4475};
4476
4477
4478/*
Barak Witkowski50f0a562011-12-05 21:52:23 +00004479 * FCoE RX statistics parameters section#0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004480 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00004481struct fcoe_rx_stat_params_section0 {
4482 __le32 fcoe_rx_pkt_cnt;
4483 __le32 fcoe_rx_byte_cnt;
4484};
4485
4486
4487/*
4488 * FCoE RX statistics parameters section#1
4489 */
4490struct fcoe_rx_stat_params_section1 {
4491 __le32 fcoe_ver_cnt;
4492 __le32 fcoe_rx_drop_pkt_cnt;
4493};
4494
4495
4496/*
4497 * FCoE RX statistics parameters section#2
4498 */
4499struct fcoe_rx_stat_params_section2 {
4500 __le32 fc_crc_cnt;
4501 __le32 eofa_del_cnt;
4502 __le32 miss_frame_cnt;
4503 __le32 seq_timeout_cnt;
4504 __le32 drop_seq_cnt;
4505 __le32 fcoe_rx_drop_pkt_cnt;
4506 __le32 fcp_rx_pkt_cnt;
4507 __le32 reserved0;
4508};
4509
4510
4511/*
4512 * FCoE TX statistics parameters
4513 */
4514struct fcoe_tx_stat_params {
4515 __le32 fcoe_tx_pkt_cnt;
4516 __le32 fcoe_tx_byte_cnt;
4517 __le32 fcp_tx_pkt_cnt;
4518 __le32 reserved0;
4519};
4520
4521/*
4522 * FCoE statistics parameters
4523 */
4524struct fcoe_statistics_params {
4525 struct fcoe_tx_stat_params tx_stat;
4526 struct fcoe_rx_stat_params_section0 rx_stat0;
4527 struct fcoe_rx_stat_params_section1 rx_stat1;
4528 struct fcoe_rx_stat_params_section2 rx_stat2;
4529};
4530
4531
4532/*
Barak Witkowskia3348722012-04-23 03:04:46 +00004533 * The data afex vif list ramrod need
4534 */
4535struct afex_vif_list_ramrod_data {
4536 u8 afex_vif_list_command;
4537 u8 func_bit_map;
4538 __le16 vif_list_index;
4539 u8 func_to_clear;
4540 u8 echo;
4541 __le16 reserved1;
4542};
4543
4544
4545/*
Barak Witkowski50f0a562011-12-05 21:52:23 +00004546 * cfc delete event data
Barak Witkowskia3348722012-04-23 03:04:46 +00004547 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004548struct cfc_del_event_data {
4549 u32 cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004550 u32 reserved0;
4551 u32 reserved1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004552};
4553
4554
4555/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004556 * per-port SAFC demo variables
4557 */
4558struct cmng_flags_per_port {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004559 u32 cmng_enables;
4560#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4561#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4562#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4563#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004564#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4565#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4566#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4567#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4568#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4569#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4570 u32 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004571};
4572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004573
4574/*
4575 * per-port rate shaping variables
4576 */
4577struct rate_shaping_vars_per_port {
4578 u32 rs_periodic_timeout;
4579 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004580};
4581
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004582/*
4583 * per-port fairness variables
4584 */
4585struct fairness_vars_per_port {
4586 u32 upper_bound;
4587 u32 fair_threshold;
4588 u32 fairness_timeout;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004589 u32 reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004590};
4591
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004592/*
4593 * per-port SAFC variables
4594 */
4595struct safc_struct_per_port {
4596#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004597 u16 __reserved1;
4598 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004599 u8 safc_timeout_usec;
4600#elif defined(__LITTLE_ENDIAN)
4601 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004602 u8 __reserved0;
4603 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004604#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004605 u8 cos_to_traffic_types[MAX_COS_NUMBER];
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004606 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004607};
4608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004609/*
4610 * Per-port congestion management variables
4611 */
4612struct cmng_struct_per_port {
4613 struct rate_shaping_vars_per_port rs_vars;
4614 struct fairness_vars_per_port fair_vars;
4615 struct safc_struct_per_port safc_vars;
4616 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004617};
4618
Yuval Mintzb475d782012-04-03 18:41:29 +00004619/*
4620 * a single rate shaping counter. can be used as protocol or vnic counter
4621 */
4622struct rate_shaping_counter {
4623 u32 quota;
4624#if defined(__BIG_ENDIAN)
4625 u16 __reserved0;
4626 u16 rate;
4627#elif defined(__LITTLE_ENDIAN)
4628 u16 rate;
4629 u16 __reserved0;
4630#endif
4631};
4632
4633/*
4634 * per-vnic rate shaping variables
4635 */
4636struct rate_shaping_vars_per_vn {
4637 struct rate_shaping_counter vn_counter;
4638};
4639
4640/*
4641 * per-vnic fairness variables
4642 */
4643struct fairness_vars_per_vn {
4644 u32 cos_credit_delta[MAX_COS_NUMBER];
4645 u32 vn_credit_delta;
4646 u32 __reserved0;
4647};
4648
4649/*
4650 * cmng port init state
4651 */
4652struct cmng_vnic {
4653 struct rate_shaping_vars_per_vn vnic_max_rate[4];
4654 struct fairness_vars_per_vn vnic_min_rate[4];
4655};
4656
4657/*
4658 * cmng port init state
4659 */
4660struct cmng_init {
4661 struct cmng_struct_per_port port;
4662 struct cmng_vnic vnic;
4663};
4664
4665
4666/*
4667 * driver parameters for congestion management init, all rates are in Mbps
4668 */
4669struct cmng_init_input {
4670 u32 port_rate;
4671 u16 vnic_min_rate[4];
4672 u16 vnic_max_rate[4];
4673 u16 cos_min_rate[MAX_COS_NUMBER];
4674 u16 cos_to_pause_mask[MAX_COS_NUMBER];
4675 struct cmng_flags_per_port flags;
4676};
4677
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004679/*
4680 * Protocol-common command ID for slow path elements
4681 */
4682enum common_spqe_cmd_id {
4683 RAMROD_CMD_ID_COMMON_UNUSED,
4684 RAMROD_CMD_ID_COMMON_FUNCTION_START,
4685 RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00004686 RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004687 RAMROD_CMD_ID_COMMON_CFC_DEL,
4688 RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4689 RAMROD_CMD_ID_COMMON_STAT_QUERY,
4690 RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4691 RAMROD_CMD_ID_COMMON_START_TRAFFIC,
Barak Witkowskia3348722012-04-23 03:04:46 +00004692 RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004693 MAX_COMMON_SPQE_CMD_ID
4694};
4695
4696
4697/*
4698 * Per-protocol connection types
4699 */
4700enum connection_type {
4701 ETH_CONNECTION_TYPE,
4702 TOE_CONNECTION_TYPE,
4703 RDMA_CONNECTION_TYPE,
4704 ISCSI_CONNECTION_TYPE,
4705 FCOE_CONNECTION_TYPE,
4706 RESERVED_CONNECTION_TYPE_0,
4707 RESERVED_CONNECTION_TYPE_1,
4708 RESERVED_CONNECTION_TYPE_2,
4709 NONE_CONNECTION_TYPE,
4710 MAX_CONNECTION_TYPE
4711};
4712
4713
4714/*
4715 * Cos modes
4716 */
4717enum cos_mode {
4718 OVERRIDE_COS,
4719 STATIC_COS,
4720 FW_WRR,
4721 MAX_COS_MODE
4722};
4723
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004724
4725/*
4726 * Dynamic HC counters set by the driver
4727 */
4728struct hc_dynamic_drv_counter {
4729 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4730};
4731
4732/*
4733 * zone A per-queue data
4734 */
4735struct cstorm_queue_zone_data {
4736 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4737 struct regpair reserved[2];
4738};
4739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004740
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004741/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004742 * Vf-PF channel data in cstorm ram (non-triggered zone)
Eilon Greensteinca003922009-08-12 22:53:28 -07004743 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004744struct vf_pf_channel_zone_data {
4745 u32 msg_addr_lo;
4746 u32 msg_addr_hi;
4747};
4748
4749/*
4750 * zone for VF non-triggered data
4751 */
4752struct non_trigger_vf_zone {
4753 struct vf_pf_channel_zone_data vf_pf_channel;
4754};
4755
4756/*
4757 * Vf-PF channel trigger zone in cstorm ram
4758 */
4759struct vf_pf_channel_zone_trigger {
4760 u8 addr_valid;
4761};
4762
4763/*
4764 * zone that triggers the in-bound interrupt
4765 */
4766struct trigger_vf_zone {
4767#if defined(__BIG_ENDIAN)
4768 u16 reserved1;
4769 u8 reserved0;
4770 struct vf_pf_channel_zone_trigger vf_pf_channel;
4771#elif defined(__LITTLE_ENDIAN)
4772 struct vf_pf_channel_zone_trigger vf_pf_channel;
4773 u8 reserved0;
4774 u16 reserved1;
4775#endif
4776 u32 reserved2;
4777};
4778
4779/*
4780 * zone B per-VF data
4781 */
4782struct cstorm_vf_zone_data {
4783 struct non_trigger_vf_zone non_trigger;
4784 struct trigger_vf_zone trigger;
4785};
4786
4787
4788/*
4789 * Dynamic host coalescing init parameters, per state machine
4790 */
4791struct dynamic_hc_sm_config {
Eilon Greensteinca003922009-08-12 22:53:28 -07004792 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004793 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
4794 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
4795 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
4796 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
4797 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07004798};
4799
Eilon Greensteinca003922009-08-12 22:53:28 -07004800/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004801 * Dynamic host coalescing init parameters
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004802 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004803struct dynamic_hc_config {
4804 struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004805};
4806
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004808struct e2_integ_data {
4809#if defined(__BIG_ENDIAN)
4810 u8 flags;
4811#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4812#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4813#define E2_INTEG_DATA_LB_TX (0x1<<1)
4814#define E2_INTEG_DATA_LB_TX_SHIFT 1
4815#define E2_INTEG_DATA_COS_TX (0x1<<2)
4816#define E2_INTEG_DATA_COS_TX_SHIFT 2
4817#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4818#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4819#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4820#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4821#define E2_INTEG_DATA_RESERVED (0x7<<5)
4822#define E2_INTEG_DATA_RESERVED_SHIFT 5
4823 u8 cos;
4824 u8 voq;
4825 u8 pbf_queue;
4826#elif defined(__LITTLE_ENDIAN)
4827 u8 pbf_queue;
4828 u8 voq;
4829 u8 cos;
4830 u8 flags;
4831#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4832#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4833#define E2_INTEG_DATA_LB_TX (0x1<<1)
4834#define E2_INTEG_DATA_LB_TX_SHIFT 1
4835#define E2_INTEG_DATA_COS_TX (0x1<<2)
4836#define E2_INTEG_DATA_COS_TX_SHIFT 2
4837#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4838#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4839#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4840#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4841#define E2_INTEG_DATA_RESERVED (0x7<<5)
4842#define E2_INTEG_DATA_RESERVED_SHIFT 5
4843#endif
4844#if defined(__BIG_ENDIAN)
4845 u16 reserved3;
4846 u8 reserved2;
4847 u8 ramEn;
4848#elif defined(__LITTLE_ENDIAN)
4849 u8 ramEn;
4850 u8 reserved2;
4851 u16 reserved3;
4852#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004853};
4854
4855
4856/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004857 * set mac event data
4858 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004859struct eth_event_data {
4860 u32 echo;
4861 u32 reserved0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004862 u32 reserved1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004863};
4864
4865
4866/*
4867 * pf-vf event data
4868 */
4869struct vf_pf_event_data {
4870 u8 vf_id;
4871 u8 reserved0;
4872 u16 reserved1;
4873 u32 msg_addr_lo;
4874 u32 msg_addr_hi;
4875};
4876
4877/*
4878 * VF FLR event data
4879 */
4880struct vf_flr_event_data {
4881 u8 vf_id;
4882 u8 reserved0;
4883 u16 reserved1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004884 u32 reserved2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004885 u32 reserved3;
4886};
4887
4888/*
4889 * malicious VF event data
4890 */
4891struct malicious_vf_event_data {
4892 u8 vf_id;
4893 u8 reserved0;
4894 u16 reserved1;
4895 u32 reserved2;
4896 u32 reserved3;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004897};
4898
4899/*
Barak Witkowskia3348722012-04-23 03:04:46 +00004900 * vif list event data
4901 */
4902struct vif_list_event_data {
4903 u8 func_bit_map;
4904 u8 echo;
4905 __le16 reserved0;
4906 __le32 reserved1;
4907 __le32 reserved2;
4908};
4909
4910/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004911 * union for all event ring message types
4912 */
4913union event_data {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004914 struct vf_pf_event_data vf_pf_event;
4915 struct eth_event_data eth_event;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004916 struct cfc_del_event_data cfc_del_event;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004917 struct vf_flr_event_data vf_flr_event;
4918 struct malicious_vf_event_data malicious_vf_event;
Barak Witkowskia3348722012-04-23 03:04:46 +00004919 struct vif_list_event_data vif_list_event;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004920};
4921
4922
4923/*
4924 * per PF event ring data
4925 */
4926struct event_ring_data {
4927 struct regpair base_addr;
4928#if defined(__BIG_ENDIAN)
4929 u8 index_id;
4930 u8 sb_id;
4931 u16 producer;
4932#elif defined(__LITTLE_ENDIAN)
4933 u16 producer;
4934 u8 sb_id;
4935 u8 index_id;
4936#endif
4937 u32 reserved0;
4938};
4939
4940
4941/*
4942 * event ring message element (each element is 128 bits)
4943 */
4944struct event_ring_msg {
4945 u8 opcode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004946 u8 error;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004947 u16 reserved1;
4948 union event_data data;
4949};
4950
4951/*
4952 * event ring next page element (128 bits)
4953 */
4954struct event_ring_next {
4955 struct regpair addr;
4956 u32 reserved[2];
4957};
4958
4959/*
4960 * union for event ring element types (each element is 128 bits)
4961 */
4962union event_ring_elem {
4963 struct event_ring_msg message;
4964 struct event_ring_next next_page;
4965};
4966
4967
4968/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004969 * Common event ring opcodes
4970 */
4971enum event_ring_opcode {
4972 EVENT_RING_OPCODE_VF_PF_CHANNEL,
4973 EVENT_RING_OPCODE_FUNCTION_START,
4974 EVENT_RING_OPCODE_FUNCTION_STOP,
4975 EVENT_RING_OPCODE_CFC_DEL,
4976 EVENT_RING_OPCODE_CFC_DEL_WB,
4977 EVENT_RING_OPCODE_STAT_QUERY,
4978 EVENT_RING_OPCODE_STOP_TRAFFIC,
4979 EVENT_RING_OPCODE_START_TRAFFIC,
4980 EVENT_RING_OPCODE_VF_FLR,
4981 EVENT_RING_OPCODE_MALICIOUS_VF,
4982 EVENT_RING_OPCODE_FORWARD_SETUP,
4983 EVENT_RING_OPCODE_RSS_UPDATE_RULES,
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00004984 EVENT_RING_OPCODE_FUNCTION_UPDATE,
Barak Witkowskia3348722012-04-23 03:04:46 +00004985 EVENT_RING_OPCODE_AFEX_VIF_LISTS,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004986 EVENT_RING_OPCODE_SET_MAC,
4987 EVENT_RING_OPCODE_CLASSIFICATION_RULES,
4988 EVENT_RING_OPCODE_FILTERS_RULES,
4989 EVENT_RING_OPCODE_MULTICAST_RULES,
4990 MAX_EVENT_RING_OPCODE
4991};
4992
4993
4994/*
4995 * Modes for fairness algorithm
4996 */
4997enum fairness_mode {
4998 FAIRNESS_COS_WRR_MODE,
4999 FAIRNESS_COS_ETS_MODE,
5000 MAX_FAIRNESS_MODE
5001};
5002
5003
5004/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005005 * Priority and cos
5006 */
5007struct priority_cos {
5008 u8 priority;
5009 u8 cos;
5010 __le16 reserved1;
5011};
5012
5013/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005014 * The data for flow control configuration
5015 */
5016struct flow_control_configuration {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005017 struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005018 u8 dcb_enabled;
5019 u8 dcb_version;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005020 u8 dont_add_pri_0_en;
5021 u8 reserved1;
5022 __le32 reserved2;
5023};
5024
5025
5026/*
5027 *
5028 */
5029struct function_start_data {
5030 __le16 function_mode;
5031 __le16 sd_vlan_tag;
Barak Witkowskia3348722012-04-23 03:04:46 +00005032 __le16 vif_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005033 u8 path_id;
5034 u8 network_cos_mode;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005035};
5036
5037
Barak Witkowskia3348722012-04-23 03:04:46 +00005038struct function_update_data {
5039 u8 vif_id_change_flg;
5040 u8 afex_default_vlan_change_flg;
5041 u8 allowed_priorities_change_flg;
5042 u8 network_cos_mode_change_flg;
5043 __le16 vif_id;
5044 __le16 afex_default_vlan;
5045 u8 allowed_priorities;
5046 u8 network_cos_mode;
5047 u8 lb_mode_en;
5048 u8 reserved0;
5049 __le32 reserved1;
5050};
5051
5052
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005053/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005054 * FW version stored in the Xstorm RAM
5055 */
5056struct fw_version {
5057#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005058 u8 engineering;
5059 u8 revision;
5060 u8 minor;
5061 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005062#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005063 u8 major;
5064 u8 minor;
5065 u8 revision;
5066 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067#endif
5068 u32 flags;
5069#define FW_VERSION_OPTIMIZED (0x1<<0)
5070#define FW_VERSION_OPTIMIZED_SHIFT 0
5071#define FW_VERSION_BIG_ENDIEN (0x1<<1)
5072#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005073#define FW_VERSION_CHIP_VERSION (0x3<<2)
5074#define FW_VERSION_CHIP_VERSION_SHIFT 2
5075#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
5076#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077};
5078
5079
5080/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005081 * Dynamic Host-Coalescing - Driver(host) counters
5082 */
5083struct hc_dynamic_sb_drv_counters {
5084 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
5085};
5086
5087
5088/*
5089 * 2 bytes. configuration/state parameters for a single protocol index
5090 */
5091struct hc_index_data {
5092#if defined(__BIG_ENDIAN)
5093 u8 flags;
5094#define HC_INDEX_DATA_SM_ID (0x1<<0)
5095#define HC_INDEX_DATA_SM_ID_SHIFT 0
5096#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5097#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5098#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5099#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5100#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5101#define HC_INDEX_DATA_RESERVE_SHIFT 3
5102 u8 timeout;
5103#elif defined(__LITTLE_ENDIAN)
5104 u8 timeout;
5105 u8 flags;
5106#define HC_INDEX_DATA_SM_ID (0x1<<0)
5107#define HC_INDEX_DATA_SM_ID_SHIFT 0
5108#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5109#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5110#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5111#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5112#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5113#define HC_INDEX_DATA_RESERVE_SHIFT 3
5114#endif
5115};
5116
5117
5118/*
5119 * HC state-machine
5120 */
5121struct hc_status_block_sm {
5122#if defined(__BIG_ENDIAN)
5123 u8 igu_seg_id;
5124 u8 igu_sb_id;
5125 u8 timer_value;
5126 u8 __flags;
5127#elif defined(__LITTLE_ENDIAN)
5128 u8 __flags;
5129 u8 timer_value;
5130 u8 igu_sb_id;
5131 u8 igu_seg_id;
5132#endif
5133 u32 time_to_expire;
5134};
5135
5136/*
5137 * hold PCI identification variables- used in various places in firmware
5138 */
5139struct pci_entity {
5140#if defined(__BIG_ENDIAN)
5141 u8 vf_valid;
5142 u8 vf_id;
5143 u8 vnic_id;
5144 u8 pf_id;
5145#elif defined(__LITTLE_ENDIAN)
5146 u8 pf_id;
5147 u8 vnic_id;
5148 u8 vf_id;
5149 u8 vf_valid;
5150#endif
5151};
5152
5153/*
5154 * The fast-path status block meta-data, common to all chips
5155 */
5156struct hc_sb_data {
5157 struct regpair host_sb_addr;
5158 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
5159 struct pci_entity p_func;
5160#if defined(__BIG_ENDIAN)
5161 u8 rsrv0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005162 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163 u8 dhc_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005164 u8 same_igu_sb_1b;
5165#elif defined(__LITTLE_ENDIAN)
5166 u8 same_igu_sb_1b;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005167 u8 dhc_qzone_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005168 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005169 u8 rsrv0;
5170#endif
5171 struct regpair rsrv1[2];
5172};
5173
5174
5175/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005176 * Segment types for host coaslescing
5177 */
5178enum hc_segment {
5179 HC_REGULAR_SEGMENT,
5180 HC_DEFAULT_SEGMENT,
5181 MAX_HC_SEGMENT
5182};
5183
5184
5185/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005186 * The fast-path status block meta-data
5187 */
5188struct hc_sp_status_block_data {
5189 struct regpair host_sb_addr;
5190#if defined(__BIG_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005191 u8 rsrv1;
5192 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 u8 igu_seg_id;
5194 u8 igu_sb_id;
5195#elif defined(__LITTLE_ENDIAN)
5196 u8 igu_sb_id;
5197 u8 igu_seg_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005198 u8 state;
5199 u8 rsrv1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005200#endif
5201 struct pci_entity p_func;
5202};
5203
5204
5205/*
5206 * The fast-path status block meta-data
5207 */
5208struct hc_status_block_data_e1x {
5209 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
5210 struct hc_sb_data common;
5211};
5212
5213
5214/*
5215 * The fast-path status block meta-data
5216 */
5217struct hc_status_block_data_e2 {
5218 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
5219 struct hc_sb_data common;
5220};
5221
5222
5223/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005224 * IGU block operartion modes (in Everest2)
5225 */
5226enum igu_mode {
5227 HC_IGU_BC_MODE,
5228 HC_IGU_NBC_MODE,
5229 MAX_IGU_MODE
5230};
5231
5232
5233/*
5234 * IP versions
5235 */
5236enum ip_ver {
5237 IP_V4,
5238 IP_V6,
5239 MAX_IP_VER
5240};
5241
5242
5243/*
5244 * Multi-function modes
5245 */
5246enum mf_mode {
5247 SINGLE_FUNCTION,
5248 MULTI_FUNCTION_SD,
5249 MULTI_FUNCTION_SI,
Barak Witkowskia3348722012-04-23 03:04:46 +00005250 MULTI_FUNCTION_AFEX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005251 MAX_MF_MODE
5252};
5253
5254/*
5255 * Protocol-common statistics collected by the Tstorm (per pf)
5256 */
5257struct tstorm_per_pf_stats {
5258 struct regpair rcv_error_bytes;
5259};
5260
5261/*
5262 *
5263 */
5264struct per_pf_stats {
5265 struct tstorm_per_pf_stats tstorm_pf_statistics;
5266};
5267
5268
5269/*
5270 * Protocol-common statistics collected by the Tstorm (per port)
5271 */
5272struct tstorm_per_port_stats {
5273 __le32 mac_discard;
5274 __le32 mac_filter_discard;
5275 __le32 brb_truncate_discard;
5276 __le32 mf_tag_discard;
5277 __le32 packet_drop;
5278 __le32 reserved;
5279};
5280
5281/*
5282 *
5283 */
5284struct per_port_stats {
5285 struct tstorm_per_port_stats tstorm_port_statistics;
5286};
5287
5288
5289/*
5290 * Protocol-common statistics collected by the Tstorm (per client)
5291 */
5292struct tstorm_per_queue_stats {
5293 struct regpair rcv_ucast_bytes;
5294 __le32 rcv_ucast_pkts;
5295 __le32 checksum_discard;
5296 struct regpair rcv_bcast_bytes;
5297 __le32 rcv_bcast_pkts;
5298 __le32 pkts_too_big_discard;
5299 struct regpair rcv_mcast_bytes;
5300 __le32 rcv_mcast_pkts;
5301 __le32 ttl0_discard;
5302 __le16 no_buff_discard;
5303 __le16 reserved0;
5304 __le32 reserved1;
5305};
5306
5307/*
5308 * Protocol-common statistics collected by the Ustorm (per client)
5309 */
5310struct ustorm_per_queue_stats {
5311 struct regpair ucast_no_buff_bytes;
5312 struct regpair mcast_no_buff_bytes;
5313 struct regpair bcast_no_buff_bytes;
5314 __le32 ucast_no_buff_pkts;
5315 __le32 mcast_no_buff_pkts;
5316 __le32 bcast_no_buff_pkts;
5317 __le32 coalesced_pkts;
5318 struct regpair coalesced_bytes;
5319 __le32 coalesced_events;
5320 __le32 coalesced_aborts;
5321};
5322
5323/*
5324 * Protocol-common statistics collected by the Xstorm (per client)
5325 */
5326struct xstorm_per_queue_stats {
5327 struct regpair ucast_bytes_sent;
5328 struct regpair mcast_bytes_sent;
5329 struct regpair bcast_bytes_sent;
5330 __le32 ucast_pkts_sent;
5331 __le32 mcast_pkts_sent;
5332 __le32 bcast_pkts_sent;
5333 __le32 error_drop_pkts;
5334};
5335
5336/*
5337 *
5338 */
5339struct per_queue_stats {
5340 struct tstorm_per_queue_stats tstorm_queue_statistics;
5341 struct ustorm_per_queue_stats ustorm_queue_statistics;
5342 struct xstorm_per_queue_stats xstorm_queue_statistics;
5343};
5344
5345
5346/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347 * FW version stored in first line of pram
5348 */
5349struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005350 u8 major;
5351 u8 minor;
5352 u8 revision;
5353 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005354 u8 flags;
5355#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
5356#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
5357#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
5358#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
5359#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
5360#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005361#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
5362#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
5363#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
5364#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
5365};
5366
5367
5368/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005369 * Ethernet slow path element
5370 */
5371union protocol_common_specific_data {
5372 u8 protocol_data[8];
5373 struct regpair phy_address;
5374 struct regpair mac_config_addr;
Barak Witkowskia3348722012-04-23 03:04:46 +00005375 struct afex_vif_list_ramrod_data afex_vif_list_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376};
5377
5378/*
Eilon Greensteinca003922009-08-12 22:53:28 -07005379 * The send queue element
5380 */
5381struct protocol_common_spe {
5382 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005383 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07005384};
5385
5386
5387/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005388 * The send queue element
5389 */
5390struct slow_path_element {
5391 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005392 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393};
5394
5395
5396/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005397 * Protocol-common statistics counter
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005398 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005399struct stats_counter {
5400 __le16 xstats_counter;
5401 __le16 reserved0;
5402 __le32 reserved1;
5403 __le16 tstats_counter;
5404 __le16 reserved2;
5405 __le32 reserved3;
5406 __le16 ustats_counter;
5407 __le16 reserved4;
5408 __le32 reserved5;
5409 __le16 cstats_counter;
5410 __le16 reserved6;
5411 __le32 reserved7;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005412};
5413
5414
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005415/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005416 *
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005417 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005418struct stats_query_entry {
5419 u8 kind;
5420 u8 index;
5421 __le16 funcID;
5422 __le32 reserved;
5423 struct regpair address;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005424};
5425
5426/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005427 * statistic command
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005428 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005429struct stats_query_cmd_group {
5430 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
5431};
5432
5433
5434/*
5435 * statistic command header
5436 */
5437struct stats_query_header {
5438 u8 cmd_num;
5439 u8 reserved0;
5440 __le16 drv_stats_counter;
5441 __le32 reserved1;
5442 struct regpair stats_counters_addrs;
5443};
5444
5445
5446/*
5447 * Types of statistcis query entry
5448 */
5449enum stats_query_type {
5450 STATS_TYPE_QUEUE,
5451 STATS_TYPE_PORT,
5452 STATS_TYPE_PF,
5453 STATS_TYPE_TOE,
5454 STATS_TYPE_FCOE,
5455 MAX_STATS_QUERY_TYPE
5456};
5457
5458
5459/*
5460 * Indicate of the function status block state
5461 */
5462enum status_block_state {
5463 SB_DISABLED,
5464 SB_ENABLED,
5465 SB_CLEANED,
5466 MAX_STATUS_BLOCK_STATE
5467};
5468
5469
5470/*
5471 * Storm IDs (including attentions for IGU related enums)
5472 */
5473enum storm_id {
5474 USTORM_ID,
5475 CSTORM_ID,
5476 XSTORM_ID,
5477 TSTORM_ID,
5478 ATTENTION_ID,
5479 MAX_STORM_ID
5480};
5481
5482
5483/*
5484 * Taffic types used in ETS and flow control algorithms
5485 */
5486enum traffic_type {
5487 LLFC_TRAFFIC_TYPE_NW,
5488 LLFC_TRAFFIC_TYPE_FCOE,
5489 LLFC_TRAFFIC_TYPE_ISCSI,
5490 MAX_TRAFFIC_TYPE
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005491};
5492
5493
5494/*
5495 * zone A per-queue data
5496 */
5497struct tstorm_queue_zone_data {
5498 struct regpair reserved[4];
5499};
5500
5501
5502/*
5503 * zone B per-VF data
5504 */
5505struct tstorm_vf_zone_data {
5506 struct regpair reserved;
5507};
5508
5509
5510/*
5511 * zone A per-queue data
5512 */
5513struct ustorm_queue_zone_data {
5514 struct ustorm_eth_rx_producers eth_rx_producers;
5515 struct regpair reserved[3];
5516};
5517
5518
5519/*
5520 * zone B per-VF data
5521 */
5522struct ustorm_vf_zone_data {
5523 struct regpair reserved;
5524};
5525
5526
5527/*
5528 * data per VF-PF channel
5529 */
5530struct vf_pf_channel_data {
5531#if defined(__BIG_ENDIAN)
5532 u16 reserved0;
5533 u8 valid;
5534 u8 state;
5535#elif defined(__LITTLE_ENDIAN)
5536 u8 state;
5537 u8 valid;
5538 u16 reserved0;
5539#endif
5540 u32 reserved1;
5541};
5542
5543
5544/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005545 * State of VF-PF channel
5546 */
5547enum vf_pf_channel_state {
5548 VF_PF_CHANNEL_STATE_READY,
5549 VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5550 MAX_VF_PF_CHANNEL_STATE
5551};
5552
5553
5554/*
Barak Witkowskia3348722012-04-23 03:04:46 +00005555 * vif_list_rule_kind
5556 */
5557enum vif_list_rule_kind {
5558 VIF_LIST_RULE_SET,
5559 VIF_LIST_RULE_GET,
5560 VIF_LIST_RULE_CLEAR_ALL,
5561 VIF_LIST_RULE_CLEAR_FUNC,
5562 MAX_VIF_LIST_RULE_KIND
5563};
5564
5565
5566/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005567 * zone A per-queue data
5568 */
5569struct xstorm_queue_zone_data {
5570 struct regpair reserved[4];
5571};
5572
5573
5574/*
5575 * zone B per-VF data
5576 */
5577struct xstorm_vf_zone_data {
5578 struct regpair reserved;
5579};
5580
5581#endif /* BNX2X_HSI_H */