blob: 26e48583729e561a244e79997cd006665d995d8d [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
Mike Frysinger53f8a252007-11-15 15:48:01 +08006mainmenu "Blackfin Kernel Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070019
20config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040021 def_bool y
Mike Frysinger1ee76d72009-06-10 04:45:29 -040022 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040023 select HAVE_FUNCTION_TRACER
Sam Ravnborgec7748b2008-02-09 10:46:40 +010024 select HAVE_IDE
Mike Frysinger538067c2009-06-07 03:47:01 -040025 select HAVE_KERNEL_GZIP
26 select HAVE_KERNEL_BZIP2
27 select HAVE_KERNEL_LZMA
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050028 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080029 select ARCH_WANT_OPTIONAL_GPIOLIB
Bryan Wu1394f032007-05-06 14:50:22 -070030
Mike Frysinger70f12562009-06-07 17:18:25 -040031config GENERIC_BUG
32 def_bool y
33 depends on BUG
34
Aubrey Lie3defff2007-05-21 18:09:11 +080035config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040036 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080037
Bryan Wu1394f032007-05-06 14:50:22 -070038config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040039 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070040
41config GENERIC_HWEIGHT
Mike Frysingerbac7d892009-06-07 03:46:06 -040042 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070043
44config GENERIC_HARDIRQS
Mike Frysingerbac7d892009-06-07 03:46:06 -040045 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070046
47config GENERIC_IRQ_PROBE
Mike Frysingerbac7d892009-06-07 03:46:06 -040048 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070049
Michael Hennerichb2d15832007-07-24 15:46:36 +080050config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040051 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070052
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040058 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070059
Mike Frysinger6fa68e72009-06-08 18:45:01 -040060config LOCKDEP_SUPPORT
61 def_bool y
62
Mike Frysingerc7b412f2009-06-08 18:44:45 -040063config STACKTRACE_SUPPORT
64 def_bool y
65
Mike Frysinger8f860012009-06-08 12:49:48 -040066config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
68
Bryan Wu1394f032007-05-06 14:50:22 -070069source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070070
Bryan Wu1394f032007-05-06 14:50:22 -070071source "kernel/Kconfig.preempt"
72
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073source "kernel/Kconfig.freezer"
74
Bryan Wu1394f032007-05-06 14:50:22 -070075menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080083config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
Michael Hennerich59003142007-10-21 16:54:27 +0800103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
Mike Frysinger1545a112007-12-24 16:54:48 +0800108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
Michael Hennerich59003142007-10-21 16:54:27 +0800118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
Mike Frysinger1545a112007-12-24 16:54:48 +0800123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
Michael Hennerich59003142007-10-21 16:54:27 +0800128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
Bryan Wu1394f032007-05-06 14:50:22 -0700133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
Roy Huang24a07a12007-07-12 22:41:45 +0800173config BF542
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
Mike Frysinger2f89c062009-02-04 16:49:45 +0800178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
Roy Huang24a07a12007-07-12 22:41:45 +0800183config BF544
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
Mike Frysinger2f89c062009-02-04 16:49:45 +0800188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800193config BF547
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
Mike Frysinger2f89c062009-02-04 16:49:45 +0800198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
Roy Huang24a07a12007-07-12 22:41:45 +0800203config BF548
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
Mike Frysinger2f89c062009-02-04 16:49:45 +0800208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
Roy Huang24a07a12007-07-12 22:41:45 +0800213config BF549
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
Mike Frysinger2f89c062009-02-04 16:49:45 +0800218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
Bryan Wu1394f032007-05-06 14:50:22 -0700223config BF561
224 bool "BF561"
225 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800226 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700227
228endchoice
229
Graf Yang46fa5ee2009-01-07 23:14:39 +0800230config SMP
231 depends on BF561
Graf Yang9b9bfde2009-05-27 09:58:35 +0000232 select GENERIC_TIME
Graf Yang46fa5ee2009-01-07 23:14:39 +0800233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
246config IRQ_PER_CPU
247 bool
248 depends on SMP
249 default y
250
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800251config BF_REV_MIN
252 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800254 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800256 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800257
258config BF_REV_MAX
259 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800262 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263 default 6 if (BF533 || BF532 || BF531)
264
Bryan Wu1394f032007-05-06 14:50:22 -0700265choice
266 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800270
271config BF_REV_0_0
272 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800274
275config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800276 bool "0.1"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800277 depends on (BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700278
279config BF_REV_0_2
280 bool "0.2"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800281 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700282
283config BF_REV_0_3
284 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700286
287config BF_REV_0_4
288 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700290
291config BF_REV_0_5
292 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700294
Mike Frysinger49f72532008-10-09 12:06:27 +0800295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
Jie Zhangde3025f2007-06-25 18:04:12 +0800299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
Bryan Wu1394f032007-05-06 14:50:22 -0700305endchoice
306
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800307config BF51x
308 bool
309 depends on (BF512 || BF514 || BF516 || BF518)
310 default y
311
Michael Hennerich59003142007-10-21 16:54:27 +0800312config BF52x
313 bool
Mike Frysinger1545a112007-12-24 16:54:48 +0800314 depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
Michael Hennerich59003142007-10-21 16:54:27 +0800315 default y
316
Roy Huang24a07a12007-07-12 22:41:45 +0800317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
Mike Frysinger2f89c062009-02-04 16:49:45 +0800322config BF54xM
323 bool
324 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
325 default y
326
Roy Huang24a07a12007-07-12 22:41:45 +0800327config BF54x
328 bool
Mike Frysinger2f89c062009-02-04 16:49:45 +0800329 depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
Roy Huang24a07a12007-07-12 22:41:45 +0800330 default y
331
Bryan Wu1394f032007-05-06 14:50:22 -0700332config MEM_GENERIC_BOARD
333 bool
334 depends on GENERIC_BOARD
335 default y
336
337config MEM_MT48LC64M4A2FB_7E
338 bool
339 depends on (BFIN533_STAMP)
340 default y
341
342config MEM_MT48LC16M16A2TG_75
343 bool
344 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Javier Herreroab472a02007-10-29 16:14:44 +0800345 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
Michael Hennerich9db144f2008-07-19 17:16:07 +0800346 || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700347 default y
348
349config MEM_MT48LC32M8A2_75
350 bool
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800351 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700352 default y
353
354config MEM_MT48LC8M32B2B5_7
355 bool
356 depends on (BFIN561_BLUETECHNIX_CM)
357 default y
358
Michael Hennerich59003142007-10-21 16:54:27 +0800359config MEM_MT48LC32M16A2TG_75
360 bool
Michael Hennerich8cc71172008-10-13 14:45:06 +0800361 depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
Michael Hennerich59003142007-10-21 16:54:27 +0800362 default y
363
Sonic Zhang49345402009-01-07 23:14:38 +0800364config MEM_MT48LC32M8A2_75
365 bool
366 depends on (BFIN518F_EZBRD)
367 default y
368
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800369source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800370source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700371source "arch/blackfin/mach-bf533/Kconfig"
372source "arch/blackfin/mach-bf561/Kconfig"
373source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800374source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800375source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700376
377menu "Board customizations"
378
379config CMDLINE_BOOL
380 bool "Default bootloader kernel arguments"
381
382config CMDLINE
383 string "Initial kernel command string"
384 depends on CMDLINE_BOOL
385 default "console=ttyBF0,57600"
386 help
387 If you don't have a boot loader capable of passing a command line string
388 to the kernel, you may specify one here. As a minimum, you should specify
389 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
390
Mike Frysinger5f004c22008-04-25 02:11:24 +0800391config BOOT_LOAD
392 hex "Kernel load address for booting"
393 default "0x1000"
394 range 0x1000 0x20000000
395 help
396 This option allows you to set the load address of the kernel.
397 This can be useful if you are on a board which has a small amount
398 of memory or you wish to reserve some memory at the beginning of
399 the address space.
400
401 Note that you need to keep this value above 4k (0x1000) as this
402 memory region is used to capture NULL pointer references as well
403 as some core kernel functions.
404
Michael Hennerich8cc71172008-10-13 14:45:06 +0800405config ROM_BASE
406 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800407 depends on ROMKERNEL
Michael Hennerich8cc71172008-10-13 14:45:06 +0800408 default "0x20040000"
409 range 0x20000000 0x20400000 if !(BF54x || BF561)
410 range 0x20000000 0x30000000 if (BF54x || BF561)
411 help
412
Robin Getzf16295e2007-08-03 18:07:17 +0800413comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700414
415config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800416 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800417 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000418 default "11059200" if BFIN533_STAMP
419 default "24576000" if PNAV10
420 default "25000000" # most people use this
421 default "27000000" if BFIN533_EZKIT
422 default "30000000" if BFIN561_EZKIT
Bryan Wu1394f032007-05-06 14:50:22 -0700423 help
424 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800425 Warning: This value should match the crystal on the board. Otherwise,
426 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700427
Robin Getzf16295e2007-08-03 18:07:17 +0800428config BFIN_KERNEL_CLOCK
429 bool "Re-program Clocks while Kernel boots?"
430 default n
431 help
432 This option decides if kernel clocks are re-programed from the
433 bootloader settings. If the clocks are not set, the SDRAM settings
434 are also not changed, and the Bootloader does 100% of the hardware
435 configuration.
436
437config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800438 bool "Bypass PLL"
439 depends on BFIN_KERNEL_CLOCK
440 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800441
442config CLKIN_HALF
443 bool "Half Clock In"
444 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
445 default n
446 help
447 If this is set the clock will be divided by 2, before it goes to the PLL.
448
449config VCO_MULT
450 int "VCO Multiplier"
451 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
452 range 1 64
453 default "22" if BFIN533_EZKIT
454 default "45" if BFIN533_STAMP
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800455 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800456 default "22" if BFIN533_BLUETECHNIX_CM
Michael Hennerich9db144f2008-07-19 17:16:07 +0800457 default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800458 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800459 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Robin Getzf16295e2007-08-03 18:07:17 +0800460 help
461 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
462 PLL Frequency = (Crystal Frequency) * (this setting)
463
464choice
465 prompt "Core Clock Divider"
466 depends on BFIN_KERNEL_CLOCK
467 default CCLK_DIV_1
468 help
469 This sets the frequency of the core. It can be 1, 2, 4 or 8
470 Core Frequency = (PLL frequency) / (this setting)
471
472config CCLK_DIV_1
473 bool "1"
474
475config CCLK_DIV_2
476 bool "2"
477
478config CCLK_DIV_4
479 bool "4"
480
481config CCLK_DIV_8
482 bool "8"
483endchoice
484
485config SCLK_DIV
486 int "System Clock Divider"
487 depends on BFIN_KERNEL_CLOCK
488 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800489 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800490 help
491 This sets the frequency of the system clock (including SDRAM or DDR).
492 This can be between 1 and 15
493 System Clock = (PLL frequency) / (this setting)
494
Mike Frysinger5f004c22008-04-25 02:11:24 +0800495choice
496 prompt "DDR SDRAM Chip Type"
497 depends on BFIN_KERNEL_CLOCK
498 depends on BF54x
499 default MEM_MT46V32M16_5B
500
501config MEM_MT46V32M16_6T
502 bool "MT46V32M16_6T"
503
504config MEM_MT46V32M16_5B
505 bool "MT46V32M16_5B"
506endchoice
507
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800508choice
509 prompt "DDR/SDRAM Timing"
510 depends on BFIN_KERNEL_CLOCK
511 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
512 help
513 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
514 The calculated SDRAM timing parameters may not be 100%
515 accurate - This option is therefore marked experimental.
516
517config BFIN_KERNEL_CLOCK_MEMINIT_CALC
518 bool "Calculate Timings (EXPERIMENTAL)"
519 depends on EXPERIMENTAL
520
521config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
522 bool "Provide accurate Timings based on target SCLK"
523 help
524 Please consult the Blackfin Hardware Reference Manuals as well
525 as the memory device datasheet.
526 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
527endchoice
528
529menu "Memory Init Control"
530 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
531
532config MEM_DDRCTL0
533 depends on BF54x
534 hex "DDRCTL0"
535 default 0x0
536
537config MEM_DDRCTL1
538 depends on BF54x
539 hex "DDRCTL1"
540 default 0x0
541
542config MEM_DDRCTL2
543 depends on BF54x
544 hex "DDRCTL2"
545 default 0x0
546
547config MEM_EBIU_DDRQUE
548 depends on BF54x
549 hex "DDRQUE"
550 default 0x0
551
552config MEM_SDRRC
553 depends on !BF54x
554 hex "SDRRC"
555 default 0x0
556
557config MEM_SDGCTL
558 depends on !BF54x
559 hex "SDGCTL"
560 default 0x0
561endmenu
562
Robin Getzf16295e2007-08-03 18:07:17 +0800563#
564# Max & Min Speeds for various Chips
565#
566config MAX_VCO_HZ
567 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800568 default 400000000 if BF512
569 default 400000000 if BF514
570 default 400000000 if BF516
571 default 400000000 if BF518
Robin Getzf16295e2007-08-03 18:07:17 +0800572 default 600000000 if BF522
Mike Frysinger1545a112007-12-24 16:54:48 +0800573 default 400000000 if BF523
574 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800575 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800576 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800577 default 600000000 if BF527
578 default 400000000 if BF531
579 default 400000000 if BF532
580 default 750000000 if BF533
581 default 500000000 if BF534
582 default 400000000 if BF536
583 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800584 default 533333333 if BF538
585 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800586 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800587 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800588 default 600000000 if BF547
589 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800590 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800591 default 600000000 if BF561
592
593config MIN_VCO_HZ
594 int
595 default 50000000
596
597config MAX_SCLK_HZ
598 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800599 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800600
601config MIN_SCLK_HZ
602 int
603 default 27000000
604
605comment "Kernel Timer/Scheduler"
606
607source kernel/Kconfig.hz
608
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800609config GENERIC_TIME
610 bool "Generic time"
611 default y
612
613config GENERIC_CLOCKEVENTS
614 bool "Generic clock events"
615 depends on GENERIC_TIME
616 default y
617
Graf Yang1fa9be72009-05-15 11:01:59 +0000618choice
619 prompt "Kernel Tick Source"
620 depends on GENERIC_CLOCKEVENTS
621 default TICKSOURCE_CORETMR
622
623config TICKSOURCE_GPTMR0
624 bool "Gptimer0 (SCLK domain)"
625 select BFIN_GPTIMERS
626 depends on !IPIPE
627
628config TICKSOURCE_CORETMR
629 bool "Core timer (CCLK domain)"
630
631endchoice
632
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800633config CYCLES_CLOCKSOURCE
Graf Yang1fa9be72009-05-15 11:01:59 +0000634 bool "Use 'CYCLES' as a clocksource"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800635 depends on GENERIC_CLOCKEVENTS
636 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000637 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800638 help
639 If you say Y here, you will enable support for using the 'cycles'
640 registers as a clock source. Doing so means you will be unable to
641 safely write to the 'cycles' register during runtime. You will
642 still be able to read it (such as for performance monitoring), but
643 writing the registers will most likely crash the kernel.
644
Graf Yang1fa9be72009-05-15 11:01:59 +0000645config GPTMR0_CLOCKSOURCE
646 bool "Use GPTimer0 as a clocksource (higher rating)"
647 depends on GENERIC_CLOCKEVENTS
648 depends on !TICKSOURCE_GPTMR0
649
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800650source kernel/time/Kconfig
651
Mike Frysinger5f004c22008-04-25 02:11:24 +0800652comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800653
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800654choice
655 prompt "Blackfin Exception Scratch Register"
656 default BFIN_SCRATCH_REG_RETN
657 help
658 Select the resource to reserve for the Exception handler:
659 - RETN: Non-Maskable Interrupt (NMI)
660 - RETE: Exception Return (JTAG/ICE)
661 - CYCLES: Performance counter
662
663 If you are unsure, please select "RETN".
664
665config BFIN_SCRATCH_REG_RETN
666 bool "RETN"
667 help
668 Use the RETN register in the Blackfin exception handler
669 as a stack scratch register. This means you cannot
670 safely use NMI on the Blackfin while running Linux, but
671 you can debug the system with a JTAG ICE and use the
672 CYCLES performance registers.
673
674 If you are unsure, please select "RETN".
675
676config BFIN_SCRATCH_REG_RETE
677 bool "RETE"
678 help
679 Use the RETE register in the Blackfin exception handler
680 as a stack scratch register. This means you cannot
681 safely use a JTAG ICE while debugging a Blackfin board,
682 but you can safely use the CYCLES performance registers
683 and the NMI.
684
685 If you are unsure, please select "RETN".
686
687config BFIN_SCRATCH_REG_CYCLES
688 bool "CYCLES"
689 help
690 Use the CYCLES register in the Blackfin exception handler
691 as a stack scratch register. This means you cannot
692 safely use the CYCLES performance registers on a Blackfin
693 board at anytime, but you can debug the system with a JTAG
694 ICE and use the NMI.
695
696 If you are unsure, please select "RETN".
697
698endchoice
699
Bryan Wu1394f032007-05-06 14:50:22 -0700700endmenu
701
702
703menu "Blackfin Kernel Optimizations"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800704 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700705
Bryan Wu1394f032007-05-06 14:50:22 -0700706comment "Memory Optimizations"
707
708config I_ENTRY_L1
709 bool "Locate interrupt entry code in L1 Memory"
710 default y
711 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200712 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
713 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700714
715config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200716 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700717 default y
718 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200719 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800720 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200721 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700722
723config DO_IRQ_L1
724 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
725 default y
726 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200727 If enabled, the frequently called do_irq dispatcher function is linked
728 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700729
730config CORE_TIMER_IRQ_L1
731 bool "Locate frequently called timer_interrupt() function in L1 Memory"
732 default y
733 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200734 If enabled, the frequently called timer_interrupt() function is linked
735 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700736
737config IDLE_L1
738 bool "Locate frequently idle function in L1 Memory"
739 default y
740 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200741 If enabled, the frequently called idle function is linked
742 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700743
744config SCHEDULE_L1
745 bool "Locate kernel schedule function in L1 Memory"
746 default y
747 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200748 If enabled, the frequently called kernel schedule is linked
749 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700750
751config ARITHMETIC_OPS_L1
752 bool "Locate kernel owned arithmetic functions in L1 Memory"
753 default y
754 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200755 If enabled, arithmetic functions are linked
756 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700757
758config ACCESS_OK_L1
759 bool "Locate access_ok function in L1 Memory"
760 default y
761 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200762 If enabled, the access_ok function is linked
763 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700764
765config MEMSET_L1
766 bool "Locate memset function in L1 Memory"
767 default y
768 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200769 If enabled, the memset function is linked
770 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700771
772config MEMCPY_L1
773 bool "Locate memcpy function in L1 Memory"
774 default y
775 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200776 If enabled, the memcpy function is linked
777 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700778
779config SYS_BFIN_SPINLOCK_L1
780 bool "Locate sys_bfin_spinlock function in L1 Memory"
781 default y
782 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200783 If enabled, sys_bfin_spinlock function is linked
784 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700785
786config IP_CHECKSUM_L1
787 bool "Locate IP Checksum function in L1 Memory"
788 default n
789 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200790 If enabled, the IP Checksum function is linked
791 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700792
793config CACHELINE_ALIGNED_L1
794 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800795 default y if !BF54x
796 default n if BF54x
Bryan Wu1394f032007-05-06 14:50:22 -0700797 depends on !BF531
798 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100799 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200800 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700801
802config SYSCALL_TAB_L1
803 bool "Locate Syscall Table L1 Data Memory"
804 default n
805 depends on !BF531
806 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200807 If enabled, the Syscall LUT is linked
808 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700809
810config CPLB_SWITCH_TAB_L1
811 bool "Locate CPLB Switch Tables L1 Data Memory"
812 default n
813 depends on !BF531
814 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200815 If enabled, the CPLB Switch Tables are linked
816 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700817
Graf Yangca87b7a2008-10-08 17:30:01 +0800818config APP_STACK_L1
819 bool "Support locating application stack in L1 Scratch Memory"
820 default y
821 help
822 If enabled the application stack can be located in L1
823 scratch memory (less latency).
824
825 Currently only works with FLAT binaries.
826
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800827config EXCEPTION_L1_SCRATCH
828 bool "Locate exception stack in L1 Scratch Memory"
829 default n
Graf Yangf82e0a02009-04-08 08:30:22 +0000830 depends on !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800831 help
832 Whenever an exception occurs, use the L1 Scratch memory for
833 stack storage. You cannot place the stacks of FLAT binaries
834 in L1 when using this option.
835
836 If you don't use L1 Scratch, then you should say Y here.
837
Robin Getz251383c2008-08-14 15:12:55 +0800838comment "Speed Optimizations"
839config BFIN_INS_LOWOVERHEAD
840 bool "ins[bwl] low overhead, higher interrupt latency"
841 default y
842 help
843 Reads on the Blackfin are speculative. In Blackfin terms, this means
844 they can be interrupted at any time (even after they have been issued
845 on to the external bus), and re-issued after the interrupt occurs.
846 For memory - this is not a big deal, since memory does not change if
847 it sees a read.
848
849 If a FIFO is sitting on the end of the read, it will see two reads,
850 when the core only sees one since the FIFO receives both the read
851 which is cancelled (and not delivered to the core) and the one which
852 is re-issued (which is delivered to the core).
853
854 To solve this, interrupts are turned off before reads occur to
855 I/O space. This option controls which the overhead/latency of
856 controlling interrupts during this time
857 "n" turns interrupts off every read
858 (higher overhead, but lower interrupt latency)
859 "y" turns interrupts off every loop
860 (low overhead, but longer interrupt latency)
861
862 default behavior is to leave this set to on (type "Y"). If you are experiencing
863 interrupt latency issues, it is safe and OK to turn this off.
864
Bryan Wu1394f032007-05-06 14:50:22 -0700865endmenu
866
Bryan Wu1394f032007-05-06 14:50:22 -0700867choice
868 prompt "Kernel executes from"
869 help
870 Choose the memory type that the kernel will be running in.
871
872config RAMKERNEL
873 bool "RAM"
874 help
875 The kernel will be resident in RAM when running.
876
877config ROMKERNEL
878 bool "ROM"
879 help
880 The kernel will be resident in FLASH/ROM when running.
881
882endchoice
883
884source "mm/Kconfig"
885
Mike Frysinger780431e2007-10-21 23:37:54 +0800886config BFIN_GPTIMERS
887 tristate "Enable Blackfin General Purpose Timers API"
888 default n
889 help
890 Enable support for the General Purpose Timers API. If you
891 are unsure, say N.
892
893 To compile this driver as a module, choose M here: the module
894 will be called gptimers.ko.
895
Bryan Wu1394f032007-05-06 14:50:22 -0700896choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800897 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700898 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800899config DMA_UNCACHED_4M
900 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700901config DMA_UNCACHED_2M
902 bool "Enable 2M DMA region"
903config DMA_UNCACHED_1M
904 bool "Enable 1M DMA region"
905config DMA_UNCACHED_NONE
906 bool "Disable DMA region"
907endchoice
908
909
910comment "Cache Support"
Robin Getz3bebca22007-10-10 23:55:26 +0800911config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700912 bool "Enable ICACHE"
Robin Getz3bebca22007-10-10 23:55:26 +0800913config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700914 bool "Enable DCACHE"
Robin Getz3bebca22007-10-10 23:55:26 +0800915config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700916 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800917 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700918 default n
Robin Getz3bebca22007-10-10 23:55:26 +0800919config BFIN_ICACHE_LOCK
920 bool "Enable Instruction Cache Locking"
Bryan Wu1394f032007-05-06 14:50:22 -0700921
922choice
Graf Yang5ba76672009-05-07 04:09:15 +0000923 prompt "External memory cache policy"
Robin Getz3bebca22007-10-10 23:55:26 +0800924 depends on BFIN_DCACHE
Graf Yang46fa5ee2009-01-07 23:14:39 +0800925 default BFIN_WB if !SMP
926 default BFIN_WT if SMP
Robin Getz3bebca22007-10-10 23:55:26 +0800927config BFIN_WB
Bryan Wu1394f032007-05-06 14:50:22 -0700928 bool "Write back"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800929 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700930 help
931 Write Back Policy:
932 Cached data will be written back to SDRAM only when needed.
933 This can give a nice increase in performance, but beware of
934 broken drivers that do not properly invalidate/flush their
935 cache.
936
937 Write Through Policy:
938 Cached data will always be written back to SDRAM when the
939 cache is updated. This is a completely safe setting, but
940 performance is worse than Write Back.
941
942 If you are unsure of the options and you want to be safe,
943 then go with Write Through.
944
Robin Getz3bebca22007-10-10 23:55:26 +0800945config BFIN_WT
Bryan Wu1394f032007-05-06 14:50:22 -0700946 bool "Write through"
947 help
948 Write Back Policy:
949 Cached data will be written back to SDRAM only when needed.
950 This can give a nice increase in performance, but beware of
951 broken drivers that do not properly invalidate/flush their
952 cache.
953
954 Write Through Policy:
955 Cached data will always be written back to SDRAM when the
956 cache is updated. This is a completely safe setting, but
957 performance is worse than Write Back.
958
959 If you are unsure of the options and you want to be safe,
960 then go with Write Through.
961
962endchoice
963
Graf Yang5ba76672009-05-07 04:09:15 +0000964choice
965 prompt "L2 SRAM cache policy"
966 depends on (BF54x || BF561)
967 default BFIN_L2_WT
968config BFIN_L2_WB
969 bool "Write back"
970 depends on !SMP
971
972config BFIN_L2_WT
973 bool "Write through"
974 depends on !SMP
975
976config BFIN_L2_NOT_CACHED
977 bool "Not cached"
978
979endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +0800980
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800981config MPU
982 bool "Enable the memory protection unit (EXPERIMENTAL)"
983 default n
984 help
985 Use the processor's MPU to protect applications from accessing
986 memory they do not own. This comes at a performance penalty
987 and is recommended only for debugging.
988
Matt LaPlante692105b2009-01-26 11:12:25 +0100989comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -0700990
Mike Frysingerddf416b2007-10-10 18:06:47 +0800991menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -0700992config C_AMCKEN
993 bool "Enable CLKOUT"
994 default y
995
996config C_CDPRIO
997 bool "DMA has priority over core for ext. accesses"
998 default n
999
1000config C_B0PEN
1001 depends on BF561
1002 bool "Bank 0 16 bit packing enable"
1003 default y
1004
1005config C_B1PEN
1006 depends on BF561
1007 bool "Bank 1 16 bit packing enable"
1008 default y
1009
1010config C_B2PEN
1011 depends on BF561
1012 bool "Bank 2 16 bit packing enable"
1013 default y
1014
1015config C_B3PEN
1016 depends on BF561
1017 bool "Bank 3 16 bit packing enable"
1018 default n
1019
1020choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001021 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001022 default C_AMBEN_ALL
1023
1024config C_AMBEN
1025 bool "Disable All Banks"
1026
1027config C_AMBEN_B0
1028 bool "Enable Bank 0"
1029
1030config C_AMBEN_B0_B1
1031 bool "Enable Bank 0 & 1"
1032
1033config C_AMBEN_B0_B1_B2
1034 bool "Enable Bank 0 & 1 & 2"
1035
1036config C_AMBEN_ALL
1037 bool "Enable All Banks"
1038endchoice
1039endmenu
1040
1041menu "EBIU_AMBCTL Control"
1042config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001043 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001044 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001045 help
1046 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1047 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001048
1049config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001050 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001051 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001052 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001053 help
1054 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1055 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001056
1057config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001058 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001059 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001060 help
1061 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1062 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001063
1064config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001065 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001066 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001067 help
1068 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1069 used to control the Asynchronous Memory Bank 3 settings.
1070
Bryan Wu1394f032007-05-06 14:50:22 -07001071endmenu
1072
Sonic Zhange40540b2007-11-21 23:49:52 +08001073config EBIU_MBSCTLVAL
1074 hex "EBIU Bank Select Control Register"
1075 depends on BF54x
1076 default 0
1077
1078config EBIU_MODEVAL
1079 hex "Flash Memory Mode Control Register"
1080 depends on BF54x
1081 default 1
1082
1083config EBIU_FCTLVAL
1084 hex "Flash Memory Bank Control Register"
1085 depends on BF54x
1086 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001087endmenu
1088
1089#############################################################################
1090menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1091
1092config PCI
1093 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001094 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001095 help
1096 Support for PCI bus.
1097
1098source "drivers/pci/Kconfig"
1099
1100config HOTPLUG
1101 bool "Support for hot-pluggable device"
1102 help
1103 Say Y here if you want to plug devices into your computer while
1104 the system is running, and be able to use them quickly. In many
1105 cases, the devices can likewise be unplugged at any time too.
1106
1107 One well known example of this is PCMCIA- or PC-cards, credit-card
1108 size devices such as network cards, modems or hard drives which are
1109 plugged into slots found on all modern laptop computers. Another
1110 example, used on modern desktops as well as laptops, is USB.
1111
Johannes Berga81792f2008-07-08 19:00:25 +02001112 Enable HOTPLUG and build a modular kernel. Get agent software
1113 (from <http://linux-hotplug.sourceforge.net/>) and install it.
Bryan Wu1394f032007-05-06 14:50:22 -07001114 Then your kernel will automatically call out to a user mode "policy
1115 agent" (/sbin/hotplug) to load modules and set up software needed
1116 to use devices as you hotplug them.
1117
1118source "drivers/pcmcia/Kconfig"
1119
1120source "drivers/pci/hotplug/Kconfig"
1121
1122endmenu
1123
1124menu "Executable file formats"
1125
1126source "fs/Kconfig.binfmt"
1127
1128endmenu
1129
1130menu "Power management options"
1131source "kernel/power/Kconfig"
1132
Johannes Bergf4cb5702007-12-08 02:14:00 +01001133config ARCH_SUSPEND_POSSIBLE
1134 def_bool y
1135 depends on !SMP
1136
Bryan Wu1394f032007-05-06 14:50:22 -07001137choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001138 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001139 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001140 default PM_BFIN_SLEEP_DEEPER
1141config PM_BFIN_SLEEP_DEEPER
1142 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001143 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001144 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1145 power dissipation by disabling the clock to the processor core (CCLK).
1146 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1147 to 0.85 V to provide the greatest power savings, while preserving the
1148 processor state.
1149 The PLL and system clock (SCLK) continue to operate at a very low
1150 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1151 the SDRAM is put into Self Refresh Mode. Typically an external event
1152 such as GPIO interrupt or RTC activity wakes up the processor.
1153 Various Peripherals such as UART, SPORT, PPI may not function as
1154 normal during Sleep Deeper, due to the reduced SCLK frequency.
1155 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001156
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001157 If unsure, select "Sleep Deeper".
1158
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001159config PM_BFIN_SLEEP
1160 bool "Sleep"
1161 help
1162 Sleep Mode (High Power Savings) - The sleep mode reduces power
1163 dissipation by disabling the clock to the processor core (CCLK).
1164 The PLL and system clock (SCLK), however, continue to operate in
1165 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001166 up the processor. When in the sleep mode, system DMA access to L1
1167 memory is not supported.
1168
1169 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001170endchoice
1171
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001172config PM_WAKEUP_BY_GPIO
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001173 bool "Allow Wakeup from Standby by GPIO"
Michael Hennerichff19fed2009-03-04 17:35:51 +08001174 depends on PM && !BF54x
Bryan Wu1394f032007-05-06 14:50:22 -07001175
1176config PM_WAKEUP_GPIO_NUMBER
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001177 int "GPIO number"
Bryan Wu1394f032007-05-06 14:50:22 -07001178 range 0 47
1179 depends on PM_WAKEUP_BY_GPIO
Mike Frysingerd1a33362008-11-18 17:48:22 +08001180 default 2
Bryan Wu1394f032007-05-06 14:50:22 -07001181
1182choice
1183 prompt "GPIO Polarity"
1184 depends on PM_WAKEUP_BY_GPIO
1185 default PM_WAKEUP_GPIO_POLAR_H
1186config PM_WAKEUP_GPIO_POLAR_H
1187 bool "Active High"
1188config PM_WAKEUP_GPIO_POLAR_L
1189 bool "Active Low"
1190config PM_WAKEUP_GPIO_POLAR_EDGE_F
1191 bool "Falling EDGE"
1192config PM_WAKEUP_GPIO_POLAR_EDGE_R
1193 bool "Rising EDGE"
1194config PM_WAKEUP_GPIO_POLAR_EDGE_B
1195 bool "Both EDGE"
1196endchoice
1197
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001198comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1199 depends on PM
1200
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001201config PM_BFIN_WAKE_PH6
1202 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001203 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001204 default n
1205 help
1206 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1207
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001208config PM_BFIN_WAKE_GP
1209 bool "Allow Wake-Up from GPIOs"
1210 depends on PM && BF54x
1211 default n
1212 help
1213 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001214 (all processors, except ADSP-BF549). This option sets
1215 the general-purpose wake-up enable (GPWE) control bit to enable
1216 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1217 On ADSP-BF549 this option enables the the same functionality on the
1218 /MRXON pin also PH7.
1219
Bryan Wu1394f032007-05-06 14:50:22 -07001220endmenu
1221
Bryan Wu1394f032007-05-06 14:50:22 -07001222menu "CPU Frequency scaling"
1223
1224source "drivers/cpufreq/Kconfig"
1225
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001226config BFIN_CPU_FREQ
1227 bool
1228 depends on CPU_FREQ
1229 select CPU_FREQ_TABLE
1230 default y
1231
Michael Hennerich14b03202008-05-07 11:41:26 +08001232config CPU_VOLTAGE
1233 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001234 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001235 depends on CPU_FREQ
1236 default n
1237 help
1238 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1239 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001240 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001241 the PLL may unlock.
1242
Bryan Wu1394f032007-05-06 14:50:22 -07001243endmenu
1244
Bryan Wu1394f032007-05-06 14:50:22 -07001245source "net/Kconfig"
1246
1247source "drivers/Kconfig"
1248
1249source "fs/Kconfig"
1250
Mike Frysinger74ce8322007-11-21 23:50:49 +08001251source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001252
1253source "security/Kconfig"
1254
1255source "crypto/Kconfig"
1256
1257source "lib/Kconfig"