blob: 6b818fde2216b17ecbe19057e0fde2e3038e48ae [file] [log] [blame]
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00001/*
Lennert Buytenhek076d3e12009-03-20 09:50:39 +00002 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
3 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000018#include "mv88e6xxx.h"
19
Alexander Duyckb4d23942014-09-15 13:00:27 -040020static char *mv88e6131_probe(struct device *host_dev, int sw_addr)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000021{
Alexander Duyckb4d23942014-09-15 13:00:27 -040022 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000023 int ret;
24
Alexander Duyckb4d23942014-09-15 13:00:27 -040025 if (bus == NULL)
26 return NULL;
27
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000028 ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
29 if (ret >= 0) {
Guenter Roecka93e4642014-10-29 10:44:55 -070030 int ret_masked = ret & 0xfff0;
31
32 if (ret_masked == ID_6085)
Peter Korsgaardec80bfc2011-04-05 03:03:56 +000033 return "Marvell 88E6085";
Guenter Roecka93e4642014-10-29 10:44:55 -070034 if (ret_masked == ID_6095)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +000035 return "Marvell 88E6095/88E6095F";
Guenter Roecka93e4642014-10-29 10:44:55 -070036 if (ret == ID_6131_B2)
37 return "Marvell 88E6131 (B2)";
38 if (ret_masked == ID_6131)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000039 return "Marvell 88E6131";
40 }
41
42 return NULL;
43}
44
45static int mv88e6131_switch_reset(struct dsa_switch *ds)
46{
Guenter Roeckd1988932015-04-02 04:06:31 +020047 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000048 int i;
49 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000050 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000051
Barry Grussling3675c8d2013-01-08 16:05:53 +000052 /* Set all ports to the disabled state. */
Guenter Roeckd1988932015-04-02 04:06:31 +020053 for (i = 0; i < ps->num_ports; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000054 ret = REG_READ(REG_PORT(i), 0x04);
55 REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
56 }
57
Barry Grussling3675c8d2013-01-08 16:05:53 +000058 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000059 usleep_range(2000, 4000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000060
Barry Grussling3675c8d2013-01-08 16:05:53 +000061 /* Reset the switch. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000062 REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
63
Barry Grussling3675c8d2013-01-08 16:05:53 +000064 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +000065 timeout = jiffies + 1 * HZ;
66 while (time_before(jiffies, timeout)) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000067 ret = REG_READ(REG_GLOBAL, 0x00);
68 if ((ret & 0xc800) == 0xc800)
69 break;
70
Barry Grussling19b2f972013-01-08 16:05:54 +000071 usleep_range(1000, 2000);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000072 }
Barry Grussling19b2f972013-01-08 16:05:54 +000073 if (time_after(jiffies, timeout))
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000074 return -ETIMEDOUT;
75
76 return 0;
77}
78
79static int mv88e6131_setup_global(struct dsa_switch *ds)
80{
81 int ret;
82 int i;
83
Barry Grussling3675c8d2013-01-08 16:05:53 +000084 /* Enable the PHY polling unit, don't discard packets with
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000085 * excessive collisions, use a weighted fair queueing scheme
86 * to arbitrate between packet queues, set the maximum frame
87 * size to 1632, and mask all interrupt sources.
88 */
89 REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
90
Barry Grussling3675c8d2013-01-08 16:05:53 +000091 /* Set the default address aging time to 5 minutes, and
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000092 * enable address learn messages to be sent to all message
93 * ports.
94 */
95 REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
96
Barry Grussling3675c8d2013-01-08 16:05:53 +000097 /* Configure the priority mapping registers. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000098 ret = mv88e6xxx_config_prio(ds);
99 if (ret < 0)
100 return ret;
101
Barry Grussling3675c8d2013-01-08 16:05:53 +0000102 /* Set the VLAN ethertype to 0x8100. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000103 REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
104
Barry Grussling3675c8d2013-01-08 16:05:53 +0000105 /* Disable ARP mirroring, and configure the upstream port as
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000106 * the port to which ingress and egress monitor frames are to
107 * be sent.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000108 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000109 REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000110
Barry Grussling3675c8d2013-01-08 16:05:53 +0000111 /* Disable cascade port functionality unless this device
Barry Grussling81399ec2011-06-24 19:53:51 +0000112 * is used in a cascade configuration, and set the switch's
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000113 * DSA device number.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000114 */
Barry Grussling81399ec2011-06-24 19:53:51 +0000115 if (ds->dst->pd->nr_chips > 1)
116 REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
117 else
118 REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000119
Barry Grussling3675c8d2013-01-08 16:05:53 +0000120 /* Send all frames with destination addresses matching
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000121 * 01:80:c2:00:00:0x to the CPU port.
122 */
123 REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
124
Barry Grussling3675c8d2013-01-08 16:05:53 +0000125 /* Ignore removed tag data on doubly tagged packets, disable
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000126 * flow control messages, force flow control priority to the
127 * highest, and send all special multicast frames to the CPU
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300128 * port at the highest priority.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000129 */
130 REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
131
Barry Grussling3675c8d2013-01-08 16:05:53 +0000132 /* Program the DSA routing table. */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000133 for (i = 0; i < 32; i++) {
134 int nexthop;
135
136 nexthop = 0x1f;
Tobias Waldekranz6e0ba472015-02-05 14:52:06 +0100137 if (ds->pd->rtable &&
138 i != ds->index && i < ds->dst->pd->nr_chips)
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000139 nexthop = ds->pd->rtable[i] & 0x1f;
140
141 REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
142 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Clear all trunk masks. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000145 for (i = 0; i < 8; i++)
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000146 REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000147
Barry Grussling3675c8d2013-01-08 16:05:53 +0000148 /* Clear all trunk mappings. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000149 for (i = 0; i < 16; i++)
150 REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Force the priority of IGMP/MLD snoop frames and ARP frames
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000153 * to the highest setting.
154 */
155 REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
156
157 return 0;
158}
159
160static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
161{
Florian Fainellia22adce2014-04-28 11:14:28 -0700162 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000163 int addr = REG_PORT(p);
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000164 u16 val;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000165
Barry Grussling3675c8d2013-01-08 16:05:53 +0000166 /* MAC Forcing register: don't force link, speed, duplex
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000167 * or flow control state to any particular values on physical
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000168 * ports, but force the CPU port and all DSA ports to 1000 Mb/s
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000169 * (100 Mb/s on 6085) full duplex.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000170 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000171 if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000172 if (ps->id == ID_6085)
173 REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
174 else
175 REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
Lennert Buytenhek076d3e12009-03-20 09:50:39 +0000176 else
177 REG_WRITE(addr, 0x01, 0x0003);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000178
Barry Grussling3675c8d2013-01-08 16:05:53 +0000179 /* Port Control: disable Core Tag, disable Drop-on-Lock,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000180 * transmit frames unmodified, disable Header mode,
181 * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
182 * tunneling, determine priority by looking at 802.1p and
183 * IP priority fields (IP prio has precedence), and set STP
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000184 * state to Forwarding.
185 *
186 * If this is the upstream port for this switch, enable
187 * forwarding of unknown unicasts, and enable DSA tagging
188 * mode.
189 *
190 * If this is the link to another switch, use DSA tagging
191 * mode, but do not enable forwarding of unknown unicasts.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000192 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000193 val = 0x0433;
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000194 if (p == dsa_upstream_port(ds)) {
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000195 val |= 0x0104;
Barry Grussling3675c8d2013-01-08 16:05:53 +0000196 /* On 6085, unknown multicast forward is controlled
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000197 * here rather than in Port Control 2 register.
198 */
199 if (ps->id == ID_6085)
200 val |= 0x0008;
201 }
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000202 if (ds->dsa_port_mask & (1 << p))
203 val |= 0x0100;
204 REG_WRITE(addr, 0x04, val);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000205
Barry Grussling3675c8d2013-01-08 16:05:53 +0000206 /* Port Control 2: don't force a good FCS, don't use
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000207 * VLAN-based, source address-based or destination
208 * address-based priority overrides, don't let the switch
209 * add or strip 802.1q tags, don't discard tagged or
210 * untagged frames on this port, do a destination address
211 * lookup on received packets as usual, don't send a copy
212 * of all transmitted/received frames on this port to the
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000213 * CPU, and configure the upstream port number.
214 *
215 * If this is the upstream port for this switch, enable
216 * forwarding of unknown multicast addresses.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000217 */
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000218 if (ps->id == ID_6085)
Barry Grussling3675c8d2013-01-08 16:05:53 +0000219 /* on 6085, bits 3:0 are reserved, bit 6 control ARP
Peter Korsgaardb3b27002011-04-26 01:45:41 +0000220 * mirroring, and multicast forward is handled in
221 * Port Control register.
222 */
223 REG_WRITE(addr, 0x08, 0x0080);
224 else {
225 val = 0x0080 | dsa_upstream_port(ds);
226 if (p == dsa_upstream_port(ds))
227 val |= 0x0040;
228 REG_WRITE(addr, 0x08, val);
229 }
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000230
Barry Grussling3675c8d2013-01-08 16:05:53 +0000231 /* Rate Control: disable ingress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000232 REG_WRITE(addr, 0x09, 0x0000);
233
Barry Grussling3675c8d2013-01-08 16:05:53 +0000234 /* Rate Control 2: disable egress rate limiting. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000235 REG_WRITE(addr, 0x0a, 0x0000);
236
Barry Grussling3675c8d2013-01-08 16:05:53 +0000237 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000238 * of packets, add the address to the address database using
239 * a port bitmap that has only the bit for this port set and
240 * the other bits clear.
241 */
242 REG_WRITE(addr, 0x0b, 1 << p);
243
Barry Grussling3675c8d2013-01-08 16:05:53 +0000244 /* Tag Remap: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000245 * mapping.
246 */
247 REG_WRITE(addr, 0x18, 0x3210);
248
Barry Grussling3675c8d2013-01-08 16:05:53 +0000249 /* Tag Remap 2: use an identity 802.1p prio -> switch prio
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000250 * mapping.
251 */
252 REG_WRITE(addr, 0x19, 0x7654);
253
Guenter Roeck0d65da42015-04-02 04:06:29 +0200254 return mv88e6xxx_setup_port_common(ds, p);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000255}
256
257static int mv88e6131_setup(struct dsa_switch *ds)
258{
Guenter Roeckd1988932015-04-02 04:06:31 +0200259 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000260 int i;
261 int ret;
262
Guenter Roeck0d65da42015-04-02 04:06:29 +0200263 ret = mv88e6xxx_setup_common(ds);
264 if (ret < 0)
265 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000266
Guenter Roeck0d65da42015-04-02 04:06:29 +0200267 mv88e6xxx_ppu_state_init(ds);
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000268
Guenter Roeckd1988932015-04-02 04:06:31 +0200269 switch (ps->id) {
270 case ID_6085:
271 ps->num_ports = 10;
272 break;
273 case ID_6095:
274 ps->num_ports = 11;
275 break;
276 case ID_6131:
277 case ID_6131_B2:
278 ps->num_ports = 8;
279 break;
280 default:
281 return -ENODEV;
282 }
283
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000284 ret = mv88e6131_switch_reset(ds);
285 if (ret < 0)
286 return ret;
287
288 /* @@@ initialise vtu and atu */
289
290 ret = mv88e6131_setup_global(ds);
291 if (ret < 0)
292 return ret;
293
Guenter Roeckd1988932015-04-02 04:06:31 +0200294 for (i = 0; i < ps->num_ports; i++) {
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000295 ret = mv88e6131_setup_port(ds, i);
296 if (ret < 0)
297 return ret;
298 }
299
300 return 0;
301}
302
Guenter Roeckd1988932015-04-02 04:06:31 +0200303static int mv88e6131_port_to_phy_addr(struct dsa_switch *ds, int port)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000304{
Guenter Roeckd1988932015-04-02 04:06:31 +0200305 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
306
307 if (port >= 0 && port < ps->num_ports)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000308 return port;
Guenter Roeckd1988932015-04-02 04:06:31 +0200309
310 return -EINVAL;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000311}
312
313static int
314mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
315{
Guenter Roeckd1988932015-04-02 04:06:31 +0200316 int addr = mv88e6131_port_to_phy_addr(ds, port);
317
318 if (addr < 0)
319 return addr;
320
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000321 return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
322}
323
324static int
325mv88e6131_phy_write(struct dsa_switch *ds,
326 int port, int regnum, u16 val)
327{
Guenter Roeckd1988932015-04-02 04:06:31 +0200328 int addr = mv88e6131_port_to_phy_addr(ds, port);
329
330 if (addr < 0)
331 return addr;
332
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000333 return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
334}
335
336static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
337 { "in_good_octets", 8, 0x00, },
338 { "in_bad_octets", 4, 0x02, },
339 { "in_unicast", 4, 0x04, },
340 { "in_broadcasts", 4, 0x06, },
341 { "in_multicasts", 4, 0x07, },
342 { "in_pause", 4, 0x16, },
343 { "in_undersize", 4, 0x18, },
344 { "in_fragments", 4, 0x19, },
345 { "in_oversize", 4, 0x1a, },
346 { "in_jabber", 4, 0x1b, },
347 { "in_rx_error", 4, 0x1c, },
348 { "in_fcs_error", 4, 0x1d, },
349 { "out_octets", 8, 0x0e, },
350 { "out_unicast", 4, 0x10, },
351 { "out_broadcasts", 4, 0x13, },
352 { "out_multicasts", 4, 0x12, },
353 { "out_pause", 4, 0x15, },
354 { "excessive", 4, 0x11, },
355 { "collisions", 4, 0x1e, },
356 { "deferred", 4, 0x05, },
357 { "single", 4, 0x14, },
358 { "multiple", 4, 0x17, },
359 { "out_fcs_error", 4, 0x03, },
360 { "late", 4, 0x1f, },
361 { "hist_64bytes", 4, 0x08, },
362 { "hist_65_127bytes", 4, 0x09, },
363 { "hist_128_255bytes", 4, 0x0a, },
364 { "hist_256_511bytes", 4, 0x0b, },
365 { "hist_512_1023bytes", 4, 0x0c, },
366 { "hist_1024_max_bytes", 4, 0x0d, },
367};
368
369static void
370mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
371{
372 mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
373 mv88e6131_hw_stats, port, data);
374}
375
376static void
377mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
378 int port, uint64_t *data)
379{
380 mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
381 mv88e6131_hw_stats, port, data);
382}
383
384static int mv88e6131_get_sset_count(struct dsa_switch *ds)
385{
386 return ARRAY_SIZE(mv88e6131_hw_stats);
387}
388
Ben Hutchings98e67302011-11-25 14:36:19 +0000389struct dsa_switch_driver mv88e6131_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700390 .tag_protocol = DSA_TAG_PROTO_DSA,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000391 .priv_size = sizeof(struct mv88e6xxx_priv_state),
392 .probe = mv88e6131_probe,
393 .setup = mv88e6131_setup,
394 .set_addr = mv88e6xxx_set_addr_direct,
395 .phy_read = mv88e6131_phy_read,
396 .phy_write = mv88e6131_phy_write,
397 .poll_link = mv88e6xxx_poll_link,
398 .get_strings = mv88e6131_get_strings,
399 .get_ethtool_stats = mv88e6131_get_ethtool_stats,
400 .get_sset_count = mv88e6131_get_sset_count,
401};
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000402
403MODULE_ALIAS("platform:mv88e6085");
404MODULE_ALIAS("platform:mv88e6095");
405MODULE_ALIAS("platform:mv88e6095f");
406MODULE_ALIAS("platform:mv88e6131");