blob: edae056b2af03f5c281f563f2652c025a8204170 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Daniel Borkmannd2852a22017-02-21 16:09:33 +01007 select ARCH_HAS_SET_MEMORY
Mark Rutland3d067702012-10-30 12:13:42 +00008 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01009 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080010 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040011 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010013 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010014 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010015 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010016 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010017 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010018 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010019 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020020 select EDAC_SUPPORT
21 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070022 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010023 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010024 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020025 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010026 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010027 select GENERIC_IRQ_PROBE
28 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010029 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010032 select GENERIC_SMP_IDLE_THREAD
33 select GENERIC_STRNCPY_FROM_USER
34 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010035 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010036 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090037 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010038 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070039 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010040 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
41 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080042 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010043 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010044 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010045 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020046 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010047 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010048 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010049 select HAVE_C_RECORDMCOUNT
50 select HAVE_DEBUG_KMEMLEAK
51 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010052 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010053 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010054 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070055 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
57 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
58 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020059 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010060 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
62 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010063 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070065 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010066 select HAVE_KERNEL_LZMA
67 select HAVE_KERNEL_LZO
68 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010069 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080070 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010071 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010072 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070073 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080075 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010076 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010077 select HAVE_PERF_REGS
78 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070079 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010080 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010081 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070082 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070083 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010084 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010085 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040086 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010087 select OF_EARLY_FLATTREE if OF
88 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010089 select OLD_SIGACTION
90 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010091 select PERF_USE_VMALLOC
92 select RTC_LIB
93 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010094 # Above selects are sorted alphabetically; please add new ones
95 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 help
97 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000098 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000100 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 Europe. There is an ARM Linux project with a web page at
102 <http://www.arm.linux.org.uk/>.
103
Russell King74facff2011-06-02 11:16:22 +0100104config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700105 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100106 bool
107
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200108config NEED_SG_DMA_LENGTH
109 bool
110
111config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200112 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100113 select ARM_HAS_SG_CHAIN
114 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200115
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900116if ARM_DMA_USE_IOMMU
117
118config ARM_DMA_IOMMU_ALIGNMENT
119 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
120 range 4 9
121 default 8
122 help
123 DMA mapping framework by default aligns all buffers to the smallest
124 PAGE_SIZE order which is greater than or equal to the requested buffer
125 size. This works well for buffers up to a few hundreds kilobytes, but
126 for larger buffers it just a waste of address space. Drivers which has
127 relatively small addressing window (like 64Mib) might run out of
128 virtual space with just a few allocations.
129
130 With this parameter you can specify the maximum PAGE_SIZE order for
131 DMA IOMMU buffers. Larger buffers will be aligned only to this
132 specified order. The order is expressed as a power of two multiplied
133 by the PAGE_SIZE.
134
135endif
136
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100137config MIGHT_HAVE_PCI
138 bool
139
Ralf Baechle75e71532007-02-09 17:08:58 +0000140config SYS_SUPPORTS_APM_EMULATION
141 bool
142
Linus Walleijbc581772009-09-15 17:30:37 +0100143config HAVE_TCM
144 bool
145 select GENERIC_ALLOCATOR
146
Russell Kinge119bff2010-01-10 17:23:29 +0000147config HAVE_PROC_CPU
148 bool
149
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700150config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000151 bool
Al Viro5ea81762007-02-11 15:41:31 +0000152
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153config EISA
154 bool
155 ---help---
156 The Extended Industry Standard Architecture (EISA) bus was
157 developed as an open alternative to the IBM MicroChannel bus.
158
159 The EISA bus provided some of the features of the IBM MicroChannel
160 bus while maintaining backward compatibility with cards made for
161 the older ISA bus. The EISA bus saw limited use between 1988 and
162 1995 when it was made obsolete by the PCI bus.
163
164 Say Y here if you are building a kernel for an EISA-based machine.
165
166 Otherwise, say N.
167
168config SBUS
169 bool
170
Russell Kingf16fb1e2007-04-28 09:59:37 +0100171config STACKTRACE_SUPPORT
172 bool
173 default y
174
175config LOCKDEP_SUPPORT
176 bool
177 default y
178
Russell King7ad1bcb2006-08-27 12:07:02 +0100179config TRACE_IRQFLAGS_SUPPORT
180 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100181 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183config RWSEM_XCHGADD_ALGORITHM
184 bool
Will Deacon8a874112014-05-02 17:06:19 +0100185 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
David Howellsf0d1b0b2006-12-08 02:37:49 -0800187config ARCH_HAS_ILOG2_U32
188 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800189
190config ARCH_HAS_ILOG2_U64
191 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800192
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100193config ARCH_HAS_BANDGAP
194 bool
195
Stefan Agnera5f4c562015-08-13 00:01:52 +0100196config FIX_EARLYCON_MEM
197 def_bool y if MMU
198
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800199config GENERIC_HWEIGHT
200 bool
201 default y
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203config GENERIC_CALIBRATE_DELAY
204 bool
205 default y
206
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100207config ARCH_MAY_HAVE_PC_FDC
208 bool
209
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800210config ZONE_DMA
211 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800212
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800213config NEED_DMA_MAP_STATE
214 def_bool y
215
David A. Longc7edc9e2014-03-07 11:23:04 -0500216config ARCH_SUPPORTS_UPROBES
217 def_bool y
218
Rob Herring58af4a22012-03-20 14:33:01 -0500219config ARCH_HAS_DMA_SET_COHERENT_MASK
220 bool
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222config GENERIC_ISA_DMA
223 bool
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225config FIQ
226 bool
227
Rob Herring13a50452012-02-07 09:28:22 -0600228config NEED_RET_TO_USER
229 bool
230
Al Viro034d2f52005-12-19 16:27:59 -0500231config ARCH_MTD_XIP
232 bool
233
Hyok S. Choic760fc12006-03-27 15:18:50 +0100234config VECTORS_BASE
235 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900236 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100237 default DRAM_BASE if REMAP_VECTORS_TO_RAM
238 default 0x00000000
239 help
Russell King19accfd2013-07-04 11:40:32 +0100240 The base address of exception vectors. This must be two pages
241 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100242
Russell Kingdc21af92011-01-04 19:09:43 +0000243config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100244 bool "Patch physical to virtual translations at runtime" if EMBEDDED
245 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100246 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000247 help
Russell King111e9a52011-05-12 10:02:42 +0100248 Patch phys-to-virt and virt-to-phys translation functions at
249 boot and module load time according to the position of the
250 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000251
Russell King111e9a52011-05-12 10:02:42 +0100252 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100253 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000254
Russell Kingc1beced2011-08-10 10:23:45 +0100255 Only disable this option if you know that you do not require
256 this feature (eg, building a kernel for a single machine) and
257 you need to shrink the kernel to the minimal size.
258
Rob Herringc334bc12012-03-04 22:03:33 -0600259config NEED_MACH_IO_H
260 bool
261 help
262 Select this when mach/io.h is required to provide special
263 definitions for this platform. The need for mach/io.h should
264 be avoided when possible.
265
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400266config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400267 bool
Russell King111e9a52011-05-12 10:02:42 +0100268 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400269 Select this when mach/memory.h is required to provide special
270 definitions for this platform. The need for mach/memory.h should
271 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400272
273config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100274 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100275 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100276 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100277 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100278 ARCH_FOOTBRIDGE || \
279 ARCH_INTEGRATOR || \
280 ARCH_IOP13XX || \
281 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200282 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100283 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
284 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700285 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400286 help
287 Please provide the physical address corresponding to the
288 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000289
Simon Glass87e040b2011-08-16 23:44:26 +0100290config GENERIC_BUG
291 def_bool y
292 depends on BUG
293
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700294config PGTABLE_LEVELS
295 int
296 default 3 if ARM_LPAE
297 default 2
298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299source "init/Kconfig"
300
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700301source "kernel/Kconfig.freezer"
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303menu "System Type"
304
Hyok S. Choi3c427972009-07-24 12:35:00 +0100305config MMU
306 bool "MMU-based Paged Memory Management Support"
307 default y
308 help
309 Select if you want MMU-based virtualised addressing space
310 support by paged memory management. If unsure, say 'Y'.
311
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800312config ARCH_MMAP_RND_BITS_MIN
313 default 8
314
315config ARCH_MMAP_RND_BITS_MAX
316 default 14 if PAGE_OFFSET=0x40000000
317 default 15 if PAGE_OFFSET=0x80000000
318 default 16
319
Russell Kingccf50e22010-03-15 19:03:06 +0000320#
321# The "ARM system type" choice list is ordered alphabetically by option
322# text. Please add new entries in the option alphabetic order.
323#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324choice
325 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100326 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100327 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Rob Herring387798b2012-09-06 13:41:12 -0500329config ARCH_MULTIPLATFORM
330 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100331 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700332 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500333 select ARM_PATCH_PHYS_VIRT
334 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500335 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600336 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600337 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100338 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500339 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530340 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600341 select SPARSE_IRQ
342 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600343
Stefan Agner9c77bc42015-05-20 00:03:51 +0200344config ARM_SINGLE_ARMV7M
345 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
346 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200347 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200348 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200349 select CLKSRC_OF
350 select COMMON_CLK
351 select CPU_V7M
352 select GENERIC_CLOCKEVENTS
353 select NO_IOPORT_MAP
354 select SPARSE_IRQ
355 select USE_OF
356
Russell King788c9702009-04-26 14:21:59 +0100357config ARCH_GEMINI
358 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200359 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100360 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200361 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200362 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100363 help
364 Support for the Cortina Systems Gemini family SoCs
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366config ARCH_EBSA110
367 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100368 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000369 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100370 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600371 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400372 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700373 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 help
375 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000376 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 Ethernet interface, two PCMCIA sockets, two serial ports and a
378 parallel port.
379
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000380config ARCH_EP93XX
381 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100382 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000383 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700384 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000385 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700386 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100387 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200388 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100389 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200390 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200391 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000392 help
393 This enables support for the Cirrus EP93xx series of CPUs.
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395config ARCH_FOOTBRIDGE
396 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000397 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000399 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200400 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600401 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400402 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000403 help
404 Support for systems based on the DC21285 companion chip
405 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100407config ARCH_NETX
408 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100409 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100410 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000411 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100412 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000413 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100414 This enables support for systems based on the Hilscher NetX Soc
415
Russell King3b938be2007-05-12 11:25:44 +0100416config ARCH_IOP13XX
417 bool "IOP13xx-based"
418 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100419 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400420 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600421 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100422 select PCI
423 select PLAT_IOP
424 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000425 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100426 help
427 Support for Intel's IOP13XX (XScale) family of processors.
428
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100429config ARCH_IOP32X
430 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100431 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000432 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200433 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200434 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600435 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100436 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100437 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000438 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100439 Support for Intel's 80219 and IOP32X (XScale) family of
440 processors.
441
442config ARCH_IOP33X
443 bool "IOP33x-based"
444 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000445 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200446 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200447 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600448 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100449 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100450 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100451 help
452 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Russell King3b938be2007-05-12 11:25:44 +0100454config ARCH_IXP4XX
455 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100456 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500457 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100458 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100459 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000460 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100461 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100462 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200463 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100464 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600465 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200466 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100467 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100468 help
Russell King3b938be2007-05-12 11:25:44 +0100469 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100470
Saeed Bisharaedabd382009-08-06 15:12:43 +0300471config ARCH_DOVE
472 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100473 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300474 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200475 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100476 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100477 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100478 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100479 select PINCTRL
480 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200481 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100482 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000483 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300484 help
485 Support for the Marvell Dove SoC 88AP510
486
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100487config ARCH_KS8695
488 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200489 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100490 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200491 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200492 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100493 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100494 help
495 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
496 System-on-Chip devices.
497
Russell King788c9702009-04-26 14:21:59 +0100498config ARCH_W90X900
499 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100500 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100501 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100502 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100503 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200504 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200505 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100506 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
507 At present, the w90x900 has been renamed nuc900, regarding
508 the ARM series product line, you can login the following
509 link address to know more.
510
511 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
512 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400513
Russell King93e22562012-10-12 14:20:52 +0100514config ARCH_LPC32XX
515 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100516 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000517 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200518 select CLKSRC_LPC32XX
519 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100520 select CPU_ARM926T
521 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200522 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300523 select MULTI_IRQ_HANDLER
524 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100525 select USE_OF
526 help
527 Support for the NXP LPC32XX family of processors
528
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700530 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100531 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100532 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100533 select ARM_CPU_SUSPEND if PM
534 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100535 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100536 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200537 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100538 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200539 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100540 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100541 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800542 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200543 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100544 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100545 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100546 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800547 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800548 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000549 help
eric miao2c8086a2007-09-11 19:13:17 -0700550 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552config ARCH_RPC
553 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100554 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100556 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100557 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000558 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100559 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100560 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200561 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100562 select HAVE_PATA_PLATFORM
563 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600564 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400565 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700566 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 help
568 On the Acorn Risc-PC, Linux can support the internal IDE disk and
569 CD-ROM interface, serial and parallel port, and the floppy drive.
570
571config ARCH_SA1100
572 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100573 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100574 select ARCH_SPARSEMEM_ENABLE
575 select CLKDEV_LOOKUP
576 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200577 select CLKSRC_PXA
578 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100579 select CPU_FREQ
580 select CPU_SA1100
581 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200582 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200583 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100584 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100585 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100586 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400587 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100588 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000589 help
590 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900592config ARCH_S3C24XX
593 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100594 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100595 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200596 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800597 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900598 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200599 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900600 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900601 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100602 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900603 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600604 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900605 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900607 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
608 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
609 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
610 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900611
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100612config ARCH_DAVINCI
613 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100614 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100615 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100616 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700617 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100618 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100619 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200620 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100621 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530622 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100623 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100624 help
625 Support for TI's DaVinci platform.
626
Tony Lindgrena0694862013-01-11 11:24:20 -0800627config ARCH_OMAP1
628 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600629 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100630 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800631 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200632 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100633 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100634 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800635 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200636 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800637 select HAVE_IDE
638 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700639 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800640 select NEED_MACH_IO_H if PCCARD
641 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700642 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100643 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800644 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646endchoice
647
Rob Herring387798b2012-09-06 13:41:12 -0500648menu "Multiple platform selection"
649 depends on ARCH_MULTIPLATFORM
650
651comment "CPU Core family selection"
652
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100653config ARCH_MULTI_V4
654 bool "ARMv4 based platforms (FA526)"
655 depends on !ARCH_MULTI_V6_V7
656 select ARCH_MULTI_V4_V5
657 select CPU_FA526
658
Rob Herring387798b2012-09-06 13:41:12 -0500659config ARCH_MULTI_V4T
660 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500661 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100662 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200663 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
664 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
665 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500666
667config ARCH_MULTI_V5
668 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500669 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100670 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100671 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200672 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
673 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500674
675config ARCH_MULTI_V4_V5
676 bool
677
678config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800679 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500680 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600681 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500682
683config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800684 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500685 default y
686 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100687 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600688 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500689
690config ARCH_MULTI_V6_V7
691 bool
Rob Herring9352b052014-01-31 15:36:10 -0600692 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500693
694config ARCH_MULTI_CPU_AUTO
695 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
696 select ARCH_MULTI_V5
697
698endmenu
699
Rob Herring05e2a3d2013-12-05 10:04:54 -0600700config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900701 bool "Dummy Virtual Machine"
702 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600703 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600704 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500705 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100706 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000707 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600708 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600709 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600710
Russell Kingccf50e22010-03-15 19:03:06 +0000711#
712# This is sorted alphabetically by mach-* pathname. However, plat-*
713# Kconfigs may be included either alphabetically (according to the
714# plat- suffix) or along side the corresponding mach-* source.
715#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200716source "arch/arm/mach-mvebu/Kconfig"
717
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200718source "arch/arm/mach-alpine/Kconfig"
719
Lars Persson590b4602016-02-11 17:06:19 +0100720source "arch/arm/mach-artpec/Kconfig"
721
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100722source "arch/arm/mach-asm9260/Kconfig"
723
Russell King95b8f202010-01-14 11:43:54 +0000724source "arch/arm/mach-at91/Kconfig"
725
Anders Berg1d22924e2014-05-23 11:08:35 +0200726source "arch/arm/mach-axxia/Kconfig"
727
Christian Daudt8ac49e02012-11-19 09:46:10 -0800728source "arch/arm/mach-bcm/Kconfig"
729
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200730source "arch/arm/mach-berlin/Kconfig"
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732source "arch/arm/mach-clps711x/Kconfig"
733
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300734source "arch/arm/mach-cns3xxx/Kconfig"
735
Russell King95b8f202010-01-14 11:43:54 +0000736source "arch/arm/mach-davinci/Kconfig"
737
Baruch Siachdf8d7422015-01-14 10:40:30 +0200738source "arch/arm/mach-digicolor/Kconfig"
739
Russell King95b8f202010-01-14 11:43:54 +0000740source "arch/arm/mach-dove/Kconfig"
741
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000742source "arch/arm/mach-ep93xx/Kconfig"
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744source "arch/arm/mach-footbridge/Kconfig"
745
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200746source "arch/arm/mach-gemini/Kconfig"
747
Rob Herring387798b2012-09-06 13:41:12 -0500748source "arch/arm/mach-highbank/Kconfig"
749
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800750source "arch/arm/mach-hisi/Kconfig"
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752source "arch/arm/mach-integrator/Kconfig"
753
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100754source "arch/arm/mach-iop32x/Kconfig"
755
756source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Dan Williams285f5fa2006-12-07 02:59:39 +0100758source "arch/arm/mach-iop13xx/Kconfig"
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760source "arch/arm/mach-ixp4xx/Kconfig"
761
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400762source "arch/arm/mach-keystone/Kconfig"
763
Russell King95b8f202010-01-14 11:43:54 +0000764source "arch/arm/mach-ks8695/Kconfig"
765
Carlo Caione3b8f5032014-09-10 22:16:59 +0200766source "arch/arm/mach-meson/Kconfig"
767
Jonas Jensen17723fd32013-12-18 13:58:45 +0100768source "arch/arm/mach-moxart/Kconfig"
769
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030770source "arch/arm/mach-aspeed/Kconfig"
771
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200772source "arch/arm/mach-mv78xx0/Kconfig"
773
Shawn Guo3995eb82012-09-13 19:48:07 +0800774source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Matthias Bruggerf682a212014-05-13 01:06:13 +0200776source "arch/arm/mach-mediatek/Kconfig"
777
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800778source "arch/arm/mach-mxs/Kconfig"
779
Russell King95b8f202010-01-14 11:43:54 +0000780source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800781
Russell King95b8f202010-01-14 11:43:54 +0000782source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000783
Daniel Tang9851ca52013-06-11 18:40:17 +1000784source "arch/arm/mach-nspire/Kconfig"
785
Tony Lindgrend48af152005-07-10 19:58:17 +0100786source "arch/arm/plat-omap/Kconfig"
787
788source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Tony Lindgren1dbae812005-11-10 14:26:51 +0000790source "arch/arm/mach-omap2/Kconfig"
791
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400792source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400793
Rob Herring387798b2012-09-06 13:41:12 -0500794source "arch/arm/mach-picoxcell/Kconfig"
795
Russell King95b8f202010-01-14 11:43:54 +0000796source "arch/arm/mach-pxa/Kconfig"
797source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Russell King95b8f202010-01-14 11:43:54 +0000799source "arch/arm/mach-mmp/Kconfig"
800
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100801source "arch/arm/mach-oxnas/Kconfig"
802
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600803source "arch/arm/mach-qcom/Kconfig"
804
Russell King95b8f202010-01-14 11:43:54 +0000805source "arch/arm/mach-realview/Kconfig"
806
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200807source "arch/arm/mach-rockchip/Kconfig"
808
Russell King95b8f202010-01-14 11:43:54 +0000809source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300810
Rob Herring387798b2012-09-06 13:41:12 -0500811source "arch/arm/mach-socfpga/Kconfig"
812
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100813source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100814
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100815source "arch/arm/mach-sti/Kconfig"
816
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900817source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Ben Dooks431107e2010-01-26 10:11:04 +0900819source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100820
Kukjin Kim170f4e42010-02-24 16:40:44 +0900821source "arch/arm/mach-s5pv210/Kconfig"
822
Kukjin Kim83014572011-11-06 13:54:56 +0900823source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500824source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900825
Russell King882d01f2010-03-02 23:40:15 +0000826source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Maxime Ripard3b526342012-11-08 12:40:16 +0100828source "arch/arm/mach-sunxi/Kconfig"
829
Barry Song156a0992012-08-23 13:41:58 +0800830source "arch/arm/mach-prima2/Kconfig"
831
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100832source "arch/arm/mach-tango/Kconfig"
833
Erik Gillingc5f80062010-01-21 16:53:02 -0800834source "arch/arm/mach-tegra/Kconfig"
835
Russell King95b8f202010-01-14 11:43:54 +0000836source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900838source "arch/arm/mach-uniphier/Kconfig"
839
Russell King95b8f202010-01-14 11:43:54 +0000840source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842source "arch/arm/mach-versatile/Kconfig"
843
Russell Kingceade892010-02-11 21:44:53 +0000844source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000845source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000846
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300847source "arch/arm/mach-vt8500/Kconfig"
848
wanzongshun7ec80dd2008-12-03 03:55:38 +0100849source "arch/arm/mach-w90x900/Kconfig"
850
Jun Nieacede512015-04-28 17:18:05 +0800851source "arch/arm/mach-zx/Kconfig"
852
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600853source "arch/arm/mach-zynq/Kconfig"
854
Stefan Agner499f1642015-05-21 00:35:44 +0200855# ARMv7-M architecture
856config ARCH_EFM32
857 bool "Energy Micro efm32"
858 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200859 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200860 help
861 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
862 processors.
863
864config ARCH_LPC18XX
865 bool "NXP LPC18xx/LPC43xx"
866 depends on ARM_SINGLE_ARMV7M
867 select ARCH_HAS_RESET_CONTROLLER
868 select ARM_AMBA
869 select CLKSRC_LPC32XX
870 select PINCTRL
871 help
872 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
873 high performance microcontrollers.
874
875config ARCH_STM32
876 bool "STMicrolectronics STM32"
877 depends on ARM_SINGLE_ARMV7M
878 select ARCH_HAS_RESET_CONTROLLER
879 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200880 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200881 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200882 select RESET_CONTROLLER
Alexandre TORGUE47f91512016-09-20 18:00:58 +0200883 select STM32_EXTI
Stefan Agner499f1642015-05-21 00:35:44 +0200884 help
885 Support for STMicroelectronics STM32 processors.
886
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200887config MACH_STM32F429
888 bool "STMicrolectronics STM32F429"
889 depends on ARCH_STM32
890 default y
891
Alexandre TORGUE6bc18b82016-11-15 12:02:59 +0100892config MACH_STM32F746
893 bool "STMicrolectronics STM32F746"
894 depends on ARCH_STM32
895 default y
896
Vladimir Murzin18471192016-04-25 09:49:13 +0100897config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300898 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100899 depends on ARM_SINGLE_ARMV7M
900 select ARM_AMBA
901 select CLKSRC_MPS2
902 help
903 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
904 with a range of available cores like Cortex-M3/M4/M7.
905
906 Please, note that depends which Application Note is used memory map
907 for the platform may vary, so adjustment of RAM base might be needed.
908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909# Definitions to make life easier
910config ARCH_ACORN
911 bool
912
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100913config PLAT_IOP
914 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700915 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100916
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400917config PLAT_ORION
918 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100919 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100920 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100921 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200922 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400923
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200924config PLAT_ORION_LEGACY
925 bool
926 select PLAT_ORION
927
Eric Miaobd5ce432009-01-20 12:06:01 +0800928config PLAT_PXA
929 bool
930
Russell Kingf4b8b312010-01-14 12:48:06 +0000931config PLAT_VERSATILE
932 bool
933
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900934source "arch/arm/firmware/Kconfig"
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936source arch/arm/mm/Kconfig
937
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100938config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100939 bool "Enable iWMMXt support"
940 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
941 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100942 help
943 Enable support for iWMMXt context switching at run time if
944 running on a CPU that supports it.
945
eric miao52108642010-12-13 09:42:34 +0100946config MULTI_IRQ_HANDLER
947 bool
948 help
949 Allow each machine to specify it's own IRQ handler at run time.
950
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100951if !MMU
952source "arch/arm/Kconfig-nommu"
953endif
954
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100955config PJ4B_ERRATA_4742
956 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
957 depends on CPU_PJ4B && MACH_ARMADA_370
958 default y
959 help
960 When coming out of either a Wait for Interrupt (WFI) or a Wait for
961 Event (WFE) IDLE states, a specific timing sensitivity exists between
962 the retiring WFI/WFE instructions and the newly issued subsequent
963 instructions. This sensitivity can result in a CPU hang scenario.
964 Workaround:
965 The software must insert either a Data Synchronization Barrier (DSB)
966 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
967 instruction
968
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100969config ARM_ERRATA_326103
970 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
971 depends on CPU_V6
972 help
973 Executing a SWP instruction to read-only memory does not set bit 11
974 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
975 treat the access as a read, preventing a COW from occurring and
976 causing the faulting task to livelock.
977
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100978config ARM_ERRATA_411920
979 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000980 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100981 help
982 Invalidation of the Instruction Cache operation can
983 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
984 It does not affect the MPCore. This option enables the ARM Ltd.
985 recommended workaround.
986
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100987config ARM_ERRATA_430973
988 bool "ARM errata: Stale prediction on replaced interworking branch"
989 depends on CPU_V7
990 help
991 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100992 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100993 interworking branch is replaced with another code sequence at the
994 same virtual address, whether due to self-modifying code or virtual
995 to physical address re-mapping, Cortex-A8 does not recover from the
996 stale interworking branch prediction. This results in Cortex-A8
997 executing the new code sequence in the incorrect ARM or Thumb state.
998 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
999 and also flushes the branch target cache at every context switch.
1000 Note that setting specific bits in the ACTLR register may not be
1001 available in non-secure mode.
1002
Catalin Marinas855c5512009-04-30 17:06:15 +01001003config ARM_ERRATA_458693
1004 bool "ARM errata: Processor deadlock when a false hazard is created"
1005 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001006 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +01001007 help
1008 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1009 erratum. For very specific sequences of memory operations, it is
1010 possible for a hazard condition intended for a cache line to instead
1011 be incorrectly associated with a different cache line. This false
1012 hazard might then cause a processor deadlock. The workaround enables
1013 the L1 caching of the NEON accesses and disables the PLD instruction
1014 in the ACTLR register. Note that setting specific bits in the ACTLR
1015 register may not be available in non-secure mode.
1016
Catalin Marinas0516e462009-04-30 17:06:20 +01001017config ARM_ERRATA_460075
1018 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1019 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001020 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001021 help
1022 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1023 erratum. Any asynchronous access to the L2 cache may encounter a
1024 situation in which recent store transactions to the L2 cache are lost
1025 and overwritten with stale memory contents from external memory. The
1026 workaround disables the write-allocate mode for the L2 cache via the
1027 ACTLR register. Note that setting specific bits in the ACTLR register
1028 may not be available in non-secure mode.
1029
Will Deacon9f050272010-09-14 09:51:43 +01001030config ARM_ERRATA_742230
1031 bool "ARM errata: DMB operation may be faulty"
1032 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001033 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001034 help
1035 This option enables the workaround for the 742230 Cortex-A9
1036 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1037 between two write operations may not ensure the correct visibility
1038 ordering of the two writes. This workaround sets a specific bit in
1039 the diagnostic register of the Cortex-A9 which causes the DMB
1040 instruction to behave as a DSB, ensuring the correct behaviour of
1041 the two writes.
1042
Will Deacona672e992010-09-14 09:53:02 +01001043config ARM_ERRATA_742231
1044 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1045 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001046 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001047 help
1048 This option enables the workaround for the 742231 Cortex-A9
1049 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1050 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1051 accessing some data located in the same cache line, may get corrupted
1052 data due to bad handling of the address hazard when the line gets
1053 replaced from one of the CPUs at the same time as another CPU is
1054 accessing it. This workaround sets specific bits in the diagnostic
1055 register of the Cortex-A9 which reduces the linefill issuing
1056 capabilities of the processor.
1057
Jon Medhurst69155792013-06-07 10:35:35 +01001058config ARM_ERRATA_643719
1059 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1060 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001061 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001062 help
1063 This option enables the workaround for the 643719 Cortex-A9 (prior to
1064 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1065 register returns zero when it should return one. The workaround
1066 corrects this value, ensuring cache maintenance operations which use
1067 it behave as intended and avoiding data corruption.
1068
Will Deaconcdf357f2010-08-05 11:20:51 +01001069config ARM_ERRATA_720789
1070 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001071 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001072 help
1073 This option enables the workaround for the 720789 Cortex-A9 (prior to
1074 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1075 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1076 As a consequence of this erratum, some TLB entries which should be
1077 invalidated are not, resulting in an incoherency in the system page
1078 tables. The workaround changes the TLB flushing routines to invalidate
1079 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001080
1081config ARM_ERRATA_743622
1082 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1083 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001084 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001085 help
1086 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001087 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001088 optimisation in the Cortex-A9 Store Buffer may lead to data
1089 corruption. This workaround sets a specific bit in the diagnostic
1090 register of the Cortex-A9 which disables the Store Buffer
1091 optimisation, preventing the defect from occurring. This has no
1092 visible impact on the overall performance or power consumption of the
1093 processor.
1094
Will Deacon9a27c272011-02-18 16:36:35 +01001095config ARM_ERRATA_751472
1096 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001097 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001098 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001099 help
1100 This option enables the workaround for the 751472 Cortex-A9 (prior
1101 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1102 completion of a following broadcasted operation if the second
1103 operation is received by a CPU before the ICIALLUIS has completed,
1104 potentially leading to corrupted entries in the cache or TLB.
1105
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001106config ARM_ERRATA_754322
1107 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1108 depends on CPU_V7
1109 help
1110 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1111 r3p*) erratum. A speculative memory access may cause a page table walk
1112 which starts prior to an ASID switch but completes afterwards. This
1113 can populate the micro-TLB with a stale entry which may be hit with
1114 the new ASID. This workaround places two dsb instructions in the mm
1115 switching code so that no page table walks can cross the ASID switch.
1116
Will Deacon5dab26a2011-03-04 12:38:54 +01001117config ARM_ERRATA_754327
1118 bool "ARM errata: no automatic Store Buffer drain"
1119 depends on CPU_V7 && SMP
1120 help
1121 This option enables the workaround for the 754327 Cortex-A9 (prior to
1122 r2p0) erratum. The Store Buffer does not have any automatic draining
1123 mechanism and therefore a livelock may occur if an external agent
1124 continuously polls a memory location waiting to observe an update.
1125 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1126 written polling loops from denying visibility of updates to memory.
1127
Catalin Marinas145e10e2011-08-15 11:04:41 +01001128config ARM_ERRATA_364296
1129 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001130 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001131 help
1132 This options enables the workaround for the 364296 ARM1136
1133 r0p2 erratum (possible cache data corruption with
1134 hit-under-miss enabled). It sets the undocumented bit 31 in
1135 the auxiliary control register and the FI bit in the control
1136 register, thus disabling hit-under-miss without putting the
1137 processor into full low interrupt latency mode. ARM11MPCore
1138 is not affected.
1139
Will Deaconf630c1b2011-09-15 11:45:15 +01001140config ARM_ERRATA_764369
1141 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1142 depends on CPU_V7 && SMP
1143 help
1144 This option enables the workaround for erratum 764369
1145 affecting Cortex-A9 MPCore with two or more processors (all
1146 current revisions). Under certain timing circumstances, a data
1147 cache line maintenance operation by MVA targeting an Inner
1148 Shareable memory region may fail to proceed up to either the
1149 Point of Coherency or to the Point of Unification of the
1150 system. This workaround adds a DSB instruction before the
1151 relevant cache maintenance functions and sets a specific bit
1152 in the diagnostic control register of the SCU.
1153
Simon Horman7253b852012-09-28 02:12:45 +01001154config ARM_ERRATA_775420
1155 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1156 depends on CPU_V7
1157 help
1158 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1159 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1160 operation aborts with MMU exception, it might cause the processor
1161 to deadlock. This workaround puts DSB before executing ISB if
1162 an abort may occur on cache maintenance.
1163
Catalin Marinas93dc6882013-03-26 23:35:04 +01001164config ARM_ERRATA_798181
1165 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1166 depends on CPU_V7 && SMP
1167 help
1168 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1169 adequately shooting down all use of the old entries. This
1170 option enables the Linux kernel workaround for this erratum
1171 which sends an IPI to the CPUs that are running the same ASID
1172 as the one being invalidated.
1173
Will Deacon84b65042013-08-20 17:29:55 +01001174config ARM_ERRATA_773022
1175 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1176 depends on CPU_V7
1177 help
1178 This option enables the workaround for the 773022 Cortex-A15
1179 (up to r0p4) erratum. In certain rare sequences of code, the
1180 loop buffer may deliver incorrect instructions. This
1181 workaround disables the loop buffer to avoid the erratum.
1182
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001183config ARM_ERRATA_818325_852422
1184 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1185 depends on CPU_V7
1186 help
1187 This option enables the workaround for:
1188 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1189 instruction might deadlock. Fixed in r0p1.
1190 - Cortex-A12 852422: Execution of a sequence of instructions might
1191 lead to either a data corruption or a CPU deadlock. Not fixed in
1192 any Cortex-A12 cores yet.
1193 This workaround for all both errata involves setting bit[12] of the
1194 Feature Register. This bit disables an optimisation applied to a
1195 sequence of 2 instructions that use opposing condition codes.
1196
Doug Anderson416bcf22016-04-07 00:26:05 +01001197config ARM_ERRATA_821420
1198 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1199 depends on CPU_V7
1200 help
1201 This option enables the workaround for the 821420 Cortex-A12
1202 (all revs) erratum. In very rare timing conditions, a sequence
1203 of VMOV to Core registers instructions, for which the second
1204 one is in the shadow of a branch or abort, can lead to a
1205 deadlock when the VMOV instructions are issued out-of-order.
1206
Doug Anderson9f6f9352016-04-07 00:27:26 +01001207config ARM_ERRATA_825619
1208 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 825619 Cortex-A12
1212 (all revs) erratum. Within rare timing constraints, executing a
1213 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1214 and Device/Strongly-Ordered loads and stores might cause deadlock
1215
1216config ARM_ERRATA_852421
1217 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for the 852421 Cortex-A17
1221 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1222 execution of a DMB ST instruction might fail to properly order
1223 stores from GroupA and stores from GroupB.
1224
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001225config ARM_ERRATA_852423
1226 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1227 depends on CPU_V7
1228 help
1229 This option enables the workaround for:
1230 - Cortex-A17 852423: Execution of a sequence of instructions might
1231 lead to either a data corruption or a CPU deadlock. Not fixed in
1232 any Cortex-A17 cores yet.
1233 This is identical to Cortex-A12 erratum 852422. It is a separate
1234 config option from the A12 erratum due to the way errata are checked
1235 for and handled.
1236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237endmenu
1238
1239source "arch/arm/common/Kconfig"
1240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241menu "Bus support"
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243config ISA
1244 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 help
1246 Find out whether you have ISA slots on your motherboard. ISA is the
1247 name of a bus system, i.e. the way the CPU talks to the other stuff
1248 inside your box. Other bus systems are PCI, EISA, MicroChannel
1249 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1250 newer boards don't support it. If you have ISA, say Y, otherwise N.
1251
Russell King065909b2006-01-04 15:44:16 +00001252# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253config ISA_DMA
1254 bool
Russell King065909b2006-01-04 15:44:16 +00001255 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Russell King065909b2006-01-04 15:44:16 +00001257# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001258config ISA_DMA_API
1259 bool
Al Viro5cae8412005-05-04 05:39:22 +01001260
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001262 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 help
1264 Find out whether you have a PCI motherboard. PCI is the name of a
1265 bus system, i.e. the way the CPU talks to the other stuff inside
1266 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1267 VESA. If you have PCI, say Y, otherwise N.
1268
Anton Vorontsov52882172010-04-19 13:20:49 +01001269config PCI_DOMAINS
1270 bool
1271 depends on PCI
1272
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001273config PCI_DOMAINS_GENERIC
1274 def_bool PCI_DOMAINS
1275
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001276config PCI_NANOENGINE
1277 bool "BSE nanoEngine PCI support"
1278 depends on SA1100_NANOENGINE
1279 help
1280 Enable PCI on the BSE nanoEngine board.
1281
Matthew Wilcox36e23592007-07-10 10:54:40 -06001282config PCI_SYSCALL
1283 def_bool PCI
1284
Mike Rapoporta0113a92007-11-25 08:55:34 +01001285config PCI_HOST_ITE8152
1286 bool
1287 depends on PCI && MACH_ARMCORE
1288 default y
1289 select DMABOUNCE
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291source "drivers/pci/Kconfig"
1292
1293source "drivers/pcmcia/Kconfig"
1294
1295endmenu
1296
1297menu "Kernel Features"
1298
Dave Martin3b556582011-12-07 15:38:04 +00001299config HAVE_SMP
1300 bool
1301 help
1302 This option should be selected by machines which have an SMP-
1303 capable CPU.
1304
1305 The only effect of this option is to make the SMP-related
1306 options available to the user for configuration.
1307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001309 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001310 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001311 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001312 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001313 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001314 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 help
1316 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001317 a system with only one CPU, say N. If you have a system with more
1318 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
Robert Graffham4a474152014-01-23 15:55:29 -08001320 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001322 you say Y here, the kernel will run on many, but not all,
1323 uniprocessor machines. On a uniprocessor machine, the kernel
1324 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Paul Bolle395cf962011-08-15 02:02:26 +02001326 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001328 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
1330 If you don't know what to do here, say N.
1331
Russell Kingf00ec482010-09-04 10:47:48 +01001332config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001333 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001334 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001335 default y
1336 help
1337 SMP kernels contain instructions which fail on non-SMP processors.
1338 Enabling this option allows the kernel to modify itself to make
1339 these instructions safe. Disabling it allows about 1K of space
1340 savings.
1341
1342 If you don't know what to do here, say Y.
1343
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001344config ARM_CPU_TOPOLOGY
1345 bool "Support cpu topology definition"
1346 depends on SMP && CPU_V7
1347 default y
1348 help
1349 Support ARM cpu topology definition. The MPIDR register defines
1350 affinity between processors which is then used to describe the cpu
1351 topology of an ARM System.
1352
1353config SCHED_MC
1354 bool "Multi-core scheduler support"
1355 depends on ARM_CPU_TOPOLOGY
1356 help
1357 Multi-core scheduler support improves the CPU scheduler's decision
1358 making when dealing with multi-core CPU chips at a cost of slightly
1359 increased overhead in some places. If unsure say N here.
1360
1361config SCHED_SMT
1362 bool "SMT scheduler support"
1363 depends on ARM_CPU_TOPOLOGY
1364 help
1365 Improves the CPU scheduler's decision making when dealing with
1366 MultiThreading at a cost of slightly increased overhead in some
1367 places. If unsure say N here.
1368
Russell Kinga8cbcd92009-05-16 11:51:14 +01001369config HAVE_ARM_SCU
1370 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001371 help
1372 This option enables support for the ARM system coherency unit
1373
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001374config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001375 bool "Architected timer support"
1376 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001377 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001378 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001379 help
1380 This option enables support for the ARM architected timer
1381
Russell Kingf32f4ce2009-05-16 12:14:21 +01001382config HAVE_ARM_TWD
1383 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001384 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001385 help
1386 This options enables support for the ARM timer and watchdog unit
1387
Nicolas Pitree8db2882012-04-12 02:45:22 -04001388config MCPM
1389 bool "Multi-Cluster Power Management"
1390 depends on CPU_V7 && SMP
1391 help
1392 This option provides the common power management infrastructure
1393 for (multi-)cluster based systems, such as big.LITTLE based
1394 systems.
1395
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001396config MCPM_QUAD_CLUSTER
1397 bool
1398 depends on MCPM
1399 help
1400 To avoid wasting resources unnecessarily, MCPM only supports up
1401 to 2 clusters by default.
1402 Platforms with 3 or 4 clusters that use MCPM must select this
1403 option to allow the additional clusters to be managed.
1404
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001405config BIG_LITTLE
1406 bool "big.LITTLE support (Experimental)"
1407 depends on CPU_V7 && SMP
1408 select MCPM
1409 help
1410 This option enables support selections for the big.LITTLE
1411 system architecture.
1412
1413config BL_SWITCHER
1414 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001415 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001416 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001417 help
1418 The big.LITTLE "switcher" provides the core functionality to
1419 transparently handle transition between a cluster of A15's
1420 and a cluster of A7's in a big.LITTLE system.
1421
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001422config BL_SWITCHER_DUMMY_IF
1423 tristate "Simple big.LITTLE switcher user interface"
1424 depends on BL_SWITCHER && DEBUG_KERNEL
1425 help
1426 This is a simple and dummy char dev interface to control
1427 the big.LITTLE switcher core code. It is meant for
1428 debugging purposes only.
1429
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001430choice
1431 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001432 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001433 default VMSPLIT_3G
1434 help
1435 Select the desired split between kernel and user memory.
1436
1437 If you are not absolutely sure what you are doing, leave this
1438 option alone!
1439
1440 config VMSPLIT_3G
1441 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001442 config VMSPLIT_3G_OPT
1443 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001444 config VMSPLIT_2G
1445 bool "2G/2G user/kernel split"
1446 config VMSPLIT_1G
1447 bool "1G/3G user/kernel split"
1448endchoice
1449
1450config PAGE_OFFSET
1451 hex
Russell King006fa252014-02-26 19:40:46 +00001452 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001453 default 0x40000000 if VMSPLIT_1G
1454 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001455 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001456 default 0xC0000000
1457
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458config NR_CPUS
1459 int "Maximum number of CPUs (2-32)"
1460 range 2 32
1461 depends on SMP
1462 default "4"
1463
Russell Kinga054a812005-11-02 22:24:33 +00001464config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001465 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001466 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001467 help
1468 Say Y here to experiment with turning CPUs off and on. CPUs
1469 can be controlled through /sys/devices/system/cpu.
1470
Will Deacon2bdd4242012-12-12 19:20:52 +00001471config ARM_PSCI
1472 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001473 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001474 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001475 help
1476 Say Y here if you want Linux to communicate with system firmware
1477 implementing the PSCI specification for CPU-centric power
1478 management operations described in ARM document number ARM DEN
1479 0022A ("Power State Coordination Interface System Software on
1480 ARM processors").
1481
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001482# The GPIO number here must be sorted by descending number. In case of
1483# a multiplatform kernel, we just want the highest value required by the
1484# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001485config ARCH_NR_GPIO
1486 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001487 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1488 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001489 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1490 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001491 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001492 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001493 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001494 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001495 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001496 default 0
1497 help
1498 Maximum number of GPIOs in the system.
1499
1500 If unsure, leave the default value.
1501
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001502source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Russell Kingc9218b12013-04-27 23:31:10 +01001504config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001505 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001506 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001507 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001508 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001509
1510choice
Russell King47d84682013-09-10 23:47:55 +01001511 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001512 prompt "Timer frequency"
1513
1514config HZ_100
1515 bool "100 Hz"
1516
1517config HZ_200
1518 bool "200 Hz"
1519
1520config HZ_250
1521 bool "250 Hz"
1522
1523config HZ_300
1524 bool "300 Hz"
1525
1526config HZ_500
1527 bool "500 Hz"
1528
1529config HZ_1000
1530 bool "1000 Hz"
1531
1532endchoice
1533
1534config HZ
1535 int
Russell King47d84682013-09-10 23:47:55 +01001536 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001537 default 100 if HZ_100
1538 default 200 if HZ_200
1539 default 250 if HZ_250
1540 default 300 if HZ_300
1541 default 500 if HZ_500
1542 default 1000
1543
1544config SCHED_HRTICK
1545 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001546
Catalin Marinas16c79652009-07-24 12:33:02 +01001547config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001548 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001549 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001550 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001551 select AEABI
1552 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001553 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001554 help
1555 By enabling this option, the kernel will be compiled in
1556 Thumb-2 mode. A compiler/assembler that understand the unified
1557 ARM-Thumb syntax is needed.
1558
1559 If unsure, say N.
1560
Dave Martin6f685c52011-03-03 11:41:12 +01001561config THUMB2_AVOID_R_ARM_THM_JUMP11
1562 bool "Work around buggy Thumb-2 short branch relocations in gas"
1563 depends on THUMB2_KERNEL && MODULES
1564 default y
1565 help
1566 Various binutils versions can resolve Thumb-2 branches to
1567 locally-defined, preemptible global symbols as short-range "b.n"
1568 branch instructions.
1569
1570 This is a problem, because there's no guarantee the final
1571 destination of the symbol, or any candidate locations for a
1572 trampoline, are within range of the branch. For this reason, the
1573 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1574 relocation in modules at all, and it makes little sense to add
1575 support.
1576
1577 The symptom is that the kernel fails with an "unsupported
1578 relocation" error when loading some modules.
1579
1580 Until fixed tools are available, passing
1581 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1582 code which hits this problem, at the cost of a bit of extra runtime
1583 stack usage in some cases.
1584
1585 The problem is described in more detail at:
1586 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1587
1588 Only Thumb-2 kernels are affected.
1589
1590 Unless you are sure your tools don't have this problem, say Y.
1591
Catalin Marinas0becb082009-07-24 12:32:53 +01001592config ARM_ASM_UNIFIED
1593 bool
1594
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001595config ARM_PATCH_IDIV
1596 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1597 depends on CPU_32v7 && !XIP_KERNEL
1598 default y
1599 help
1600 The ARM compiler inserts calls to __aeabi_idiv() and
1601 __aeabi_uidiv() when it needs to perform division on signed
1602 and unsigned integers. Some v7 CPUs have support for the sdiv
1603 and udiv instructions that can be used to implement those
1604 functions.
1605
1606 Enabling this option allows the kernel to modify itself to
1607 replace the first two instructions of these library functions
1608 with the sdiv or udiv plus "bx lr" instructions when the CPU
1609 it is running on supports them. Typically this will be faster
1610 and less power intensive than running the original library
1611 code to do integer division.
1612
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001613config AEABI
1614 bool "Use the ARM EABI to compile the kernel"
1615 help
1616 This option allows for the kernel to be compiled using the latest
1617 ARM ABI (aka EABI). This is only useful if you are using a user
1618 space environment that is also compiled with EABI.
1619
1620 Since there are major incompatibilities between the legacy ABI and
1621 EABI, especially with regard to structure member alignment, this
1622 option also changes the kernel syscall calling convention to
1623 disambiguate both ABIs and allow for backward compatibility support
1624 (selected with CONFIG_OABI_COMPAT).
1625
1626 To use this you need GCC version 4.0.0 or later.
1627
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001628config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001629 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001630 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001631 help
1632 This option preserves the old syscall interface along with the
1633 new (ARM EABI) one. It also provides a compatibility layer to
1634 intercept syscalls that have structure arguments which layout
1635 in memory differs between the legacy ABI and the new ARM EABI
1636 (only for non "thumb" binaries). This option adds a tiny
1637 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001638
1639 The seccomp filter system will not be available when this is
1640 selected, since there is no way yet to sensibly distinguish
1641 between calling conventions during filtering.
1642
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001643 If you know you'll be using only pure EABI user space then you
1644 can say N here. If this option is not selected and you attempt
1645 to execute a legacy ABI binary then the result will be
1646 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001647 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001648
Mel Gormaneb335752009-05-13 17:34:48 +01001649config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001650 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001651
Russell King05944d72006-11-30 20:43:51 +00001652config ARCH_SPARSEMEM_ENABLE
1653 bool
1654
Russell King07a2f732008-10-01 21:39:58 +01001655config ARCH_SPARSEMEM_DEFAULT
1656 def_bool ARCH_SPARSEMEM_ENABLE
1657
Russell King05944d72006-11-30 20:43:51 +00001658config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001659 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001660
Will Deacon7b7bf492011-05-19 13:21:14 +01001661config HAVE_ARCH_PFN_VALID
1662 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1663
Steve Capperb8cd51a2014-10-09 15:29:20 -07001664config HAVE_GENERIC_RCU_GUP
1665 def_bool y
1666 depends on ARM_LPAE
1667
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001668config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001669 bool "High Memory Support"
1670 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001671 help
1672 The address space of ARM processors is only 4 Gigabytes large
1673 and it has to accommodate user address space, kernel address
1674 space as well as some memory mapped IO. That means that, if you
1675 have a large amount of physical memory and/or IO, not all of the
1676 memory can be "permanently mapped" by the kernel. The physical
1677 memory that is not permanently mapped is called "high memory".
1678
1679 Depending on the selected kernel/user memory split, minimum
1680 vmalloc space and actual amount of RAM, you may not need this
1681 option which should result in a slightly faster kernel.
1682
1683 If unsure, say n.
1684
Russell King65cec8e2009-08-17 20:02:06 +01001685config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001686 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001687 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001688 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001689 help
1690 The VM uses one page of physical memory for each page table.
1691 For systems with a lot of processes, this can use a lot of
1692 precious low memory, eventually leading to low memory being
1693 consumed by page tables. Setting this option will allow
1694 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001695
Russell Kinga5e090a2015-08-19 20:40:41 +01001696config CPU_SW_DOMAIN_PAN
1697 bool "Enable use of CPU domains to implement privileged no-access"
1698 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001699 default y
1700 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001701 Increase kernel security by ensuring that normal kernel accesses
1702 are unable to access userspace addresses. This can help prevent
1703 use-after-free bugs becoming an exploitable privilege escalation
1704 by ensuring that magic values (such as LIST_POISON) will always
1705 fault when dereferenced.
1706
1707 CPUs with low-vector mappings use a best-efforts implementation.
1708 Their lower 1MB needs to remain accessible for the vectors, but
1709 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
1711config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001712 def_bool y
1713 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001714
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001715config SYS_SUPPORTS_HUGETLBFS
1716 def_bool y
1717 depends on ARM_LPAE
1718
Catalin Marinas8d962502012-07-25 14:39:26 +01001719config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1720 def_bool y
1721 depends on ARM_LPAE
1722
Steven Capper4bfab202013-07-26 14:58:22 +01001723config ARCH_WANT_GENERAL_HUGETLB
1724 def_bool y
1725
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001726config ARM_MODULE_PLTS
1727 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1728 depends on MODULES
1729 help
1730 Allocate PLTs when loading modules so that jumps and calls whose
1731 targets are too far away for their relative offsets to be encoded
1732 in the instructions themselves can be bounced via veneers in the
1733 module's PLT. This allows modules to be allocated in the generic
1734 vmalloc area after the dedicated module memory area has been
1735 exhausted. The modules will use slightly more memory, but after
1736 rounding up to page size, the actual memory footprint is usually
1737 the same.
1738
1739 Say y if you are getting out of memory errors while loading modules
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741source "mm/Kconfig"
1742
Magnus Dammc1b2d972010-07-05 10:00:11 +01001743config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001744 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001745 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001746 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001747 default "11"
1748 help
1749 The kernel memory allocator divides physically contiguous memory
1750 blocks into "zones", where each zone is a power of two number of
1751 pages. This option selects the largest power of two that the kernel
1752 keeps in the memory allocator. If you need to allocate very large
1753 blocks of physically contiguous memory, then you may need to
1754 increase this value.
1755
1756 This config option is actually maximum order plus one. For example,
1757 a value of 11 means that the largest free memory block is 2^10 pages.
1758
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759config ALIGNMENT_TRAP
1760 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001761 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001763 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001765 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1767 address divisible by 4. On 32-bit ARM processors, these non-aligned
1768 fetch/store instructions will be emulated in software if you say
1769 here, which has a severe performance impact. This is necessary for
1770 correct operation of some network protocols. With an IP-only
1771 configuration it is safe to say N, otherwise say Y.
1772
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001773config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001774 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1775 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001776 default y if CPU_FEROCEON
1777 help
1778 Implement faster copy_to_user and clear_user methods for CPU
1779 cores where a 8-word STM instruction give significantly higher
1780 memory write throughput than a sequence of individual 32bit stores.
1781
1782 A possible side effect is a slight increase in scheduling latency
1783 between threads sharing the same address space if they invoke
1784 such copy operations with large buffers.
1785
1786 However, if the CPU data cache is using a write-allocate mode,
1787 this option is unlikely to provide any performance gain.
1788
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001789config SECCOMP
1790 bool
1791 prompt "Enable seccomp to safely compute untrusted bytecode"
1792 ---help---
1793 This kernel feature is useful for number crunching applications
1794 that may need to compute untrusted bytecode during their
1795 execution. By using pipes or other transports made available to
1796 the process as file descriptors supporting the read/write
1797 syscalls, it's possible to isolate those applications in
1798 their own address space using seccomp. Once seccomp is
1799 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1800 and the task is only allowed to execute a few safe syscalls
1801 defined by each seccomp mode.
1802
Stefano Stabellini06e62952013-10-15 15:47:14 +00001803config SWIOTLB
1804 def_bool y
1805
1806config IOMMU_HELPER
1807 def_bool SWIOTLB
1808
Stefano Stabellini02c24332015-11-23 10:32:57 +00001809config PARAVIRT
1810 bool "Enable paravirtualization code"
1811 help
1812 This changes the kernel so it can modify itself when it is run
1813 under a hypervisor, potentially improving performance significantly
1814 over full virtualization.
1815
1816config PARAVIRT_TIME_ACCOUNTING
1817 bool "Paravirtual steal time accounting"
1818 select PARAVIRT
1819 default n
1820 help
1821 Select this option to enable fine granularity task steal time
1822 accounting. Time spent executing other tasks in parallel with
1823 the current vCPU is discounted from the vCPU power. To account for
1824 that, there can be a small performance impact.
1825
1826 If in doubt, say N here.
1827
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001828config XEN_DOM0
1829 def_bool y
1830 depends on XEN
1831
1832config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001833 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001834 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001835 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001836 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001837 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001838 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001839 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001840 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001841 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001842 help
1843 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1844
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845endmenu
1846
1847menu "Boot options"
1848
Grant Likely9eb8f672011-04-28 14:27:20 -06001849config USE_OF
1850 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001851 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001852 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001853 help
1854 Include support for flattened device tree machine descriptions.
1855
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001856config ATAGS
1857 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1858 default y
1859 help
1860 This is the traditional way of passing data to the kernel at boot
1861 time. If you are solely relying on the flattened device tree (or
1862 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1863 to remove ATAGS support from your kernel binary. If unsure,
1864 leave this to y.
1865
1866config DEPRECATED_PARAM_STRUCT
1867 bool "Provide old way to pass kernel parameters"
1868 depends on ATAGS
1869 help
1870 This was deprecated in 2001 and announced to live on for 5 years.
1871 Some old boot loaders still use this way.
1872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873# Compressed boot loader in ROM. Yes, we really want to ask about
1874# TEXT and BSS so we preserve their values in the config files.
1875config ZBOOT_ROM_TEXT
1876 hex "Compressed ROM boot loader base address"
1877 default "0"
1878 help
1879 The physical address at which the ROM-able zImage is to be
1880 placed in the target. Platforms which normally make use of
1881 ROM-able zImage formats normally set this to a suitable
1882 value in their defconfig file.
1883
1884 If ZBOOT_ROM is not enabled, this has no effect.
1885
1886config ZBOOT_ROM_BSS
1887 hex "Compressed ROM boot loader BSS address"
1888 default "0"
1889 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001890 The base address of an area of read/write memory in the target
1891 for the ROM-able zImage which must be available while the
1892 decompressor is running. It must be large enough to hold the
1893 entire decompressed kernel plus an additional 128 KiB.
1894 Platforms which normally make use of ROM-able zImage formats
1895 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
1897 If ZBOOT_ROM is not enabled, this has no effect.
1898
1899config ZBOOT_ROM
1900 bool "Compressed boot loader in ROM/flash"
1901 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001902 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 help
1904 Say Y here if you intend to execute your compressed kernel image
1905 (zImage) directly from ROM or flash. If unsure, say N.
1906
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001907config ARM_APPENDED_DTB
1908 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001909 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001910 help
1911 With this option, the boot code will look for a device tree binary
1912 (DTB) appended to zImage
1913 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1914
1915 This is meant as a backward compatibility convenience for those
1916 systems with a bootloader that can't be upgraded to accommodate
1917 the documented boot protocol using a device tree.
1918
1919 Beware that there is very little in terms of protection against
1920 this option being confused by leftover garbage in memory that might
1921 look like a DTB header after a reboot if no actual DTB is appended
1922 to zImage. Do not leave this option active in a production kernel
1923 if you don't intend to always append a DTB. Proper passing of the
1924 location into r2 of a bootloader provided DTB is always preferable
1925 to this option.
1926
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001927config ARM_ATAG_DTB_COMPAT
1928 bool "Supplement the appended DTB with traditional ATAG information"
1929 depends on ARM_APPENDED_DTB
1930 help
1931 Some old bootloaders can't be updated to a DTB capable one, yet
1932 they provide ATAGs with memory configuration, the ramdisk address,
1933 the kernel cmdline string, etc. Such information is dynamically
1934 provided by the bootloader and can't always be stored in a static
1935 DTB. To allow a device tree enabled kernel to be used with such
1936 bootloaders, this option allows zImage to extract the information
1937 from the ATAG list and store it at run time into the appended DTB.
1938
Genoud Richardd0f34a12012-06-26 16:37:59 +01001939choice
1940 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1941 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1942
1943config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1944 bool "Use bootloader kernel arguments if available"
1945 help
1946 Uses the command-line options passed by the boot loader instead of
1947 the device tree bootargs property. If the boot loader doesn't provide
1948 any, the device tree bootargs property will be used.
1949
1950config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1951 bool "Extend with bootloader kernel arguments"
1952 help
1953 The command-line arguments provided by the boot loader will be
1954 appended to the the device tree bootargs property.
1955
1956endchoice
1957
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958config CMDLINE
1959 string "Default kernel command string"
1960 default ""
1961 help
1962 On some architectures (EBSA110 and CATS), there is currently no way
1963 for the boot loader to pass arguments to the kernel. For these
1964 architectures, you should supply some command-line options at build
1965 time by entering them here. As a minimum, you should specify the
1966 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1967
Victor Boivie4394c122011-05-04 17:07:55 +01001968choice
1969 prompt "Kernel command line type" if CMDLINE != ""
1970 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001971 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001972
1973config CMDLINE_FROM_BOOTLOADER
1974 bool "Use bootloader kernel arguments if available"
1975 help
1976 Uses the command-line options passed by the boot loader. If
1977 the boot loader doesn't provide any, the default kernel command
1978 string provided in CMDLINE will be used.
1979
1980config CMDLINE_EXTEND
1981 bool "Extend bootloader kernel arguments"
1982 help
1983 The command-line arguments provided by the boot loader will be
1984 appended to the default kernel command string.
1985
Alexander Holler92d20402010-02-16 19:04:53 +01001986config CMDLINE_FORCE
1987 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001988 help
1989 Always use the default kernel command string, even if the boot
1990 loader passes other arguments to the kernel.
1991 This is useful if you cannot or don't want to change the
1992 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001993endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001994
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995config XIP_KERNEL
1996 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001997 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 help
1999 Execute-In-Place allows the kernel to run from non-volatile storage
2000 directly addressable by the CPU, such as NOR flash. This saves RAM
2001 space since the text section of the kernel is not loaded from flash
2002 to RAM. Read-write sections, such as the data section and stack,
2003 are still copied to RAM. The XIP kernel is not compressed since
2004 it has to run directly from flash, so it will take more space to
2005 store it. The flash address used to link the kernel object files,
2006 and for storing it, is configuration dependent. Therefore, if you
2007 say Y here, you must know the proper physical address where to
2008 store the kernel image depending on your own flash memory usage.
2009
2010 Also note that the make target becomes "make xipImage" rather than
2011 "make zImage" or "make Image". The final kernel binary to put in
2012 ROM memory will be arch/arm/boot/xipImage.
2013
2014 If unsure, say N.
2015
2016config XIP_PHYS_ADDR
2017 hex "XIP Kernel Physical Location"
2018 depends on XIP_KERNEL
2019 default "0x00080000"
2020 help
2021 This is the physical address in your flash memory the kernel will
2022 be linked for and stored to. This address is dependent on your
2023 own flash usage.
2024
Richard Purdiec587e4a2007-02-06 21:29:00 +01002025config KEXEC
2026 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002027 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002028 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002029 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002030 help
2031 kexec is a system call that implements the ability to shutdown your
2032 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002033 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002034 you can start any kernel with it, not just Linux.
2035
2036 It is an ongoing process to be certain the hardware in a machine
2037 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002038 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002039
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002040config ATAGS_PROC
2041 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002042 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002043 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002044 help
2045 Should the atags used to boot the kernel be exported in an "atags"
2046 file in procfs. Useful with kexec.
2047
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002048config CRASH_DUMP
2049 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002050 help
2051 Generate crash dump after being started by kexec. This should
2052 be normally only set in special crash dump kernels which are
2053 loaded in the main kernel with kexec-tools into a specially
2054 reserved region and then later executed after a crash by
2055 kdump/kexec. The crash dump kernel must be compiled to a
2056 memory address not used by the main kernel
2057
2058 For more details see Documentation/kdump/kdump.txt
2059
Eric Miaoe69edc792010-07-05 15:56:50 +02002060config AUTO_ZRELADDR
2061 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002062 help
2063 ZRELADDR is the physical address where the decompressed kernel
2064 image will be placed. If AUTO_ZRELADDR is selected, the address
2065 will be determined at run-time by masking the current IP with
2066 0xf8000000. This assumes the zImage being placed in the first 128MB
2067 from start of memory.
2068
Roy Franz81a0bc32015-09-23 20:17:54 -07002069config EFI_STUB
2070 bool
2071
2072config EFI
2073 bool "UEFI runtime support"
2074 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2075 select UCS2_STRING
2076 select EFI_PARAMS_FROM_FDT
2077 select EFI_STUB
2078 select EFI_ARMSTUB
2079 select EFI_RUNTIME_WRAPPERS
2080 ---help---
2081 This option provides support for runtime services provided
2082 by UEFI firmware (such as non-volatile variables, realtime
2083 clock, and platform reset). A UEFI stub is also provided to
2084 allow the kernel to be booted as an EFI application. This
2085 is only useful for kernels that may run on systems that have
2086 UEFI firmware.
2087
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088endmenu
2089
Russell Kingac9d7ef2008-08-18 17:26:00 +01002090menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
Russell Kingac9d7ef2008-08-18 17:26:00 +01002094source "drivers/cpuidle/Kconfig"
2095
2096endmenu
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098menu "Floating point emulation"
2099
2100comment "At least one emulation must be selected"
2101
2102config FPE_NWFPE
2103 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002104 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 ---help---
2106 Say Y to include the NWFPE floating point emulator in the kernel.
2107 This is necessary to run most binaries. Linux does not currently
2108 support floating point hardware so you need to say Y here even if
2109 your machine has an FPA or floating point co-processor podule.
2110
2111 You may say N here if you are going to load the Acorn FPEmulator
2112 early in the bootup.
2113
2114config FPE_NWFPE_XP
2115 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002116 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 help
2118 Say Y to include 80-bit support in the kernel floating-point
2119 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2120 Note that gcc does not generate 80-bit operations by default,
2121 so in most cases this option only enlarges the size of the
2122 floating point emulator without any good reason.
2123
2124 You almost surely want to say N here.
2125
2126config FPE_FASTFPE
2127 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002128 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 ---help---
2130 Say Y here to include the FAST floating point emulator in the kernel.
2131 This is an experimental much faster emulator which now also has full
2132 precision for the mantissa. It does not support any exceptions.
2133 It is very simple, and approximately 3-6 times faster than NWFPE.
2134
2135 It should be sufficient for most programs. It may be not suitable
2136 for scientific calculations, but you have to check this for yourself.
2137 If you do not feel you need a faster FP emulation you should better
2138 choose NWFPE.
2139
2140config VFP
2141 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002142 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 help
2144 Say Y to include VFP support code in the kernel. This is needed
2145 if your hardware includes a VFP unit.
2146
2147 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2148 release notes and additional status information.
2149
2150 Say N if your target does not have VFP hardware.
2151
Catalin Marinas25ebee02007-09-25 15:22:24 +01002152config VFPv3
2153 bool
2154 depends on VFP
2155 default y if CPU_V7
2156
Catalin Marinasb5872db2008-01-10 19:16:17 +01002157config NEON
2158 bool "Advanced SIMD (NEON) Extension support"
2159 depends on VFPv3 && CPU_V7
2160 help
2161 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2162 Extension.
2163
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002164config KERNEL_MODE_NEON
2165 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002166 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002167 help
2168 Say Y to include support for NEON in kernel mode.
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170endmenu
2171
2172menu "Userspace binary formats"
2173
2174source "fs/Kconfig.binfmt"
2175
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176endmenu
2177
2178menu "Power management options"
2179
Russell Kingeceab4a2005-11-15 11:31:41 +00002180source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Johannes Bergf4cb5702007-12-08 02:14:00 +01002182config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002183 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002184 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002185 def_bool y
2186
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002187config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002188 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002189 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002190
Sebastian Capella603fb422014-03-25 01:20:29 +01002191config ARCH_HIBERNATION_POSSIBLE
2192 bool
2193 depends on MMU
2194 default y if ARCH_SUSPEND_POSSIBLE
2195
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196endmenu
2197
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002198source "net/Kconfig"
2199
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002200source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Kumar Gala916f7432015-02-26 15:49:09 -06002202source "drivers/firmware/Kconfig"
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204source "fs/Kconfig"
2205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206source "arch/arm/Kconfig.debug"
2207
2208source "security/Kconfig"
2209
2210source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002211if CRYPTO
2212source "arch/arm/crypto/Kconfig"
2213endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002216
2217source "arch/arm/kvm/Kconfig"