blob: 3cdf4aa4d23fdc5891dc194a5f454b036864f751 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010024
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010025#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010026#include <linux/cpumask.h>
27#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/init.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010032#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010041
K.Prasadb332828c2009-06-01 23:43:10 +053042#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010043/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010050
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010053 return pc;
54}
55
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010056#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010057# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
58# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010059#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010060# define ARCH_MIN_TASKALIGN 16
61# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010062#endif
63
Alex Shie0ba94f2012-06-28 09:02:16 +080064enum tlb_infos {
65 ENTRIES,
66 NR_INFO
67};
68
69extern u16 __read_mostly tlb_lli_4k[NR_INFO];
70extern u16 __read_mostly tlb_lli_2m[NR_INFO];
71extern u16 __read_mostly tlb_lli_4m[NR_INFO];
72extern u16 __read_mostly tlb_lld_4k[NR_INFO];
73extern u16 __read_mostly tlb_lld_2m[NR_INFO];
74extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080075extern s8 __read_mostly tlb_flushall_shift;
76
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010077/*
78 * CPU type and hardware bug flags. Kept separately for each CPU.
79 * Members of this structure are referenced in head.S, so think twice
80 * before touching them. [mj]
81 */
82
83struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010084 __u8 x86; /* CPU family */
85 __u8 x86_vendor; /* CPU vendor */
86 __u8 x86_model;
87 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010088#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010089 char wp_works_ok; /* It doesn't on 386's */
90
91 /* Problems on some 486Dx4's and old 386's: */
92 char hlt_works_ok;
93 char hard_math;
94 char rfu;
95 char fdiv_bug;
96 char f00f_bug;
97 char coma_bug;
98 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010099#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100100 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -0800101 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +0000102#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100103 __u8 x86_virt_bits;
104 __u8 x86_phys_bits;
105 /* CPUID returned core id bits: */
106 __u8 x86_coreid_bits;
107 /* Max extended CPUID function supported: */
108 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100109 /* Maximum supported CPUID level, -1=no CPUID: */
110 int cpuid_level;
111 __u32 x86_capability[NCAPINTS];
112 char x86_vendor_id[16];
113 char x86_model_id[64];
114 /* in KB - valid for CPUS which support this call: */
115 int x86_cache_size;
116 int x86_cache_alignment; /* In bytes */
117 int x86_power;
118 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119 /* cpuid returned max cores value: */
120 u16 x86_max_cores;
121 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800122 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100124 /* number of cores as seen by the OS: */
125 u16 booted_cores;
126 /* Physical processor id: */
127 u16 phys_proc_id;
128 /* Core id: */
129 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200130 /* Compute unit id */
131 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100132 /* Index into per_cpu list: */
133 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700134 u32 microcode;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100135} __attribute__((__aligned__(SMP_CACHE_BYTES)));
136
Ingo Molnar4d46a892008-02-21 04:24:40 +0100137#define X86_VENDOR_INTEL 0
138#define X86_VENDOR_CYRIX 1
139#define X86_VENDOR_AMD 2
140#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100141#define X86_VENDOR_CENTAUR 5
142#define X86_VENDOR_TRANSMETA 7
143#define X86_VENDOR_NSC 8
144#define X86_VENDOR_NUM 9
145
146#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100147
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100148/*
149 * capabilities of CPUs
150 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100151extern struct cpuinfo_x86 boot_cpu_data;
152extern struct cpuinfo_x86 new_cpu_data;
153
154extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700155extern __u32 cpu_caps_cleared[NCAPINTS];
156extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100157
158#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100159DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100160#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100161#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100162#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100163#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100164#endif
165
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530166extern const struct seq_operations cpuinfo_op;
167
Glauber Costa3d3f4872008-03-03 14:12:48 -0300168static inline int hlt_works(int cpu)
169{
170#ifdef CONFIG_X86_32
171 return cpu_data(cpu).hlt_works_ok;
172#else
173 return 1;
174#endif
175}
176
Ingo Molnar4d46a892008-02-21 04:24:40 +0100177#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
178
179extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100180
Yinghai Luf5803662008-06-21 03:24:19 -0700181extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100182extern void identify_boot_cpu(void);
183extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100184extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800185void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100186extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
187extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200188extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100189
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200190extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100191extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100192
Fenghua Yud288e1c2012-12-20 23:44:23 -0800193#ifdef CONFIG_X86_32
194extern int have_cpuid_p(void);
195#else
196static inline int have_cpuid_p(void)
197{
198 return 1;
199}
200#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100201static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100202 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100203{
204 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800205 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700206 : "=a" (*eax),
207 "=b" (*ebx),
208 "=c" (*ecx),
209 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700210 : "0" (*eax), "2" (*ecx)
211 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100212}
213
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100214static inline void load_cr3(pgd_t *pgdir)
215{
216 write_cr3(__pa(pgdir));
217}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100218
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200219#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100220/* This is the TSS defined by the hardware. */
221struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100222 unsigned short back_link, __blh;
223 unsigned long sp0;
224 unsigned short ss0, __ss0h;
225 unsigned long sp1;
226 /* ss1 caches MSR_IA32_SYSENTER_CS: */
227 unsigned short ss1, __ss1h;
228 unsigned long sp2;
229 unsigned short ss2, __ss2h;
230 unsigned long __cr3;
231 unsigned long ip;
232 unsigned long flags;
233 unsigned long ax;
234 unsigned long cx;
235 unsigned long dx;
236 unsigned long bx;
237 unsigned long sp;
238 unsigned long bp;
239 unsigned long si;
240 unsigned long di;
241 unsigned short es, __esh;
242 unsigned short cs, __csh;
243 unsigned short ss, __ssh;
244 unsigned short ds, __dsh;
245 unsigned short fs, __fsh;
246 unsigned short gs, __gsh;
247 unsigned short ldt, __ldth;
248 unsigned short trace;
249 unsigned short io_bitmap_base;
250
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100251} __attribute__((packed));
252#else
253struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100254 u32 reserved1;
255 u64 sp0;
256 u64 sp1;
257 u64 sp2;
258 u64 reserved2;
259 u64 ist[7];
260 u32 reserved3;
261 u32 reserved4;
262 u16 reserved5;
263 u16 io_bitmap_base;
264
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100265} __attribute__((packed)) ____cacheline_aligned;
266#endif
267
268/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100269 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100270 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100271#define IO_BITMAP_BITS 65536
272#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
273#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
274#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
275#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100276
277struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100278 /*
279 * The hardware state:
280 */
281 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100282
283 /*
284 * The extra 1 is there because the CPU will access an
285 * additional byte beyond the end of the IO permission
286 * bitmap. The extra byte must be all 1 bits, and must
287 * be within the limit.
288 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100289 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100290
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100291 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100292 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100293 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100294 unsigned long stack[64];
295
Richard Kennedy84e65b02008-07-04 13:56:16 +0100296} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100297
David Howells9b8de742009-04-21 23:00:24 +0100298DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100299
Ingo Molnar4d46a892008-02-21 04:24:40 +0100300/*
301 * Save the original ist values for checking stack pointers during debugging
302 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100303struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100304 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100305};
306
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100307#define MXCSR_DEFAULT 0x1f80
308
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100309struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100310 u32 cwd; /* FPU Control Word */
311 u32 swd; /* FPU Status Word */
312 u32 twd; /* FPU Tag Word */
313 u32 fip; /* FPU IP Offset */
314 u32 fcs; /* FPU IP Selector */
315 u32 foo; /* FPU Operand Pointer Offset */
316 u32 fos; /* FPU Operand Pointer Selector */
317
318 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100319 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100320
321 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100322 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100323};
324
325struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100326 u16 cwd; /* Control Word */
327 u16 swd; /* Status Word */
328 u16 twd; /* Tag Word */
329 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100330 union {
331 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100332 u64 rip; /* Instruction Pointer */
333 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100334 };
335 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100336 u32 fip; /* FPU IP Offset */
337 u32 fcs; /* FPU IP Selector */
338 u32 foo; /* FPU Operand Offset */
339 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100340 };
341 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100342 u32 mxcsr; /* MXCSR Register State */
343 u32 mxcsr_mask; /* MXCSR Mask */
344
345 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100346 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100347
348 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100349 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100350
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700351 u32 padding[12];
352
353 union {
354 u32 padding1[12];
355 u32 sw_reserved[12];
356 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100357
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100358} __attribute__((aligned(16)));
359
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100360struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100361 u32 cwd;
362 u32 swd;
363 u32 twd;
364 u32 fip;
365 u32 fcs;
366 u32 foo;
367 u32 fos;
368 /* 8*10 bytes for each FP-reg = 80 bytes: */
369 u32 st_space[20];
370 u8 ftop;
371 u8 changed;
372 u8 lookahead;
373 u8 no_update;
374 u8 rm;
375 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900376 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100377 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100378};
379
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700380struct ymmh_struct {
381 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
382 u32 ymmh_space[64];
383};
384
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700385struct xsave_hdr_struct {
386 u64 xstate_bv;
387 u64 reserved1[2];
388 u64 reserved2[5];
389} __attribute__((packed));
390
391struct xsave_struct {
392 struct i387_fxsave_struct i387;
393 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700394 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700395 /* new processor state extensions will go here */
396} __attribute__ ((packed, aligned (64)));
397
Suresh Siddha61c46282008-03-10 15:28:04 -0700398union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100399 struct i387_fsave_struct fsave;
400 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100401 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700402 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100403};
404
Avi Kivity86603282010-05-06 11:45:46 +0300405struct fpu {
Linus Torvalds7e168382012-02-19 13:27:00 -0800406 unsigned int last_cpu;
407 unsigned int has_fpu;
Avi Kivity86603282010-05-06 11:45:46 +0300408 union thread_xstate *state;
409};
410
Glauber Costafe676202008-03-03 14:12:56 -0300411#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100412DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900413
Brian Gerst947e76c2009-01-19 12:21:28 +0900414union irq_stack_union {
415 char irq_stack[IRQ_STACK_SIZE];
416 /*
417 * GCC hardcodes the stack canary as %gs:40. Since the
418 * irq_stack is the object at %gs:0, we reserve the bottom
419 * 48 bytes of the irq stack for the canary.
420 */
421 struct {
422 char gs_base[40];
423 unsigned long stack_canary;
424 };
425};
426
David Howells9b8de742009-04-21 23:00:24 +0100427DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500428DECLARE_INIT_PER_CPU(irq_stack_union);
429
Brian Gerst26f80bd2009-01-19 00:38:58 +0900430DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530431DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530432extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900433#else /* X86_64 */
434#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700435/*
436 * Make sure stack canary segment base is cached-aligned:
437 * "For Intel Atom processors, avoid non zero segment base address
438 * that is not aligned to cache line boundary at all cost."
439 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
440 */
441struct stack_canary {
442 char __pad[20]; /* canary at %gs:20 */
443 unsigned long canary;
444};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700445DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200446#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900447#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100448
Suresh Siddha61c46282008-03-10 15:28:04 -0700449extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700450extern void free_thread_xstate(struct task_struct *);
451extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100452
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200453struct perf_event;
454
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100455struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100456 /* Cached TLS descriptors: */
457 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
458 unsigned long sp0;
459 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100460#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100461 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100462#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100463 unsigned long usersp; /* Copy from PDA */
464 unsigned short es;
465 unsigned short ds;
466 unsigned short fsindex;
467 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100468#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400469#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100470 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400471#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400472#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100473 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400474#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100475 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200476 /* Save middle states of ptrace breakpoints */
477 struct perf_event *ptrace_bps[HBP_NUM];
478 /* Debug status used for traps, single steps, etc... */
479 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100480 /* Keep track of the exact dr7 value set by the user */
481 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100482 /* Fault info: */
483 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530484 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100485 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700486 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300487 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100488#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100489 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100490 struct vm86_struct __user *vm86_info;
491 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100492 unsigned long v86flags;
493 unsigned long v86mask;
494 unsigned long saved_sp0;
495 unsigned int saved_fs;
496 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100497#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100498 /* IO permissions: */
499 unsigned long *io_bitmap_ptr;
500 unsigned long iopl;
501 /* Max allowed port in the bitmap, in bytes: */
502 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100503};
504
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100505/*
506 * Set IOPL bits in EFLAGS from given mask
507 */
508static inline void native_set_iopl_mask(unsigned mask)
509{
510#ifdef CONFIG_X86_32
511 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100512
Joe Perchescca2e6f2008-03-23 01:03:15 -0700513 asm volatile ("pushfl;"
514 "popl %0;"
515 "andl %1, %0;"
516 "orl %2, %0;"
517 "pushl %0;"
518 "popfl"
519 : "=&r" (reg)
520 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100521#endif
522}
523
Ingo Molnar4d46a892008-02-21 04:24:40 +0100524static inline void
525native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100526{
527 tss->x86_tss.sp0 = thread->sp0;
528#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100529 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100530 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
531 tss->x86_tss.ss1 = thread->sysenter_cs;
532 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
533 }
534#endif
535}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100536
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100537static inline void native_swapgs(void)
538{
539#ifdef CONFIG_X86_64
540 asm volatile("swapgs" ::: "memory");
541#endif
542}
543
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100544#ifdef CONFIG_PARAVIRT
545#include <asm/paravirt.h>
546#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100547#define __cpuid native_cpuid
548#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100549
Joe Perchescca2e6f2008-03-23 01:03:15 -0700550static inline void load_sp0(struct tss_struct *tss,
551 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100552{
553 native_load_sp0(tss, thread);
554}
555
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100556#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100557#endif /* CONFIG_PARAVIRT */
558
559/*
560 * Save the cr4 feature set we're using (ie
561 * Pentium 4MB enable and PPro Global page
562 * enable), so that any CPU's that boot up
563 * after us can get the correct flags.
564 */
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300565extern unsigned long mmu_cr4_features;
566extern u32 *trampoline_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100567
568static inline void set_in_cr4(unsigned long mask)
569{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400570 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100571
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100572 mmu_cr4_features |= mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300573 if (trampoline_cr4_features)
574 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100575 cr4 = read_cr4();
576 cr4 |= mask;
577 write_cr4(cr4);
578}
579
580static inline void clear_in_cr4(unsigned long mask)
581{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400582 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100583
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100584 mmu_cr4_features &= ~mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300585 if (trampoline_cr4_features)
586 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100587 cr4 = read_cr4();
588 cr4 &= ~mask;
589 write_cr4(cr4);
590}
591
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100592typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100593 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100594} mm_segment_t;
595
596
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100597/* Free all resources held by a thread. */
598extern void release_thread(struct task_struct *);
599
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100600unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100601
602/*
603 * Generic CPUID function
604 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
605 * resulting in stale register contents being returned.
606 */
607static inline void cpuid(unsigned int op,
608 unsigned int *eax, unsigned int *ebx,
609 unsigned int *ecx, unsigned int *edx)
610{
611 *eax = op;
612 *ecx = 0;
613 __cpuid(eax, ebx, ecx, edx);
614}
615
616/* Some CPUID calls want 'count' to be placed in ecx */
617static inline void cpuid_count(unsigned int op, int count,
618 unsigned int *eax, unsigned int *ebx,
619 unsigned int *ecx, unsigned int *edx)
620{
621 *eax = op;
622 *ecx = count;
623 __cpuid(eax, ebx, ecx, edx);
624}
625
626/*
627 * CPUID functions returning a single datum
628 */
629static inline unsigned int cpuid_eax(unsigned int op)
630{
631 unsigned int eax, ebx, ecx, edx;
632
633 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100634
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100635 return eax;
636}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100637
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100638static inline unsigned int cpuid_ebx(unsigned int op)
639{
640 unsigned int eax, ebx, ecx, edx;
641
642 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100643
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100644 return ebx;
645}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100646
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100647static inline unsigned int cpuid_ecx(unsigned int op)
648{
649 unsigned int eax, ebx, ecx, edx;
650
651 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100652
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100653 return ecx;
654}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100655
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100656static inline unsigned int cpuid_edx(unsigned int op)
657{
658 unsigned int eax, ebx, ecx, edx;
659
660 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100661
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100662 return edx;
663}
664
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100665/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
666static inline void rep_nop(void)
667{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700668 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100669}
670
Ingo Molnar4d46a892008-02-21 04:24:40 +0100671static inline void cpu_relax(void)
672{
673 rep_nop();
674}
675
Ben Hutchings5367b682009-09-10 02:53:50 +0100676/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100677static inline void sync_core(void)
678{
679 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100680
H. Peter Anvineb068e72012-11-28 11:50:23 -0800681#ifdef CONFIG_M486
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800682 /*
683 * Do a CPUID if available, otherwise do a jump. The jump
684 * can conveniently enough be the jump around CPUID.
685 */
686 asm volatile("cmpl %2,%1\n\t"
687 "jl 1f\n\t"
688 "cpuid\n"
689 "1:"
690 : "=a" (tmp)
691 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
692 : "ebx", "ecx", "edx", "memory");
693#else
694 /*
695 * CPUID is a barrier to speculative execution.
696 * Prefetched instructions are automatically
697 * invalidated when modified.
698 */
699 asm volatile("cpuid"
700 : "=a" (tmp)
701 : "0" (1)
702 : "ebx", "ecx", "edx", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100703#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100704}
705
Joe Perchescca2e6f2008-03-23 01:03:15 -0700706static inline void __monitor(const void *eax, unsigned long ecx,
707 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100708{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100709 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700710 asm volatile(".byte 0x0f, 0x01, 0xc8;"
711 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100712}
713
714static inline void __mwait(unsigned long eax, unsigned long ecx)
715{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100716 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700717 asm volatile(".byte 0x0f, 0x01, 0xc9;"
718 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100719}
720
721static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
722{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200723 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100724 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700725 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
726 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100727}
728
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100729extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400730extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100731
Ingo Molnar4d46a892008-02-21 04:24:40 +0100732extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400733extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100734
Thomas Renningerd1896042010-11-03 17:06:14 +0100735enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
736 IDLE_POLL, IDLE_FORCE_MWAIT};
737
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100738extern void enable_sep_cpu(void);
739extern int sysenter_setup(void);
740
Jan Kiszka29c84392010-05-20 21:04:29 -0500741extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800742void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500743
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100744/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100745extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100746
747extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900748extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900749extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100750extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100751
Markus Metzgerc2724772008-12-11 13:49:59 +0100752static inline unsigned long get_debugctlmsr(void)
753{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100754 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100755
756#ifndef CONFIG_X86_DEBUGCTLMSR
757 if (boot_cpu_data.x86 < 6)
758 return 0;
759#endif
760 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
761
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100762 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100763}
764
Jan Beulich5b0e5082008-03-10 13:11:17 +0000765static inline void update_debugctlmsr(unsigned long debugctlmsr)
766{
767#ifndef CONFIG_X86_DEBUGCTLMSR
768 if (boot_cpu_data.x86 < 6)
769 return;
770#endif
771 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
772}
773
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200774extern void set_task_blockstep(struct task_struct *task, bool on);
775
Ingo Molnar4d46a892008-02-21 04:24:40 +0100776/*
777 * from system description table in BIOS. Mostly for MCA use, but
778 * others may find it useful:
779 */
780extern unsigned int machine_id;
781extern unsigned int machine_submodel_id;
782extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100783
Ingo Molnar4d46a892008-02-21 04:24:40 +0100784/* Boot loader type from the setup header: */
785extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700786extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100787
Ingo Molnar4d46a892008-02-21 04:24:40 +0100788extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100789
790#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
791#define ARCH_HAS_PREFETCHW
792#define ARCH_HAS_SPINLOCK_PREFETCH
793
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100794#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100795# define BASE_PREFETCH ASM_NOP4
796# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100797#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100798# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100799#endif
800
Ingo Molnar4d46a892008-02-21 04:24:40 +0100801/*
802 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
803 *
804 * It's not worth to care about 3dnow prefetches for the K6
805 * because they are microcoded there and very slow.
806 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100807static inline void prefetch(const void *x)
808{
809 alternative_input(BASE_PREFETCH,
810 "prefetchnta (%1)",
811 X86_FEATURE_XMM,
812 "r" (x));
813}
814
Ingo Molnar4d46a892008-02-21 04:24:40 +0100815/*
816 * 3dnow prefetch to get an exclusive cache line.
817 * Useful for spinlocks to avoid one state transition in the
818 * cache coherency protocol:
819 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100820static inline void prefetchw(const void *x)
821{
822 alternative_input(BASE_PREFETCH,
823 "prefetchw (%1)",
824 X86_FEATURE_3DNOW,
825 "r" (x));
826}
827
Ingo Molnar4d46a892008-02-21 04:24:40 +0100828static inline void spin_lock_prefetch(const void *x)
829{
830 prefetchw(x);
831}
832
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100833#ifdef CONFIG_X86_32
834/*
835 * User space process size: 3GB (default).
836 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100837#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100838#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100839#define STACK_TOP TASK_SIZE
840#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100841
Ingo Molnar4d46a892008-02-21 04:24:40 +0100842#define INIT_THREAD { \
843 .sp0 = sizeof(init_stack) + (long)&init_stack, \
844 .vm86_info = NULL, \
845 .sysenter_cs = __KERNEL_CS, \
846 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100847}
848
849/*
850 * Note that the .io_bitmap member must be extra-big. This is because
851 * the CPU will access an additional byte beyond the end of the IO
852 * permission bitmap. The extra byte must be all 1 bits, and must
853 * be within the limit.
854 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100855#define INIT_TSS { \
856 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100857 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100858 .ss0 = __KERNEL_DS, \
859 .ss1 = __KERNEL_CS, \
860 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
861 }, \
862 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100863}
864
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100865extern unsigned long thread_saved_pc(struct task_struct *tsk);
866
867#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
868#define KSTK_TOP(info) \
869({ \
870 unsigned long *__ptr = (unsigned long *)(info); \
871 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
872})
873
874/*
875 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
876 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400877 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100878 * on the stack (interrupt gate does not save these registers
879 * when switching to the same priv ring).
880 * Therefore beware: accessing the ss/esp fields of the
881 * "struct pt_regs" is possible, but they may contain the
882 * completely wrong values.
883 */
884#define task_pt_regs(task) \
885({ \
886 struct pt_regs *__regs__; \
887 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
888 __regs__ - 1; \
889})
890
Ingo Molnar4d46a892008-02-21 04:24:40 +0100891#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100892
893#else
894/*
895 * User space process size. 47bits minus one guard page.
896 */
Ingo Molnard9517342009-02-20 23:32:28 +0100897#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100898
899/* This decides where the kernel will search for a free chunk of vm
900 * space during mmap's.
901 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100902#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
903 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100904
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800905#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100906 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800907#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100908 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100909
David Howells922a70d2008-02-08 04:19:26 -0800910#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100911#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800912
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100913#define INIT_THREAD { \
914 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
915}
916
917#define INIT_TSS { \
918 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
919}
920
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100921/*
922 * Return saved PC of a blocked thread.
923 * What is this good for? it will be always the scheduler or ret_from_fork.
924 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100925#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100926
Ingo Molnar4d46a892008-02-21 04:24:40 +0100927#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100928extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800929
930/*
931 * User space RSP while inside the SYSCALL fast path
932 */
933DECLARE_PER_CPU(unsigned long, old_rsp);
934
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100935#endif /* CONFIG_X86_64 */
936
Ingo Molnar513ad842008-02-21 05:18:40 +0100937extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
938 unsigned long new_sp);
939
Ingo Molnar4d46a892008-02-21 04:24:40 +0100940/*
941 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100942 * space during mmap's.
943 */
944#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
945
Ingo Molnar4d46a892008-02-21 04:24:40 +0100946#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100947
Erik Bosman529e25f2008-04-14 00:24:18 +0200948/* Get/set a process' ability to use the timestamp counter instruction */
949#define GET_TSC_CTL(adr) get_tsc_mode((adr))
950#define SET_TSC_CTL(val) set_tsc_mode((val))
951
952extern int get_tsc_mode(unsigned long adr);
953extern int set_tsc_mode(unsigned int val);
954
Andreas Herrmann6a812692009-09-16 11:33:40 +0200955extern int amd_get_nb_id(int cpu);
956
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +0200957struct aperfmperf {
958 u64 aperf, mperf;
959};
960
961static inline void get_aperfmperf(struct aperfmperf *am)
962{
963 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
964
965 rdmsrl(MSR_IA32_APERF, am->aperf);
966 rdmsrl(MSR_IA32_MPERF, am->mperf);
967}
968
969#define APERFMPERF_SHIFT 10
970
971static inline
972unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
973 struct aperfmperf *new)
974{
975 u64 aperf = new->aperf - old->aperf;
976 u64 mperf = new->mperf - old->mperf;
977 unsigned long ratio = aperf;
978
979 mperf >>= APERFMPERF_SHIFT;
980 if (mperf)
981 ratio = div64_u64(aperf, mperf);
982
983 return ratio;
984}
985
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200986/*
987 * AMD errata checking
988 */
989#ifdef CONFIG_CPU_SUP_AMD
Hans Rosenfeld1be85a62010-07-28 19:09:32 +0200990extern const int amd_erratum_383[];
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200991extern const int amd_erratum_400[];
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200992extern bool cpu_has_amd_erratum(const int *);
993
994#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
995#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
996#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
997 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
998#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
999#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1000#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1001
1002#else
1003#define cpu_has_amd_erratum(x) (false)
1004#endif /* CONFIG_CPU_SUP_AMD */
1005
David Howellsf05e7982012-03-28 18:11:12 +01001006extern unsigned long arch_align_stack(unsigned long sp);
1007extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
1008
1009void default_idle(void);
1010bool set_pm_idle_to_default(void);
1011
1012void stop_this_cpu(void *dummy);
1013
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001014#endif /* _ASM_X86_PROCESSOR_H */