blob: cad175c325c265e57bb4a0afc4ed668092839945 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
82 struct drm_info_node *node = (struct drm_info_node *) m->private;
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100173}
174
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700175static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
Ben Gamari433e12f2009-02-17 20:08:51 -0500182static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500183{
184 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500187 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700190 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500197
Ben Widawskyca191b12013-07-31 17:00:14 -0700198 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 switch (list) {
200 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
204 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 }
212
Chris Wilson8f2480f2010-09-26 11:44:19 +0100213 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500221 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100222 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700223
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500226 return 0;
227}
228
Chris Wilson6d2b88852013-08-07 18:30:54 +0100229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100234 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
242 struct drm_info_node *node = (struct drm_info_node *) m->private;
243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
Chris Wilson6299f992010-11-24 12:23:44 +0000290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700292 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000293 ++count; \
294 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++mappable_count; \
297 } \
298 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400299} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000300
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000302 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000313 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314
315 stats->count++;
316 stats->total += obj->base.size;
317
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson6313c202014-03-19 13:45:45 +0000321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100344 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100353 }
354
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100358 return 0;
359}
360
Ben Widawskyca191b12013-07-31 17:00:14 -0700361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
374 struct drm_info_node *node = (struct drm_info_node *) m->private;
375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700380 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700382 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
Chris Wilson6299f992010-11-24 12:23:44 +0000389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700394 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700399 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
403 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700404 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
Chris Wilsonb7abb712012-08-20 11:33:30 +0200408 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200410 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
Chris Wilson6299f992010-11-24 12:23:44 +0000416 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000418 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000420 ++count;
421 }
422 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700423 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 ++mappable_count;
425 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
Chris Wilson6299f992010-11-24 12:23:44 +0000430 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
Ben Widawsky93d18792013-01-17 12:45:17 -0800438 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900445 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100446
447 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000448 stats.file_priv = file->driver_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100449 idr_for_each(&file->object_idr, per_file_stats, &stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900459 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000464 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000465 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468 }
469
Chris Wilson73aa8082010-09-30 11:46:12 +0100470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100475static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000476{
477 struct drm_info_node *node = (struct drm_info_node *) m->private;
478 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100479 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100492 continue;
493
Damien Lespiau267f0c92013-06-24 22:59:48 +0100494 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000495 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100496 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000497 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
512 struct drm_info_node *node = (struct drm_info_node *) m->private;
513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526 pipe, plane);
527 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 pipe, plane);
531 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100533 pipe, plane);
534 }
535 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100540
541 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 }
547 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
Ben Gamari20172632009-02-17 20:08:50 -0500560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
562 struct drm_info_node *node = (struct drm_info_node *) m->private;
563 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100565 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500566 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100567 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500572
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100573 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100579 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100580 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500587 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100588 mutex_unlock(&dev->struct_mutex);
589
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100591 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592
Ben Gamari20172632009-02-17 20:08:50 -0500593 return 0;
594}
595
Chris Wilsonb2223492010-10-27 15:27:33 +0100596static void i915_ring_seqno_info(struct seq_file *m,
597 struct intel_ring_buffer *ring)
598{
599 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200600 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100601 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100602 }
603}
604
Ben Gamari20172632009-02-17 20:08:50 -0500605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100610 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200616 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500617
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200621 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100622 mutex_unlock(&dev->struct_mutex);
623
Ben Gamari20172632009-02-17 20:08:50 -0500624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
630 struct drm_info_node *node = (struct drm_info_node *) m->private;
631 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100633 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800634 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200639 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500640
Ben Widawskya123f152013-11-02 21:07:10 -0700641 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700642 seq_printf(m, "Master Interrupt Control:\t%08x\n",
643 I915_READ(GEN8_MASTER_IRQ));
644
645 for (i = 0; i < 4; i++) {
646 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
647 i, I915_READ(GEN8_GT_IMR(i)));
648 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
649 i, I915_READ(GEN8_GT_IIR(i)));
650 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
651 i, I915_READ(GEN8_GT_IER(i)));
652 }
653
Damien Lespiau07d27e22014-03-03 17:31:46 +0000654 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700655 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000656 pipe_name(pipe),
657 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700658 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000659 pipe_name(pipe),
660 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700661 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000662 pipe_name(pipe),
663 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700664 }
665
666 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
667 I915_READ(GEN8_DE_PORT_IMR));
668 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
669 I915_READ(GEN8_DE_PORT_IIR));
670 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
671 I915_READ(GEN8_DE_PORT_IER));
672
673 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
674 I915_READ(GEN8_DE_MISC_IMR));
675 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
676 I915_READ(GEN8_DE_MISC_IIR));
677 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
678 I915_READ(GEN8_DE_MISC_IER));
679
680 seq_printf(m, "PCU interrupt mask:\t%08x\n",
681 I915_READ(GEN8_PCU_IMR));
682 seq_printf(m, "PCU interrupt identity:\t%08x\n",
683 I915_READ(GEN8_PCU_IIR));
684 seq_printf(m, "PCU interrupt enable:\t%08x\n",
685 I915_READ(GEN8_PCU_IER));
686 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700687 seq_printf(m, "Display IER:\t%08x\n",
688 I915_READ(VLV_IER));
689 seq_printf(m, "Display IIR:\t%08x\n",
690 I915_READ(VLV_IIR));
691 seq_printf(m, "Display IIR_RW:\t%08x\n",
692 I915_READ(VLV_IIR_RW));
693 seq_printf(m, "Display IMR:\t%08x\n",
694 I915_READ(VLV_IMR));
695 for_each_pipe(pipe)
696 seq_printf(m, "Pipe %c stat:\t%08x\n",
697 pipe_name(pipe),
698 I915_READ(PIPESTAT(pipe)));
699
700 seq_printf(m, "Master IER:\t%08x\n",
701 I915_READ(VLV_MASTER_IER));
702
703 seq_printf(m, "Render IER:\t%08x\n",
704 I915_READ(GTIER));
705 seq_printf(m, "Render IIR:\t%08x\n",
706 I915_READ(GTIIR));
707 seq_printf(m, "Render IMR:\t%08x\n",
708 I915_READ(GTIMR));
709
710 seq_printf(m, "PM IER:\t\t%08x\n",
711 I915_READ(GEN6_PMIER));
712 seq_printf(m, "PM IIR:\t\t%08x\n",
713 I915_READ(GEN6_PMIIR));
714 seq_printf(m, "PM IMR:\t\t%08x\n",
715 I915_READ(GEN6_PMIMR));
716
717 seq_printf(m, "Port hotplug:\t%08x\n",
718 I915_READ(PORT_HOTPLUG_EN));
719 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
720 I915_READ(VLV_DPFLIPSTAT));
721 seq_printf(m, "DPINVGTT:\t%08x\n",
722 I915_READ(DPINVGTT));
723
724 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800725 seq_printf(m, "Interrupt enable: %08x\n",
726 I915_READ(IER));
727 seq_printf(m, "Interrupt identity: %08x\n",
728 I915_READ(IIR));
729 seq_printf(m, "Interrupt mask: %08x\n",
730 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800731 for_each_pipe(pipe)
732 seq_printf(m, "Pipe %c stat: %08x\n",
733 pipe_name(pipe),
734 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800735 } else {
736 seq_printf(m, "North Display Interrupt enable: %08x\n",
737 I915_READ(DEIER));
738 seq_printf(m, "North Display Interrupt identity: %08x\n",
739 I915_READ(DEIIR));
740 seq_printf(m, "North Display Interrupt mask: %08x\n",
741 I915_READ(DEIMR));
742 seq_printf(m, "South Display Interrupt enable: %08x\n",
743 I915_READ(SDEIER));
744 seq_printf(m, "South Display Interrupt identity: %08x\n",
745 I915_READ(SDEIIR));
746 seq_printf(m, "South Display Interrupt mask: %08x\n",
747 I915_READ(SDEIMR));
748 seq_printf(m, "Graphics Interrupt enable: %08x\n",
749 I915_READ(GTIER));
750 seq_printf(m, "Graphics Interrupt identity: %08x\n",
751 I915_READ(GTIIR));
752 seq_printf(m, "Graphics Interrupt mask: %08x\n",
753 I915_READ(GTIMR));
754 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100755 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700756 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100757 seq_printf(m,
758 "Graphics Interrupt mask (%s): %08x\n",
759 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000760 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100761 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000762 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200763 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100764 mutex_unlock(&dev->struct_mutex);
765
Ben Gamari20172632009-02-17 20:08:50 -0500766 return 0;
767}
768
Chris Wilsona6172a82009-02-11 14:26:38 +0000769static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
770{
771 struct drm_info_node *node = (struct drm_info_node *) m->private;
772 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100774 int i, ret;
775
776 ret = mutex_lock_interruptible(&dev->struct_mutex);
777 if (ret)
778 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000779
780 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
781 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
782 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000783 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000784
Chris Wilson6c085a72012-08-20 11:40:46 +0200785 seq_printf(m, "Fence %d, pin count = %d, object = ",
786 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100787 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100788 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100789 else
Chris Wilson05394f32010-11-08 19:18:58 +0000790 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100791 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000792 }
793
Chris Wilson05394f32010-11-08 19:18:58 +0000794 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000795 return 0;
796}
797
Ben Gamari20172632009-02-17 20:08:50 -0500798static int i915_hws_info(struct seq_file *m, void *data)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300802 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100803 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100804 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100805 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500806
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000807 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100808 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500809 if (hws == NULL)
810 return 0;
811
812 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
813 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
814 i * 4,
815 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
816 }
817 return 0;
818}
819
Daniel Vetterd5442302012-04-27 15:17:40 +0200820static ssize_t
821i915_error_state_write(struct file *filp,
822 const char __user *ubuf,
823 size_t cnt,
824 loff_t *ppos)
825{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300826 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200827 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200828 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200829
830 DRM_DEBUG_DRIVER("Resetting error state\n");
831
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
835
Daniel Vetterd5442302012-04-27 15:17:40 +0200836 i915_destroy_error_state(dev);
837 mutex_unlock(&dev->struct_mutex);
838
839 return cnt;
840}
841
842static int i915_error_state_open(struct inode *inode, struct file *file)
843{
844 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200845 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200846
847 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
848 if (!error_priv)
849 return -ENOMEM;
850
851 error_priv->dev = dev;
852
Mika Kuoppala95d5bfb32013-06-06 15:18:40 +0300853 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200854
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300855 file->private_data = error_priv;
856
857 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200858}
859
860static int i915_error_state_release(struct inode *inode, struct file *file)
861{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300862 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200863
Mika Kuoppala95d5bfb32013-06-06 15:18:40 +0300864 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200865 kfree(error_priv);
866
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300867 return 0;
868}
869
870static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
871 size_t count, loff_t *pos)
872{
873 struct i915_error_state_file_priv *error_priv = file->private_data;
874 struct drm_i915_error_state_buf error_str;
875 loff_t tmp_pos = 0;
876 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300877 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300878
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300879 ret = i915_error_state_buf_init(&error_str, count, *pos);
880 if (ret)
881 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300882
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300883 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300884 if (ret)
885 goto out;
886
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300887 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
888 error_str.buf,
889 error_str.bytes);
890
891 if (ret_count < 0)
892 ret = ret_count;
893 else
894 *pos = error_str.start + ret_count;
895out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300896 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300897 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200898}
899
900static const struct file_operations i915_error_state_fops = {
901 .owner = THIS_MODULE,
902 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300903 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200904 .write = i915_error_state_write,
905 .llseek = default_llseek,
906 .release = i915_error_state_release,
907};
908
Kees Cook647416f2013-03-10 14:10:06 -0700909static int
910i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200911{
Kees Cook647416f2013-03-10 14:10:06 -0700912 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300913 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200914 int ret;
915
916 ret = mutex_lock_interruptible(&dev->struct_mutex);
917 if (ret)
918 return ret;
919
Kees Cook647416f2013-03-10 14:10:06 -0700920 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200921 mutex_unlock(&dev->struct_mutex);
922
Kees Cook647416f2013-03-10 14:10:06 -0700923 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200924}
925
Kees Cook647416f2013-03-10 14:10:06 -0700926static int
927i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200928{
Kees Cook647416f2013-03-10 14:10:06 -0700929 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200930 int ret;
931
Mika Kuoppala40633212012-12-04 15:12:00 +0200932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
935
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200936 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200937 mutex_unlock(&dev->struct_mutex);
938
Kees Cook647416f2013-03-10 14:10:06 -0700939 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200940}
941
Kees Cook647416f2013-03-10 14:10:06 -0700942DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
943 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300944 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200945
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946static int i915_rstdby_delays(struct seq_file *m, void *unused)
947{
948 struct drm_info_node *node = (struct drm_info_node *) m->private;
949 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300950 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700951 u16 crstanddelay;
952 int ret;
953
954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
956 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200957 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700958
959 crstanddelay = I915_READ16(CRSTANDVID);
960
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200961 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700962 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963
964 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
965
966 return 0;
967}
968
Deepak Sadb4bd12014-03-31 11:30:02 +0530969static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970{
971 struct drm_info_node *node = (struct drm_info_node *) m->private;
972 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300973 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200974 int ret = 0;
975
976 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800977
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700978 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
979
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800980 if (IS_GEN5(dev)) {
981 u16 rgvswctl = I915_READ16(MEMSWCTL);
982 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
983
984 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
985 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
986 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
987 MEMSTAT_VID_SHIFT);
988 seq_printf(m, "Current P-state: %d\n",
989 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700990 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800991 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
992 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
993 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +0000994 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300995 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800996 u32 rpupei, rpcurup, rpprevup;
997 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800998 int max_freq;
999
1000 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001001 ret = mutex_lock_interruptible(&dev->struct_mutex);
1002 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001003 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001004
Deepak Sc8d9a592013-11-23 14:55:42 +05301005 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001006
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001007 reqf = I915_READ(GEN6_RPNSWREQ);
1008 reqf &= ~GEN6_TURBO_DISABLE;
1009 if (IS_HASWELL(dev))
1010 reqf >>= 24;
1011 else
1012 reqf >>= 25;
1013 reqf *= GT_FREQUENCY_MULTIPLIER;
1014
Chris Wilson0d8f9492014-03-27 09:06:14 +00001015 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1016 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1017 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1018
Jesse Barnesccab5c82011-01-18 15:49:25 -08001019 rpstat = I915_READ(GEN6_RPSTAT1);
1020 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1021 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1022 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1023 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1024 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1025 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001026 if (IS_HASWELL(dev))
1027 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1028 else
1029 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1030 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001031
Deepak Sc8d9a592013-11-23 14:55:42 +05301032 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001033 mutex_unlock(&dev->struct_mutex);
1034
Chris Wilson0d8f9492014-03-27 09:06:14 +00001035 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1036 I915_READ(GEN6_PMIER),
1037 I915_READ(GEN6_PMIMR),
1038 I915_READ(GEN6_PMISR),
1039 I915_READ(GEN6_PMIIR),
1040 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001041 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001042 seq_printf(m, "Render p-state ratio: %d\n",
1043 (gt_perf_status & 0xff00) >> 8);
1044 seq_printf(m, "Render p-state VID: %d\n",
1045 gt_perf_status & 0xff);
1046 seq_printf(m, "Render p-state limit: %d\n",
1047 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001048 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1049 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1050 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1051 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001052 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001053 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001054 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1055 GEN6_CURICONT_MASK);
1056 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1057 GEN6_CURBSYTAVG_MASK);
1058 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1059 GEN6_CURBSYTAVG_MASK);
1060 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1061 GEN6_CURIAVG_MASK);
1062 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1063 GEN6_CURBSYTAVG_MASK);
1064 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1065 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001066
1067 max_freq = (rp_state_cap & 0xff0000) >> 16;
1068 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001069 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001070
1071 max_freq = (rp_state_cap & 0xff00) >> 8;
1072 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001073 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
1075 max_freq = rp_state_cap & 0xff;
1076 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001077 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001078
1079 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001080 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001081 } else if (IS_VALLEYVIEW(dev)) {
1082 u32 freq_sts, val;
1083
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001084 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001085 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001086 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1087 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1088
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001089 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001090 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001091 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001092
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001093 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001094 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001095 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001096
1097 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001098 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001099 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001100 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001101 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001102 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001103
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001104out:
1105 intel_runtime_pm_put(dev_priv);
1106 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107}
1108
1109static int i915_delayfreq_table(struct seq_file *m, void *unused)
1110{
1111 struct drm_info_node *node = (struct drm_info_node *) m->private;
1112 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001113 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001114 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001115 int ret, i;
1116
1117 ret = mutex_lock_interruptible(&dev->struct_mutex);
1118 if (ret)
1119 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001120 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001121
1122 for (i = 0; i < 16; i++) {
1123 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001124 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1125 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001126 }
1127
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001128 intel_runtime_pm_put(dev_priv);
1129
Ben Widawsky616fdb52011-10-05 11:44:54 -07001130 mutex_unlock(&dev->struct_mutex);
1131
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132 return 0;
1133}
1134
1135static inline int MAP_TO_MV(int map)
1136{
1137 return 1250 - (map * 25);
1138}
1139
1140static int i915_inttoext_table(struct seq_file *m, void *unused)
1141{
1142 struct drm_info_node *node = (struct drm_info_node *) m->private;
1143 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001145 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001146 int ret, i;
1147
1148 ret = mutex_lock_interruptible(&dev->struct_mutex);
1149 if (ret)
1150 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001151 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001152
1153 for (i = 1; i <= 32; i++) {
1154 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1155 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1156 }
1157
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001158 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001159 mutex_unlock(&dev->struct_mutex);
1160
Jesse Barnesf97108d2010-01-29 11:27:07 -08001161 return 0;
1162}
1163
Ben Widawsky4d855292011-12-12 19:34:16 -08001164static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001165{
1166 struct drm_info_node *node = (struct drm_info_node *) m->private;
1167 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001168 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001169 u32 rgvmodectl, rstdbyctl;
1170 u16 crstandvid;
1171 int ret;
1172
1173 ret = mutex_lock_interruptible(&dev->struct_mutex);
1174 if (ret)
1175 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001176 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001177
1178 rgvmodectl = I915_READ(MEMMODECTL);
1179 rstdbyctl = I915_READ(RSTDBYCTL);
1180 crstandvid = I915_READ16(CRSTANDVID);
1181
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001182 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001183 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001184
1185 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1186 "yes" : "no");
1187 seq_printf(m, "Boost freq: %d\n",
1188 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1189 MEMMODE_BOOST_FREQ_SHIFT);
1190 seq_printf(m, "HW control enabled: %s\n",
1191 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1192 seq_printf(m, "SW control enabled: %s\n",
1193 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1194 seq_printf(m, "Gated voltage change: %s\n",
1195 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1196 seq_printf(m, "Starting frequency: P%d\n",
1197 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001198 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001199 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001200 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1201 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1202 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1203 seq_printf(m, "Render standby enabled: %s\n",
1204 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001205 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001206 switch (rstdbyctl & RSX_STATUS_MASK) {
1207 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001208 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001209 break;
1210 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001211 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001212 break;
1213 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001215 break;
1216 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001217 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001218 break;
1219 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001220 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001221 break;
1222 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001223 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001224 break;
1225 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001226 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001227 break;
1228 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001229
1230 return 0;
1231}
1232
Deepak S669ab5a2014-01-10 15:18:26 +05301233static int vlv_drpc_info(struct seq_file *m)
1234{
1235
1236 struct drm_info_node *node = (struct drm_info_node *) m->private;
1237 struct drm_device *dev = node->minor->dev;
1238 struct drm_i915_private *dev_priv = dev->dev_private;
1239 u32 rpmodectl1, rcctl1;
1240 unsigned fw_rendercount = 0, fw_mediacount = 0;
1241
Imre Deakd46c0512014-04-14 20:24:27 +03001242 intel_runtime_pm_get(dev_priv);
1243
Deepak S669ab5a2014-01-10 15:18:26 +05301244 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1245 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1246
Imre Deakd46c0512014-04-14 20:24:27 +03001247 intel_runtime_pm_put(dev_priv);
1248
Deepak S669ab5a2014-01-10 15:18:26 +05301249 seq_printf(m, "Video Turbo Mode: %s\n",
1250 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1251 seq_printf(m, "Turbo enabled: %s\n",
1252 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1253 seq_printf(m, "HW control enabled: %s\n",
1254 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1255 seq_printf(m, "SW control enabled: %s\n",
1256 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1257 GEN6_RP_MEDIA_SW_MODE));
1258 seq_printf(m, "RC6 Enabled: %s\n",
1259 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1260 GEN6_RC_CTL_EI_MODE(1))));
1261 seq_printf(m, "Render Power Well: %s\n",
1262 (I915_READ(VLV_GTLC_PW_STATUS) &
1263 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1264 seq_printf(m, "Media Power Well: %s\n",
1265 (I915_READ(VLV_GTLC_PW_STATUS) &
1266 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1267
Imre Deak9cc19be2014-04-14 20:24:24 +03001268 seq_printf(m, "Render RC6 residency since boot: %u\n",
1269 I915_READ(VLV_GT_RENDER_RC6));
1270 seq_printf(m, "Media RC6 residency since boot: %u\n",
1271 I915_READ(VLV_GT_MEDIA_RC6));
1272
Deepak S669ab5a2014-01-10 15:18:26 +05301273 spin_lock_irq(&dev_priv->uncore.lock);
1274 fw_rendercount = dev_priv->uncore.fw_rendercount;
1275 fw_mediacount = dev_priv->uncore.fw_mediacount;
1276 spin_unlock_irq(&dev_priv->uncore.lock);
1277
1278 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1279 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1280
1281
1282 return 0;
1283}
1284
1285
Ben Widawsky4d855292011-12-12 19:34:16 -08001286static int gen6_drpc_info(struct seq_file *m)
1287{
1288
1289 struct drm_info_node *node = (struct drm_info_node *) m->private;
1290 struct drm_device *dev = node->minor->dev;
1291 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001292 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001293 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001294 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001295
1296 ret = mutex_lock_interruptible(&dev->struct_mutex);
1297 if (ret)
1298 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001299 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001300
Chris Wilson907b28c2013-07-19 20:36:52 +01001301 spin_lock_irq(&dev_priv->uncore.lock);
1302 forcewake_count = dev_priv->uncore.forcewake_count;
1303 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001304
1305 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001306 seq_puts(m, "RC information inaccurate because somebody "
1307 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001308 } else {
1309 /* NB: we cannot use forcewake, else we read the wrong values */
1310 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1311 udelay(10);
1312 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1313 }
1314
1315 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001316 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001317
1318 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1319 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1320 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001321 mutex_lock(&dev_priv->rps.hw_lock);
1322 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1323 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001324
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001325 intel_runtime_pm_put(dev_priv);
1326
Ben Widawsky4d855292011-12-12 19:34:16 -08001327 seq_printf(m, "Video Turbo Mode: %s\n",
1328 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1329 seq_printf(m, "HW control enabled: %s\n",
1330 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1331 seq_printf(m, "SW control enabled: %s\n",
1332 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1333 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001334 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001335 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1336 seq_printf(m, "RC6 Enabled: %s\n",
1337 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1338 seq_printf(m, "Deep RC6 Enabled: %s\n",
1339 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1340 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1341 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001342 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001343 switch (gt_core_status & GEN6_RCn_MASK) {
1344 case GEN6_RC0:
1345 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001346 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001347 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001348 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001349 break;
1350 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001351 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001352 break;
1353 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001354 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001355 break;
1356 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001357 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001358 break;
1359 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001360 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001361 break;
1362 }
1363
1364 seq_printf(m, "Core Power Down: %s\n",
1365 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001366
1367 /* Not exactly sure what this is */
1368 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1369 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1370 seq_printf(m, "RC6 residency since boot: %u\n",
1371 I915_READ(GEN6_GT_GFX_RC6));
1372 seq_printf(m, "RC6+ residency since boot: %u\n",
1373 I915_READ(GEN6_GT_GFX_RC6p));
1374 seq_printf(m, "RC6++ residency since boot: %u\n",
1375 I915_READ(GEN6_GT_GFX_RC6pp));
1376
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001377 seq_printf(m, "RC6 voltage: %dmV\n",
1378 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1379 seq_printf(m, "RC6+ voltage: %dmV\n",
1380 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1381 seq_printf(m, "RC6++ voltage: %dmV\n",
1382 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001383 return 0;
1384}
1385
1386static int i915_drpc_info(struct seq_file *m, void *unused)
1387{
1388 struct drm_info_node *node = (struct drm_info_node *) m->private;
1389 struct drm_device *dev = node->minor->dev;
1390
Deepak S669ab5a2014-01-10 15:18:26 +05301391 if (IS_VALLEYVIEW(dev))
1392 return vlv_drpc_info(m);
1393 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001394 return gen6_drpc_info(m);
1395 else
1396 return ironlake_drpc_info(m);
1397}
1398
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399static int i915_fbc_status(struct seq_file *m, void *unused)
1400{
1401 struct drm_info_node *node = (struct drm_info_node *) m->private;
1402 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001403 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001404
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001405 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 return 0;
1408 }
1409
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001410 intel_runtime_pm_get(dev_priv);
1411
Adam Jacksonee5382a2010-04-23 11:17:39 -04001412 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001414 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001415 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001416 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001417 case FBC_OK:
1418 seq_puts(m, "FBC actived, but currently disabled in hardware");
1419 break;
1420 case FBC_UNSUPPORTED:
1421 seq_puts(m, "unsupported by this chipset");
1422 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001423 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001425 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001426 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001427 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001428 break;
1429 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 break;
1432 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001434 break;
1435 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001437 break;
1438 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001440 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001441 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001443 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001444 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001446 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001447 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001449 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001450 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001452 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001455
1456 intel_runtime_pm_put(dev_priv);
1457
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001458 return 0;
1459}
1460
Paulo Zanoni92d44622013-05-31 16:33:24 -03001461static int i915_ips_status(struct seq_file *m, void *unused)
1462{
1463 struct drm_info_node *node = (struct drm_info_node *) m->private;
1464 struct drm_device *dev = node->minor->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466
Damien Lespiauf5adf942013-06-24 18:29:34 +01001467 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001468 seq_puts(m, "not supported\n");
1469 return 0;
1470 }
1471
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001472 intel_runtime_pm_get(dev_priv);
1473
Jesse Barnese59150d2014-01-07 13:30:45 -08001474 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
Paulo Zanoni92d44622013-05-31 16:33:24 -03001475 seq_puts(m, "enabled\n");
1476 else
1477 seq_puts(m, "disabled\n");
1478
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001479 intel_runtime_pm_put(dev_priv);
1480
Paulo Zanoni92d44622013-05-31 16:33:24 -03001481 return 0;
1482}
1483
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001484static int i915_sr_status(struct seq_file *m, void *unused)
1485{
1486 struct drm_info_node *node = (struct drm_info_node *) m->private;
1487 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001488 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001489 bool sr_enabled = false;
1490
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001491 intel_runtime_pm_get(dev_priv);
1492
Yuanhan Liu13982612010-12-15 15:42:31 +08001493 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001494 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001495 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001496 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1497 else if (IS_I915GM(dev))
1498 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1499 else if (IS_PINEVIEW(dev))
1500 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1501
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001502 intel_runtime_pm_put(dev_priv);
1503
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001504 seq_printf(m, "self-refresh: %s\n",
1505 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001506
1507 return 0;
1508}
1509
Jesse Barnes7648fa92010-05-20 14:28:11 -07001510static int i915_emon_status(struct seq_file *m, void *unused)
1511{
1512 struct drm_info_node *node = (struct drm_info_node *) m->private;
1513 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001514 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001515 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001516 int ret;
1517
Chris Wilson582be6b2012-04-30 19:35:02 +01001518 if (!IS_GEN5(dev))
1519 return -ENODEV;
1520
Chris Wilsonde227ef2010-07-03 07:58:38 +01001521 ret = mutex_lock_interruptible(&dev->struct_mutex);
1522 if (ret)
1523 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001524
1525 temp = i915_mch_val(dev_priv);
1526 chipset = i915_chipset_val(dev_priv);
1527 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001528 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001529
1530 seq_printf(m, "GMCH temp: %ld\n", temp);
1531 seq_printf(m, "Chipset power: %ld\n", chipset);
1532 seq_printf(m, "GFX power: %ld\n", gfx);
1533 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1534
1535 return 0;
1536}
1537
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001538static int i915_ring_freq_table(struct seq_file *m, void *unused)
1539{
1540 struct drm_info_node *node = (struct drm_info_node *) m->private;
1541 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001542 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001543 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001544 int gpu_freq, ia_freq;
1545
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001546 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001547 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001548 return 0;
1549 }
1550
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001551 intel_runtime_pm_get(dev_priv);
1552
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001553 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1554
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001555 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001556 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001557 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001558
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001560
Ben Widawskyb39fb292014-03-19 18:31:11 -07001561 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1562 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001563 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001564 ia_freq = gpu_freq;
1565 sandybridge_pcode_read(dev_priv,
1566 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1567 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001568 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1569 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1570 ((ia_freq >> 0) & 0xff) * 100,
1571 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001572 }
1573
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001574 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001575
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001576out:
1577 intel_runtime_pm_put(dev_priv);
1578 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001579}
1580
Jesse Barnes7648fa92010-05-20 14:28:11 -07001581static int i915_gfxec(struct seq_file *m, void *unused)
1582{
1583 struct drm_info_node *node = (struct drm_info_node *) m->private;
1584 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001585 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001586 int ret;
1587
1588 ret = mutex_lock_interruptible(&dev->struct_mutex);
1589 if (ret)
1590 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001591 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001592
1593 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001594 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001595
Ben Widawsky616fdb52011-10-05 11:44:54 -07001596 mutex_unlock(&dev->struct_mutex);
1597
Jesse Barnes7648fa92010-05-20 14:28:11 -07001598 return 0;
1599}
1600
Chris Wilson44834a62010-08-19 16:09:23 +01001601static int i915_opregion(struct seq_file *m, void *unused)
1602{
1603 struct drm_info_node *node = (struct drm_info_node *) m->private;
1604 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001606 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001607 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001608 int ret;
1609
Daniel Vetter0d38f002012-04-21 22:49:10 +02001610 if (data == NULL)
1611 return -ENOMEM;
1612
Chris Wilson44834a62010-08-19 16:09:23 +01001613 ret = mutex_lock_interruptible(&dev->struct_mutex);
1614 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001615 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001616
Daniel Vetter0d38f002012-04-21 22:49:10 +02001617 if (opregion->header) {
1618 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1619 seq_write(m, data, OPREGION_SIZE);
1620 }
Chris Wilson44834a62010-08-19 16:09:23 +01001621
1622 mutex_unlock(&dev->struct_mutex);
1623
Daniel Vetter0d38f002012-04-21 22:49:10 +02001624out:
1625 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001626 return 0;
1627}
1628
Chris Wilson37811fc2010-08-25 22:45:57 +01001629static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1630{
1631 struct drm_info_node *node = (struct drm_info_node *) m->private;
1632 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001633 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001634 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001635
Daniel Vetter4520f532013-10-09 09:18:51 +02001636#ifdef CONFIG_DRM_I915_FBDEV
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001639 if (ret)
1640 return ret;
1641
1642 ifbdev = dev_priv->fbdev;
1643 fb = to_intel_framebuffer(ifbdev->helper.fb);
1644
Daniel Vetter623f9782012-12-11 16:21:38 +01001645 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001646 fb->base.width,
1647 fb->base.height,
1648 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001649 fb->base.bits_per_pixel,
1650 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001651 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001653 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001654#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001655
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001656 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001657 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001658 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001659 continue;
1660
Daniel Vetter623f9782012-12-11 16:21:38 +01001661 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001662 fb->base.width,
1663 fb->base.height,
1664 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001665 fb->base.bits_per_pixel,
1666 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001667 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001668 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001669 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001670 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001671
1672 return 0;
1673}
1674
Ben Widawskye76d3632011-03-19 18:14:29 -07001675static int i915_context_status(struct seq_file *m, void *unused)
1676{
1677 struct drm_info_node *node = (struct drm_info_node *) m->private;
1678 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001679 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001680 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001681 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001682 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001683
1684 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1685 if (ret)
1686 return ret;
1687
Daniel Vetter3e373942012-11-02 19:55:04 +01001688 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001689 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001690 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001691 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001692 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001693
Daniel Vetter3e373942012-11-02 19:55:04 +01001694 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001695 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001696 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001697 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001698 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001699
Ben Widawskya33afea2013-09-17 21:12:45 -07001700 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1701 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001702 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001703 for_each_ring(ring, dev_priv, i)
1704 if (ring->default_context == ctx)
1705 seq_printf(m, "(default context %s) ", ring->name);
1706
1707 describe_obj(m, ctx->obj);
1708 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001709 }
1710
Ben Widawskye76d3632011-03-19 18:14:29 -07001711 mutex_unlock(&dev->mode_config.mutex);
1712
1713 return 0;
1714}
1715
Ben Widawsky6d794d42011-04-25 11:25:56 -07001716static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1717{
1718 struct drm_info_node *node = (struct drm_info_node *) m->private;
1719 struct drm_device *dev = node->minor->dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301721 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001722
Chris Wilson907b28c2013-07-19 20:36:52 +01001723 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301724 if (IS_VALLEYVIEW(dev)) {
1725 fw_rendercount = dev_priv->uncore.fw_rendercount;
1726 fw_mediacount = dev_priv->uncore.fw_mediacount;
1727 } else
1728 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001729 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001730
Deepak S43709ba2013-11-23 14:55:44 +05301731 if (IS_VALLEYVIEW(dev)) {
1732 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1733 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1734 } else
1735 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001736
1737 return 0;
1738}
1739
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001740static const char *swizzle_string(unsigned swizzle)
1741{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001742 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001743 case I915_BIT_6_SWIZZLE_NONE:
1744 return "none";
1745 case I915_BIT_6_SWIZZLE_9:
1746 return "bit9";
1747 case I915_BIT_6_SWIZZLE_9_10:
1748 return "bit9/bit10";
1749 case I915_BIT_6_SWIZZLE_9_11:
1750 return "bit9/bit11";
1751 case I915_BIT_6_SWIZZLE_9_10_11:
1752 return "bit9/bit10/bit11";
1753 case I915_BIT_6_SWIZZLE_9_17:
1754 return "bit9/bit17";
1755 case I915_BIT_6_SWIZZLE_9_10_17:
1756 return "bit9/bit10/bit17";
1757 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001758 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001759 }
1760
1761 return "bug";
1762}
1763
1764static int i915_swizzle_info(struct seq_file *m, void *data)
1765{
1766 struct drm_info_node *node = (struct drm_info_node *) m->private;
1767 struct drm_device *dev = node->minor->dev;
1768 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001769 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001770
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001771 ret = mutex_lock_interruptible(&dev->struct_mutex);
1772 if (ret)
1773 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001774 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001775
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001776 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1777 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1778 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1779 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1780
1781 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1782 seq_printf(m, "DDC = 0x%08x\n",
1783 I915_READ(DCC));
1784 seq_printf(m, "C0DRB3 = 0x%04x\n",
1785 I915_READ16(C0DRB3));
1786 seq_printf(m, "C1DRB3 = 0x%04x\n",
1787 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001788 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001789 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1790 I915_READ(MAD_DIMM_C0));
1791 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1792 I915_READ(MAD_DIMM_C1));
1793 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1794 I915_READ(MAD_DIMM_C2));
1795 seq_printf(m, "TILECTL = 0x%08x\n",
1796 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001797 if (IS_GEN8(dev))
1798 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1799 I915_READ(GAMTARBMODE));
1800 else
1801 seq_printf(m, "ARB_MODE = 0x%08x\n",
1802 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001803 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1804 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001805 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001806 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001807 mutex_unlock(&dev->struct_mutex);
1808
1809 return 0;
1810}
1811
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001812static int per_file_ctx(int id, void *ptr, void *data)
1813{
1814 struct i915_hw_context *ctx = ptr;
1815 struct seq_file *m = data;
1816 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1817
1818 ppgtt->debug_dump(ppgtt, m);
1819
1820 return 0;
1821}
1822
Ben Widawsky77df6772013-11-02 21:07:30 -07001823static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001824{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001827 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1828 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001829
Ben Widawsky77df6772013-11-02 21:07:30 -07001830 if (!ppgtt)
1831 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001832
Ben Widawsky77df6772013-11-02 21:07:30 -07001833 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001834 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001835 for_each_ring(ring, dev_priv, unused) {
1836 seq_printf(m, "%s\n", ring->name);
1837 for (i = 0; i < 4; i++) {
1838 u32 offset = 0x270 + i * 8;
1839 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1840 pdp <<= 32;
1841 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001842 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001843 }
1844 }
1845}
1846
1847static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1848{
1849 struct drm_i915_private *dev_priv = dev->dev_private;
1850 struct intel_ring_buffer *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001851 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001852 int i;
1853
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001854 if (INTEL_INFO(dev)->gen == 6)
1855 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1856
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001857 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001858 seq_printf(m, "%s\n", ring->name);
1859 if (INTEL_INFO(dev)->gen == 7)
1860 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1861 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1862 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1863 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1864 }
1865 if (dev_priv->mm.aliasing_ppgtt) {
1866 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1867
Damien Lespiau267f0c92013-06-24 22:59:48 +01001868 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001869 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001870
Ben Widawsky87d60b62013-12-06 14:11:29 -08001871 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001872 } else
1873 return;
1874
1875 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1876 struct drm_i915_file_private *file_priv = file->driver_priv;
1877 struct i915_hw_ppgtt *pvt_ppgtt;
1878
1879 pvt_ppgtt = ctx_to_ppgtt(file_priv->private_default_ctx);
1880 seq_printf(m, "proc: %s\n",
1881 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1882 seq_puts(m, " default context:\n");
1883 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001884 }
1885 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001886}
1887
1888static int i915_ppgtt_info(struct seq_file *m, void *data)
1889{
1890 struct drm_info_node *node = (struct drm_info_node *) m->private;
1891 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001892 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001893
1894 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1895 if (ret)
1896 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001897 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001898
1899 if (INTEL_INFO(dev)->gen >= 8)
1900 gen8_ppgtt_info(m, dev);
1901 else if (INTEL_INFO(dev)->gen >= 6)
1902 gen6_ppgtt_info(m, dev);
1903
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001904 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001905 mutex_unlock(&dev->struct_mutex);
1906
1907 return 0;
1908}
1909
Ben Widawsky63573eb2013-07-04 11:02:07 -07001910static int i915_llc(struct seq_file *m, void *data)
1911{
1912 struct drm_info_node *node = (struct drm_info_node *) m->private;
1913 struct drm_device *dev = node->minor->dev;
1914 struct drm_i915_private *dev_priv = dev->dev_private;
1915
1916 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1917 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1918 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1919
1920 return 0;
1921}
1922
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001923static int i915_edp_psr_status(struct seq_file *m, void *data)
1924{
1925 struct drm_info_node *node = m->private;
1926 struct drm_device *dev = node->minor->dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001928 u32 psrperf = 0;
1929 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001930
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001931 intel_runtime_pm_get(dev_priv);
1932
Rodrigo Vivia031d702013-10-03 16:15:06 -03001933 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1934 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001935
Rodrigo Vivia031d702013-10-03 16:15:06 -03001936 enabled = HAS_PSR(dev) &&
1937 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1938 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001939
Rodrigo Vivia031d702013-10-03 16:15:06 -03001940 if (HAS_PSR(dev))
1941 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1942 EDP_PSR_PERF_CNT_MASK;
1943 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001944
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001945 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001946 return 0;
1947}
1948
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001949static int i915_sink_crc(struct seq_file *m, void *data)
1950{
1951 struct drm_info_node *node = m->private;
1952 struct drm_device *dev = node->minor->dev;
1953 struct intel_encoder *encoder;
1954 struct intel_connector *connector;
1955 struct intel_dp *intel_dp = NULL;
1956 int ret;
1957 u8 crc[6];
1958
1959 drm_modeset_lock_all(dev);
1960 list_for_each_entry(connector, &dev->mode_config.connector_list,
1961 base.head) {
1962
1963 if (connector->base.dpms != DRM_MODE_DPMS_ON)
1964 continue;
1965
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02001966 if (!connector->base.encoder)
1967 continue;
1968
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001969 encoder = to_intel_encoder(connector->base.encoder);
1970 if (encoder->type != INTEL_OUTPUT_EDP)
1971 continue;
1972
1973 intel_dp = enc_to_intel_dp(&encoder->base);
1974
1975 ret = intel_dp_sink_crc(intel_dp, crc);
1976 if (ret)
1977 goto out;
1978
1979 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
1980 crc[0], crc[1], crc[2],
1981 crc[3], crc[4], crc[5]);
1982 goto out;
1983 }
1984 ret = -ENODEV;
1985out:
1986 drm_modeset_unlock_all(dev);
1987 return ret;
1988}
1989
Jesse Barnesec013e72013-08-20 10:29:23 +01001990static int i915_energy_uJ(struct seq_file *m, void *data)
1991{
1992 struct drm_info_node *node = m->private;
1993 struct drm_device *dev = node->minor->dev;
1994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 u64 power;
1996 u32 units;
1997
1998 if (INTEL_INFO(dev)->gen < 6)
1999 return -ENODEV;
2000
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002001 intel_runtime_pm_get(dev_priv);
2002
Jesse Barnesec013e72013-08-20 10:29:23 +01002003 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2004 power = (power & 0x1f00) >> 8;
2005 units = 1000000 / (1 << power); /* convert to uJ */
2006 power = I915_READ(MCH_SECP_NRG_STTS);
2007 power *= units;
2008
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002009 intel_runtime_pm_put(dev_priv);
2010
Jesse Barnesec013e72013-08-20 10:29:23 +01002011 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002012
2013 return 0;
2014}
2015
2016static int i915_pc8_status(struct seq_file *m, void *unused)
2017{
2018 struct drm_info_node *node = (struct drm_info_node *) m->private;
2019 struct drm_device *dev = node->minor->dev;
2020 struct drm_i915_private *dev_priv = dev->dev_private;
2021
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002022 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002023 seq_puts(m, "not supported\n");
2024 return 0;
2025 }
2026
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002027 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002028 seq_printf(m, "IRQs disabled: %s\n",
Paulo Zanoni5d584b22014-03-07 20:08:15 -03002029 yesno(dev_priv->pm.irqs_disabled));
Paulo Zanoni371db662013-08-19 13:18:10 -03002030
Jesse Barnesec013e72013-08-20 10:29:23 +01002031 return 0;
2032}
2033
Imre Deak1da51582013-11-25 17:15:35 +02002034static const char *power_domain_str(enum intel_display_power_domain domain)
2035{
2036 switch (domain) {
2037 case POWER_DOMAIN_PIPE_A:
2038 return "PIPE_A";
2039 case POWER_DOMAIN_PIPE_B:
2040 return "PIPE_B";
2041 case POWER_DOMAIN_PIPE_C:
2042 return "PIPE_C";
2043 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2044 return "PIPE_A_PANEL_FITTER";
2045 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2046 return "PIPE_B_PANEL_FITTER";
2047 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2048 return "PIPE_C_PANEL_FITTER";
2049 case POWER_DOMAIN_TRANSCODER_A:
2050 return "TRANSCODER_A";
2051 case POWER_DOMAIN_TRANSCODER_B:
2052 return "TRANSCODER_B";
2053 case POWER_DOMAIN_TRANSCODER_C:
2054 return "TRANSCODER_C";
2055 case POWER_DOMAIN_TRANSCODER_EDP:
2056 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002057 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2058 return "PORT_DDI_A_2_LANES";
2059 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2060 return "PORT_DDI_A_4_LANES";
2061 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2062 return "PORT_DDI_B_2_LANES";
2063 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2064 return "PORT_DDI_B_4_LANES";
2065 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2066 return "PORT_DDI_C_2_LANES";
2067 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2068 return "PORT_DDI_C_4_LANES";
2069 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2070 return "PORT_DDI_D_2_LANES";
2071 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2072 return "PORT_DDI_D_4_LANES";
2073 case POWER_DOMAIN_PORT_DSI:
2074 return "PORT_DSI";
2075 case POWER_DOMAIN_PORT_CRT:
2076 return "PORT_CRT";
2077 case POWER_DOMAIN_PORT_OTHER:
2078 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002079 case POWER_DOMAIN_VGA:
2080 return "VGA";
2081 case POWER_DOMAIN_AUDIO:
2082 return "AUDIO";
2083 case POWER_DOMAIN_INIT:
2084 return "INIT";
2085 default:
2086 WARN_ON(1);
2087 return "?";
2088 }
2089}
2090
2091static int i915_power_domain_info(struct seq_file *m, void *unused)
2092{
2093 struct drm_info_node *node = (struct drm_info_node *) m->private;
2094 struct drm_device *dev = node->minor->dev;
2095 struct drm_i915_private *dev_priv = dev->dev_private;
2096 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2097 int i;
2098
2099 mutex_lock(&power_domains->lock);
2100
2101 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2102 for (i = 0; i < power_domains->power_well_count; i++) {
2103 struct i915_power_well *power_well;
2104 enum intel_display_power_domain power_domain;
2105
2106 power_well = &power_domains->power_wells[i];
2107 seq_printf(m, "%-25s %d\n", power_well->name,
2108 power_well->count);
2109
2110 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2111 power_domain++) {
2112 if (!(BIT(power_domain) & power_well->domains))
2113 continue;
2114
2115 seq_printf(m, " %-23s %d\n",
2116 power_domain_str(power_domain),
2117 power_domains->domain_use_count[power_domain]);
2118 }
2119 }
2120
2121 mutex_unlock(&power_domains->lock);
2122
2123 return 0;
2124}
2125
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002126static void intel_seq_print_mode(struct seq_file *m, int tabs,
2127 struct drm_display_mode *mode)
2128{
2129 int i;
2130
2131 for (i = 0; i < tabs; i++)
2132 seq_putc(m, '\t');
2133
2134 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2135 mode->base.id, mode->name,
2136 mode->vrefresh, mode->clock,
2137 mode->hdisplay, mode->hsync_start,
2138 mode->hsync_end, mode->htotal,
2139 mode->vdisplay, mode->vsync_start,
2140 mode->vsync_end, mode->vtotal,
2141 mode->type, mode->flags);
2142}
2143
2144static void intel_encoder_info(struct seq_file *m,
2145 struct intel_crtc *intel_crtc,
2146 struct intel_encoder *intel_encoder)
2147{
2148 struct drm_info_node *node = (struct drm_info_node *) m->private;
2149 struct drm_device *dev = node->minor->dev;
2150 struct drm_crtc *crtc = &intel_crtc->base;
2151 struct intel_connector *intel_connector;
2152 struct drm_encoder *encoder;
2153
2154 encoder = &intel_encoder->base;
2155 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2156 encoder->base.id, drm_get_encoder_name(encoder));
2157 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2158 struct drm_connector *connector = &intel_connector->base;
2159 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2160 connector->base.id,
2161 drm_get_connector_name(connector),
2162 drm_get_connector_status_name(connector->status));
2163 if (connector->status == connector_status_connected) {
2164 struct drm_display_mode *mode = &crtc->mode;
2165 seq_printf(m, ", mode:\n");
2166 intel_seq_print_mode(m, 2, mode);
2167 } else {
2168 seq_putc(m, '\n');
2169 }
2170 }
2171}
2172
2173static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2174{
2175 struct drm_info_node *node = (struct drm_info_node *) m->private;
2176 struct drm_device *dev = node->minor->dev;
2177 struct drm_crtc *crtc = &intel_crtc->base;
2178 struct intel_encoder *intel_encoder;
2179
2180 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Matt Roperf4510a22014-04-01 15:22:40 -07002181 crtc->primary->fb->base.id, crtc->x, crtc->y,
2182 crtc->primary->fb->width, crtc->primary->fb->height);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002183 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2184 intel_encoder_info(m, intel_crtc, intel_encoder);
2185}
2186
2187static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2188{
2189 struct drm_display_mode *mode = panel->fixed_mode;
2190
2191 seq_printf(m, "\tfixed mode:\n");
2192 intel_seq_print_mode(m, 2, mode);
2193}
2194
2195static void intel_dp_info(struct seq_file *m,
2196 struct intel_connector *intel_connector)
2197{
2198 struct intel_encoder *intel_encoder = intel_connector->encoder;
2199 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2200
2201 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2202 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2203 "no");
2204 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2205 intel_panel_info(m, &intel_connector->panel);
2206}
2207
2208static void intel_hdmi_info(struct seq_file *m,
2209 struct intel_connector *intel_connector)
2210{
2211 struct intel_encoder *intel_encoder = intel_connector->encoder;
2212 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2213
2214 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2215 "no");
2216}
2217
2218static void intel_lvds_info(struct seq_file *m,
2219 struct intel_connector *intel_connector)
2220{
2221 intel_panel_info(m, &intel_connector->panel);
2222}
2223
2224static void intel_connector_info(struct seq_file *m,
2225 struct drm_connector *connector)
2226{
2227 struct intel_connector *intel_connector = to_intel_connector(connector);
2228 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002229 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002230
2231 seq_printf(m, "connector %d: type %s, status: %s\n",
2232 connector->base.id, drm_get_connector_name(connector),
2233 drm_get_connector_status_name(connector->status));
2234 if (connector->status == connector_status_connected) {
2235 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2236 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2237 connector->display_info.width_mm,
2238 connector->display_info.height_mm);
2239 seq_printf(m, "\tsubpixel order: %s\n",
2240 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2241 seq_printf(m, "\tCEA rev: %d\n",
2242 connector->display_info.cea_rev);
2243 }
2244 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2245 intel_encoder->type == INTEL_OUTPUT_EDP)
2246 intel_dp_info(m, intel_connector);
2247 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2248 intel_hdmi_info(m, intel_connector);
2249 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2250 intel_lvds_info(m, intel_connector);
2251
Jesse Barnesf103fc72014-02-20 12:39:57 -08002252 seq_printf(m, "\tmodes:\n");
2253 list_for_each_entry(mode, &connector->modes, head)
2254 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002255}
2256
Chris Wilson065f2ec2014-03-12 09:13:13 +00002257static bool cursor_active(struct drm_device *dev, int pipe)
2258{
2259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 u32 state;
2261
2262 if (IS_845G(dev) || IS_I865G(dev))
2263 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
2264 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
2265 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2266 else
2267 state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
2268
2269 return state;
2270}
2271
2272static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2273{
2274 struct drm_i915_private *dev_priv = dev->dev_private;
2275 u32 pos;
2276
2277 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
2278 pos = I915_READ(CURPOS_IVB(pipe));
2279 else
2280 pos = I915_READ(CURPOS(pipe));
2281
2282 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2283 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2284 *x = -*x;
2285
2286 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2287 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2288 *y = -*y;
2289
2290 return cursor_active(dev, pipe);
2291}
2292
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002293static int i915_display_info(struct seq_file *m, void *unused)
2294{
2295 struct drm_info_node *node = (struct drm_info_node *) m->private;
2296 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002298 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002299 struct drm_connector *connector;
2300
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002301 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002302 drm_modeset_lock_all(dev);
2303 seq_printf(m, "CRTC info\n");
2304 seq_printf(m, "---------\n");
Chris Wilson065f2ec2014-03-12 09:13:13 +00002305 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2306 bool active;
2307 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002308
2309 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002310 crtc->base.base.id, pipe_name(crtc->pipe),
2311 yesno(crtc->active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002312 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002313 intel_crtc_info(m, crtc);
2314
Paulo Zanonia23dc652014-04-01 14:55:11 -03002315 active = cursor_position(dev, crtc->pipe, &x, &y);
2316 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2317 yesno(crtc->cursor_visible),
2318 x, y, crtc->cursor_addr,
2319 yesno(active));
2320 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002321 }
2322
2323 seq_printf(m, "\n");
2324 seq_printf(m, "Connector info\n");
2325 seq_printf(m, "--------------\n");
2326 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2327 intel_connector_info(m, connector);
2328 }
2329 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002330 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002331
2332 return 0;
2333}
2334
Damien Lespiau07144422013-10-15 18:55:40 +01002335struct pipe_crc_info {
2336 const char *name;
2337 struct drm_device *dev;
2338 enum pipe pipe;
2339};
2340
2341static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002342{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002343 struct pipe_crc_info *info = inode->i_private;
2344 struct drm_i915_private *dev_priv = info->dev->dev_private;
2345 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2346
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002347 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2348 return -ENODEV;
2349
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002350 spin_lock_irq(&pipe_crc->lock);
2351
2352 if (pipe_crc->opened) {
2353 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002354 return -EBUSY; /* already open */
2355 }
2356
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002357 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002358 filep->private_data = inode->i_private;
2359
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002360 spin_unlock_irq(&pipe_crc->lock);
2361
Damien Lespiau07144422013-10-15 18:55:40 +01002362 return 0;
2363}
2364
2365static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2366{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002367 struct pipe_crc_info *info = inode->i_private;
2368 struct drm_i915_private *dev_priv = info->dev->dev_private;
2369 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2370
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002371 spin_lock_irq(&pipe_crc->lock);
2372 pipe_crc->opened = false;
2373 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002374
Damien Lespiau07144422013-10-15 18:55:40 +01002375 return 0;
2376}
2377
2378/* (6 fields, 8 chars each, space separated (5) + '\n') */
2379#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2380/* account for \'0' */
2381#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2382
2383static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2384{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002385 assert_spin_locked(&pipe_crc->lock);
2386 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2387 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002388}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002389
Damien Lespiau07144422013-10-15 18:55:40 +01002390static ssize_t
2391i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2392 loff_t *pos)
2393{
2394 struct pipe_crc_info *info = filep->private_data;
2395 struct drm_device *dev = info->dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2398 char buf[PIPE_CRC_BUFFER_LEN];
2399 int head, tail, n_entries, n;
2400 ssize_t bytes_read;
2401
2402 /*
2403 * Don't allow user space to provide buffers not big enough to hold
2404 * a line of data.
2405 */
2406 if (count < PIPE_CRC_LINE_LEN)
2407 return -EINVAL;
2408
2409 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2410 return 0;
2411
2412 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002413 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002414 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002415 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002416
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002417 if (filep->f_flags & O_NONBLOCK) {
2418 spin_unlock_irq(&pipe_crc->lock);
2419 return -EAGAIN;
2420 }
2421
2422 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2423 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2424 if (ret) {
2425 spin_unlock_irq(&pipe_crc->lock);
2426 return ret;
2427 }
Damien Lespiau07144422013-10-15 18:55:40 +01002428 }
2429
2430 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002431 head = pipe_crc->head;
2432 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002433 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2434 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002435 spin_unlock_irq(&pipe_crc->lock);
2436
Damien Lespiau07144422013-10-15 18:55:40 +01002437 bytes_read = 0;
2438 n = 0;
2439 do {
2440 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2441 int ret;
2442
2443 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2444 "%8u %8x %8x %8x %8x %8x\n",
2445 entry->frame, entry->crc[0],
2446 entry->crc[1], entry->crc[2],
2447 entry->crc[3], entry->crc[4]);
2448
2449 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2450 buf, PIPE_CRC_LINE_LEN);
2451 if (ret == PIPE_CRC_LINE_LEN)
2452 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002453
2454 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2455 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002456 n++;
2457 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002458
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002459 spin_lock_irq(&pipe_crc->lock);
2460 pipe_crc->tail = tail;
2461 spin_unlock_irq(&pipe_crc->lock);
2462
Damien Lespiau07144422013-10-15 18:55:40 +01002463 return bytes_read;
2464}
2465
2466static const struct file_operations i915_pipe_crc_fops = {
2467 .owner = THIS_MODULE,
2468 .open = i915_pipe_crc_open,
2469 .read = i915_pipe_crc_read,
2470 .release = i915_pipe_crc_release,
2471};
2472
2473static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2474 {
2475 .name = "i915_pipe_A_crc",
2476 .pipe = PIPE_A,
2477 },
2478 {
2479 .name = "i915_pipe_B_crc",
2480 .pipe = PIPE_B,
2481 },
2482 {
2483 .name = "i915_pipe_C_crc",
2484 .pipe = PIPE_C,
2485 },
2486};
2487
2488static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2489 enum pipe pipe)
2490{
2491 struct drm_device *dev = minor->dev;
2492 struct dentry *ent;
2493 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2494
2495 info->dev = dev;
2496 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2497 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002498 if (!ent)
2499 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002500
2501 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002502}
2503
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002504static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002505 "none",
2506 "plane1",
2507 "plane2",
2508 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002509 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002510 "TV",
2511 "DP-B",
2512 "DP-C",
2513 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002514 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002515};
2516
2517static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2518{
2519 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2520 return pipe_crc_sources[source];
2521}
2522
Damien Lespiaubd9db022013-10-15 18:55:36 +01002523static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002524{
2525 struct drm_device *dev = m->private;
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 int i;
2528
2529 for (i = 0; i < I915_MAX_PIPES; i++)
2530 seq_printf(m, "%c %s\n", pipe_name(i),
2531 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2532
2533 return 0;
2534}
2535
Damien Lespiaubd9db022013-10-15 18:55:36 +01002536static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002537{
2538 struct drm_device *dev = inode->i_private;
2539
Damien Lespiaubd9db022013-10-15 18:55:36 +01002540 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002541}
2542
Daniel Vetter46a19182013-11-01 10:50:20 +01002543static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002544 uint32_t *val)
2545{
Daniel Vetter46a19182013-11-01 10:50:20 +01002546 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2547 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2548
2549 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002550 case INTEL_PIPE_CRC_SOURCE_PIPE:
2551 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2552 break;
2553 case INTEL_PIPE_CRC_SOURCE_NONE:
2554 *val = 0;
2555 break;
2556 default:
2557 return -EINVAL;
2558 }
2559
2560 return 0;
2561}
2562
Daniel Vetter46a19182013-11-01 10:50:20 +01002563static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2564 enum intel_pipe_crc_source *source)
2565{
2566 struct intel_encoder *encoder;
2567 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002568 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002569 int ret = 0;
2570
2571 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2572
2573 mutex_lock(&dev->mode_config.mutex);
2574 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2575 base.head) {
2576 if (!encoder->base.crtc)
2577 continue;
2578
2579 crtc = to_intel_crtc(encoder->base.crtc);
2580
2581 if (crtc->pipe != pipe)
2582 continue;
2583
2584 switch (encoder->type) {
2585 case INTEL_OUTPUT_TVOUT:
2586 *source = INTEL_PIPE_CRC_SOURCE_TV;
2587 break;
2588 case INTEL_OUTPUT_DISPLAYPORT:
2589 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002590 dig_port = enc_to_dig_port(&encoder->base);
2591 switch (dig_port->port) {
2592 case PORT_B:
2593 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2594 break;
2595 case PORT_C:
2596 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2597 break;
2598 case PORT_D:
2599 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2600 break;
2601 default:
2602 WARN(1, "nonexisting DP port %c\n",
2603 port_name(dig_port->port));
2604 break;
2605 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002606 break;
2607 }
2608 }
2609 mutex_unlock(&dev->mode_config.mutex);
2610
2611 return ret;
2612}
2613
2614static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2615 enum pipe pipe,
2616 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002617 uint32_t *val)
2618{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002619 struct drm_i915_private *dev_priv = dev->dev_private;
2620 bool need_stable_symbols = false;
2621
Daniel Vetter46a19182013-11-01 10:50:20 +01002622 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2623 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2624 if (ret)
2625 return ret;
2626 }
2627
2628 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002629 case INTEL_PIPE_CRC_SOURCE_PIPE:
2630 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2631 break;
2632 case INTEL_PIPE_CRC_SOURCE_DP_B:
2633 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002634 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002635 break;
2636 case INTEL_PIPE_CRC_SOURCE_DP_C:
2637 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002638 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002639 break;
2640 case INTEL_PIPE_CRC_SOURCE_NONE:
2641 *val = 0;
2642 break;
2643 default:
2644 return -EINVAL;
2645 }
2646
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002647 /*
2648 * When the pipe CRC tap point is after the transcoders we need
2649 * to tweak symbol-level features to produce a deterministic series of
2650 * symbols for a given frame. We need to reset those features only once
2651 * a frame (instead of every nth symbol):
2652 * - DC-balance: used to ensure a better clock recovery from the data
2653 * link (SDVO)
2654 * - DisplayPort scrambling: used for EMI reduction
2655 */
2656 if (need_stable_symbols) {
2657 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2658
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002659 tmp |= DC_BALANCE_RESET_VLV;
2660 if (pipe == PIPE_A)
2661 tmp |= PIPE_A_SCRAMBLE_RESET;
2662 else
2663 tmp |= PIPE_B_SCRAMBLE_RESET;
2664
2665 I915_WRITE(PORT_DFT2_G4X, tmp);
2666 }
2667
Daniel Vetter7ac01292013-10-18 16:37:06 +02002668 return 0;
2669}
2670
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002671static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002672 enum pipe pipe,
2673 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002674 uint32_t *val)
2675{
Daniel Vetter84093602013-11-01 10:50:21 +01002676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 bool need_stable_symbols = false;
2678
Daniel Vetter46a19182013-11-01 10:50:20 +01002679 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2680 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2681 if (ret)
2682 return ret;
2683 }
2684
2685 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002686 case INTEL_PIPE_CRC_SOURCE_PIPE:
2687 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2688 break;
2689 case INTEL_PIPE_CRC_SOURCE_TV:
2690 if (!SUPPORTS_TV(dev))
2691 return -EINVAL;
2692 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2693 break;
2694 case INTEL_PIPE_CRC_SOURCE_DP_B:
2695 if (!IS_G4X(dev))
2696 return -EINVAL;
2697 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002698 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002699 break;
2700 case INTEL_PIPE_CRC_SOURCE_DP_C:
2701 if (!IS_G4X(dev))
2702 return -EINVAL;
2703 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002704 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002705 break;
2706 case INTEL_PIPE_CRC_SOURCE_DP_D:
2707 if (!IS_G4X(dev))
2708 return -EINVAL;
2709 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002710 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002711 break;
2712 case INTEL_PIPE_CRC_SOURCE_NONE:
2713 *val = 0;
2714 break;
2715 default:
2716 return -EINVAL;
2717 }
2718
Daniel Vetter84093602013-11-01 10:50:21 +01002719 /*
2720 * When the pipe CRC tap point is after the transcoders we need
2721 * to tweak symbol-level features to produce a deterministic series of
2722 * symbols for a given frame. We need to reset those features only once
2723 * a frame (instead of every nth symbol):
2724 * - DC-balance: used to ensure a better clock recovery from the data
2725 * link (SDVO)
2726 * - DisplayPort scrambling: used for EMI reduction
2727 */
2728 if (need_stable_symbols) {
2729 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2730
2731 WARN_ON(!IS_G4X(dev));
2732
2733 I915_WRITE(PORT_DFT_I9XX,
2734 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2735
2736 if (pipe == PIPE_A)
2737 tmp |= PIPE_A_SCRAMBLE_RESET;
2738 else
2739 tmp |= PIPE_B_SCRAMBLE_RESET;
2740
2741 I915_WRITE(PORT_DFT2_G4X, tmp);
2742 }
2743
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002744 return 0;
2745}
2746
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002747static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2748 enum pipe pipe)
2749{
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2752
2753 if (pipe == PIPE_A)
2754 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2755 else
2756 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2757 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2758 tmp &= ~DC_BALANCE_RESET_VLV;
2759 I915_WRITE(PORT_DFT2_G4X, tmp);
2760
2761}
2762
Daniel Vetter84093602013-11-01 10:50:21 +01002763static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2764 enum pipe pipe)
2765{
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2768
2769 if (pipe == PIPE_A)
2770 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2771 else
2772 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2773 I915_WRITE(PORT_DFT2_G4X, tmp);
2774
2775 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2776 I915_WRITE(PORT_DFT_I9XX,
2777 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2778 }
2779}
2780
Daniel Vetter46a19182013-11-01 10:50:20 +01002781static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002782 uint32_t *val)
2783{
Daniel Vetter46a19182013-11-01 10:50:20 +01002784 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2785 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2786
2787 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002788 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2789 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2790 break;
2791 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2792 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2793 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002794 case INTEL_PIPE_CRC_SOURCE_PIPE:
2795 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2796 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002797 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002798 *val = 0;
2799 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002800 default:
2801 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002802 }
2803
2804 return 0;
2805}
2806
Daniel Vetter46a19182013-11-01 10:50:20 +01002807static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002808 uint32_t *val)
2809{
Daniel Vetter46a19182013-11-01 10:50:20 +01002810 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2811 *source = INTEL_PIPE_CRC_SOURCE_PF;
2812
2813 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002814 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2815 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2816 break;
2817 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2818 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2819 break;
2820 case INTEL_PIPE_CRC_SOURCE_PF:
2821 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2822 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002823 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002824 *val = 0;
2825 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002826 default:
2827 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002828 }
2829
2830 return 0;
2831}
2832
Daniel Vetter926321d2013-10-16 13:30:34 +02002833static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2834 enum intel_pipe_crc_source source)
2835{
2836 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002837 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002838 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002839 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002840
Damien Lespiaucc3da172013-10-15 18:55:31 +01002841 if (pipe_crc->source == source)
2842 return 0;
2843
Damien Lespiauae676fc2013-10-15 18:55:32 +01002844 /* forbid changing the source without going back to 'none' */
2845 if (pipe_crc->source && source)
2846 return -EINVAL;
2847
Daniel Vetter52f843f2013-10-21 17:26:38 +02002848 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002849 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002850 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002851 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002852 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002853 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002854 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002855 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002856 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002857 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002858
2859 if (ret != 0)
2860 return ret;
2861
Damien Lespiau4b584362013-10-15 18:55:33 +01002862 /* none -> real source transition */
2863 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002864 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2865 pipe_name(pipe), pipe_crc_source_name(source));
2866
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002867 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2868 INTEL_PIPE_CRC_ENTRIES_NR,
2869 GFP_KERNEL);
2870 if (!pipe_crc->entries)
2871 return -ENOMEM;
2872
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002873 spin_lock_irq(&pipe_crc->lock);
2874 pipe_crc->head = 0;
2875 pipe_crc->tail = 0;
2876 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002877 }
2878
Damien Lespiaucc3da172013-10-15 18:55:31 +01002879 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002880
Daniel Vetter926321d2013-10-16 13:30:34 +02002881 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2882 POSTING_READ(PIPE_CRC_CTL(pipe));
2883
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002884 /* real source -> none transition */
2885 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002886 struct intel_pipe_crc_entry *entries;
2887
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002888 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2889 pipe_name(pipe));
2890
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002891 intel_wait_for_vblank(dev, pipe);
2892
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002893 spin_lock_irq(&pipe_crc->lock);
2894 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002895 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002896 spin_unlock_irq(&pipe_crc->lock);
2897
2898 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002899
2900 if (IS_G4X(dev))
2901 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002902 else if (IS_VALLEYVIEW(dev))
2903 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002904 }
2905
Daniel Vetter926321d2013-10-16 13:30:34 +02002906 return 0;
2907}
2908
2909/*
2910 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002911 * command: wsp* object wsp+ name wsp+ source wsp*
2912 * object: 'pipe'
2913 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002914 * source: (none | plane1 | plane2 | pf)
2915 * wsp: (#0x20 | #0x9 | #0xA)+
2916 *
2917 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002918 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2919 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002920 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002921static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002922{
2923 int n_words = 0;
2924
2925 while (*buf) {
2926 char *end;
2927
2928 /* skip leading white space */
2929 buf = skip_spaces(buf);
2930 if (!*buf)
2931 break; /* end of buffer */
2932
2933 /* find end of word */
2934 for (end = buf; *end && !isspace(*end); end++)
2935 ;
2936
2937 if (n_words == max_words) {
2938 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2939 max_words);
2940 return -EINVAL; /* ran out of words[] before bytes */
2941 }
2942
2943 if (*end)
2944 *end++ = '\0';
2945 words[n_words++] = buf;
2946 buf = end;
2947 }
2948
2949 return n_words;
2950}
2951
Damien Lespiaub94dec82013-10-15 18:55:35 +01002952enum intel_pipe_crc_object {
2953 PIPE_CRC_OBJECT_PIPE,
2954};
2955
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002956static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002957 "pipe",
2958};
2959
2960static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002961display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002962{
2963 int i;
2964
2965 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2966 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002967 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002968 return 0;
2969 }
2970
2971 return -EINVAL;
2972}
2973
Damien Lespiaubd9db022013-10-15 18:55:36 +01002974static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002975{
2976 const char name = buf[0];
2977
2978 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2979 return -EINVAL;
2980
2981 *pipe = name - 'A';
2982
2983 return 0;
2984}
2985
2986static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002987display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002988{
2989 int i;
2990
2991 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2992 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002993 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002994 return 0;
2995 }
2996
2997 return -EINVAL;
2998}
2999
Damien Lespiaubd9db022013-10-15 18:55:36 +01003000static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003001{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003002#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003003 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003004 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003005 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003006 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003007 enum intel_pipe_crc_source source;
3008
Damien Lespiaubd9db022013-10-15 18:55:36 +01003009 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003010 if (n_words != N_WORDS) {
3011 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3012 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003013 return -EINVAL;
3014 }
3015
Damien Lespiaubd9db022013-10-15 18:55:36 +01003016 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003017 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003018 return -EINVAL;
3019 }
3020
Damien Lespiaubd9db022013-10-15 18:55:36 +01003021 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003022 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3023 return -EINVAL;
3024 }
3025
Damien Lespiaubd9db022013-10-15 18:55:36 +01003026 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003027 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003028 return -EINVAL;
3029 }
3030
3031 return pipe_crc_set_source(dev, pipe, source);
3032}
3033
Damien Lespiaubd9db022013-10-15 18:55:36 +01003034static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3035 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003036{
3037 struct seq_file *m = file->private_data;
3038 struct drm_device *dev = m->private;
3039 char *tmpbuf;
3040 int ret;
3041
3042 if (len == 0)
3043 return 0;
3044
3045 if (len > PAGE_SIZE - 1) {
3046 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3047 PAGE_SIZE);
3048 return -E2BIG;
3049 }
3050
3051 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3052 if (!tmpbuf)
3053 return -ENOMEM;
3054
3055 if (copy_from_user(tmpbuf, ubuf, len)) {
3056 ret = -EFAULT;
3057 goto out;
3058 }
3059 tmpbuf[len] = '\0';
3060
Damien Lespiaubd9db022013-10-15 18:55:36 +01003061 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003062
3063out:
3064 kfree(tmpbuf);
3065 if (ret < 0)
3066 return ret;
3067
3068 *offp += len;
3069 return len;
3070}
3071
Damien Lespiaubd9db022013-10-15 18:55:36 +01003072static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003073 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003074 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003075 .read = seq_read,
3076 .llseek = seq_lseek,
3077 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003078 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003079};
3080
Ville Syrjälä369a1342014-01-22 14:36:08 +02003081static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3082{
3083 struct drm_device *dev = m->private;
3084 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3085 int level;
3086
3087 drm_modeset_lock_all(dev);
3088
3089 for (level = 0; level < num_levels; level++) {
3090 unsigned int latency = wm[level];
3091
3092 /* WM1+ latency values in 0.5us units */
3093 if (level > 0)
3094 latency *= 5;
3095
3096 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3097 level, wm[level],
3098 latency / 10, latency % 10);
3099 }
3100
3101 drm_modeset_unlock_all(dev);
3102}
3103
3104static int pri_wm_latency_show(struct seq_file *m, void *data)
3105{
3106 struct drm_device *dev = m->private;
3107
3108 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3109
3110 return 0;
3111}
3112
3113static int spr_wm_latency_show(struct seq_file *m, void *data)
3114{
3115 struct drm_device *dev = m->private;
3116
3117 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3118
3119 return 0;
3120}
3121
3122static int cur_wm_latency_show(struct seq_file *m, void *data)
3123{
3124 struct drm_device *dev = m->private;
3125
3126 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3127
3128 return 0;
3129}
3130
3131static int pri_wm_latency_open(struct inode *inode, struct file *file)
3132{
3133 struct drm_device *dev = inode->i_private;
3134
3135 if (!HAS_PCH_SPLIT(dev))
3136 return -ENODEV;
3137
3138 return single_open(file, pri_wm_latency_show, dev);
3139}
3140
3141static int spr_wm_latency_open(struct inode *inode, struct file *file)
3142{
3143 struct drm_device *dev = inode->i_private;
3144
3145 if (!HAS_PCH_SPLIT(dev))
3146 return -ENODEV;
3147
3148 return single_open(file, spr_wm_latency_show, dev);
3149}
3150
3151static int cur_wm_latency_open(struct inode *inode, struct file *file)
3152{
3153 struct drm_device *dev = inode->i_private;
3154
3155 if (!HAS_PCH_SPLIT(dev))
3156 return -ENODEV;
3157
3158 return single_open(file, cur_wm_latency_show, dev);
3159}
3160
3161static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3162 size_t len, loff_t *offp, uint16_t wm[5])
3163{
3164 struct seq_file *m = file->private_data;
3165 struct drm_device *dev = m->private;
3166 uint16_t new[5] = { 0 };
3167 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3168 int level;
3169 int ret;
3170 char tmp[32];
3171
3172 if (len >= sizeof(tmp))
3173 return -EINVAL;
3174
3175 if (copy_from_user(tmp, ubuf, len))
3176 return -EFAULT;
3177
3178 tmp[len] = '\0';
3179
3180 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3181 if (ret != num_levels)
3182 return -EINVAL;
3183
3184 drm_modeset_lock_all(dev);
3185
3186 for (level = 0; level < num_levels; level++)
3187 wm[level] = new[level];
3188
3189 drm_modeset_unlock_all(dev);
3190
3191 return len;
3192}
3193
3194
3195static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3196 size_t len, loff_t *offp)
3197{
3198 struct seq_file *m = file->private_data;
3199 struct drm_device *dev = m->private;
3200
3201 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3202}
3203
3204static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3205 size_t len, loff_t *offp)
3206{
3207 struct seq_file *m = file->private_data;
3208 struct drm_device *dev = m->private;
3209
3210 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3211}
3212
3213static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3214 size_t len, loff_t *offp)
3215{
3216 struct seq_file *m = file->private_data;
3217 struct drm_device *dev = m->private;
3218
3219 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3220}
3221
3222static const struct file_operations i915_pri_wm_latency_fops = {
3223 .owner = THIS_MODULE,
3224 .open = pri_wm_latency_open,
3225 .read = seq_read,
3226 .llseek = seq_lseek,
3227 .release = single_release,
3228 .write = pri_wm_latency_write
3229};
3230
3231static const struct file_operations i915_spr_wm_latency_fops = {
3232 .owner = THIS_MODULE,
3233 .open = spr_wm_latency_open,
3234 .read = seq_read,
3235 .llseek = seq_lseek,
3236 .release = single_release,
3237 .write = spr_wm_latency_write
3238};
3239
3240static const struct file_operations i915_cur_wm_latency_fops = {
3241 .owner = THIS_MODULE,
3242 .open = cur_wm_latency_open,
3243 .read = seq_read,
3244 .llseek = seq_lseek,
3245 .release = single_release,
3246 .write = cur_wm_latency_write
3247};
3248
Kees Cook647416f2013-03-10 14:10:06 -07003249static int
3250i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003251{
Kees Cook647416f2013-03-10 14:10:06 -07003252 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003254
Kees Cook647416f2013-03-10 14:10:06 -07003255 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003256
Kees Cook647416f2013-03-10 14:10:06 -07003257 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003258}
3259
Kees Cook647416f2013-03-10 14:10:06 -07003260static int
3261i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003262{
Kees Cook647416f2013-03-10 14:10:06 -07003263 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003264 struct drm_i915_private *dev_priv = dev->dev_private;
3265
3266 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003267
Mika Kuoppala58174462014-02-25 17:11:26 +02003268 i915_handle_error(dev, val,
3269 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003270
3271 intel_runtime_pm_put(dev_priv);
3272
Kees Cook647416f2013-03-10 14:10:06 -07003273 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003274}
3275
Kees Cook647416f2013-03-10 14:10:06 -07003276DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3277 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003278 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003279
Kees Cook647416f2013-03-10 14:10:06 -07003280static int
3281i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003282{
Kees Cook647416f2013-03-10 14:10:06 -07003283 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003284 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003285
Kees Cook647416f2013-03-10 14:10:06 -07003286 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003287
Kees Cook647416f2013-03-10 14:10:06 -07003288 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003289}
3290
Kees Cook647416f2013-03-10 14:10:06 -07003291static int
3292i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003293{
Kees Cook647416f2013-03-10 14:10:06 -07003294 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003295 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003296 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003297
Kees Cook647416f2013-03-10 14:10:06 -07003298 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003299
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003300 ret = mutex_lock_interruptible(&dev->struct_mutex);
3301 if (ret)
3302 return ret;
3303
Daniel Vetter99584db2012-11-14 17:14:04 +01003304 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003305 mutex_unlock(&dev->struct_mutex);
3306
Kees Cook647416f2013-03-10 14:10:06 -07003307 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003308}
3309
Kees Cook647416f2013-03-10 14:10:06 -07003310DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3311 i915_ring_stop_get, i915_ring_stop_set,
3312 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003313
Chris Wilson094f9a52013-09-25 17:34:55 +01003314static int
3315i915_ring_missed_irq_get(void *data, u64 *val)
3316{
3317 struct drm_device *dev = data;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319
3320 *val = dev_priv->gpu_error.missed_irq_rings;
3321 return 0;
3322}
3323
3324static int
3325i915_ring_missed_irq_set(void *data, u64 val)
3326{
3327 struct drm_device *dev = data;
3328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 int ret;
3330
3331 /* Lock against concurrent debugfs callers */
3332 ret = mutex_lock_interruptible(&dev->struct_mutex);
3333 if (ret)
3334 return ret;
3335 dev_priv->gpu_error.missed_irq_rings = val;
3336 mutex_unlock(&dev->struct_mutex);
3337
3338 return 0;
3339}
3340
3341DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3342 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3343 "0x%08llx\n");
3344
3345static int
3346i915_ring_test_irq_get(void *data, u64 *val)
3347{
3348 struct drm_device *dev = data;
3349 struct drm_i915_private *dev_priv = dev->dev_private;
3350
3351 *val = dev_priv->gpu_error.test_irq_rings;
3352
3353 return 0;
3354}
3355
3356static int
3357i915_ring_test_irq_set(void *data, u64 val)
3358{
3359 struct drm_device *dev = data;
3360 struct drm_i915_private *dev_priv = dev->dev_private;
3361 int ret;
3362
3363 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3364
3365 /* Lock against concurrent debugfs callers */
3366 ret = mutex_lock_interruptible(&dev->struct_mutex);
3367 if (ret)
3368 return ret;
3369
3370 dev_priv->gpu_error.test_irq_rings = val;
3371 mutex_unlock(&dev->struct_mutex);
3372
3373 return 0;
3374}
3375
3376DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3377 i915_ring_test_irq_get, i915_ring_test_irq_set,
3378 "0x%08llx\n");
3379
Chris Wilsondd624af2013-01-15 12:39:35 +00003380#define DROP_UNBOUND 0x1
3381#define DROP_BOUND 0x2
3382#define DROP_RETIRE 0x4
3383#define DROP_ACTIVE 0x8
3384#define DROP_ALL (DROP_UNBOUND | \
3385 DROP_BOUND | \
3386 DROP_RETIRE | \
3387 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003388static int
3389i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003390{
Kees Cook647416f2013-03-10 14:10:06 -07003391 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003392
Kees Cook647416f2013-03-10 14:10:06 -07003393 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003394}
3395
Kees Cook647416f2013-03-10 14:10:06 -07003396static int
3397i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003398{
Kees Cook647416f2013-03-10 14:10:06 -07003399 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003400 struct drm_i915_private *dev_priv = dev->dev_private;
3401 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003402 struct i915_address_space *vm;
3403 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003404 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003405
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003406 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003407
3408 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3409 * on ioctls on -EAGAIN. */
3410 ret = mutex_lock_interruptible(&dev->struct_mutex);
3411 if (ret)
3412 return ret;
3413
3414 if (val & DROP_ACTIVE) {
3415 ret = i915_gpu_idle(dev);
3416 if (ret)
3417 goto unlock;
3418 }
3419
3420 if (val & (DROP_RETIRE | DROP_ACTIVE))
3421 i915_gem_retire_requests(dev);
3422
3423 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003424 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3425 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3426 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003427 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003428 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003429
Ben Widawskyca191b12013-07-31 17:00:14 -07003430 ret = i915_vma_unbind(vma);
3431 if (ret)
3432 goto unlock;
3433 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003434 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003435 }
3436
3437 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003438 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3439 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003440 if (obj->pages_pin_count == 0) {
3441 ret = i915_gem_object_put_pages(obj);
3442 if (ret)
3443 goto unlock;
3444 }
3445 }
3446
3447unlock:
3448 mutex_unlock(&dev->struct_mutex);
3449
Kees Cook647416f2013-03-10 14:10:06 -07003450 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003451}
3452
Kees Cook647416f2013-03-10 14:10:06 -07003453DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3454 i915_drop_caches_get, i915_drop_caches_set,
3455 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003456
Kees Cook647416f2013-03-10 14:10:06 -07003457static int
3458i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003459{
Kees Cook647416f2013-03-10 14:10:06 -07003460 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003461 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003462 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003463
3464 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3465 return -ENODEV;
3466
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003467 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3468
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003469 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003470 if (ret)
3471 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003472
Jesse Barnes0a073b82013-04-17 15:54:58 -07003473 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003474 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003475 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003476 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003477 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003478
Kees Cook647416f2013-03-10 14:10:06 -07003479 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003480}
3481
Kees Cook647416f2013-03-10 14:10:06 -07003482static int
3483i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003484{
Kees Cook647416f2013-03-10 14:10:06 -07003485 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003486 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003487 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003488 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003489
3490 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3491 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003492
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003493 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3494
Kees Cook647416f2013-03-10 14:10:06 -07003495 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003496
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003497 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003498 if (ret)
3499 return ret;
3500
Jesse Barnes358733e2011-07-27 11:53:01 -07003501 /*
3502 * Turbo will still be enabled, but won't go above the set value.
3503 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003504 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003505 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003506
3507 hw_max = valleyview_rps_max_freq(dev_priv);
3508 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003509 } else {
3510 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003511
3512 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003513 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003514 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003515 }
3516
Ben Widawskyb39fb292014-03-19 18:31:11 -07003517 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003518 mutex_unlock(&dev_priv->rps.hw_lock);
3519 return -EINVAL;
3520 }
3521
Ben Widawskyb39fb292014-03-19 18:31:11 -07003522 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003523
3524 if (IS_VALLEYVIEW(dev))
3525 valleyview_set_rps(dev, val);
3526 else
3527 gen6_set_rps(dev, val);
3528
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003529 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003530
Kees Cook647416f2013-03-10 14:10:06 -07003531 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003532}
3533
Kees Cook647416f2013-03-10 14:10:06 -07003534DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3535 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003536 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003537
Kees Cook647416f2013-03-10 14:10:06 -07003538static int
3539i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003540{
Kees Cook647416f2013-03-10 14:10:06 -07003541 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003542 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003543 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003544
3545 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3546 return -ENODEV;
3547
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003548 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3549
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003550 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003551 if (ret)
3552 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003553
Jesse Barnes0a073b82013-04-17 15:54:58 -07003554 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003555 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003556 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003557 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003558 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003559
Kees Cook647416f2013-03-10 14:10:06 -07003560 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003561}
3562
Kees Cook647416f2013-03-10 14:10:06 -07003563static int
3564i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003565{
Kees Cook647416f2013-03-10 14:10:06 -07003566 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003567 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003568 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003569 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003570
3571 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3572 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003573
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003574 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3575
Kees Cook647416f2013-03-10 14:10:06 -07003576 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003577
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003578 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003579 if (ret)
3580 return ret;
3581
Jesse Barnes1523c312012-05-25 12:34:54 -07003582 /*
3583 * Turbo will still be enabled, but won't go below the set value.
3584 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003585 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003586 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003587
3588 hw_max = valleyview_rps_max_freq(dev_priv);
3589 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003590 } else {
3591 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003592
3593 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003594 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003595 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003596 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003597
Ben Widawskyb39fb292014-03-19 18:31:11 -07003598 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003599 mutex_unlock(&dev_priv->rps.hw_lock);
3600 return -EINVAL;
3601 }
3602
Ben Widawskyb39fb292014-03-19 18:31:11 -07003603 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003604
3605 if (IS_VALLEYVIEW(dev))
3606 valleyview_set_rps(dev, val);
3607 else
3608 gen6_set_rps(dev, val);
3609
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003610 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003611
Kees Cook647416f2013-03-10 14:10:06 -07003612 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003613}
3614
Kees Cook647416f2013-03-10 14:10:06 -07003615DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3616 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003617 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003618
Kees Cook647416f2013-03-10 14:10:06 -07003619static int
3620i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003621{
Kees Cook647416f2013-03-10 14:10:06 -07003622 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003624 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003625 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003626
Daniel Vetter004777c2012-08-09 15:07:01 +02003627 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3628 return -ENODEV;
3629
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003630 ret = mutex_lock_interruptible(&dev->struct_mutex);
3631 if (ret)
3632 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003633 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003634
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003635 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003636
3637 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003638 mutex_unlock(&dev_priv->dev->struct_mutex);
3639
Kees Cook647416f2013-03-10 14:10:06 -07003640 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003641
Kees Cook647416f2013-03-10 14:10:06 -07003642 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003643}
3644
Kees Cook647416f2013-03-10 14:10:06 -07003645static int
3646i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003647{
Kees Cook647416f2013-03-10 14:10:06 -07003648 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003649 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003650 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003651
Daniel Vetter004777c2012-08-09 15:07:01 +02003652 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3653 return -ENODEV;
3654
Kees Cook647416f2013-03-10 14:10:06 -07003655 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003656 return -EINVAL;
3657
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003658 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003659 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003660
3661 /* Update the cache sharing policy here as well */
3662 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3663 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3664 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3665 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3666
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003667 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003668 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003669}
3670
Kees Cook647416f2013-03-10 14:10:06 -07003671DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3672 i915_cache_sharing_get, i915_cache_sharing_set,
3673 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003674
Ben Widawsky6d794d42011-04-25 11:25:56 -07003675static int i915_forcewake_open(struct inode *inode, struct file *file)
3676{
3677 struct drm_device *dev = inode->i_private;
3678 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003679
Daniel Vetter075edca2012-01-24 09:44:28 +01003680 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003681 return 0;
3682
Deepak Sc8d9a592013-11-23 14:55:42 +05303683 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003684
3685 return 0;
3686}
3687
Ben Widawskyc43b5632012-04-16 14:07:40 -07003688static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003689{
3690 struct drm_device *dev = inode->i_private;
3691 struct drm_i915_private *dev_priv = dev->dev_private;
3692
Daniel Vetter075edca2012-01-24 09:44:28 +01003693 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003694 return 0;
3695
Deepak Sc8d9a592013-11-23 14:55:42 +05303696 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003697
3698 return 0;
3699}
3700
3701static const struct file_operations i915_forcewake_fops = {
3702 .owner = THIS_MODULE,
3703 .open = i915_forcewake_open,
3704 .release = i915_forcewake_release,
3705};
3706
3707static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3708{
3709 struct drm_device *dev = minor->dev;
3710 struct dentry *ent;
3711
3712 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003713 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003714 root, dev,
3715 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003716 if (!ent)
3717 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003718
Ben Widawsky8eb57292011-05-11 15:10:58 -07003719 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003720}
3721
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003722static int i915_debugfs_create(struct dentry *root,
3723 struct drm_minor *minor,
3724 const char *name,
3725 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003726{
3727 struct drm_device *dev = minor->dev;
3728 struct dentry *ent;
3729
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003730 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003731 S_IRUGO | S_IWUSR,
3732 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003733 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003734 if (!ent)
3735 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003736
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003737 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003738}
3739
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003740static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003741 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003742 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003743 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003744 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003745 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003746 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01003747 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003748 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003749 {"i915_gem_request", i915_gem_request_info, 0},
3750 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003751 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003752 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003753 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3754 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3755 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003756 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003757 {"i915_rstdby_delays", i915_rstdby_delays, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05303758 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003759 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3760 {"i915_inttoext_table", i915_inttoext_table, 0},
3761 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003762 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003763 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003764 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003765 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003766 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003767 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003768 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003769 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003770 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003771 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003772 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003773 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003774 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003775 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003776 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003777 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003778 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003779 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003780 {"i915_display_info", i915_display_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003781};
Ben Gamari27c202a2009-07-01 22:26:52 -04003782#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003783
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003784static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003785 const char *name;
3786 const struct file_operations *fops;
3787} i915_debugfs_files[] = {
3788 {"i915_wedged", &i915_wedged_fops},
3789 {"i915_max_freq", &i915_max_freq_fops},
3790 {"i915_min_freq", &i915_min_freq_fops},
3791 {"i915_cache_sharing", &i915_cache_sharing_fops},
3792 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003793 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3794 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003795 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3796 {"i915_error_state", &i915_error_state_fops},
3797 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003798 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003799 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3800 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3801 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003802};
3803
Damien Lespiau07144422013-10-15 18:55:40 +01003804void intel_display_crc_init(struct drm_device *dev)
3805{
3806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003807 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003808
Daniel Vetterb3783602013-11-14 11:30:42 +01003809 for_each_pipe(pipe) {
3810 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003811
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003812 pipe_crc->opened = false;
3813 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003814 init_waitqueue_head(&pipe_crc->wq);
3815 }
3816}
3817
Ben Gamari27c202a2009-07-01 22:26:52 -04003818int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003819{
Daniel Vetter34b96742013-07-04 20:49:44 +02003820 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003821
Ben Widawsky6d794d42011-04-25 11:25:56 -07003822 ret = i915_forcewake_create(minor->debugfs_root, minor);
3823 if (ret)
3824 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003825
Damien Lespiau07144422013-10-15 18:55:40 +01003826 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3827 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3828 if (ret)
3829 return ret;
3830 }
3831
Daniel Vetter34b96742013-07-04 20:49:44 +02003832 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3833 ret = i915_debugfs_create(minor->debugfs_root, minor,
3834 i915_debugfs_files[i].name,
3835 i915_debugfs_files[i].fops);
3836 if (ret)
3837 return ret;
3838 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003839
Ben Gamari27c202a2009-07-01 22:26:52 -04003840 return drm_debugfs_create_files(i915_debugfs_list,
3841 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003842 minor->debugfs_root, minor);
3843}
3844
Ben Gamari27c202a2009-07-01 22:26:52 -04003845void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003846{
Daniel Vetter34b96742013-07-04 20:49:44 +02003847 int i;
3848
Ben Gamari27c202a2009-07-01 22:26:52 -04003849 drm_debugfs_remove_files(i915_debugfs_list,
3850 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003851
Ben Widawsky6d794d42011-04-25 11:25:56 -07003852 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3853 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003854
Daniel Vettere309a992013-10-16 22:55:51 +02003855 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003856 struct drm_info_list *info_list =
3857 (struct drm_info_list *)&i915_pipe_crc_data[i];
3858
3859 drm_debugfs_remove_files(info_list, 1, minor);
3860 }
3861
Daniel Vetter34b96742013-07-04 20:49:44 +02003862 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3863 struct drm_info_list *info_list =
3864 (struct drm_info_list *) i915_debugfs_files[i].fops;
3865
3866 drm_debugfs_remove_files(info_list, 1, minor);
3867 }
Ben Gamari20172632009-02-17 20:08:50 -05003868}