blob: 113e2d02c81246e1836361f3f16798c654ae7dfb [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040041#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044
Tomasz Figa29e697b2014-07-17 17:23:44 +020045#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Marc Zyngier0b996fd2015-08-26 17:00:44 +010049#include <asm/virt.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010050
Marc Zyngierd51d0af2014-06-30 16:01:30 +010051#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngier76e52dd2015-09-30 12:01:16 +010053#ifdef CONFIG_ARM64
54#include <asm/cpufeature.h>
55
56static void gic_check_cpu_features(void)
57{
58 WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
59 TAINT_CPU_OUT_OF_SPEC,
60 "GICv3 system registers enabled, broken firmware!\n");
61}
62#else
63#define gic_check_cpu_features() do { } while(0)
64#endif
65
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000066union gic_base {
67 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080068 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069};
70
71struct gic_chip_data {
Linus Walleij58b89642015-10-24 00:15:53 +020072 struct irq_chip chip;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000073 union gic_base dist_base;
74 union gic_base cpu_base;
Jon Hunterf673b9b2016-05-10 16:14:44 +010075 void __iomem *raw_dist_base;
76 void __iomem *raw_cpu_base;
77 u32 percpu_offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000078#ifdef CONFIG_CPU_PM
79 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000080 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000081 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
82 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
83 u32 __percpu *saved_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +000084 u32 __percpu *saved_ppi_active;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000085 u32 __percpu *saved_ppi_conf;
86#endif
Grant Likely75294952012-02-14 14:06:57 -070087 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000088 unsigned int gic_irqs;
89#ifdef CONFIG_GIC_NON_BANKED
90 void __iomem *(*get_base)(union gic_base *);
91#endif
92};
93
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050094static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010095
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010096/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040097 * The GIC mapping of CPU interfaces does not necessarily match
98 * the logical CPU numbering. Let's use a mapping as returned
99 * by the GIC itself.
100 */
101#define NR_GIC_CPU_IF 8
102static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
103
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100104static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
105
Linus Walleija27d21e2015-12-18 10:44:53 +0100106static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100107
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000108#ifdef CONFIG_GIC_NON_BANKED
109static void __iomem *gic_get_percpu_base(union gic_base *base)
110{
Christoph Lameter513d1a22014-09-02 10:00:07 -0500111 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000112}
113
114static void __iomem *gic_get_common_base(union gic_base *base)
115{
116 return base->common_base;
117}
118
119static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
120{
121 return data->get_base(&data->dist_base);
122}
123
124static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
125{
126 return data->get_base(&data->cpu_base);
127}
128
129static inline void gic_set_base_accessor(struct gic_chip_data *data,
130 void __iomem *(*f)(union gic_base *))
131{
132 data->get_base = f;
133}
134#else
135#define gic_data_dist_base(d) ((d)->dist_base.common_base)
136#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530137#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000138#endif
139
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100140static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100141{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100142 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000143 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100144}
145
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100146static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100147{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100148 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000149 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100150}
151
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100152static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100153{
Rob Herring4294f8b2011-09-28 21:25:31 -0500154 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100155}
156
Marc Zyngier01f779f2015-08-26 17:00:45 +0100157static inline bool cascading_gic_irq(struct irq_data *d)
158{
159 void *data = irq_data_get_irq_handler_data(d);
160
161 /*
Thomas Gleixner714665352015-09-15 12:37:36 +0200162 * If handler_data is set, this is a cascading interrupt, and
163 * it cannot possibly be forwarded.
Marc Zyngier01f779f2015-08-26 17:00:45 +0100164 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200165 return data != NULL;
Marc Zyngier01f779f2015-08-26 17:00:45 +0100166}
167
Russell Kingf27ecac2005-08-18 21:31:00 +0100168/*
169 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100170 */
Marc Zyngier56717802015-03-18 11:01:23 +0000171static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100172{
Rob Herring4294f8b2011-09-28 21:25:31 -0500173 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000174 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
175}
176
177static int gic_peek_irq(struct irq_data *d, u32 offset)
178{
179 u32 mask = 1 << (gic_irq(d) % 32);
180 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
181}
182
183static void gic_mask_irq(struct irq_data *d)
184{
Marc Zyngier56717802015-03-18 11:01:23 +0000185 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100186}
187
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100188static void gic_eoimode1_mask_irq(struct irq_data *d)
189{
190 gic_mask_irq(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100191 /*
192 * When masking a forwarded interrupt, make sure it is
193 * deactivated as well.
194 *
195 * This ensures that an interrupt that is getting
196 * disabled/masked will not get "stuck", because there is
197 * noone to deactivate it (guest is being terminated).
198 */
Thomas Gleixner714665352015-09-15 12:37:36 +0200199 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100200 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100201}
202
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100203static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100204{
Marc Zyngier56717802015-03-18 11:01:23 +0000205 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100206}
207
Will Deacon1a017532011-02-09 12:01:12 +0000208static void gic_eoi_irq(struct irq_data *d)
209{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530210 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000211}
212
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100213static void gic_eoimode1_eoi_irq(struct irq_data *d)
214{
Marc Zyngier01f779f2015-08-26 17:00:45 +0100215 /* Do not deactivate an IRQ forwarded to a vcpu. */
Thomas Gleixner714665352015-09-15 12:37:36 +0200216 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier01f779f2015-08-26 17:00:45 +0100217 return;
218
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100219 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
220}
221
Marc Zyngier56717802015-03-18 11:01:23 +0000222static int gic_irq_set_irqchip_state(struct irq_data *d,
223 enum irqchip_irq_state which, bool val)
224{
225 u32 reg;
226
227 switch (which) {
228 case IRQCHIP_STATE_PENDING:
229 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
230 break;
231
232 case IRQCHIP_STATE_ACTIVE:
233 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
234 break;
235
236 case IRQCHIP_STATE_MASKED:
237 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
238 break;
239
240 default:
241 return -EINVAL;
242 }
243
244 gic_poke_irq(d, reg);
245 return 0;
246}
247
248static int gic_irq_get_irqchip_state(struct irq_data *d,
249 enum irqchip_irq_state which, bool *val)
250{
251 switch (which) {
252 case IRQCHIP_STATE_PENDING:
253 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
254 break;
255
256 case IRQCHIP_STATE_ACTIVE:
257 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
258 break;
259
260 case IRQCHIP_STATE_MASKED:
261 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
262 break;
263
264 default:
265 return -EINVAL;
266 }
267
268 return 0;
269}
270
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100271static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100272{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100273 void __iomem *base = gic_dist_base(d);
274 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100275
276 /* Interrupt configuration for SGIs can't be changed */
277 if (gicirq < 16)
278 return -EINVAL;
279
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000280 /* SPIs have restrictions on the supported types */
281 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
282 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100283 return -EINVAL;
284
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100285 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100286}
287
Marc Zyngier01f779f2015-08-26 17:00:45 +0100288static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
289{
290 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
291 if (cascading_gic_irq(d))
292 return -EINVAL;
293
Thomas Gleixner714665352015-09-15 12:37:36 +0200294 if (vcpu)
295 irqd_set_forwarded_to_vcpu(d);
296 else
297 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier01f779f2015-08-26 17:00:45 +0100298 return 0;
299}
300
Catalin Marinasa06f5462005-09-30 16:07:05 +0100301#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000302static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
303 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100304{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100305 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000306 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000307 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000308 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000309
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000310 if (!force)
311 cpu = cpumask_any_and(mask_val, cpu_online_mask);
312 else
313 cpu = cpumask_first(mask_val);
314
Nicolas Pitre384a2902012-04-11 18:55:48 -0400315 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000316 return -EINVAL;
317
Marc Zyngiercf613872015-03-06 16:37:44 +0000318 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000319 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400320 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530321 val = readl_relaxed(reg) & ~mask;
322 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000323 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700324
Marc Zyngier0407dac2016-02-19 15:00:29 +0000325 return IRQ_SET_MASK_OK_DONE;
Russell Kingf27ecac2005-08-18 21:31:00 +0100326}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100327#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100328
Stephen Boyd8783dd32014-03-04 16:40:30 -0800329static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100330{
331 u32 irqstat, irqnr;
332 struct gic_chip_data *gic = &gic_data[0];
333 void __iomem *cpu_base = gic_data_cpu_base(gic);
334
335 do {
336 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800337 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100338
Marc Zyngier327ebe12015-12-16 14:11:22 +0000339 if (likely(irqnr > 15 && irqnr < 1020)) {
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100340 if (static_key_true(&supports_deactivate))
341 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier60031b42014-08-26 11:03:20 +0100342 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100343 continue;
344 }
345 if (irqnr < 16) {
346 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100347 if (static_key_true(&supports_deactivate))
348 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
Marc Zyngier562e0022011-09-06 09:56:17 +0100349#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100350 /*
351 * Ensure any shared data written by the CPU sending
352 * the IPI is read after we've read the ACK register
353 * on the GIC.
354 *
355 * Pairs with the write barrier in gic_raise_softirq
356 */
357 smp_rmb();
Marc Zyngier562e0022011-09-06 09:56:17 +0100358 handle_IPI(irqnr, regs);
359#endif
360 continue;
361 }
362 break;
363 } while (1);
364}
365
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200366static void gic_handle_cascade_irq(struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100367{
Jiang Liu5b292642015-06-04 12:13:20 +0800368 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
369 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100370 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100371 unsigned long status;
372
Will Deacon1a017532011-02-09 12:01:12 +0000373 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100374
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500375 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000376 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500377 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100378
Feng Kane5f81532014-07-30 14:56:58 -0700379 gic_irq = (status & GICC_IAR_INT_ID_MASK);
380 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100381 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100382
Grant Likely75294952012-02-14 14:06:57 -0700383 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
384 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200385 handle_bad_irq(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100386 else
387 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100388
389 out:
Will Deacon1a017532011-02-09 12:01:12 +0000390 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100391}
392
David Brownell38c677c2006-08-01 22:26:25 +0100393static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100394 .irq_mask = gic_mask_irq,
395 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000396 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100397 .irq_set_type = gic_set_type,
Marc Zyngier56717802015-03-18 11:01:23 +0000398 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
399 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100400 .flags = IRQCHIP_SET_TYPE_MASKED |
401 IRQCHIP_SKIP_SET_WAKE |
402 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100403};
404
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100405void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
406{
Linus Walleija27d21e2015-12-18 10:44:53 +0100407 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200408 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
409 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100410}
411
Russell King2bb31352013-01-30 23:49:57 +0000412static u8 gic_get_cpumask(struct gic_chip_data *gic)
413{
414 void __iomem *base = gic_data_dist_base(gic);
415 u32 mask, i;
416
417 for (i = mask = 0; i < 32; i += 4) {
418 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
419 mask |= mask >> 16;
420 mask |= mask >> 8;
421 if (mask)
422 break;
423 }
424
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700425 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000426 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
427
428 return mask;
429}
430
Jon Hunter4c2880b2015-07-31 09:44:12 +0100431static void gic_cpu_if_up(struct gic_chip_data *gic)
Feng Kan32289502014-07-30 14:56:59 -0700432{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100433 void __iomem *cpu_base = gic_data_cpu_base(gic);
Feng Kan32289502014-07-30 14:56:59 -0700434 u32 bypass = 0;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100435 u32 mode = 0;
436
Jon Hunter389a00d2016-02-09 15:24:57 +0000437 if (gic == &gic_data[0] && static_key_true(&supports_deactivate))
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100438 mode = GIC_CPU_CTRL_EOImodeNS;
Feng Kan32289502014-07-30 14:56:59 -0700439
440 /*
441 * Preserve bypass disable bits to be written back later
442 */
443 bypass = readl(cpu_base + GIC_CPU_CTRL);
444 bypass &= GICC_DIS_BYPASS_MASK;
445
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100446 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
Feng Kan32289502014-07-30 14:56:59 -0700447}
448
449
Rob Herring4294f8b2011-09-28 21:25:31 -0500450static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100451{
Grant Likely75294952012-02-14 14:06:57 -0700452 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100453 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500454 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000455 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100456
Feng Kane5f81532014-07-30 14:56:58 -0700457 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100458
459 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100460 * Set all global interrupts to this CPU only.
461 */
Russell King2bb31352013-01-30 23:49:57 +0000462 cpumask = gic_get_cpumask(gic);
463 cpumask |= cpumask << 8;
464 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100465 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530466 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100467
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100468 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100469
Feng Kane5f81532014-07-30 14:56:58 -0700470 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100471}
472
Jon Hunterdc9722c2016-05-10 16:14:42 +0100473static int gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100474{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000475 void __iomem *dist_base = gic_data_dist_base(gic);
476 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400477 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000478 int i;
479
Russell King9395f6e2010-11-11 23:10:30 +0000480 /*
Jon Hunter567e5a02015-07-31 09:44:11 +0100481 * Setting up the CPU map is only relevant for the primary GIC
482 * because any nested/secondary GICs do not directly interface
483 * with the CPU(s).
Nicolas Pitre384a2902012-04-11 18:55:48 -0400484 */
Jon Hunter567e5a02015-07-31 09:44:11 +0100485 if (gic == &gic_data[0]) {
486 /*
487 * Get what the GIC says our CPU mask is.
488 */
Jon Hunterdc9722c2016-05-10 16:14:42 +0100489 if (WARN_ON(cpu >= NR_GIC_CPU_IF))
490 return -EINVAL;
491
Jon Hunter567e5a02015-07-31 09:44:11 +0100492 cpu_mask = gic_get_cpumask(gic);
493 gic_cpu_map[cpu] = cpu_mask;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400494
Jon Hunter567e5a02015-07-31 09:44:11 +0100495 /*
496 * Clear our mask from the other map entries in case they're
497 * still undefined.
498 */
499 for (i = 0; i < NR_GIC_CPU_IF; i++)
500 if (i != cpu)
501 gic_cpu_map[i] &= ~cpu_mask;
502 }
Nicolas Pitre384a2902012-04-11 18:55:48 -0400503
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100504 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000505
Feng Kane5f81532014-07-30 14:56:58 -0700506 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100507 gic_cpu_if_up(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100508
509 return 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100510}
511
Jon Hunter4c2880b2015-07-31 09:44:12 +0100512int gic_cpu_if_down(unsigned int gic_nr)
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400513{
Jon Hunter4c2880b2015-07-31 09:44:12 +0100514 void __iomem *cpu_base;
Feng Kan32289502014-07-30 14:56:59 -0700515 u32 val = 0;
516
Linus Walleija27d21e2015-12-18 10:44:53 +0100517 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
Jon Hunter4c2880b2015-07-31 09:44:12 +0100518 return -EINVAL;
519
520 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Feng Kan32289502014-07-30 14:56:59 -0700521 val = readl(cpu_base + GIC_CPU_CTRL);
522 val &= ~GICC_ENABLE;
523 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100524
525 return 0;
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400526}
527
Colin Cross254056f2011-02-10 12:54:10 -0800528#ifdef CONFIG_CPU_PM
529/*
530 * Saves the GIC distributor registers during suspend or idle. Must be called
531 * with interrupts disabled but before powering down the GIC. After calling
532 * this function, no interrupts will be delivered by the GIC, and another
533 * platform-specific wakeup source must be enabled.
534 */
Jon Hunter6e5b5922016-05-10 16:14:43 +0100535static void gic_dist_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800536{
537 unsigned int gic_irqs;
538 void __iomem *dist_base;
539 int i;
540
Jon Hunter6e5b5922016-05-10 16:14:43 +0100541 if (WARN_ON(!gic))
542 return;
Colin Cross254056f2011-02-10 12:54:10 -0800543
Jon Hunter6e5b5922016-05-10 16:14:43 +0100544 gic_irqs = gic->gic_irqs;
545 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800546
547 if (!dist_base)
548 return;
549
550 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100551 gic->saved_spi_conf[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800552 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
553
554 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100555 gic->saved_spi_target[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800556 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
557
558 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100559 gic->saved_spi_enable[i] =
Colin Cross254056f2011-02-10 12:54:10 -0800560 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000561
562 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100563 gic->saved_spi_active[i] =
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000564 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800565}
566
567/*
568 * Restores the GIC distributor registers during resume or when coming out of
569 * idle. Must be called before enabling interrupts. If a level interrupt
570 * that occured while the GIC was suspended is still present, it will be
571 * handled normally, but any edge interrupts that occured will not be seen by
572 * the GIC and need to be handled by the platform-specific wakeup source.
573 */
Jon Hunter6e5b5922016-05-10 16:14:43 +0100574static void gic_dist_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800575{
576 unsigned int gic_irqs;
577 unsigned int i;
578 void __iomem *dist_base;
579
Jon Hunter6e5b5922016-05-10 16:14:43 +0100580 if (WARN_ON(!gic))
581 return;
Colin Cross254056f2011-02-10 12:54:10 -0800582
Jon Hunter6e5b5922016-05-10 16:14:43 +0100583 gic_irqs = gic->gic_irqs;
584 dist_base = gic_data_dist_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800585
586 if (!dist_base)
587 return;
588
Feng Kane5f81532014-07-30 14:56:58 -0700589 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800590
591 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100592 writel_relaxed(gic->saved_spi_conf[i],
Colin Cross254056f2011-02-10 12:54:10 -0800593 dist_base + GIC_DIST_CONFIG + i * 4);
594
595 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700596 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800597 dist_base + GIC_DIST_PRI + i * 4);
598
599 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Jon Hunter6e5b5922016-05-10 16:14:43 +0100600 writel_relaxed(gic->saved_spi_target[i],
Colin Cross254056f2011-02-10 12:54:10 -0800601 dist_base + GIC_DIST_TARGET + i * 4);
602
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000603 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
604 writel_relaxed(GICD_INT_EN_CLR_X32,
605 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100606 writel_relaxed(gic->saved_spi_enable[i],
Colin Cross254056f2011-02-10 12:54:10 -0800607 dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000608 }
Colin Cross254056f2011-02-10 12:54:10 -0800609
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000610 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
611 writel_relaxed(GICD_INT_EN_CLR_X32,
612 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100613 writel_relaxed(gic->saved_spi_active[i],
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000614 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
615 }
616
Feng Kane5f81532014-07-30 14:56:58 -0700617 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800618}
619
Jon Hunter6e5b5922016-05-10 16:14:43 +0100620static void gic_cpu_save(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800621{
622 int i;
623 u32 *ptr;
624 void __iomem *dist_base;
625 void __iomem *cpu_base;
626
Jon Hunter6e5b5922016-05-10 16:14:43 +0100627 if (WARN_ON(!gic))
628 return;
Colin Cross254056f2011-02-10 12:54:10 -0800629
Jon Hunter6e5b5922016-05-10 16:14:43 +0100630 dist_base = gic_data_dist_base(gic);
631 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800632
633 if (!dist_base || !cpu_base)
634 return;
635
Jon Hunter6e5b5922016-05-10 16:14:43 +0100636 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800637 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
638 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
639
Jon Hunter6e5b5922016-05-10 16:14:43 +0100640 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000641 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
642 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
643
Jon Hunter6e5b5922016-05-10 16:14:43 +0100644 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800645 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
646 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
647
648}
649
Jon Hunter6e5b5922016-05-10 16:14:43 +0100650static void gic_cpu_restore(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800651{
652 int i;
653 u32 *ptr;
654 void __iomem *dist_base;
655 void __iomem *cpu_base;
656
Jon Hunter6e5b5922016-05-10 16:14:43 +0100657 if (WARN_ON(!gic))
658 return;
Colin Cross254056f2011-02-10 12:54:10 -0800659
Jon Hunter6e5b5922016-05-10 16:14:43 +0100660 dist_base = gic_data_dist_base(gic);
661 cpu_base = gic_data_cpu_base(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800662
663 if (!dist_base || !cpu_base)
664 return;
665
Jon Hunter6e5b5922016-05-10 16:14:43 +0100666 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000667 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
668 writel_relaxed(GICD_INT_EN_CLR_X32,
669 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800670 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
Marc Zyngier92eda4a2015-11-16 19:13:27 +0000671 }
Colin Cross254056f2011-02-10 12:54:10 -0800672
Jon Hunter6e5b5922016-05-10 16:14:43 +0100673 ptr = raw_cpu_ptr(gic->saved_ppi_active);
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000674 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
675 writel_relaxed(GICD_INT_EN_CLR_X32,
676 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
677 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
678 }
679
Jon Hunter6e5b5922016-05-10 16:14:43 +0100680 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800681 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
682 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
683
684 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700685 writel_relaxed(GICD_INT_DEF_PRI_X4,
686 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800687
Feng Kane5f81532014-07-30 14:56:58 -0700688 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Jon Hunter6e5b5922016-05-10 16:14:43 +0100689 gic_cpu_if_up(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800690}
691
692static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
693{
694 int i;
695
Linus Walleija27d21e2015-12-18 10:44:53 +0100696 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000697#ifdef CONFIG_GIC_NON_BANKED
698 /* Skip over unused GICs */
699 if (!gic_data[i].get_base)
700 continue;
701#endif
Colin Cross254056f2011-02-10 12:54:10 -0800702 switch (cmd) {
703 case CPU_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100704 gic_cpu_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800705 break;
706 case CPU_PM_ENTER_FAILED:
707 case CPU_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100708 gic_cpu_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800709 break;
710 case CPU_CLUSTER_PM_ENTER:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100711 gic_dist_save(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800712 break;
713 case CPU_CLUSTER_PM_ENTER_FAILED:
714 case CPU_CLUSTER_PM_EXIT:
Jon Hunter6e5b5922016-05-10 16:14:43 +0100715 gic_dist_restore(&gic_data[i]);
Colin Cross254056f2011-02-10 12:54:10 -0800716 break;
717 }
718 }
719
720 return NOTIFY_OK;
721}
722
723static struct notifier_block gic_notifier_block = {
724 .notifier_call = gic_notifier,
725};
726
Jon Hunterdc9722c2016-05-10 16:14:42 +0100727static int __init gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800728{
729 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
730 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100731 if (WARN_ON(!gic->saved_ppi_enable))
732 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800733
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000734 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
735 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100736 if (WARN_ON(!gic->saved_ppi_active))
737 goto free_ppi_enable;
Marc Zyngier1c7d4dd2015-11-16 19:13:28 +0000738
Colin Cross254056f2011-02-10 12:54:10 -0800739 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
740 sizeof(u32));
Jon Hunterdc9722c2016-05-10 16:14:42 +0100741 if (WARN_ON(!gic->saved_ppi_conf))
742 goto free_ppi_active;
Colin Cross254056f2011-02-10 12:54:10 -0800743
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100744 if (gic == &gic_data[0])
745 cpu_pm_register_notifier(&gic_notifier_block);
Jon Hunterdc9722c2016-05-10 16:14:42 +0100746
747 return 0;
748
749free_ppi_active:
750 free_percpu(gic->saved_ppi_active);
751free_ppi_enable:
752 free_percpu(gic->saved_ppi_enable);
753
754 return -ENOMEM;
Colin Cross254056f2011-02-10 12:54:10 -0800755}
756#else
Jon Hunterdc9722c2016-05-10 16:14:42 +0100757static int __init gic_pm_init(struct gic_chip_data *gic)
Colin Cross254056f2011-02-10 12:54:10 -0800758{
Jon Hunterdc9722c2016-05-10 16:14:42 +0100759 return 0;
Colin Cross254056f2011-02-10 12:54:10 -0800760}
761#endif
762
Rob Herringb1cffeb2012-11-26 15:05:48 -0600763#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800764static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600765{
766 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400767 unsigned long flags, map = 0;
768
769 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600770
771 /* Convert our logical CPU mask into a physical one. */
772 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000773 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600774
775 /*
776 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000777 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600778 */
Will Deacon8adbf572014-02-20 17:42:07 +0000779 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600780
781 /* this always happens on GIC0 */
782 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400783
784 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
785}
786#endif
787
788#ifdef CONFIG_BL_SWITCHER
789/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500790 * gic_send_sgi - send a SGI directly to given CPU interface number
791 *
792 * cpu_id: the ID for the destination CPU interface
793 * irq: the IPI number to send a SGI for
794 */
795void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
796{
797 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
798 cpu_id = 1 << cpu_id;
799 /* this always happens on GIC0 */
800 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
801}
802
803/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400804 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
805 *
806 * @cpu: the logical CPU number to get the GIC ID for.
807 *
808 * Return the CPU interface ID for the given logical CPU number,
809 * or -1 if the CPU number is too large or the interface ID is
810 * unknown (more than one bit set).
811 */
812int gic_get_cpu_id(unsigned int cpu)
813{
814 unsigned int cpu_bit;
815
816 if (cpu >= NR_GIC_CPU_IF)
817 return -1;
818 cpu_bit = gic_cpu_map[cpu];
819 if (cpu_bit & (cpu_bit - 1))
820 return -1;
821 return __ffs(cpu_bit);
822}
823
824/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400825 * gic_migrate_target - migrate IRQs to another CPU interface
826 *
827 * @new_cpu_id: the CPU target ID to migrate IRQs to
828 *
829 * Migrate all peripheral interrupts with a target matching the current CPU
830 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
831 * is also updated. Targets to other CPU interfaces are unchanged.
832 * This must be called with IRQs locally disabled.
833 */
834void gic_migrate_target(unsigned int new_cpu_id)
835{
836 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
837 void __iomem *dist_base;
838 int i, ror_val, cpu = smp_processor_id();
839 u32 val, cur_target_mask, active_mask;
840
Linus Walleija27d21e2015-12-18 10:44:53 +0100841 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400842
843 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
844 if (!dist_base)
845 return;
846 gic_irqs = gic_data[gic_nr].gic_irqs;
847
848 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
849 cur_target_mask = 0x01010101 << cur_cpu_id;
850 ror_val = (cur_cpu_id - new_cpu_id) & 31;
851
852 raw_spin_lock(&irq_controller_lock);
853
854 /* Update the target interface for this logical CPU */
855 gic_cpu_map[cpu] = 1 << new_cpu_id;
856
857 /*
858 * Find all the peripheral interrupts targetting the current
859 * CPU interface and migrate them to the new CPU interface.
860 * We skip DIST_TARGET 0 to 7 as they are read-only.
861 */
862 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
863 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
864 active_mask = val & cur_target_mask;
865 if (active_mask) {
866 val &= ~active_mask;
867 val |= ror32(active_mask, ror_val);
868 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
869 }
870 }
871
872 raw_spin_unlock(&irq_controller_lock);
873
874 /*
875 * Now let's migrate and clear any potential SGIs that might be
876 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
877 * is a banked register, we can only forward the SGI using
878 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
879 * doesn't use that information anyway.
880 *
881 * For the same reason we do not adjust SGI source information
882 * for previously sent SGIs by us to other CPUs either.
883 */
884 for (i = 0; i < 16; i += 4) {
885 int j;
886 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
887 if (!val)
888 continue;
889 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
890 for (j = i; j < i + 4; j++) {
891 if (val & 0xff)
892 writel_relaxed((1 << (new_cpu_id + 16)) | j,
893 dist_base + GIC_DIST_SOFTINT);
894 val >>= 8;
895 }
896 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600897}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500898
899/*
900 * gic_get_sgir_physaddr - get the physical address for the SGI register
901 *
902 * REturn the physical address of the SGI register to be used
903 * by some early assembly code when the kernel is not yet available.
904 */
905static unsigned long gic_dist_physaddr;
906
907unsigned long gic_get_sgir_physaddr(void)
908{
909 if (!gic_dist_physaddr)
910 return 0;
911 return gic_dist_physaddr + GIC_DIST_SOFTINT;
912}
913
914void __init gic_init_physaddr(struct device_node *node)
915{
916 struct resource res;
917 if (of_address_to_resource(node, 0, &res) == 0) {
918 gic_dist_physaddr = res.start;
919 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
920 }
921}
922
923#else
924#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600925#endif
926
Grant Likely75294952012-02-14 14:06:57 -0700927static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
928 irq_hw_number_t hw)
929{
Linus Walleij58b89642015-10-24 00:15:53 +0200930 struct gic_chip_data *gic = d->host_data;
Marc Zyngier0b996fd2015-08-26 17:00:44 +0100931
Grant Likely75294952012-02-14 14:06:57 -0700932 if (hw < 32) {
933 irq_set_percpu_devid(irq);
Linus Walleij58b89642015-10-24 00:15:53 +0200934 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800935 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500936 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Grant Likely75294952012-02-14 14:06:57 -0700937 } else {
Linus Walleij58b89642015-10-24 00:15:53 +0200938 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800939 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500940 irq_set_probe(irq);
Grant Likely75294952012-02-14 14:06:57 -0700941 }
Grant Likely75294952012-02-14 14:06:57 -0700942 return 0;
943}
944
Sricharan R006e9832013-12-03 15:57:22 +0530945static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
946{
Sricharan R006e9832013-12-03 15:57:22 +0530947}
948
Marc Zyngierf833f572015-10-13 12:51:33 +0100949static int gic_irq_domain_translate(struct irq_domain *d,
950 struct irq_fwspec *fwspec,
951 unsigned long *hwirq,
952 unsigned int *type)
953{
954 if (is_of_node(fwspec->fwnode)) {
955 if (fwspec->param_count < 3)
956 return -EINVAL;
957
958 /* Get the interrupt number and add 16 to skip over SGIs */
959 *hwirq = fwspec->param[1] + 16;
960
961 /*
962 * For SPIs, we need to add 16 more to get the GIC irq
963 * ID number
964 */
965 if (!fwspec->param[0])
966 *hwirq += 16;
967
968 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
969 return 0;
970 }
971
Suravee Suthikulpanit75aba7b2015-12-10 08:55:28 -0800972 if (is_fwnode_irqchip(fwspec->fwnode)) {
Marc Zyngier891ae762015-10-13 12:51:40 +0100973 if(fwspec->param_count != 2)
974 return -EINVAL;
975
976 *hwirq = fwspec->param[0];
977 *type = fwspec->param[1];
978 return 0;
979 }
980
Marc Zyngierf833f572015-10-13 12:51:33 +0100981 return -EINVAL;
982}
983
Catalin Marinasc0114702013-01-14 18:05:37 +0000984#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400985static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
986 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000987{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800988 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000989 gic_cpu_init(&gic_data[0]);
990 return NOTIFY_OK;
991}
992
993/*
994 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
995 * priority because the GIC needs to be up before the ARM generic timers.
996 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400997static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000998 .notifier_call = gic_secondary_init,
999 .priority = 100,
1000};
1001#endif
1002
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001003static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1004 unsigned int nr_irqs, void *arg)
1005{
1006 int i, ret;
1007 irq_hw_number_t hwirq;
1008 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +01001009 struct irq_fwspec *fwspec = arg;
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001010
Marc Zyngierf833f572015-10-13 12:51:33 +01001011 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001012 if (ret)
1013 return ret;
1014
1015 for (i = 0; i < nr_irqs; i++)
1016 gic_irq_domain_map(domain, virq + i, hwirq + i);
1017
1018 return 0;
1019}
1020
1021static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +01001022 .translate = gic_irq_domain_translate,
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001023 .alloc = gic_irq_domain_alloc,
1024 .free = irq_domain_free_irqs_top,
1025};
1026
Stephen Boyd68593582014-03-04 17:02:01 -08001027static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -07001028 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +05301029 .unmap = gic_irq_domain_unmap,
Rob Herring4294f8b2011-09-28 21:25:31 -05001030};
1031
Jon Hunterf673b9b2016-05-10 16:14:44 +01001032static int __init __gic_init_bases(struct gic_chip_data *gic, int irq_start,
1033 struct fwnode_handle *handle)
Russell Kingb580b892010-12-04 15:55:14 +00001034{
Grant Likely75294952012-02-14 14:06:57 -07001035 irq_hw_number_t hwirq_base;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001036 int gic_irqs, irq_base, i, ret;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001037
Jon Hunterf673b9b2016-05-10 16:14:44 +01001038 if (WARN_ON(!gic || gic->domain))
1039 return -EINVAL;
Russell Kingbef8f9e2010-12-04 16:50:58 +00001040
Marc Zyngier76e52dd2015-09-30 12:01:16 +01001041 gic_check_cpu_features();
1042
Linus Walleij58b89642015-10-24 00:15:53 +02001043 /* Initialize irq_chip */
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001044 gic->chip = gic_chip;
1045
Jon Hunterf673b9b2016-05-10 16:14:44 +01001046 if (static_key_true(&supports_deactivate) && gic == &gic_data[0]) {
Jon Hunterc2baa2f2016-05-10 16:14:41 +01001047 gic->chip.irq_mask = gic_eoimode1_mask_irq;
1048 gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
1049 gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001050 gic->chip.name = kasprintf(GFP_KERNEL, "GICv2");
Linus Walleij58b89642015-10-24 00:15:53 +02001051 } else {
Jon Hunterf673b9b2016-05-10 16:14:44 +01001052 gic->chip.name = kasprintf(GFP_KERNEL, "GIC-%d",
1053 (int)(gic - &gic_data[0]));
Linus Walleij58b89642015-10-24 00:15:53 +02001054 }
1055
Jon Hunter7bf29d32016-02-09 15:24:56 +00001056#ifdef CONFIG_SMP
Jon Hunterf673b9b2016-05-10 16:14:44 +01001057 if (gic == &gic_data[0])
Jon Hunter7bf29d32016-02-09 15:24:56 +00001058 gic->chip.irq_set_affinity = gic_set_affinity;
1059#endif
1060
Jon Hunterf673b9b2016-05-10 16:14:44 +01001061 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001062 /* Frankein-GIC without banked registers... */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001063 unsigned int cpu;
1064
1065 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1066 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1067 if (WARN_ON(!gic->dist_base.percpu_base ||
1068 !gic->cpu_base.percpu_base)) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001069 ret = -ENOMEM;
1070 goto error;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001071 }
1072
1073 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +02001074 u32 mpidr = cpu_logical_map(cpu);
1075 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001076 unsigned long offset = gic->percpu_offset * core_id;
1077 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
1078 gic->raw_dist_base + offset;
1079 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
1080 gic->raw_cpu_base + offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001081 }
1082
1083 gic_set_base_accessor(gic, gic_get_percpu_base);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001084 } else {
1085 /* Normal, sane GIC... */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001086 WARN(gic->percpu_offset,
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001087 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
Jon Hunterf673b9b2016-05-10 16:14:44 +01001088 gic->percpu_offset);
1089 gic->dist_base.common_base = gic->raw_dist_base;
1090 gic->cpu_base.common_base = gic->raw_cpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001091 gic_set_base_accessor(gic, gic_get_common_base);
1092 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001093
Rob Herring4294f8b2011-09-28 21:25:31 -05001094 /*
Rob Herring4294f8b2011-09-28 21:25:31 -05001095 * Find out how many interrupts are supported.
1096 * The GIC only supports up to 1020 interrupt sources.
1097 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001098 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -05001099 gic_irqs = (gic_irqs + 1) * 32;
1100 if (gic_irqs > 1020)
1101 gic_irqs = 1020;
1102 gic->gic_irqs = gic_irqs;
1103
Marc Zyngier891ae762015-10-13 12:51:40 +01001104 if (handle) { /* DT/ACPI */
1105 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1106 &gic_irq_domain_hierarchy_ops,
1107 gic);
1108 } else { /* Legacy support */
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001109 /*
1110 * For primary GICs, skip over SGIs.
1111 * For secondary GICs, skip over PPIs, too.
1112 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001113 if (gic == &gic_data[0] && (irq_start & 31) > 0) {
Yingjoe Chen9a1091e2014-11-25 16:04:19 +08001114 hwirq_base = 16;
1115 if (irq_start != -1)
1116 irq_start = (irq_start & ~31) + 16;
1117 } else {
1118 hwirq_base = 32;
1119 }
1120
1121 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
1122
Sricharan R006e9832013-12-03 15:57:22 +05301123 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
1124 numa_node_id());
1125 if (IS_ERR_VALUE(irq_base)) {
1126 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1127 irq_start);
1128 irq_base = irq_start;
1129 }
1130
Marc Zyngier891ae762015-10-13 12:51:40 +01001131 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
Sricharan R006e9832013-12-03 15:57:22 +05301132 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -05001133 }
Sricharan R006e9832013-12-03 15:57:22 +05301134
Jon Hunterdc9722c2016-05-10 16:14:42 +01001135 if (WARN_ON(!gic->domain)) {
1136 ret = -ENODEV;
1137 goto error;
1138 }
Russell Kingbef8f9e2010-12-04 16:50:58 +00001139
Jon Hunterf673b9b2016-05-10 16:14:44 +01001140 if (gic == &gic_data[0]) {
Jon Hunter567e5a02015-07-31 09:44:11 +01001141 /*
1142 * Initialize the CPU interface map to all CPUs.
1143 * It will be refined as each CPU probes its ID.
1144 * This is only necessary for the primary GIC.
1145 */
1146 for (i = 0; i < NR_GIC_CPU_IF; i++)
1147 gic_cpu_map[i] = 0xff;
Rob Herringb1cffeb2012-11-26 15:05:48 -06001148#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +00001149 set_smp_cross_call(gic_raise_softirq);
1150 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -06001151#endif
Mark Rutland08332df2013-11-28 14:21:40 +00001152 set_handle_irq(gic_handle_irq);
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001153 if (static_key_true(&supports_deactivate))
1154 pr_info("GIC: Using split EOI/Deactivate mode\n");
Mark Rutland08332df2013-11-28 14:21:40 +00001155 }
Rob Herringcfed7d62012-11-03 12:59:51 -05001156
Rob Herring4294f8b2011-09-28 21:25:31 -05001157 gic_dist_init(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001158 ret = gic_cpu_init(gic);
1159 if (ret)
1160 goto error;
1161
1162 ret = gic_pm_init(gic);
1163 if (ret)
1164 goto error;
1165
1166 return 0;
1167
1168error:
Jon Hunterf673b9b2016-05-10 16:14:44 +01001169 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
Jon Hunterdc9722c2016-05-10 16:14:42 +01001170 free_percpu(gic->dist_base.percpu_base);
1171 free_percpu(gic->cpu_base.percpu_base);
1172 }
1173
1174 kfree(gic->chip.name);
1175
1176 return ret;
Russell Kingb580b892010-12-04 15:55:14 +00001177}
1178
Marc Zyngiere81a7cd2015-10-13 12:51:39 +01001179void __init gic_init(unsigned int gic_nr, int irq_start,
1180 void __iomem *dist_base, void __iomem *cpu_base)
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001181{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001182 struct gic_chip_data *gic;
1183
1184 if (WARN_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR))
1185 return;
1186
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001187 /*
1188 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1189 * bother with these...
1190 */
1191 static_key_slow_dec(&supports_deactivate);
Jon Hunterf673b9b2016-05-10 16:14:44 +01001192
1193 gic = &gic_data[gic_nr];
1194 gic->raw_dist_base = dist_base;
1195 gic->raw_cpu_base = cpu_base;
1196
1197 __gic_init_bases(gic, irq_start, NULL);
Marc Zyngier4a6ac302015-09-01 10:08:53 +01001198}
1199
Jon Hunterd6490462016-05-10 16:14:45 +01001200static void gic_teardown(struct gic_chip_data *gic)
1201{
1202 if (WARN_ON(!gic))
1203 return;
1204
1205 if (gic->raw_dist_base)
1206 iounmap(gic->raw_dist_base);
1207 if (gic->raw_cpu_base)
1208 iounmap(gic->raw_cpu_base);
1209}
1210
Rob Herringb3f7ed02011-09-28 21:27:52 -05001211#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +05301212static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001213
Marc Zyngier12e14062015-09-13 12:14:31 +01001214static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1215{
1216 struct resource cpuif_res;
1217
1218 of_address_to_resource(node, 1, &cpuif_res);
1219
1220 if (!is_hyp_mode_available())
1221 return false;
1222 if (resource_size(&cpuif_res) < SZ_8K)
1223 return false;
1224 if (resource_size(&cpuif_res) == SZ_128K) {
1225 u32 val_low, val_high;
1226
1227 /*
1228 * Verify that we have the first 4kB of a GIC400
1229 * aliased over the first 64kB by checking the
1230 * GICC_IIDR register on both ends.
1231 */
1232 val_low = readl_relaxed(*base + GIC_CPU_IDENT);
1233 val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
1234 if ((val_low & 0xffff0fff) != 0x0202043B ||
1235 val_low != val_high)
1236 return false;
1237
1238 /*
1239 * Move the base up by 60kB, so that we have a 8kB
1240 * contiguous region, which allows us to use GICC_DIR
1241 * at its normal offset. Please pass me that bucket.
1242 */
1243 *base += 0xf000;
1244 cpuif_res.start += 0xf000;
1245 pr_warn("GIC: Adjusting CPU interface base to %pa",
1246 &cpuif_res.start);
1247 }
1248
1249 return true;
1250}
1251
Jon Hunterd6490462016-05-10 16:14:45 +01001252static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node)
1253{
1254 if (!gic || !node)
1255 return -EINVAL;
1256
1257 gic->raw_dist_base = of_iomap(node, 0);
1258 if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1259 goto error;
1260
1261 gic->raw_cpu_base = of_iomap(node, 1);
1262 if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n"))
1263 goto error;
1264
1265 if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
1266 gic->percpu_offset = 0;
1267
1268 return 0;
1269
1270error:
1271 gic_teardown(gic);
1272
1273 return -ENOMEM;
1274}
1275
Linus Walleij8673c1d2015-10-24 00:15:52 +02001276int __init
Stephen Boyd68593582014-03-04 17:02:01 -08001277gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001278{
Jon Hunterf673b9b2016-05-10 16:14:44 +01001279 struct gic_chip_data *gic;
Jon Hunterdc9722c2016-05-10 16:14:42 +01001280 int irq, ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001281
1282 if (WARN_ON(!node))
1283 return -ENODEV;
1284
Jon Hunterf673b9b2016-05-10 16:14:44 +01001285 if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
1286 return -EINVAL;
1287
1288 gic = &gic_data[gic_cnt];
1289
Jon Hunterd6490462016-05-10 16:14:45 +01001290 ret = gic_of_setup(gic, node);
1291 if (ret)
1292 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001293
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001294 /*
1295 * Disable split EOI/Deactivate if either HYP is not available
1296 * or the CPU interface is too small.
1297 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001298 if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001299 static_key_slow_dec(&supports_deactivate);
1300
Jon Hunterf673b9b2016-05-10 16:14:44 +01001301 ret = __gic_init_bases(gic, -1, &node->fwnode);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001302 if (ret) {
Jon Hunterd6490462016-05-10 16:14:45 +01001303 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001304 return ret;
1305 }
1306
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001307 if (!gic_cnt)
1308 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001309
1310 if (parent) {
1311 irq = irq_of_parse_and_map(node, 0);
1312 gic_cascade_irq(gic_cnt, irq);
1313 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001314
1315 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001316 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001317
Rob Herringb3f7ed02011-09-28 21:27:52 -05001318 gic_cnt++;
1319 return 0;
1320}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001321IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001322IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1323IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001324IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1325IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001326IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001327IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1328IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
Geert Uytterhoeven8709b9e2015-09-14 22:06:43 +02001329IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001330
Rob Herringb3f7ed02011-09-28 21:27:52 -05001331#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001332
1333#ifdef CONFIG_ACPI
Marc Zyngierf26527b12015-09-28 15:49:14 +01001334static phys_addr_t cpu_phy_base __initdata;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001335
1336static int __init
1337gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1338 const unsigned long end)
1339{
1340 struct acpi_madt_generic_interrupt *processor;
1341 phys_addr_t gic_cpu_base;
1342 static int cpu_base_assigned;
1343
1344 processor = (struct acpi_madt_generic_interrupt *)header;
1345
Al Stone99e3e3a2015-07-06 17:16:48 -06001346 if (BAD_MADT_GICC_ENTRY(processor, end))
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001347 return -EINVAL;
1348
1349 /*
1350 * There is no support for non-banked GICv1/2 register in ACPI spec.
1351 * All CPU interface addresses have to be the same.
1352 */
1353 gic_cpu_base = processor->base_address;
1354 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1355 return -EINVAL;
1356
1357 cpu_phy_base = gic_cpu_base;
1358 cpu_base_assigned = 1;
1359 return 0;
1360}
1361
Marc Zyngierf26527b12015-09-28 15:49:14 +01001362/* The things you have to do to just *count* something... */
1363static int __init acpi_dummy_func(struct acpi_subtable_header *header,
1364 const unsigned long end)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001365{
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001366 return 0;
1367}
1368
Marc Zyngierf26527b12015-09-28 15:49:14 +01001369static bool __init acpi_gic_redist_is_present(void)
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001370{
Marc Zyngierf26527b12015-09-28 15:49:14 +01001371 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1372 acpi_dummy_func, 0) > 0;
1373}
1374
1375static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1376 struct acpi_probe_entry *ape)
1377{
1378 struct acpi_madt_generic_distributor *dist;
1379 dist = (struct acpi_madt_generic_distributor *)header;
1380
1381 return (dist->version == ape->driver_data &&
1382 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1383 !acpi_gic_redist_is_present()));
1384}
1385
1386#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1387#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
1388
1389static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
1390 const unsigned long end)
1391{
1392 struct acpi_madt_generic_distributor *dist;
Marc Zyngier891ae762015-10-13 12:51:40 +01001393 struct fwnode_handle *domain_handle;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001394 struct gic_chip_data *gic = &gic_data[0];
Jon Hunterdc9722c2016-05-10 16:14:42 +01001395 int count, ret;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001396
1397 /* Collect CPU base addresses */
Marc Zyngierf26527b12015-09-28 15:49:14 +01001398 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1399 gic_acpi_parse_madt_cpu, 0);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001400 if (count <= 0) {
1401 pr_err("No valid GICC entries exist\n");
1402 return -EINVAL;
1403 }
1404
Jon Hunterf673b9b2016-05-10 16:14:44 +01001405 gic->raw_cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1406 if (!gic->raw_cpu_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001407 pr_err("Unable to map GICC registers\n");
1408 return -ENOMEM;
1409 }
1410
Marc Zyngierf26527b12015-09-28 15:49:14 +01001411 dist = (struct acpi_madt_generic_distributor *)header;
Jon Hunterf673b9b2016-05-10 16:14:44 +01001412 gic->raw_dist_base = ioremap(dist->base_address,
1413 ACPI_GICV2_DIST_MEM_SIZE);
1414 if (!gic->raw_dist_base) {
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001415 pr_err("Unable to map GICD registers\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001416 gic_teardown(gic);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001417 return -ENOMEM;
1418 }
1419
1420 /*
Marc Zyngier0b996fd2015-08-26 17:00:44 +01001421 * Disable split EOI/Deactivate if HYP is not available. ACPI
1422 * guarantees that we'll always have a GICv2, so the CPU
1423 * interface will always be the right size.
1424 */
1425 if (!is_hyp_mode_available())
1426 static_key_slow_dec(&supports_deactivate);
1427
1428 /*
Marc Zyngier891ae762015-10-13 12:51:40 +01001429 * Initialize GIC instance zero (no multi-GIC support).
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001430 */
Jon Hunterf673b9b2016-05-10 16:14:44 +01001431 domain_handle = irq_domain_alloc_fwnode(gic->raw_dist_base);
Marc Zyngier891ae762015-10-13 12:51:40 +01001432 if (!domain_handle) {
1433 pr_err("Unable to allocate domain handle\n");
Jon Hunterd6490462016-05-10 16:14:45 +01001434 gic_teardown(gic);
Marc Zyngier891ae762015-10-13 12:51:40 +01001435 return -ENOMEM;
1436 }
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001437
Jon Hunterf673b9b2016-05-10 16:14:44 +01001438 ret = __gic_init_bases(gic, -1, domain_handle);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001439 if (ret) {
1440 pr_err("Failed to initialise GIC\n");
1441 irq_domain_free_fwnode(domain_handle);
Jon Hunterd6490462016-05-10 16:14:45 +01001442 gic_teardown(gic);
Jon Hunterdc9722c2016-05-10 16:14:42 +01001443 return ret;
1444 }
Marc Zyngier891ae762015-10-13 12:51:40 +01001445
1446 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -08001447
1448 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1449 gicv2m_init(NULL, gic_data[0].domain);
1450
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001451 return 0;
1452}
Marc Zyngierf26527b12015-09-28 15:49:14 +01001453IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1454 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1455 gic_v2_acpi_init);
1456IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1457 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1458 gic_v2_acpi_init);
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001459#endif