blob: d0edb5730d3f7c7b08026b7b468baf398f275246 [file] [log] [blame]
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01001/*
2 * linux/drivers/mmc/host/tmio_mmc.h
3 *
Wolfram Sangac860452016-04-26 17:55:26 +02004 * Copyright (C) 2016 Sang Engineering, Wolfram Sang
5 * Copyright (C) 2015-16 Renesas Electronics Corporation
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01006 * Copyright (C) 2007 Ian Molton
7 * Copyright (C) 2004 Ian Molton
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Driver for the MMC / SD / SDIO cell found in:
14 *
15 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
16 */
17
18#ifndef TMIO_MMC_H
19#define TMIO_MMC_H
20
Kuninori Morimoto361936e2015-01-13 04:59:14 +000021#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010022#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020023#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020025#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010026#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010027#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010028
Wolfram Sangac860452016-04-26 17:55:26 +020029#define CTL_SD_CMD 0x00
30#define CTL_ARG_REG 0x04
31#define CTL_STOP_INTERNAL_ACTION 0x08
32#define CTL_XFER_BLK_COUNT 0xa
33#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020034/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020035#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020036/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020037#define CTL_IRQ_MASK 0x20
38#define CTL_SD_CARD_CLK_CTL 0x24
39#define CTL_SD_XFER_LEN 0x26
40#define CTL_SD_MEM_CARD_OPT 0x28
41#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
42#define CTL_SD_DATA_PORT 0x30
43#define CTL_TRANSACTION_CTL 0x34
44#define CTL_SDIO_STATUS 0x36
45#define CTL_SDIO_IRQ_MASK 0x38
46#define CTL_DMA_ENABLE 0xd8
47#define CTL_RESET_SD 0xe0
48#define CTL_VERSION 0xe2
49#define CTL_SDIO_REGS 0x100
50#define CTL_CLK_AND_WAIT_CTL 0x138
51#define CTL_RESET_SDIO 0x1e0
52
Wolfram Sang9afcbf42017-03-14 11:09:16 +010053/* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
54#define TMIO_STOP_STP BIT(0)
55#define TMIO_STOP_SEC BIT(8)
56
Wolfram Sangd8acd162017-03-14 11:09:17 +010057/* Definitions for values the CTL_STATUS register can take */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020058#define TMIO_STAT_CMDRESPEND BIT(0)
59#define TMIO_STAT_DATAEND BIT(2)
60#define TMIO_STAT_CARD_REMOVE BIT(3)
61#define TMIO_STAT_CARD_INSERT BIT(4)
62#define TMIO_STAT_SIGSTATE BIT(5)
63#define TMIO_STAT_WRPROTECT BIT(7)
64#define TMIO_STAT_CARD_REMOVE_A BIT(8)
65#define TMIO_STAT_CARD_INSERT_A BIT(9)
66#define TMIO_STAT_SIGSTATE_A BIT(10)
67
Wolfram Sangd8acd162017-03-14 11:09:17 +010068/* These belong technically to CTL_STATUS2, but the driver merges them */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020069#define TMIO_STAT_CMD_IDX_ERR BIT(16)
70#define TMIO_STAT_CRCFAIL BIT(17)
71#define TMIO_STAT_STOPBIT_ERR BIT(18)
72#define TMIO_STAT_DATATIMEOUT BIT(19)
73#define TMIO_STAT_RXOVERFLOW BIT(20)
74#define TMIO_STAT_TXUNDERRUN BIT(21)
75#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020076#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020077#define TMIO_STAT_RXRDY BIT(24)
78#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sanga21553c2016-04-27 18:51:26 +020079#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
80#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020081#define TMIO_STAT_CMD_BUSY BIT(30)
82#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020083
Wolfram Sangac860452016-04-26 17:55:26 +020084#define CLK_CTL_DIV_MASK 0xff
85#define CLK_CTL_SCLKEN BIT(8)
86
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020087#define CARD_OPT_WIDTH8 BIT(13)
88#define CARD_OPT_WIDTH BIT(15)
89
Wolfram Sangac860452016-04-26 17:55:26 +020090#define TMIO_BBS 512 /* Boot block size */
91
Wolfram Sangd8acd162017-03-14 11:09:17 +010092/* Definitions for values the CTL_SDIO_STATUS register can take */
Simon Hormancba179a2011-03-24 09:48:36 +010093#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010094#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010095#define TMIO_SDIO_STAT_EXWT 0x8000
96#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010097
Wolfram Sangee289812017-01-19 21:07:18 +010098#define TMIO_SDIO_SETBITS_MASK 0x0006
99
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100100/* Define some IRQ masks */
101/* This is the mask used at reset by the chip */
102#define TMIO_MASK_ALL 0x837f031d
103#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
104#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
105#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
106 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
107#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
108
109struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000110struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100111
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000112struct tmio_mmc_dma {
Kuninori Morimoto361936e2015-01-13 04:59:14 +0000113 enum dma_slave_buswidth dma_buswidth;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000114 bool (*filter)(struct dma_chan *chan, void *arg);
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000115 void (*enable)(struct tmio_mmc_host *host, bool enable);
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000116};
117
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100118struct tmio_mmc_host {
119 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100120 struct mmc_command *cmd;
121 struct mmc_request *mrq;
122 struct mmc_data *data;
123 struct mmc_host *mmc;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100124
125 /* Callbacks for clock / power control */
126 void (*set_pwr)(struct platform_device *host, int state);
127 void (*set_clk_div)(struct platform_device *host, int state);
128
129 /* pio related stuff */
130 struct scatterlist *sg_ptr;
131 struct scatterlist *sg_orig;
132 unsigned int sg_len;
133 unsigned int sg_off;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000134 unsigned long bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100135
136 struct platform_device *pdev;
137 struct tmio_mmc_data *pdata;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000138 struct tmio_mmc_dma *dma;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100139
140 /* DMA support */
141 bool force_pio;
142 struct dma_chan *chan_rx;
143 struct dma_chan *chan_tx;
Wolfram Sang52ad9a82017-02-17 19:22:41 +0100144 struct completion dma_dataend;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100145 struct tasklet_struct dma_issue;
146 struct scatterlist bounce_sg;
147 u8 *bounce_buf;
148
149 /* Track lost interrupts */
150 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200151 struct work_struct done;
152
Ulf Hanssonae12d252013-10-30 00:16:17 +0100153 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900154 u32 sdcard_irq_mask;
155 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100156 unsigned int clk_cache;
Simon Horman54680fe2011-08-25 10:27:25 +0900157
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200158 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100159 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200160 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100161 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200162 bool sdio_irq_enabled;
Ai Kyuse4f119972016-11-03 15:16:03 +0100163 u32 scc_tappos;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000164
Simon Horman2f873652016-11-03 15:16:01 +0100165 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200166 int (*clk_enable)(struct tmio_mmc_host *host);
Simon Horman2f873652016-11-03 15:16:01 +0100167
168 /* Optional callbacks */
Ben Hutchings2fb55952016-04-01 17:44:32 +0200169 unsigned int (*clk_update)(struct tmio_mmc_host *host,
170 unsigned int new_clock);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200171 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000172 int (*multi_io_quirk)(struct mmc_card *card,
173 unsigned int direction, int blk_size);
Wolfram Sang6a4679f2016-08-24 11:34:37 +0200174 int (*card_busy)(struct mmc_host *mmc);
Wolfram Sang452e5ee2016-04-01 17:44:33 +0200175 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
176 struct mmc_ios *ios);
Simon Horman2f873652016-11-03 15:16:01 +0100177 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100178 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100179 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
180 bool (*check_scc_error)(struct tmio_mmc_host *host);
181
182 /*
183 * Mandatory callback for tuning to occur which is optional for SDR50
184 * and mandatory for SDR104.
185 */
186 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
187 int (*select_tuning)(struct tmio_mmc_host *host);
188
189 /* Tuning values: 1 for success, 0 for failure */
190 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
191 unsigned int tap_num;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100192};
193
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000194struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
195void tmio_mmc_host_free(struct tmio_mmc_host *host);
196int tmio_mmc_host_probe(struct tmio_mmc_host *host,
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100197 struct tmio_mmc_data *pdata);
198void tmio_mmc_host_remove(struct tmio_mmc_host *host);
199void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
200
201void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
202void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000203irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100204
205static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
206 unsigned long *flags)
207{
208 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800209 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100210}
211
212static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
213 unsigned long *flags, void *virt)
214{
Cong Wang482fce92011-11-27 13:27:00 +0800215 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100216 local_irq_restore(*flags);
217}
218
Guennadi Liakhovetski42051e82011-03-14 09:52:33 +0100219#if defined(CONFIG_MMC_SDHI) || defined(CONFIG_MMC_SDHI_MODULE)
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100220void tmio_mmc_start_dma(struct tmio_mmc_host *host, struct mmc_data *data);
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200221void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100222void tmio_mmc_request_dma(struct tmio_mmc_host *host, struct tmio_mmc_data *pdata);
223void tmio_mmc_release_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100224void tmio_mmc_abort_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100225#else
226static inline void tmio_mmc_start_dma(struct tmio_mmc_host *host,
227 struct mmc_data *data)
228{
229}
230
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200231static inline void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable)
232{
233}
234
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100235static inline void tmio_mmc_request_dma(struct tmio_mmc_host *host,
236 struct tmio_mmc_data *pdata)
237{
238 host->chan_tx = NULL;
239 host->chan_rx = NULL;
240}
241
242static inline void tmio_mmc_release_dma(struct tmio_mmc_host *host)
243{
244}
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100245
246static inline void tmio_mmc_abort_dma(struct tmio_mmc_host *host)
247{
248}
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100249#endif
250
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200251#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000252int tmio_mmc_host_runtime_suspend(struct device *dev);
253int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200254#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000255
Simon Hormana11862d2011-06-21 08:00:09 +0900256static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
257{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000258 return readw(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900259}
260
261static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
262 u16 *buf, int count)
263{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000264 readsw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900265}
266
Wolfram Sang2c545062016-04-27 18:51:23 +0200267static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host, int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900268{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000269 return readw(host->ctl + (addr << host->bus_shift)) |
270 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900271}
272
Chris Brandt8185e512016-09-12 10:15:06 -0400273static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
274 u32 *buf, int count)
275{
276 readsl(host->ctl + (addr << host->bus_shift), buf, count);
277}
278
Simon Hormana11862d2011-06-21 08:00:09 +0900279static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr, u16 val)
280{
Simon Horman973ed3a2011-06-21 08:00:10 +0900281 /* If there is a hook and it returns non-zero then there
282 * is an error and the write should be skipped
283 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000284 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900285 return;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000286 writew(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900287}
288
289static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
290 u16 *buf, int count)
291{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000292 writesw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900293}
294
Wolfram Sang2c545062016-04-27 18:51:23 +0200295static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host, int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900296{
Wolfram Sang7c42dbf2016-05-27 14:10:29 +0200297 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000298 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900299}
300
Chris Brandt8185e512016-09-12 10:15:06 -0400301static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
302 const u32 *buf, int count)
303{
304 writesl(host->ctl + (addr << host->bus_shift), buf, count);
305}
306
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100307#endif