Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Freescale eSDHC i.MX controller driver for the platform bus. |
| 3 | * |
| 4 | * derived from the OF-version. |
| 5 | * |
| 6 | * Copyright (c) 2010 Pengutronix e.K. |
Wolfram Sang | 035ff83 | 2015-04-20 15:51:42 +0200 | [diff] [blame] | 7 | * Author: Wolfram Sang <kernel@pengutronix.de> |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/io.h> |
| 15 | #include <linux/delay.h> |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/clk.h> |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 18 | #include <linux/gpio.h> |
Shawn Guo | 66506f7 | 2011-08-15 10:28:18 +0800 | [diff] [blame] | 19 | #include <linux/module.h> |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 20 | #include <linux/slab.h> |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 21 | #include <linux/mmc/host.h> |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 22 | #include <linux/mmc/mmc.h> |
| 23 | #include <linux/mmc/sdio.h> |
Shawn Guo | fbe5fdd | 2012-12-11 22:32:20 +0800 | [diff] [blame] | 24 | #include <linux/mmc/slot-gpio.h> |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_device.h> |
| 27 | #include <linux/of_gpio.h> |
Dong Aisheng | e62d8b8 | 2012-05-11 14:56:01 +0800 | [diff] [blame] | 28 | #include <linux/pinctrl/consumer.h> |
Arnd Bergmann | 82906b1 | 2012-08-24 15:14:29 +0200 | [diff] [blame] | 29 | #include <linux/platform_data/mmc-esdhc-imx.h> |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 30 | #include <linux/pm_runtime.h> |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 31 | #include "sdhci-pltfm.h" |
| 32 | #include "sdhci-esdhc.h" |
| 33 | |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 34 | #define ESDHC_CTRL_D3CD 0x08 |
Haibo Chen | fd44954 | 2015-08-11 19:38:30 +0800 | [diff] [blame] | 35 | #define ESDHC_BURST_LEN_EN_INCR (1 << 27) |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 36 | /* VENDOR SPEC register */ |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 37 | #define ESDHC_VENDOR_SPEC 0xc0 |
| 38 | #define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1) |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 39 | #define ESDHC_VENDOR_SPEC_VSELECT (1 << 1) |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 40 | #define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8) |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 41 | #define ESDHC_WTMK_LVL 0x44 |
Dong Aisheng | cc17e12 | 2016-07-12 15:46:13 +0800 | [diff] [blame] | 42 | #define ESDHC_WTMK_DEFAULT_VAL 0x10401040 |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 43 | #define ESDHC_MIX_CTRL 0x48 |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 44 | #define ESDHC_MIX_CTRL_DDREN (1 << 3) |
Shawn Guo | 2a15f98 | 2013-01-21 19:02:26 +0800 | [diff] [blame] | 45 | #define ESDHC_MIX_CTRL_AC23EN (1 << 7) |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 46 | #define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22) |
| 47 | #define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23) |
Dong Aisheng | 0b330e3 | 2016-07-12 15:46:18 +0800 | [diff] [blame^] | 48 | #define ESDHC_MIX_CTRL_AUTO_TUNE_EN (1 << 24) |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 49 | #define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25) |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 50 | #define ESDHC_MIX_CTRL_HS400_EN (1 << 26) |
Shawn Guo | 2a15f98 | 2013-01-21 19:02:26 +0800 | [diff] [blame] | 51 | /* Bits 3 and 6 are not SDHCI standard definitions */ |
| 52 | #define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7 |
Dong Aisheng | d131a71 | 2013-11-04 16:38:26 +0800 | [diff] [blame] | 53 | /* Tuning bits */ |
| 54 | #define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000 |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 55 | |
Dong Aisheng | 602519b | 2013-10-18 19:48:47 +0800 | [diff] [blame] | 56 | /* dll control register */ |
| 57 | #define ESDHC_DLL_CTRL 0x60 |
| 58 | #define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9 |
| 59 | #define ESDHC_DLL_OVERRIDE_EN_SHIFT 8 |
| 60 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 61 | /* tune control register */ |
| 62 | #define ESDHC_TUNE_CTRL_STATUS 0x68 |
| 63 | #define ESDHC_TUNE_CTRL_STEP 1 |
| 64 | #define ESDHC_TUNE_CTRL_MIN 0 |
| 65 | #define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1) |
| 66 | |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 67 | /* strobe dll register */ |
| 68 | #define ESDHC_STROBE_DLL_CTRL 0x70 |
| 69 | #define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0) |
| 70 | #define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1) |
| 71 | #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3 |
| 72 | |
| 73 | #define ESDHC_STROBE_DLL_STATUS 0x74 |
| 74 | #define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1) |
| 75 | #define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1 |
| 76 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 77 | #define ESDHC_TUNING_CTRL 0xcc |
| 78 | #define ESDHC_STD_TUNING_EN (1 << 24) |
| 79 | /* NOTE: the minimum valid tuning start tap for mx6sl is 1 */ |
Dong Aisheng | d87fc96 | 2016-07-12 15:46:15 +0800 | [diff] [blame] | 80 | #define ESDHC_TUNING_START_TAP_DEFAULT 0x1 |
| 81 | #define ESDHC_TUNING_START_TAP_MASK 0xff |
Haibo Chen | 260ecb3 | 2015-11-10 17:43:30 +0800 | [diff] [blame] | 82 | #define ESDHC_TUNING_STEP_MASK 0x00070000 |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 83 | #define ESDHC_TUNING_STEP_SHIFT 16 |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 84 | |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 85 | /* pinctrl state */ |
| 86 | #define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz" |
| 87 | #define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz" |
| 88 | |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 89 | /* |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 90 | * Our interpretation of the SDHCI_HOST_CONTROL register |
| 91 | */ |
| 92 | #define ESDHC_CTRL_4BITBUS (0x1 << 1) |
| 93 | #define ESDHC_CTRL_8BITBUS (0x2 << 1) |
| 94 | #define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1) |
| 95 | |
| 96 | /* |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 97 | * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC: |
| 98 | * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design, |
| 99 | * but bit28 is used as the INT DMA ERR in fsl eSDHC design. |
| 100 | * Define this macro DMA error INT for fsl eSDHC |
| 101 | */ |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 102 | #define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28) |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 103 | |
| 104 | /* |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 105 | * The CMDTYPE of the CMD register (offset 0xE) should be set to |
| 106 | * "11" when the STOP CMD12 is issued on imx53 to abort one |
| 107 | * open ended multi-blk IO. Otherwise the TC INT wouldn't |
| 108 | * be generated. |
| 109 | * In exact block transfer, the controller doesn't complete the |
| 110 | * operations automatically as required at the end of the |
| 111 | * transfer and remains on hold if the abort command is not sent. |
| 112 | * As a result, the TC flag is not asserted and SW received timeout |
| 113 | * exeception. Bit1 of Vendor Spec registor is used to fix it. |
| 114 | */ |
Shawn Guo | 31fbb30 | 2013-10-17 15:19:44 +0800 | [diff] [blame] | 115 | #define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1) |
| 116 | /* |
| 117 | * The flag enables the workaround for ESDHC errata ENGcm07207 which |
| 118 | * affects i.MX25 and i.MX35. |
| 119 | */ |
| 120 | #define ESDHC_FLAG_ENGCM07207 BIT(2) |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 121 | /* |
| 122 | * The flag tells that the ESDHC controller is an USDHC block that is |
| 123 | * integrated on the i.MX6 series. |
| 124 | */ |
| 125 | #define ESDHC_FLAG_USDHC BIT(3) |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 126 | /* The IP supports manual tuning process */ |
| 127 | #define ESDHC_FLAG_MAN_TUNING BIT(4) |
| 128 | /* The IP supports standard tuning process */ |
| 129 | #define ESDHC_FLAG_STD_TUNING BIT(5) |
| 130 | /* The IP has SDHCI_CAPABILITIES_1 register */ |
| 131 | #define ESDHC_FLAG_HAVE_CAP1 BIT(6) |
Dong Aisheng | 1809443 | 2015-05-27 18:13:28 +0800 | [diff] [blame] | 132 | /* |
| 133 | * The IP has errata ERR004536 |
| 134 | * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow, |
| 135 | * when reading data from the card |
| 136 | */ |
| 137 | #define ESDHC_FLAG_ERR004536 BIT(7) |
Dong Aisheng | 4245aff | 2015-05-27 18:13:31 +0800 | [diff] [blame] | 138 | /* The IP supports HS200 mode */ |
| 139 | #define ESDHC_FLAG_HS200 BIT(8) |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 140 | /* The IP supports HS400 mode */ |
| 141 | #define ESDHC_FLAG_HS400 BIT(9) |
| 142 | |
| 143 | /* A higher clock ferquency than this rate requires strobell dll control */ |
| 144 | #define ESDHC_STROBE_DLL_CLK_FREQ 100000000 |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 145 | |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 146 | struct esdhc_soc_data { |
| 147 | u32 flags; |
| 148 | }; |
| 149 | |
| 150 | static struct esdhc_soc_data esdhc_imx25_data = { |
| 151 | .flags = ESDHC_FLAG_ENGCM07207, |
| 152 | }; |
| 153 | |
| 154 | static struct esdhc_soc_data esdhc_imx35_data = { |
| 155 | .flags = ESDHC_FLAG_ENGCM07207, |
| 156 | }; |
| 157 | |
| 158 | static struct esdhc_soc_data esdhc_imx51_data = { |
| 159 | .flags = 0, |
| 160 | }; |
| 161 | |
| 162 | static struct esdhc_soc_data esdhc_imx53_data = { |
| 163 | .flags = ESDHC_FLAG_MULTIBLK_NO_INT, |
| 164 | }; |
| 165 | |
| 166 | static struct esdhc_soc_data usdhc_imx6q_data = { |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 167 | .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING, |
| 168 | }; |
| 169 | |
| 170 | static struct esdhc_soc_data usdhc_imx6sl_data = { |
| 171 | .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING |
Dong Aisheng | 4245aff | 2015-05-27 18:13:31 +0800 | [diff] [blame] | 172 | | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536 |
| 173 | | ESDHC_FLAG_HS200, |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 174 | }; |
| 175 | |
Dong Aisheng | 913d495 | 2015-05-27 18:13:30 +0800 | [diff] [blame] | 176 | static struct esdhc_soc_data usdhc_imx6sx_data = { |
| 177 | .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING |
Dong Aisheng | 4245aff | 2015-05-27 18:13:31 +0800 | [diff] [blame] | 178 | | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200, |
Dong Aisheng | 913d495 | 2015-05-27 18:13:30 +0800 | [diff] [blame] | 179 | }; |
| 180 | |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 181 | static struct esdhc_soc_data usdhc_imx7d_data = { |
| 182 | .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING |
| 183 | | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 |
| 184 | | ESDHC_FLAG_HS400, |
| 185 | }; |
| 186 | |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 187 | struct pltfm_imx_data { |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 188 | u32 scratchpad; |
Dong Aisheng | e62d8b8 | 2012-05-11 14:56:01 +0800 | [diff] [blame] | 189 | struct pinctrl *pinctrl; |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 190 | struct pinctrl_state *pins_default; |
| 191 | struct pinctrl_state *pins_100mhz; |
| 192 | struct pinctrl_state *pins_200mhz; |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 193 | const struct esdhc_soc_data *socdata; |
Shawn Guo | 842afc0 | 2011-07-06 22:57:48 +0800 | [diff] [blame] | 194 | struct esdhc_platform_data boarddata; |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 195 | struct clk *clk_ipg; |
| 196 | struct clk *clk_ahb; |
| 197 | struct clk *clk_per; |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 198 | enum { |
| 199 | NO_CMD_PENDING, /* no multiblock command pending*/ |
| 200 | MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */ |
| 201 | WAIT_FOR_INT, /* sent CMD12, waiting for response INT */ |
| 202 | } multiblock_status; |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 203 | u32 is_ddr; |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 204 | }; |
| 205 | |
Krzysztof Kozlowski | f8cbf46 | 2015-05-02 00:49:21 +0900 | [diff] [blame] | 206 | static const struct platform_device_id imx_esdhc_devtype[] = { |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 207 | { |
| 208 | .name = "sdhci-esdhc-imx25", |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 209 | .driver_data = (kernel_ulong_t) &esdhc_imx25_data, |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 210 | }, { |
| 211 | .name = "sdhci-esdhc-imx35", |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 212 | .driver_data = (kernel_ulong_t) &esdhc_imx35_data, |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 213 | }, { |
| 214 | .name = "sdhci-esdhc-imx51", |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 215 | .driver_data = (kernel_ulong_t) &esdhc_imx51_data, |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 216 | }, { |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 217 | /* sentinel */ |
| 218 | } |
| 219 | }; |
| 220 | MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype); |
| 221 | |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 222 | static const struct of_device_id imx_esdhc_dt_ids[] = { |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 223 | { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, }, |
| 224 | { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, }, |
| 225 | { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, }, |
| 226 | { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, }, |
Dong Aisheng | 913d495 | 2015-05-27 18:13:30 +0800 | [diff] [blame] | 227 | { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, }, |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 228 | { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, }, |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 229 | { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, }, |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 230 | { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, }, |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 231 | { /* sentinel */ } |
| 232 | }; |
| 233 | MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids); |
| 234 | |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 235 | static inline int is_imx25_esdhc(struct pltfm_imx_data *data) |
| 236 | { |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 237 | return data->socdata == &esdhc_imx25_data; |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 238 | } |
| 239 | |
| 240 | static inline int is_imx53_esdhc(struct pltfm_imx_data *data) |
| 241 | { |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 242 | return data->socdata == &esdhc_imx53_data; |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 243 | } |
| 244 | |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 245 | static inline int is_imx6q_usdhc(struct pltfm_imx_data *data) |
| 246 | { |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 247 | return data->socdata == &usdhc_imx6q_data; |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 248 | } |
| 249 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 250 | static inline int esdhc_is_usdhc(struct pltfm_imx_data *data) |
| 251 | { |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 252 | return !!(data->socdata->flags & ESDHC_FLAG_USDHC); |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 253 | } |
| 254 | |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 255 | static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg) |
| 256 | { |
| 257 | void __iomem *base = host->ioaddr + (reg & ~0x3); |
| 258 | u32 shift = (reg & 0x3) * 8; |
| 259 | |
| 260 | writel(((readl(base) & ~(mask << shift)) | (val << shift)), base); |
| 261 | } |
| 262 | |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 263 | static u32 esdhc_readl_le(struct sdhci_host *host, int reg) |
| 264 | { |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 265 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 266 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 267 | u32 val = readl(host->ioaddr + reg); |
| 268 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 269 | if (unlikely(reg == SDHCI_PRESENT_STATE)) { |
| 270 | u32 fsl_prss = val; |
| 271 | /* save the least 20 bits */ |
| 272 | val = fsl_prss & 0x000FFFFF; |
| 273 | /* move dat[0-3] bits */ |
| 274 | val |= (fsl_prss & 0x0F000000) >> 4; |
| 275 | /* move cmd line bit */ |
| 276 | val |= (fsl_prss & 0x00800000) << 1; |
| 277 | } |
| 278 | |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 279 | if (unlikely(reg == SDHCI_CAPABILITIES)) { |
Dong Aisheng | 6b4fb67 | 2013-10-18 19:48:44 +0800 | [diff] [blame] | 280 | /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */ |
| 281 | if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1) |
| 282 | val &= 0xffff0000; |
| 283 | |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 284 | /* In FSL esdhc IC module, only bit20 is used to indicate the |
| 285 | * ADMA2 capability of esdhc, but this bit is messed up on |
| 286 | * some SOCs (e.g. on MX25, MX35 this bit is set, but they |
| 287 | * don't actually support ADMA2). So set the BROKEN_ADMA |
| 288 | * uirk on MX25/35 platforms. |
| 289 | */ |
| 290 | |
| 291 | if (val & SDHCI_CAN_DO_ADMA1) { |
| 292 | val &= ~SDHCI_CAN_DO_ADMA1; |
| 293 | val |= SDHCI_CAN_DO_ADMA2; |
| 294 | } |
| 295 | } |
| 296 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 297 | if (unlikely(reg == SDHCI_CAPABILITIES_1)) { |
| 298 | if (esdhc_is_usdhc(imx_data)) { |
| 299 | if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1) |
| 300 | val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF; |
| 301 | else |
| 302 | /* imx6q/dl does not have cap_1 register, fake one */ |
| 303 | val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104 |
Dong Aisheng | 888824b | 2013-10-18 19:48:48 +0800 | [diff] [blame] | 304 | | SDHCI_SUPPORT_SDR50 |
| 305 | | SDHCI_USE_SDR50_TUNING; |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 306 | |
| 307 | if (imx_data->socdata->flags & ESDHC_FLAG_HS400) |
| 308 | val |= SDHCI_SUPPORT_HS400; |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 309 | } |
| 310 | } |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 311 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 312 | if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 313 | val = 0; |
| 314 | val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT; |
| 315 | val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT; |
| 316 | val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT; |
| 317 | } |
| 318 | |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 319 | if (unlikely(reg == SDHCI_INT_STATUS)) { |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 320 | if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) { |
| 321 | val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR; |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 322 | val |= SDHCI_INT_ADMA_ERROR; |
| 323 | } |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 324 | |
| 325 | /* |
| 326 | * mask off the interrupt we get in response to the manually |
| 327 | * sent CMD12 |
| 328 | */ |
| 329 | if ((imx_data->multiblock_status == WAIT_FOR_INT) && |
| 330 | ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) { |
| 331 | val &= ~SDHCI_INT_RESPONSE; |
| 332 | writel(SDHCI_INT_RESPONSE, host->ioaddr + |
| 333 | SDHCI_INT_STATUS); |
| 334 | imx_data->multiblock_status = NO_CMD_PENDING; |
| 335 | } |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 336 | } |
| 337 | |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 338 | return val; |
| 339 | } |
| 340 | |
| 341 | static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg) |
| 342 | { |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 343 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 344 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 345 | u32 data; |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 346 | |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 347 | if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) { |
Dong Aisheng | b732104 | 2015-05-27 18:13:27 +0800 | [diff] [blame] | 348 | if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) { |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 349 | /* |
| 350 | * Clear and then set D3CD bit to avoid missing the |
| 351 | * card interrupt. This is a eSDHC controller problem |
| 352 | * so we need to apply the following workaround: clear |
| 353 | * and set D3CD bit will make eSDHC re-sample the card |
| 354 | * interrupt. In case a card interrupt was lost, |
| 355 | * re-sample it by the following steps. |
| 356 | */ |
| 357 | data = readl(host->ioaddr + SDHCI_HOST_CONTROL); |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 358 | data &= ~ESDHC_CTRL_D3CD; |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 359 | writel(data, host->ioaddr + SDHCI_HOST_CONTROL); |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 360 | data |= ESDHC_CTRL_D3CD; |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 361 | writel(data, host->ioaddr + SDHCI_HOST_CONTROL); |
| 362 | } |
Dong Aisheng | 915be485 | 2015-05-27 18:13:26 +0800 | [diff] [blame] | 363 | |
| 364 | if (val & SDHCI_INT_ADMA_ERROR) { |
| 365 | val &= ~SDHCI_INT_ADMA_ERROR; |
| 366 | val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR; |
| 367 | } |
Tony Lin | 0d58864 | 2011-08-11 16:45:59 -0400 | [diff] [blame] | 368 | } |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 369 | |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 370 | if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT) |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 371 | && (reg == SDHCI_INT_STATUS) |
| 372 | && (val & SDHCI_INT_DATA_END))) { |
| 373 | u32 v; |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 374 | v = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 375 | v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK; |
| 376 | writel(v, host->ioaddr + ESDHC_VENDOR_SPEC); |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 377 | |
| 378 | if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS) |
| 379 | { |
| 380 | /* send a manual CMD12 with RESPTYP=none */ |
| 381 | data = MMC_STOP_TRANSMISSION << 24 | |
| 382 | SDHCI_CMD_ABORTCMD << 16; |
| 383 | writel(data, host->ioaddr + SDHCI_TRANSFER_MODE); |
| 384 | imx_data->multiblock_status = WAIT_FOR_INT; |
| 385 | } |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 386 | } |
| 387 | |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 388 | writel(val, host->ioaddr + reg); |
| 389 | } |
| 390 | |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 391 | static u16 esdhc_readw_le(struct sdhci_host *host, int reg) |
| 392 | { |
Shawn Guo | ef4d088 | 2013-01-15 23:30:27 +0800 | [diff] [blame] | 393 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 394 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 395 | u16 ret = 0; |
| 396 | u32 val; |
Shawn Guo | ef4d088 | 2013-01-15 23:30:27 +0800 | [diff] [blame] | 397 | |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 398 | if (unlikely(reg == SDHCI_HOST_VERSION)) { |
Shawn Guo | ef4d088 | 2013-01-15 23:30:27 +0800 | [diff] [blame] | 399 | reg ^= 2; |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 400 | if (esdhc_is_usdhc(imx_data)) { |
Shawn Guo | ef4d088 | 2013-01-15 23:30:27 +0800 | [diff] [blame] | 401 | /* |
| 402 | * The usdhc register returns a wrong host version. |
| 403 | * Correct it here. |
| 404 | */ |
| 405 | return SDHCI_SPEC_300; |
| 406 | } |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 407 | } |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 408 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 409 | if (unlikely(reg == SDHCI_HOST_CONTROL2)) { |
| 410 | val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 411 | if (val & ESDHC_VENDOR_SPEC_VSELECT) |
| 412 | ret |= SDHCI_CTRL_VDD_180; |
| 413 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 414 | if (esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 415 | if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) |
| 416 | val = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 417 | else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) |
| 418 | /* the std tuning bits is in ACMD12_ERR for imx6sl */ |
| 419 | val = readl(host->ioaddr + SDHCI_ACMD12_ERR); |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 420 | } |
| 421 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 422 | if (val & ESDHC_MIX_CTRL_EXE_TUNE) |
| 423 | ret |= SDHCI_CTRL_EXEC_TUNING; |
| 424 | if (val & ESDHC_MIX_CTRL_SMPCLK_SEL) |
| 425 | ret |= SDHCI_CTRL_TUNED_CLK; |
| 426 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 427 | ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE; |
| 428 | |
| 429 | return ret; |
| 430 | } |
| 431 | |
Dong Aisheng | 7dd109e | 2013-10-30 22:09:49 +0800 | [diff] [blame] | 432 | if (unlikely(reg == SDHCI_TRANSFER_MODE)) { |
| 433 | if (esdhc_is_usdhc(imx_data)) { |
| 434 | u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 435 | ret = m & ESDHC_MIX_CTRL_SDHCI_MASK; |
| 436 | /* Swap AC23 bit */ |
| 437 | if (m & ESDHC_MIX_CTRL_AC23EN) { |
| 438 | ret &= ~ESDHC_MIX_CTRL_AC23EN; |
| 439 | ret |= SDHCI_TRNS_AUTO_CMD23; |
| 440 | } |
| 441 | } else { |
| 442 | ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE); |
| 443 | } |
| 444 | |
| 445 | return ret; |
| 446 | } |
| 447 | |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 448 | return readw(host->ioaddr + reg); |
| 449 | } |
| 450 | |
| 451 | static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg) |
| 452 | { |
| 453 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 454 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 455 | u32 new_val = 0; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 456 | |
| 457 | switch (reg) { |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 458 | case SDHCI_CLOCK_CONTROL: |
| 459 | new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 460 | if (val & SDHCI_CLOCK_CARD_EN) |
| 461 | new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON; |
| 462 | else |
| 463 | new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON; |
Dan Carpenter | eeed702 | 2015-02-26 23:37:55 +0300 | [diff] [blame] | 464 | writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC); |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 465 | return; |
| 466 | case SDHCI_HOST_CONTROL2: |
| 467 | new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 468 | if (val & SDHCI_CTRL_VDD_180) |
| 469 | new_val |= ESDHC_VENDOR_SPEC_VSELECT; |
| 470 | else |
| 471 | new_val &= ~ESDHC_VENDOR_SPEC_VSELECT; |
| 472 | writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC); |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 473 | if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) { |
| 474 | new_val = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 475 | if (val & SDHCI_CTRL_TUNED_CLK) |
| 476 | new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL; |
| 477 | else |
| 478 | new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; |
| 479 | writel(new_val , host->ioaddr + ESDHC_MIX_CTRL); |
| 480 | } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) { |
| 481 | u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR); |
| 482 | u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 483 | u32 tuning_ctrl; |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 484 | if (val & SDHCI_CTRL_TUNED_CLK) { |
| 485 | v |= ESDHC_MIX_CTRL_SMPCLK_SEL; |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 486 | } else { |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 487 | v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 488 | m &= ~ESDHC_MIX_CTRL_FBCLK_SEL; |
Dong Aisheng | 0b330e3 | 2016-07-12 15:46:18 +0800 | [diff] [blame^] | 489 | m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN; |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 490 | } |
| 491 | |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 492 | if (val & SDHCI_CTRL_EXEC_TUNING) { |
| 493 | v |= ESDHC_MIX_CTRL_EXE_TUNE; |
| 494 | m |= ESDHC_MIX_CTRL_FBCLK_SEL; |
Dong Aisheng | 0b330e3 | 2016-07-12 15:46:18 +0800 | [diff] [blame^] | 495 | m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN; |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 496 | tuning_ctrl = readl(host->ioaddr + ESDHC_TUNING_CTRL); |
Dong Aisheng | d87fc96 | 2016-07-12 15:46:15 +0800 | [diff] [blame] | 497 | tuning_ctrl |= ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP_DEFAULT; |
| 498 | if (imx_data->boarddata.tuning_start_tap) { |
| 499 | tuning_ctrl &= ~ESDHC_TUNING_START_TAP_MASK; |
| 500 | tuning_ctrl |= imx_data->boarddata.tuning_start_tap; |
| 501 | } |
| 502 | |
Haibo Chen | 260ecb3 | 2015-11-10 17:43:30 +0800 | [diff] [blame] | 503 | if (imx_data->boarddata.tuning_step) { |
| 504 | tuning_ctrl &= ~ESDHC_TUNING_STEP_MASK; |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 505 | tuning_ctrl |= imx_data->boarddata.tuning_step << ESDHC_TUNING_STEP_SHIFT; |
Haibo Chen | 260ecb3 | 2015-11-10 17:43:30 +0800 | [diff] [blame] | 506 | } |
| 507 | writel(tuning_ctrl, host->ioaddr + ESDHC_TUNING_CTRL); |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 508 | } else { |
| 509 | v &= ~ESDHC_MIX_CTRL_EXE_TUNE; |
| 510 | } |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 511 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 512 | writel(v, host->ioaddr + SDHCI_ACMD12_ERR); |
| 513 | writel(m, host->ioaddr + ESDHC_MIX_CTRL); |
| 514 | } |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 515 | return; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 516 | case SDHCI_TRANSFER_MODE: |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 517 | if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT) |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 518 | && (host->cmd->opcode == SD_IO_RW_EXTENDED) |
| 519 | && (host->cmd->data->blocks > 1) |
| 520 | && (host->cmd->data->flags & MMC_DATA_READ)) { |
| 521 | u32 v; |
Shawn Guo | 60bf639 | 2013-01-15 23:36:53 +0800 | [diff] [blame] | 522 | v = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 523 | v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK; |
| 524 | writel(v, host->ioaddr + ESDHC_VENDOR_SPEC); |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 525 | } |
Shawn Guo | 69f5469 | 2013-01-21 19:02:24 +0800 | [diff] [blame] | 526 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 527 | if (esdhc_is_usdhc(imx_data)) { |
Shawn Guo | 69f5469 | 2013-01-21 19:02:24 +0800 | [diff] [blame] | 528 | u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); |
Shawn Guo | 2a15f98 | 2013-01-21 19:02:26 +0800 | [diff] [blame] | 529 | /* Swap AC23 bit */ |
| 530 | if (val & SDHCI_TRNS_AUTO_CMD23) { |
| 531 | val &= ~SDHCI_TRNS_AUTO_CMD23; |
| 532 | val |= ESDHC_MIX_CTRL_AC23EN; |
| 533 | } |
| 534 | m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK); |
Shawn Guo | 69f5469 | 2013-01-21 19:02:24 +0800 | [diff] [blame] | 535 | writel(m, host->ioaddr + ESDHC_MIX_CTRL); |
| 536 | } else { |
| 537 | /* |
| 538 | * Postpone this write, we must do it together with a |
| 539 | * command write that is down below. |
| 540 | */ |
| 541 | imx_data->scratchpad = val; |
| 542 | } |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 543 | return; |
| 544 | case SDHCI_COMMAND: |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 545 | if (host->cmd->opcode == MMC_STOP_TRANSMISSION) |
Richard Zhu | 58ac817 | 2011-03-21 13:22:16 +0800 | [diff] [blame] | 546 | val |= SDHCI_CMD_ABORTCMD; |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 547 | |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 548 | if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) && |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 549 | (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)) |
Lucas Stach | 361b848 | 2013-03-15 09:49:26 +0100 | [diff] [blame] | 550 | imx_data->multiblock_status = MULTIBLK_IN_PROCESS; |
| 551 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 552 | if (esdhc_is_usdhc(imx_data)) |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 553 | writel(val << 16, |
| 554 | host->ioaddr + SDHCI_TRANSFER_MODE); |
Shawn Guo | 69f5469 | 2013-01-21 19:02:24 +0800 | [diff] [blame] | 555 | else |
Shawn Guo | 95a2482 | 2011-09-19 17:32:21 +0800 | [diff] [blame] | 556 | writel(val << 16 | imx_data->scratchpad, |
| 557 | host->ioaddr + SDHCI_TRANSFER_MODE); |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 558 | return; |
| 559 | case SDHCI_BLOCK_SIZE: |
| 560 | val &= ~SDHCI_MAKE_BLKSZ(0x7, 0); |
| 561 | break; |
| 562 | } |
| 563 | esdhc_clrset_le(host, 0xffff, val, reg); |
| 564 | } |
| 565 | |
| 566 | static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg) |
| 567 | { |
Wilson Callan | 9a0985b | 2012-07-19 02:49:16 -0400 | [diff] [blame] | 568 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 569 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 570 | u32 new_val; |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 571 | u32 mask; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 572 | |
| 573 | switch (reg) { |
| 574 | case SDHCI_POWER_CONTROL: |
| 575 | /* |
| 576 | * FSL put some DMA bits here |
| 577 | * If your board has a regulator, code should be here |
| 578 | */ |
| 579 | return; |
| 580 | case SDHCI_HOST_CONTROL: |
Shawn Guo | 6b40d18 | 2013-01-15 23:36:52 +0800 | [diff] [blame] | 581 | /* FSL messed up here, so we need to manually compose it. */ |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 582 | new_val = val & SDHCI_CTRL_LED; |
Masanari Iida | 7122bbb | 2012-08-05 23:25:40 +0900 | [diff] [blame] | 583 | /* ensure the endianness */ |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 584 | new_val |= ESDHC_HOST_CONTROL_LE; |
Wilson Callan | 9a0985b | 2012-07-19 02:49:16 -0400 | [diff] [blame] | 585 | /* bits 8&9 are reserved on mx25 */ |
| 586 | if (!is_imx25_esdhc(imx_data)) { |
| 587 | /* DMA mode bits are shifted */ |
| 588 | new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5; |
| 589 | } |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 590 | |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 591 | /* |
| 592 | * Do not touch buswidth bits here. This is done in |
| 593 | * esdhc_pltfm_bus_width. |
Martin Fuzzey | f682574 | 2013-04-15 17:08:35 +0200 | [diff] [blame] | 594 | * Do not touch the D3CD bit either which is used for the |
| 595 | * SDIO interrupt errata workaround. |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 596 | */ |
Martin Fuzzey | f682574 | 2013-04-15 17:08:35 +0200 | [diff] [blame] | 597 | mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD); |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 598 | |
| 599 | esdhc_clrset_le(host, mask, new_val, reg); |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 600 | return; |
| 601 | } |
| 602 | esdhc_clrset_le(host, 0xff, val, reg); |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 603 | |
| 604 | /* |
| 605 | * The esdhc has a design violation to SDHC spec which tells |
| 606 | * that software reset should not affect card detection circuit. |
| 607 | * But esdhc clears its SYSCTL register bits [0..2] during the |
| 608 | * software reset. This will stop those clocks that card detection |
| 609 | * circuit relies on. To work around it, we turn the clocks on back |
| 610 | * to keep card detection circuit functional. |
| 611 | */ |
Shawn Guo | 58c8c4f | 2013-01-21 19:02:25 +0800 | [diff] [blame] | 612 | if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) { |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 613 | esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL); |
Shawn Guo | 58c8c4f | 2013-01-21 19:02:25 +0800 | [diff] [blame] | 614 | /* |
| 615 | * The reset on usdhc fails to clear MIX_CTRL register. |
| 616 | * Do it manually here. |
| 617 | */ |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 618 | if (esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | d131a71 | 2013-11-04 16:38:26 +0800 | [diff] [blame] | 619 | /* the tuning bits should be kept during reset */ |
| 620 | new_val = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 621 | writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK, |
| 622 | host->ioaddr + ESDHC_MIX_CTRL); |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 623 | imx_data->is_ddr = 0; |
| 624 | } |
Shawn Guo | 58c8c4f | 2013-01-21 19:02:25 +0800 | [diff] [blame] | 625 | } |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 626 | } |
| 627 | |
Lucas Stach | 0ddf03c | 2013-06-05 15:13:26 +0200 | [diff] [blame] | 628 | static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host) |
| 629 | { |
| 630 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Lucas Stach | 0ddf03c | 2013-06-05 15:13:26 +0200 | [diff] [blame] | 631 | |
Dong Aisheng | a3bd4f9 | 2015-07-22 20:53:09 +0800 | [diff] [blame] | 632 | return pltfm_host->clock; |
Lucas Stach | 0ddf03c | 2013-06-05 15:13:26 +0200 | [diff] [blame] | 633 | } |
| 634 | |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 635 | static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host) |
| 636 | { |
| 637 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
| 638 | |
Dong Aisheng | a974862 | 2013-12-26 15:23:53 +0800 | [diff] [blame] | 639 | return pltfm_host->clock / 256 / 16; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 640 | } |
| 641 | |
Lucas Stach | 8ba9580 | 2013-06-05 15:13:25 +0200 | [diff] [blame] | 642 | static inline void esdhc_pltfm_set_clock(struct sdhci_host *host, |
| 643 | unsigned int clock) |
| 644 | { |
| 645 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 646 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | a974862 | 2013-12-26 15:23:53 +0800 | [diff] [blame] | 647 | unsigned int host_clock = pltfm_host->clock; |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 648 | int pre_div = 2; |
| 649 | int div = 1; |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 650 | u32 temp, val; |
Lucas Stach | 8ba9580 | 2013-06-05 15:13:25 +0200 | [diff] [blame] | 651 | |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 652 | if (clock == 0) { |
Russell King | 1650d0c | 2014-04-25 12:58:50 +0100 | [diff] [blame] | 653 | host->mmc->actual_clock = 0; |
| 654 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 655 | if (esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 656 | val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 657 | writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON, |
| 658 | host->ioaddr + ESDHC_VENDOR_SPEC); |
| 659 | } |
Russell King | 373073e | 2014-04-25 12:58:45 +0100 | [diff] [blame] | 660 | return; |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 661 | } |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 662 | |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 663 | if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr) |
Dong Aisheng | 5f7886c | 2013-09-13 19:11:36 +0800 | [diff] [blame] | 664 | pre_div = 1; |
| 665 | |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 666 | temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL); |
| 667 | temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN |
| 668 | | ESDHC_CLOCK_MASK); |
| 669 | sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL); |
| 670 | |
| 671 | while (host_clock / pre_div / 16 > clock && pre_div < 256) |
| 672 | pre_div *= 2; |
| 673 | |
| 674 | while (host_clock / pre_div / div > clock && div < 16) |
| 675 | div++; |
| 676 | |
Dong Aisheng | e76b855 | 2013-09-13 19:11:37 +0800 | [diff] [blame] | 677 | host->mmc->actual_clock = host_clock / pre_div / div; |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 678 | dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n", |
Dong Aisheng | e76b855 | 2013-09-13 19:11:37 +0800 | [diff] [blame] | 679 | clock, host->mmc->actual_clock); |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 680 | |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 681 | if (imx_data->is_ddr) |
| 682 | pre_div >>= 2; |
| 683 | else |
| 684 | pre_div >>= 1; |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 685 | div--; |
| 686 | |
| 687 | temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL); |
| 688 | temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN |
| 689 | | (div << ESDHC_DIVIDER_SHIFT) |
| 690 | | (pre_div << ESDHC_PREDIV_SHIFT)); |
| 691 | sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL); |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 692 | |
Shawn Guo | 9d61c00 | 2013-10-17 15:19:45 +0800 | [diff] [blame] | 693 | if (esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | fed2f6e | 2013-09-13 19:11:33 +0800 | [diff] [blame] | 694 | val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); |
| 695 | writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON, |
| 696 | host->ioaddr + ESDHC_VENDOR_SPEC); |
| 697 | } |
| 698 | |
Dong Aisheng | d31fc00 | 2013-09-13 19:11:32 +0800 | [diff] [blame] | 699 | mdelay(1); |
Lucas Stach | 8ba9580 | 2013-06-05 15:13:25 +0200 | [diff] [blame] | 700 | } |
| 701 | |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 702 | static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host) |
| 703 | { |
Shawn Guo | 842afc0 | 2011-07-06 22:57:48 +0800 | [diff] [blame] | 704 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 705 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Shawn Guo | 842afc0 | 2011-07-06 22:57:48 +0800 | [diff] [blame] | 706 | struct esdhc_platform_data *boarddata = &imx_data->boarddata; |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 707 | |
| 708 | switch (boarddata->wp_type) { |
| 709 | case ESDHC_WP_GPIO: |
Shawn Guo | fbe5fdd | 2012-12-11 22:32:20 +0800 | [diff] [blame] | 710 | return mmc_gpio_get_ro(host->mmc); |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 711 | case ESDHC_WP_CONTROLLER: |
| 712 | return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) & |
| 713 | SDHCI_WRITE_PROTECT); |
| 714 | case ESDHC_WP_NONE: |
| 715 | break; |
| 716 | } |
| 717 | |
| 718 | return -ENOSYS; |
| 719 | } |
| 720 | |
Russell King | 2317f56 | 2014-04-25 12:57:07 +0100 | [diff] [blame] | 721 | static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width) |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 722 | { |
| 723 | u32 ctrl; |
| 724 | |
| 725 | switch (width) { |
| 726 | case MMC_BUS_WIDTH_8: |
| 727 | ctrl = ESDHC_CTRL_8BITBUS; |
| 728 | break; |
| 729 | case MMC_BUS_WIDTH_4: |
| 730 | ctrl = ESDHC_CTRL_4BITBUS; |
| 731 | break; |
| 732 | default: |
| 733 | ctrl = 0; |
| 734 | break; |
| 735 | } |
| 736 | |
| 737 | esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl, |
| 738 | SDHCI_HOST_CONTROL); |
Sascha Hauer | af51079 | 2013-01-21 19:02:28 +0800 | [diff] [blame] | 739 | } |
| 740 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 741 | static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val) |
| 742 | { |
| 743 | u32 reg; |
| 744 | |
| 745 | /* FIXME: delay a bit for card to be ready for next tuning due to errors */ |
| 746 | mdelay(1); |
| 747 | |
| 748 | reg = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 749 | reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL | |
| 750 | ESDHC_MIX_CTRL_FBCLK_SEL; |
| 751 | writel(reg, host->ioaddr + ESDHC_MIX_CTRL); |
| 752 | writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS); |
| 753 | dev_dbg(mmc_dev(host->mmc), |
| 754 | "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n", |
| 755 | val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS)); |
| 756 | } |
| 757 | |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 758 | static void esdhc_post_tuning(struct sdhci_host *host) |
| 759 | { |
| 760 | u32 reg; |
| 761 | |
| 762 | reg = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 763 | reg &= ~ESDHC_MIX_CTRL_EXE_TUNE; |
| 764 | writel(reg, host->ioaddr + ESDHC_MIX_CTRL); |
| 765 | } |
| 766 | |
| 767 | static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode) |
| 768 | { |
| 769 | int min, max, avg, ret; |
| 770 | |
| 771 | /* find the mininum delay first which can pass tuning */ |
| 772 | min = ESDHC_TUNE_CTRL_MIN; |
| 773 | while (min < ESDHC_TUNE_CTRL_MAX) { |
| 774 | esdhc_prepare_tuning(host, min); |
Chaotian Jing | 9979dbe | 2015-10-27 14:24:28 +0800 | [diff] [blame] | 775 | if (!mmc_send_tuning(host->mmc, opcode, NULL)) |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 776 | break; |
| 777 | min += ESDHC_TUNE_CTRL_STEP; |
| 778 | } |
| 779 | |
| 780 | /* find the maxinum delay which can not pass tuning */ |
| 781 | max = min + ESDHC_TUNE_CTRL_STEP; |
| 782 | while (max < ESDHC_TUNE_CTRL_MAX) { |
| 783 | esdhc_prepare_tuning(host, max); |
Chaotian Jing | 9979dbe | 2015-10-27 14:24:28 +0800 | [diff] [blame] | 784 | if (mmc_send_tuning(host->mmc, opcode, NULL)) { |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 785 | max -= ESDHC_TUNE_CTRL_STEP; |
| 786 | break; |
| 787 | } |
| 788 | max += ESDHC_TUNE_CTRL_STEP; |
| 789 | } |
| 790 | |
| 791 | /* use average delay to get the best timing */ |
| 792 | avg = (min + max) / 2; |
| 793 | esdhc_prepare_tuning(host, avg); |
Chaotian Jing | 9979dbe | 2015-10-27 14:24:28 +0800 | [diff] [blame] | 794 | ret = mmc_send_tuning(host->mmc, opcode, NULL); |
Dong Aisheng | 0322191 | 2013-09-13 19:11:34 +0800 | [diff] [blame] | 795 | esdhc_post_tuning(host); |
| 796 | |
| 797 | dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n", |
| 798 | ret ? "failed" : "passed", avg, ret); |
| 799 | |
| 800 | return ret; |
| 801 | } |
| 802 | |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 803 | static int esdhc_change_pinstate(struct sdhci_host *host, |
| 804 | unsigned int uhs) |
| 805 | { |
| 806 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 807 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 808 | struct pinctrl_state *pinctrl; |
| 809 | |
| 810 | dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs); |
| 811 | |
| 812 | if (IS_ERR(imx_data->pinctrl) || |
| 813 | IS_ERR(imx_data->pins_default) || |
| 814 | IS_ERR(imx_data->pins_100mhz) || |
| 815 | IS_ERR(imx_data->pins_200mhz)) |
| 816 | return -EINVAL; |
| 817 | |
| 818 | switch (uhs) { |
| 819 | case MMC_TIMING_UHS_SDR50: |
| 820 | pinctrl = imx_data->pins_100mhz; |
| 821 | break; |
| 822 | case MMC_TIMING_UHS_SDR104: |
Dong Aisheng | 429a5b4 | 2013-10-30 22:10:42 +0800 | [diff] [blame] | 823 | case MMC_TIMING_MMC_HS200: |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 824 | case MMC_TIMING_MMC_HS400: |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 825 | pinctrl = imx_data->pins_200mhz; |
| 826 | break; |
| 827 | default: |
| 828 | /* back to default state for other legacy timing */ |
| 829 | pinctrl = imx_data->pins_default; |
| 830 | } |
| 831 | |
| 832 | return pinctrl_select_state(imx_data->pinctrl, pinctrl); |
| 833 | } |
| 834 | |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 835 | /* |
| 836 | * For HS400 eMMC, there is a data_strobe line, this signal is generated |
| 837 | * by the device and used for data output and CRC status response output |
| 838 | * in HS400 mode. The frequency of this signal follows the frequency of |
| 839 | * CLK generated by host. Host receive the data which is aligned to the |
| 840 | * edge of data_strobe line. Due to the time delay between CLK line and |
| 841 | * data_strobe line, if the delay time is larger than one clock cycle, |
| 842 | * then CLK and data_strobe line will misaligned, read error shows up. |
| 843 | * So when the CLK is higher than 100MHz, each clock cycle is short enough, |
| 844 | * host should config the delay target. |
| 845 | */ |
| 846 | static void esdhc_set_strobe_dll(struct sdhci_host *host) |
| 847 | { |
| 848 | u32 v; |
| 849 | |
| 850 | if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) { |
| 851 | /* force a reset on strobe dll */ |
| 852 | writel(ESDHC_STROBE_DLL_CTRL_RESET, |
| 853 | host->ioaddr + ESDHC_STROBE_DLL_CTRL); |
| 854 | /* |
| 855 | * enable strobe dll ctrl and adjust the delay target |
| 856 | * for the uSDHC loopback read clock |
| 857 | */ |
| 858 | v = ESDHC_STROBE_DLL_CTRL_ENABLE | |
| 859 | (7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT); |
| 860 | writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL); |
| 861 | /* wait 1us to make sure strobe dll status register stable */ |
| 862 | udelay(1); |
| 863 | v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS); |
| 864 | if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK)) |
| 865 | dev_warn(mmc_dev(host->mmc), |
| 866 | "warning! HS400 strobe DLL status REF not lock!\n"); |
| 867 | if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK)) |
| 868 | dev_warn(mmc_dev(host->mmc), |
| 869 | "warning! HS400 strobe DLL status SLV not lock!\n"); |
| 870 | } |
| 871 | } |
| 872 | |
Russell King | 850a29b | 2014-04-25 12:59:41 +0100 | [diff] [blame] | 873 | static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing) |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 874 | { |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 875 | u32 m; |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 876 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 877 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | 602519b | 2013-10-18 19:48:47 +0800 | [diff] [blame] | 878 | struct esdhc_platform_data *boarddata = &imx_data->boarddata; |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 879 | |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 880 | /* disable ddr mode and disable HS400 mode */ |
| 881 | m = readl(host->ioaddr + ESDHC_MIX_CTRL); |
| 882 | m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN); |
| 883 | imx_data->is_ddr = 0; |
| 884 | |
Russell King | 850a29b | 2014-04-25 12:59:41 +0100 | [diff] [blame] | 885 | switch (timing) { |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 886 | case MMC_TIMING_UHS_SDR12: |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 887 | case MMC_TIMING_UHS_SDR25: |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 888 | case MMC_TIMING_UHS_SDR50: |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 889 | case MMC_TIMING_UHS_SDR104: |
Dong Aisheng | 429a5b4 | 2013-10-30 22:10:42 +0800 | [diff] [blame] | 890 | case MMC_TIMING_MMC_HS200: |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 891 | writel(m, host->ioaddr + ESDHC_MIX_CTRL); |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 892 | break; |
| 893 | case MMC_TIMING_UHS_DDR50: |
Aisheng Dong | 69f5bf3 | 2014-05-09 14:53:15 +0800 | [diff] [blame] | 894 | case MMC_TIMING_MMC_DDR52: |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 895 | m |= ESDHC_MIX_CTRL_DDREN; |
| 896 | writel(m, host->ioaddr + ESDHC_MIX_CTRL); |
Dong Aisheng | de5bdbf | 2013-10-18 19:48:46 +0800 | [diff] [blame] | 897 | imx_data->is_ddr = 1; |
Dong Aisheng | 602519b | 2013-10-18 19:48:47 +0800 | [diff] [blame] | 898 | if (boarddata->delay_line) { |
| 899 | u32 v; |
| 900 | v = boarddata->delay_line << |
| 901 | ESDHC_DLL_OVERRIDE_VAL_SHIFT | |
| 902 | (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT); |
| 903 | if (is_imx53_esdhc(imx_data)) |
| 904 | v <<= 1; |
| 905 | writel(v, host->ioaddr + ESDHC_DLL_CTRL); |
| 906 | } |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 907 | break; |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 908 | case MMC_TIMING_MMC_HS400: |
| 909 | m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN; |
| 910 | writel(m, host->ioaddr + ESDHC_MIX_CTRL); |
| 911 | imx_data->is_ddr = 1; |
| 912 | esdhc_set_strobe_dll(host); |
| 913 | break; |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 914 | } |
| 915 | |
Russell King | 850a29b | 2014-04-25 12:59:41 +0100 | [diff] [blame] | 916 | esdhc_change_pinstate(host, timing); |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 917 | } |
| 918 | |
Russell King | 0718e59 | 2014-04-25 12:57:18 +0100 | [diff] [blame] | 919 | static void esdhc_reset(struct sdhci_host *host, u8 mask) |
| 920 | { |
| 921 | sdhci_reset(host, mask); |
| 922 | |
| 923 | sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); |
| 924 | sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); |
| 925 | } |
| 926 | |
Aisheng Dong | 10fd0ad | 2014-08-27 15:26:28 +0800 | [diff] [blame] | 927 | static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host) |
| 928 | { |
| 929 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 930 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Aisheng Dong | 10fd0ad | 2014-08-27 15:26:28 +0800 | [diff] [blame] | 931 | |
| 932 | return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27; |
| 933 | } |
| 934 | |
Aisheng Dong | e33eb8e2 | 2014-08-27 15:26:30 +0800 | [diff] [blame] | 935 | static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd) |
| 936 | { |
| 937 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 938 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Aisheng Dong | e33eb8e2 | 2014-08-27 15:26:30 +0800 | [diff] [blame] | 939 | |
| 940 | /* use maximum timeout counter */ |
| 941 | sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE, |
| 942 | SDHCI_TIMEOUT_CONTROL); |
| 943 | } |
| 944 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 945 | static struct sdhci_ops sdhci_esdhc_ops = { |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 946 | .read_l = esdhc_readl_le, |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 947 | .read_w = esdhc_readw_le, |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 948 | .write_l = esdhc_writel_le, |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 949 | .write_w = esdhc_writew_le, |
| 950 | .write_b = esdhc_writeb_le, |
Lucas Stach | 8ba9580 | 2013-06-05 15:13:25 +0200 | [diff] [blame] | 951 | .set_clock = esdhc_pltfm_set_clock, |
Lucas Stach | 0ddf03c | 2013-06-05 15:13:26 +0200 | [diff] [blame] | 952 | .get_max_clock = esdhc_pltfm_get_max_clock, |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 953 | .get_min_clock = esdhc_pltfm_get_min_clock, |
Aisheng Dong | 10fd0ad | 2014-08-27 15:26:28 +0800 | [diff] [blame] | 954 | .get_max_timeout_count = esdhc_get_max_timeout_count, |
Shawn Guo | 913413c | 2011-06-21 22:41:51 +0800 | [diff] [blame] | 955 | .get_ro = esdhc_pltfm_get_ro, |
Aisheng Dong | e33eb8e2 | 2014-08-27 15:26:30 +0800 | [diff] [blame] | 956 | .set_timeout = esdhc_set_timeout, |
Russell King | 2317f56 | 2014-04-25 12:57:07 +0100 | [diff] [blame] | 957 | .set_bus_width = esdhc_pltfm_set_bus_width, |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 958 | .set_uhs_signaling = esdhc_set_uhs_signaling, |
Russell King | 0718e59 | 2014-04-25 12:57:18 +0100 | [diff] [blame] | 959 | .reset = esdhc_reset, |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 960 | }; |
| 961 | |
Lars-Peter Clausen | 1db5eeb | 2013-03-13 19:26:03 +0100 | [diff] [blame] | 962 | static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = { |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 963 | .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT |
| 964 | | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
| 965 | | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 966 | | SDHCI_QUIRK_BROKEN_CARD_DETECTION, |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 967 | .ops = &sdhci_esdhc_ops, |
| 968 | }; |
| 969 | |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 970 | #ifdef CONFIG_OF |
Bill Pemberton | c3be1ef | 2012-11-19 13:23:06 -0500 | [diff] [blame] | 971 | static int |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 972 | sdhci_esdhc_imx_probe_dt(struct platform_device *pdev, |
Sascha Hauer | 07bf2b5 | 2015-03-24 14:45:04 +0100 | [diff] [blame] | 973 | struct sdhci_host *host, |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 974 | struct pltfm_imx_data *imx_data) |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 975 | { |
| 976 | struct device_node *np = pdev->dev.of_node; |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 977 | struct esdhc_platform_data *boarddata = &imx_data->boarddata; |
Dong Aisheng | 4800e87 | 2015-07-22 20:53:05 +0800 | [diff] [blame] | 978 | int ret; |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 979 | |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 980 | if (of_get_property(np, "fsl,wp-controller", NULL)) |
| 981 | boarddata->wp_type = ESDHC_WP_CONTROLLER; |
| 982 | |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 983 | boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0); |
| 984 | if (gpio_is_valid(boarddata->wp_gpio)) |
| 985 | boarddata->wp_type = ESDHC_WP_GPIO; |
| 986 | |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 987 | of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step); |
Dong Aisheng | d87fc96 | 2016-07-12 15:46:15 +0800 | [diff] [blame] | 988 | of_property_read_u32(np, "fsl,tuning-start-tap", |
| 989 | &boarddata->tuning_start_tap); |
Haibo Chen | d407e30ba | 2015-08-11 19:38:27 +0800 | [diff] [blame] | 990 | |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 991 | if (of_find_property(np, "no-1-8-v", NULL)) |
| 992 | boarddata->support_vsel = false; |
| 993 | else |
| 994 | boarddata->support_vsel = true; |
| 995 | |
Dong Aisheng | 602519b | 2013-10-18 19:48:47 +0800 | [diff] [blame] | 996 | if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line)) |
| 997 | boarddata->delay_line = 0; |
| 998 | |
Sascha Hauer | 07bf2b5 | 2015-03-24 14:45:04 +0100 | [diff] [blame] | 999 | mmc_of_parse_voltage(np, &host->ocr_mask); |
| 1000 | |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 1001 | /* sdr50 and sdr104 needs work on 1.8v signal voltage */ |
| 1002 | if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) && |
| 1003 | !IS_ERR(imx_data->pins_default)) { |
| 1004 | imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl, |
| 1005 | ESDHC_PINCTRL_STATE_100MHZ); |
| 1006 | imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl, |
| 1007 | ESDHC_PINCTRL_STATE_200MHZ); |
| 1008 | if (IS_ERR(imx_data->pins_100mhz) || |
| 1009 | IS_ERR(imx_data->pins_200mhz)) { |
| 1010 | dev_warn(mmc_dev(host->mmc), |
| 1011 | "could not get ultra high speed state, work on normal mode\n"); |
| 1012 | /* |
| 1013 | * fall back to not support uhs by specify no 1.8v quirk |
| 1014 | */ |
| 1015 | host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V; |
| 1016 | } |
| 1017 | } else { |
| 1018 | host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V; |
| 1019 | } |
| 1020 | |
Fabio Estevam | 1506411 | 2015-05-09 09:57:08 -0300 | [diff] [blame] | 1021 | /* call to generic mmc_of_parse to support additional capabilities */ |
Dong Aisheng | 4800e87 | 2015-07-22 20:53:05 +0800 | [diff] [blame] | 1022 | ret = mmc_of_parse(host->mmc); |
| 1023 | if (ret) |
| 1024 | return ret; |
| 1025 | |
Arnd Bergmann | 287980e | 2016-05-27 23:23:25 +0200 | [diff] [blame] | 1026 | if (mmc_gpio_get_cd(host->mmc) >= 0) |
Dong Aisheng | 4800e87 | 2015-07-22 20:53:05 +0800 | [diff] [blame] | 1027 | host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION; |
| 1028 | |
| 1029 | return 0; |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 1030 | } |
| 1031 | #else |
| 1032 | static inline int |
| 1033 | sdhci_esdhc_imx_probe_dt(struct platform_device *pdev, |
Sascha Hauer | 07bf2b5 | 2015-03-24 14:45:04 +0100 | [diff] [blame] | 1034 | struct sdhci_host *host, |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 1035 | struct pltfm_imx_data *imx_data) |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 1036 | { |
| 1037 | return -ENODEV; |
| 1038 | } |
| 1039 | #endif |
| 1040 | |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 1041 | static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev, |
| 1042 | struct sdhci_host *host, |
| 1043 | struct pltfm_imx_data *imx_data) |
| 1044 | { |
| 1045 | struct esdhc_platform_data *boarddata = &imx_data->boarddata; |
| 1046 | int err; |
| 1047 | |
| 1048 | if (!host->mmc->parent->platform_data) { |
| 1049 | dev_err(mmc_dev(host->mmc), "no board data!\n"); |
| 1050 | return -EINVAL; |
| 1051 | } |
| 1052 | |
| 1053 | imx_data->boarddata = *((struct esdhc_platform_data *) |
| 1054 | host->mmc->parent->platform_data); |
| 1055 | /* write_protect */ |
| 1056 | if (boarddata->wp_type == ESDHC_WP_GPIO) { |
| 1057 | err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio); |
| 1058 | if (err) { |
| 1059 | dev_err(mmc_dev(host->mmc), |
| 1060 | "failed to request write-protect gpio!\n"); |
| 1061 | return err; |
| 1062 | } |
| 1063 | host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH; |
| 1064 | } |
| 1065 | |
| 1066 | /* card_detect */ |
| 1067 | switch (boarddata->cd_type) { |
| 1068 | case ESDHC_CD_GPIO: |
| 1069 | err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0); |
| 1070 | if (err) { |
| 1071 | dev_err(mmc_dev(host->mmc), |
| 1072 | "failed to request card-detect gpio!\n"); |
| 1073 | return err; |
| 1074 | } |
| 1075 | /* fall through */ |
| 1076 | |
| 1077 | case ESDHC_CD_CONTROLLER: |
| 1078 | /* we have a working card_detect back */ |
| 1079 | host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION; |
| 1080 | break; |
| 1081 | |
| 1082 | case ESDHC_CD_PERMANENT: |
| 1083 | host->mmc->caps |= MMC_CAP_NONREMOVABLE; |
| 1084 | break; |
| 1085 | |
| 1086 | case ESDHC_CD_NONE: |
| 1087 | break; |
| 1088 | } |
| 1089 | |
| 1090 | switch (boarddata->max_bus_width) { |
| 1091 | case 8: |
| 1092 | host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA; |
| 1093 | break; |
| 1094 | case 4: |
| 1095 | host->mmc->caps |= MMC_CAP_4_BIT_DATA; |
| 1096 | break; |
| 1097 | case 1: |
| 1098 | default: |
| 1099 | host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA; |
| 1100 | break; |
| 1101 | } |
| 1102 | |
| 1103 | return 0; |
| 1104 | } |
| 1105 | |
Bill Pemberton | c3be1ef | 2012-11-19 13:23:06 -0500 | [diff] [blame] | 1106 | static int sdhci_esdhc_imx_probe(struct platform_device *pdev) |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1107 | { |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 1108 | const struct of_device_id *of_id = |
| 1109 | of_match_device(imx_esdhc_dt_ids, &pdev->dev); |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1110 | struct sdhci_pltfm_host *pltfm_host; |
| 1111 | struct sdhci_host *host; |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 1112 | int err; |
Richard Zhu | e149860 | 2011-03-25 09:18:27 -0400 | [diff] [blame] | 1113 | struct pltfm_imx_data *imx_data; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1114 | |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 1115 | host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, |
| 1116 | sizeof(*imx_data)); |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1117 | if (IS_ERR(host)) |
| 1118 | return PTR_ERR(host); |
| 1119 | |
| 1120 | pltfm_host = sdhci_priv(host); |
| 1121 | |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 1122 | imx_data = sdhci_pltfm_priv(pltfm_host); |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 1123 | |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 1124 | imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *) |
| 1125 | pdev->id_entry->driver_data; |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1126 | |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1127 | imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); |
| 1128 | if (IS_ERR(imx_data->clk_ipg)) { |
| 1129 | err = PTR_ERR(imx_data->clk_ipg); |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1130 | goto free_sdhci; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1131 | } |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1132 | |
| 1133 | imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); |
| 1134 | if (IS_ERR(imx_data->clk_ahb)) { |
| 1135 | err = PTR_ERR(imx_data->clk_ahb); |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1136 | goto free_sdhci; |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1137 | } |
| 1138 | |
| 1139 | imx_data->clk_per = devm_clk_get(&pdev->dev, "per"); |
| 1140 | if (IS_ERR(imx_data->clk_per)) { |
| 1141 | err = PTR_ERR(imx_data->clk_per); |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1142 | goto free_sdhci; |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1143 | } |
| 1144 | |
| 1145 | pltfm_host->clk = imx_data->clk_per; |
Dong Aisheng | a974862 | 2013-12-26 15:23:53 +0800 | [diff] [blame] | 1146 | pltfm_host->clock = clk_get_rate(pltfm_host->clk); |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1147 | clk_prepare_enable(imx_data->clk_per); |
| 1148 | clk_prepare_enable(imx_data->clk_ipg); |
| 1149 | clk_prepare_enable(imx_data->clk_ahb); |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1150 | |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 1151 | imx_data->pinctrl = devm_pinctrl_get(&pdev->dev); |
Dong Aisheng | e62d8b8 | 2012-05-11 14:56:01 +0800 | [diff] [blame] | 1152 | if (IS_ERR(imx_data->pinctrl)) { |
| 1153 | err = PTR_ERR(imx_data->pinctrl); |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1154 | goto disable_clk; |
Dong Aisheng | e62d8b8 | 2012-05-11 14:56:01 +0800 | [diff] [blame] | 1155 | } |
| 1156 | |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 1157 | imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl, |
| 1158 | PINCTRL_STATE_DEFAULT); |
Dirk Behme | cd529af | 2014-10-01 04:25:32 -0500 | [diff] [blame] | 1159 | if (IS_ERR(imx_data->pins_default)) |
| 1160 | dev_warn(mmc_dev(host->mmc), "could not get default state\n"); |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 1161 | |
Shawn Guo | f47c4bb | 2013-10-17 15:19:47 +0800 | [diff] [blame] | 1162 | if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207) |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 1163 | /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */ |
Richard Zhu | 97e4ba6 | 2011-08-11 16:51:46 -0400 | [diff] [blame] | 1164 | host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK |
| 1165 | | SDHCI_QUIRK_BROKEN_ADMA; |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 1166 | |
Shawn Guo | f750ba9 | 2011-11-10 16:39:32 +0800 | [diff] [blame] | 1167 | /* |
| 1168 | * The imx6q ROM code will change the default watermark level setting |
| 1169 | * to something insane. Change it back here. |
| 1170 | */ |
Dong Aisheng | 69ed60e | 2013-10-18 19:48:49 +0800 | [diff] [blame] | 1171 | if (esdhc_is_usdhc(imx_data)) { |
Dong Aisheng | cc17e12 | 2016-07-12 15:46:13 +0800 | [diff] [blame] | 1172 | writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL); |
Haibo Chen | e31e67c | 2015-08-11 19:38:31 +0800 | [diff] [blame] | 1173 | |
Dong Aisheng | 69ed60e | 2013-10-18 19:48:49 +0800 | [diff] [blame] | 1174 | host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN; |
Dong Aisheng | e2997c9 | 2013-10-30 22:09:52 +0800 | [diff] [blame] | 1175 | host->mmc->caps |= MMC_CAP_1_8V_DDR; |
Dong Aisheng | 1809443 | 2015-05-27 18:13:28 +0800 | [diff] [blame] | 1176 | |
Haibo Chen | fd44954 | 2015-08-11 19:38:30 +0800 | [diff] [blame] | 1177 | /* |
| 1178 | * ROM code will change the bit burst_length_enable setting |
| 1179 | * to zero if this usdhc is choosed to boot system. Change |
| 1180 | * it back here, otherwise it will impact the performance a |
| 1181 | * lot. This bit is used to enable/disable the burst length |
| 1182 | * for the external AHB2AXI bridge, it's usefully especially |
| 1183 | * for INCR transfer because without burst length indicator, |
| 1184 | * the AHB2AXI bridge does not know the burst length in |
| 1185 | * advance. And without burst length indicator, AHB INCR |
| 1186 | * transfer can only be converted to singles on the AXI side. |
| 1187 | */ |
| 1188 | writel(readl(host->ioaddr + SDHCI_HOST_CONTROL) |
| 1189 | | ESDHC_BURST_LEN_EN_INCR, |
| 1190 | host->ioaddr + SDHCI_HOST_CONTROL); |
| 1191 | |
Dong Aisheng | 4245aff | 2015-05-27 18:13:31 +0800 | [diff] [blame] | 1192 | if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200)) |
| 1193 | host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200; |
| 1194 | |
Dong Aisheng | 1809443 | 2015-05-27 18:13:28 +0800 | [diff] [blame] | 1195 | /* |
| 1196 | * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL |
| 1197 | * TO1.1, it's harmless for MX6SL |
| 1198 | */ |
| 1199 | writel(readl(host->ioaddr + 0x6c) | BIT(7), |
| 1200 | host->ioaddr + 0x6c); |
Dong Aisheng | ca8cc0f | 2016-07-12 15:46:14 +0800 | [diff] [blame] | 1201 | |
| 1202 | /* disable DLL_CTRL delay line settings */ |
| 1203 | writel(0x0, host->ioaddr + ESDHC_DLL_CTRL); |
Dong Aisheng | 69ed60e | 2013-10-18 19:48:49 +0800 | [diff] [blame] | 1204 | } |
Shawn Guo | f750ba9 | 2011-11-10 16:39:32 +0800 | [diff] [blame] | 1205 | |
Dong Aisheng | 6e9fd28 | 2013-10-18 19:48:43 +0800 | [diff] [blame] | 1206 | if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) |
| 1207 | sdhci_esdhc_ops.platform_execute_tuning = |
| 1208 | esdhc_executing_tuning; |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 1209 | |
| 1210 | if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) |
| 1211 | writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) | |
Dong Aisheng | d87fc96 | 2016-07-12 15:46:15 +0800 | [diff] [blame] | 1212 | ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP_DEFAULT, |
Dong Aisheng | 8b2bb0ad | 2013-11-04 16:38:27 +0800 | [diff] [blame] | 1213 | host->ioaddr + ESDHC_TUNING_CTRL); |
| 1214 | |
Dong Aisheng | 1809443 | 2015-05-27 18:13:28 +0800 | [diff] [blame] | 1215 | if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536) |
| 1216 | host->quirks |= SDHCI_QUIRK_BROKEN_ADMA; |
| 1217 | |
Haibo Chen | 28b0767 | 2015-08-11 19:38:26 +0800 | [diff] [blame] | 1218 | if (imx_data->socdata->flags & ESDHC_FLAG_HS400) |
| 1219 | host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400; |
| 1220 | |
Dong Aisheng | 91fa425 | 2015-07-22 20:53:06 +0800 | [diff] [blame] | 1221 | if (of_id) |
| 1222 | err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data); |
| 1223 | else |
| 1224 | err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data); |
| 1225 | if (err) |
| 1226 | goto disable_clk; |
Dong Aisheng | ad93220 | 2013-09-13 19:11:35 +0800 | [diff] [blame] | 1227 | |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1228 | err = sdhci_add_host(host); |
| 1229 | if (err) |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1230 | goto disable_clk; |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1231 | |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1232 | pm_runtime_set_active(&pdev->dev); |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1233 | pm_runtime_set_autosuspend_delay(&pdev->dev, 50); |
| 1234 | pm_runtime_use_autosuspend(&pdev->dev); |
| 1235 | pm_suspend_ignore_children(&pdev->dev, 1); |
Ulf Hansson | 77903c0 | 2014-12-11 15:12:25 +0100 | [diff] [blame] | 1236 | pm_runtime_enable(&pdev->dev); |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1237 | |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1238 | return 0; |
Wolfram Sang | 7e29c30 | 2011-02-26 14:44:41 +0100 | [diff] [blame] | 1239 | |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1240 | disable_clk: |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1241 | clk_disable_unprepare(imx_data->clk_per); |
| 1242 | clk_disable_unprepare(imx_data->clk_ipg); |
| 1243 | clk_disable_unprepare(imx_data->clk_ahb); |
Shawn Guo | e3af31c | 2012-11-26 14:39:43 +0800 | [diff] [blame] | 1244 | free_sdhci: |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1245 | sdhci_pltfm_free(pdev); |
| 1246 | return err; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1247 | } |
| 1248 | |
Bill Pemberton | 6e0ee71 | 2012-11-19 13:26:03 -0500 | [diff] [blame] | 1249 | static int sdhci_esdhc_imx_remove(struct platform_device *pdev) |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1250 | { |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1251 | struct sdhci_host *host = platform_get_drvdata(pdev); |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1252 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 1253 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1254 | int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff); |
| 1255 | |
Ulf Hansson | 0b41436 | 2014-12-11 14:56:15 +0100 | [diff] [blame] | 1256 | pm_runtime_get_sync(&pdev->dev); |
| 1257 | pm_runtime_disable(&pdev->dev); |
| 1258 | pm_runtime_put_noidle(&pdev->dev); |
| 1259 | |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1260 | sdhci_remove_host(host, dead); |
Wolfram Sang | 0c6d49c | 2011-02-26 14:44:39 +0100 | [diff] [blame] | 1261 | |
Ulf Hansson | 0b41436 | 2014-12-11 14:56:15 +0100 | [diff] [blame] | 1262 | clk_disable_unprepare(imx_data->clk_per); |
| 1263 | clk_disable_unprepare(imx_data->clk_ipg); |
| 1264 | clk_disable_unprepare(imx_data->clk_ahb); |
Sascha Hauer | 52dac61 | 2012-03-07 09:31:34 +0100 | [diff] [blame] | 1265 | |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1266 | sdhci_pltfm_free(pdev); |
| 1267 | |
| 1268 | return 0; |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1269 | } |
| 1270 | |
Rafael J. Wysocki | 162d6f9 | 2014-12-05 03:05:33 +0100 | [diff] [blame] | 1271 | #ifdef CONFIG_PM |
Dong Aisheng | 04143fb | 2016-07-12 15:46:12 +0800 | [diff] [blame] | 1272 | static int sdhci_esdhc_suspend(struct device *dev) |
| 1273 | { |
| 1274 | return sdhci_pltfm_suspend(dev); |
| 1275 | } |
| 1276 | |
| 1277 | static int sdhci_esdhc_resume(struct device *dev) |
| 1278 | { |
Dong Aisheng | cc17e12 | 2016-07-12 15:46:13 +0800 | [diff] [blame] | 1279 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 1280 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
| 1281 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
| 1282 | |
| 1283 | /* restore watermark setting in case it's lost in low power mode */ |
| 1284 | if (esdhc_is_usdhc(imx_data)) |
| 1285 | writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL); |
| 1286 | |
Dong Aisheng | 04143fb | 2016-07-12 15:46:12 +0800 | [diff] [blame] | 1287 | return sdhci_pltfm_resume(dev); |
| 1288 | } |
| 1289 | |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1290 | static int sdhci_esdhc_runtime_suspend(struct device *dev) |
| 1291 | { |
| 1292 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 1293 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 1294 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1295 | int ret; |
| 1296 | |
| 1297 | ret = sdhci_runtime_suspend_host(host); |
| 1298 | |
Russell King | be13855 | 2014-04-25 12:55:56 +0100 | [diff] [blame] | 1299 | if (!sdhci_sdio_irq_enabled(host)) { |
| 1300 | clk_disable_unprepare(imx_data->clk_per); |
| 1301 | clk_disable_unprepare(imx_data->clk_ipg); |
| 1302 | } |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1303 | clk_disable_unprepare(imx_data->clk_ahb); |
| 1304 | |
| 1305 | return ret; |
| 1306 | } |
| 1307 | |
| 1308 | static int sdhci_esdhc_runtime_resume(struct device *dev) |
| 1309 | { |
| 1310 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 1311 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Jisheng Zhang | 070e6d3 | 2016-02-16 21:08:20 +0800 | [diff] [blame] | 1312 | struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1313 | |
Russell King | be13855 | 2014-04-25 12:55:56 +0100 | [diff] [blame] | 1314 | if (!sdhci_sdio_irq_enabled(host)) { |
| 1315 | clk_prepare_enable(imx_data->clk_per); |
| 1316 | clk_prepare_enable(imx_data->clk_ipg); |
| 1317 | } |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1318 | clk_prepare_enable(imx_data->clk_ahb); |
| 1319 | |
| 1320 | return sdhci_runtime_resume_host(host); |
| 1321 | } |
| 1322 | #endif |
| 1323 | |
| 1324 | static const struct dev_pm_ops sdhci_esdhc_pmops = { |
Dong Aisheng | 04143fb | 2016-07-12 15:46:12 +0800 | [diff] [blame] | 1325 | SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume) |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1326 | SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend, |
| 1327 | sdhci_esdhc_runtime_resume, NULL) |
| 1328 | }; |
| 1329 | |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1330 | static struct platform_driver sdhci_esdhc_imx_driver = { |
| 1331 | .driver = { |
| 1332 | .name = "sdhci-esdhc-imx", |
Shawn Guo | abfafc2 | 2011-06-30 15:44:44 +0800 | [diff] [blame] | 1333 | .of_match_table = imx_esdhc_dt_ids, |
Dong Aisheng | 89d7e5c | 2013-11-04 16:38:29 +0800 | [diff] [blame] | 1334 | .pm = &sdhci_esdhc_pmops, |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1335 | }, |
Shawn Guo | 57ed331 | 2011-06-30 09:24:26 +0800 | [diff] [blame] | 1336 | .id_table = imx_esdhc_devtype, |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1337 | .probe = sdhci_esdhc_imx_probe, |
Bill Pemberton | 0433c14 | 2012-11-19 13:20:26 -0500 | [diff] [blame] | 1338 | .remove = sdhci_esdhc_imx_remove, |
Wolfram Sang | 95f25ef | 2010-10-15 12:21:04 +0200 | [diff] [blame] | 1339 | }; |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1340 | |
Axel Lin | d1f81a6 | 2011-11-26 12:55:43 +0800 | [diff] [blame] | 1341 | module_platform_driver(sdhci_esdhc_imx_driver); |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1342 | |
| 1343 | MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC"); |
Wolfram Sang | 035ff83 | 2015-04-20 15:51:42 +0200 | [diff] [blame] | 1344 | MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>"); |
Shawn Guo | 85d6509 | 2011-05-27 23:48:12 +0800 | [diff] [blame] | 1345 | MODULE_LICENSE("GPL v2"); |