blob: c3beb08813c6be9c7536ee408e588dcdd42dbe66 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter72b79c92014-07-25 22:53:39 +020056#define DRIVER_DATE "20140725"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300132 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300133 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300134
135 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300144
Egbert Eich1d843f92013-02-25 12:06:49 -0500145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
Chris Wilson2a2d5482012-12-03 11:49:06 +0000158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700164
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167
Damien Lespiaud79b8142014-05-13 23:32:23 +0100168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
Damien Lespiaud063ae42014-05-13 23:32:21 +0100171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
Borun Fub04c5bd2014-07-12 10:02:27 +0530182#define for_each_power_domain(domain, mask) \
183 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
184 if ((1 << (domain)) & (mask))
185
Daniel Vettere7b903d2013-06-05 13:34:14 +0200186struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100187struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200188
Daniel Vettere2b78262013-06-07 23:10:03 +0200189enum intel_dpll_id {
190 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
191 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300192 DPLL_ID_PCH_PLL_A = 0,
193 DPLL_ID_PCH_PLL_B = 1,
194 DPLL_ID_WRPLL1 = 0,
195 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200196};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100197#define I915_NUM_PLLS 2
198
Daniel Vetter53589012013-06-05 13:34:16 +0200199struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100200 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200201 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200202 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200203 uint32_t fp0;
204 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100205
206 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300207 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200208};
209
Daniel Vetter46edb022013-06-05 13:34:12 +0200210struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 int refcount; /* count of number of CRTCs sharing this PLL */
212 int active; /* count of number of active CRTCs (i.e. DPMS on) */
213 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200214 const char *name;
215 /* should match the index in the dev_priv->shared_dplls array */
216 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200217 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300218 /* The mode_set hook is optional and should be used together with the
219 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200220 void (*mode_set)(struct drm_i915_private *dev_priv,
221 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200222 void (*enable)(struct drm_i915_private *dev_priv,
223 struct intel_shared_dpll *pll);
224 void (*disable)(struct drm_i915_private *dev_priv,
225 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200226 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll,
228 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100231/* Used by dp and fdi links */
232struct intel_link_m_n {
233 uint32_t tu;
234 uint32_t gmch_m;
235 uint32_t gmch_n;
236 uint32_t link_m;
237 uint32_t link_n;
238};
239
240void intel_link_compute_m_n(int bpp, int nlanes,
241 int pixel_clock, int link_clock,
242 struct intel_link_m_n *m_n);
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244/* Interface history:
245 *
246 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100247 * 1.2: Add Power Management
248 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100249 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000250 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000251 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
252 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 */
254#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000255#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256#define DRIVER_PATCHLEVEL 0
257
Chris Wilson23bc5982010-09-29 16:10:57 +0100258#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100259#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700260
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700261struct opregion_header;
262struct opregion_acpi;
263struct opregion_swsci;
264struct opregion_asle;
265
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700267 struct opregion_header __iomem *header;
268 struct opregion_acpi __iomem *acpi;
269 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300270 u32 swsci_gbda_sub_functions;
271 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700272 struct opregion_asle __iomem *asle;
273 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000274 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200275 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100276};
Chris Wilson44834a62010-08-19 16:09:23 +0100277#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100278
Chris Wilson6ef3d422010-08-04 20:26:07 +0100279struct intel_overlay;
280struct intel_overlay_error_state;
281
Dave Airlie7c1c2872008-11-28 14:22:24 +1000282struct drm_i915_master_private {
283 drm_local_map_t *sarea;
284 struct _drm_i915_sarea *sarea_priv;
285};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800286#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300287#define I915_MAX_NUM_FENCES 32
288/* 32 fences + sign bit for FENCE_REG_NONE */
289#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800290
291struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200292 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000293 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100294 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800295};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000296
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100298 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800299 u8 dvo_port;
300 u8 slave_addr;
301 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100302 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400303 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800304};
305
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000306struct intel_display_error_state;
307
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700308struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200309 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800310 struct timeval time;
311
Mika Kuoppalacb383002014-02-25 17:11:25 +0200312 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200313 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200314 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200315
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700317 u32 eir;
318 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700319 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700320 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700321 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000322 u32 derrmr;
323 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u32 error; /* gen6+ */
325 u32 err_int; /* gen7 */
326 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800327 u32 gac_eco;
328 u32 gam_ecochk;
329 u32 gab_ctl;
330 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800331 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800332 u64 fence[I915_MAX_NUM_FENCES];
333 struct intel_overlay_error_state *overlay;
334 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700335 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800336
Chris Wilson52d39a22012-02-15 11:25:37 +0000337 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000338 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800339 /* Software tracked state */
340 bool waiting;
341 int hangcheck_score;
342 enum intel_ring_hangcheck_action hangcheck_action;
343 int num_requests;
344
345 /* our own tracking of ring head and tail */
346 u32 cpu_ring_head;
347 u32 cpu_ring_tail;
348
349 u32 semaphore_seqno[I915_NUM_RINGS - 1];
350
351 /* Register state */
352 u32 tail;
353 u32 head;
354 u32 ctl;
355 u32 hws;
356 u32 ipeir;
357 u32 ipehr;
358 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800359 u32 bbstate;
360 u32 instpm;
361 u32 instps;
362 u32 seqno;
363 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000364 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800365 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700366 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800367 u32 rc_psmi; /* sleep state */
368 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
369
Chris Wilson52d39a22012-02-15 11:25:37 +0000370 struct drm_i915_error_object {
371 int page_count;
372 u32 gtt_offset;
373 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200374 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800375
Chris Wilson52d39a22012-02-15 11:25:37 +0000376 struct drm_i915_error_request {
377 long jiffies;
378 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000379 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000380 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800381
382 struct {
383 u32 gfx_mode;
384 union {
385 u64 pdp[4];
386 u32 pp_dir_base;
387 };
388 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200389
390 pid_t pid;
391 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000392 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000393 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000394 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000395 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100396 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000397 u32 gtt_offset;
398 u32 read_domains;
399 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200400 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000401 s32 pinned:2;
402 u32 tiling:2;
403 u32 dirty:1;
404 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100405 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100406 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100407 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700408 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800409
Ben Widawsky95f53012013-07-31 17:00:15 -0700410 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700411};
412
Jani Nikula7bd688c2013-11-08 16:48:56 +0200413struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100414struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800415struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100416struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200417struct intel_limit;
418struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100419
Jesse Barnese70236a2009-09-21 10:42:27 -0700420struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400421 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200422 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700423 void (*disable_fbc)(struct drm_device *dev);
424 int (*get_display_clock_speed)(struct drm_device *dev);
425 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200426 /**
427 * find_dpll() - Find the best values for the PLL
428 * @limit: limits for the PLL
429 * @crtc: current CRTC
430 * @target: target frequency in kHz
431 * @refclk: reference clock frequency in kHz
432 * @match_clock: if provided, @best_clock P divider must
433 * match the P divider from @match_clock
434 * used for LVDS downclocking
435 * @best_clock: best PLL values found
436 *
437 * Returns true on success, false on failure.
438 */
439 bool (*find_dpll)(const struct intel_limit *limit,
440 struct drm_crtc *crtc,
441 int target, int refclk,
442 struct dpll *match_clock,
443 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300444 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300445 void (*update_sprite_wm)(struct drm_plane *plane,
446 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200447 uint32_t sprite_width, uint32_t sprite_height,
448 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200449 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100450 /* Returns the active state of the crtc, and if the crtc is active,
451 * fills out the pipe-config with the hw state. */
452 bool (*get_pipe_config)(struct intel_crtc *,
453 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800454 void (*get_plane_config)(struct intel_crtc *,
455 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700456 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700457 int x, int y,
458 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200459 void (*crtc_enable)(struct drm_crtc *crtc);
460 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100461 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800462 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300463 struct drm_crtc *crtc,
464 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700465 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700466 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700467 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
468 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700469 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100470 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700471 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200472 void (*update_primary_plane)(struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
474 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100475 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700476 /* clock updates for mode set */
477 /* cursor updates */
478 /* render clock increase/decrease */
479 /* display clock increase/decrease */
480 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200481
482 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200483 uint32_t (*get_backlight)(struct intel_connector *connector);
484 void (*set_backlight)(struct intel_connector *connector,
485 uint32_t level);
486 void (*disable_backlight)(struct intel_connector *connector);
487 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700488};
489
Chris Wilson907b28c2013-07-19 20:36:52 +0100490struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530491 void (*force_wake_get)(struct drm_i915_private *dev_priv,
492 int fw_engine);
493 void (*force_wake_put)(struct drm_i915_private *dev_priv,
494 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700495
496 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
497 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
498 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
499 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500
501 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
502 uint8_t val, bool trace);
503 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
504 uint16_t val, bool trace);
505 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
506 uint32_t val, bool trace);
507 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
508 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300509};
510
Chris Wilson907b28c2013-07-19 20:36:52 +0100511struct intel_uncore {
512 spinlock_t lock; /** lock is also taken in irq contexts. */
513
514 struct intel_uncore_funcs funcs;
515
516 unsigned fifo_count;
517 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100518
Deepak S940aece2013-11-23 14:55:43 +0530519 unsigned fw_rendercount;
520 unsigned fw_mediacount;
521
Chris Wilson82326442014-03-05 12:00:39 +0000522 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100523};
524
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100525#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
526 func(is_mobile) sep \
527 func(is_i85x) sep \
528 func(is_i915g) sep \
529 func(is_i945gm) sep \
530 func(is_g33) sep \
531 func(need_gfx_hws) sep \
532 func(is_g4x) sep \
533 func(is_pineview) sep \
534 func(is_broadwater) sep \
535 func(is_crestline) sep \
536 func(is_ivybridge) sep \
537 func(is_valleyview) sep \
538 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700539 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100540 func(has_fbc) sep \
541 func(has_pipe_cxsr) sep \
542 func(has_hotplug) sep \
543 func(cursor_needs_physical) sep \
544 func(has_overlay) sep \
545 func(overlay_needs_physical) sep \
546 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100547 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100548 func(has_ddi) sep \
549 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200550
Damien Lespiaua587f772013-04-22 18:40:38 +0100551#define DEFINE_FLAG(name) u8 name:1
552#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200553
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500554struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200555 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700556 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000557 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000558 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700559 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100560 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200561 /* Register offsets for the various display pipes and transcoders */
562 int pipe_offsets[I915_MAX_TRANSCODERS];
563 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200564 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300565 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500566};
567
Damien Lespiaua587f772013-04-22 18:40:38 +0100568#undef DEFINE_FLAG
569#undef SEP_SEMICOLON
570
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800571enum i915_cache_level {
572 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100573 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
574 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
575 caches, eg sampler/render caches, and the
576 large Last-Level-Cache. LLC is coherent with
577 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100578 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800579};
580
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300581struct i915_ctx_hang_stats {
582 /* This context had batch pending when hang was declared */
583 unsigned batch_pending;
584
585 /* This context had batch active when hang was declared */
586 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300587
588 /* Time when this context was last blamed for a GPU reset */
589 unsigned long guilty_ts;
590
591 /* This context is banned to submit more work */
592 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300593};
Ben Widawsky40521052012-06-04 14:42:43 -0700594
595/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100596#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100597/**
598 * struct intel_context - as the name implies, represents a context.
599 * @ref: reference count.
600 * @user_handle: userspace tracking identity for this context.
601 * @remap_slice: l3 row remapping information.
602 * @file_priv: filp associated with this context (NULL for global default
603 * context).
604 * @hang_stats: information about the role of this context in possible GPU
605 * hangs.
606 * @vm: virtual memory space used by this context.
607 * @legacy_hw_ctx: render context backing object and whether it is correctly
608 * initialized (legacy ring submission mechanism only).
609 * @link: link in the global list of contexts.
610 *
611 * Contexts are memory images used by the hardware to store copies of their
612 * internal state.
613 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100614struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300615 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100616 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700617 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700618 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300619 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800620 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700621
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100622 struct {
623 struct drm_i915_gem_object *rcs_state;
624 bool initialized;
625 } legacy_hw_ctx;
626
Ben Widawskya33afea2013-09-17 21:12:45 -0700627 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700628};
629
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700630struct i915_fbc {
631 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700632 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700633 unsigned int fb_id;
634 enum plane plane;
635 int y;
636
Ben Widawskyc4213882014-06-19 12:06:10 -0700637 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700638 struct drm_mm_node *compressed_llb;
639
640 struct intel_fbc_work {
641 struct delayed_work work;
642 struct drm_crtc *crtc;
643 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700644 } *fbc_work;
645
Chris Wilson29ebf902013-07-27 17:23:55 +0100646 enum no_fbc_reason {
647 FBC_OK, /* FBC is enabled */
648 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700649 FBC_NO_OUTPUT, /* no outputs enabled to compress */
650 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
651 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
652 FBC_MODE_TOO_LARGE, /* mode too large for compression */
653 FBC_BAD_PLANE, /* fbc not supported on plane */
654 FBC_NOT_TILED, /* buffer not tiled */
655 FBC_MULTIPLE_PIPES, /* more than one pipe active */
656 FBC_MODULE_PARAM,
657 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
658 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800659};
660
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530661struct i915_drrs {
662 struct intel_connector *connector;
663};
664
Daniel Vetter2807cf62014-07-11 10:30:11 -0700665struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300666struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700667 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300668 bool sink_support;
669 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700670 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700671 bool active;
672 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700673 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300674};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700675
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800676enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300677 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800678 PCH_IBX, /* Ibexpeak PCH */
679 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300680 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700681 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800682};
683
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200684enum intel_sbi_destination {
685 SBI_ICLK,
686 SBI_MPHY,
687};
688
Jesse Barnesb690e962010-07-19 13:53:12 -0700689#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700690#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100691#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000692#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700693
Dave Airlie8be48d92010-03-30 05:34:14 +0000694struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100695struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000696
Daniel Vetterc2b91522012-02-14 22:37:19 +0100697struct intel_gmbus {
698 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000699 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100700 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100701 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100702 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100703 struct drm_i915_private *dev_priv;
704};
705
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100706struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000707 u8 saveLBB;
708 u32 saveDSPACNTR;
709 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000710 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000711 u32 savePIPEACONF;
712 u32 savePIPEBCONF;
713 u32 savePIPEASRC;
714 u32 savePIPEBSRC;
715 u32 saveFPA0;
716 u32 saveFPA1;
717 u32 saveDPLL_A;
718 u32 saveDPLL_A_MD;
719 u32 saveHTOTAL_A;
720 u32 saveHBLANK_A;
721 u32 saveHSYNC_A;
722 u32 saveVTOTAL_A;
723 u32 saveVBLANK_A;
724 u32 saveVSYNC_A;
725 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000726 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800727 u32 saveTRANS_HTOTAL_A;
728 u32 saveTRANS_HBLANK_A;
729 u32 saveTRANS_HSYNC_A;
730 u32 saveTRANS_VTOTAL_A;
731 u32 saveTRANS_VBLANK_A;
732 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000733 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734 u32 saveDSPASTRIDE;
735 u32 saveDSPASIZE;
736 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700737 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000738 u32 saveDSPASURF;
739 u32 saveDSPATILEOFF;
740 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700741 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveBLC_PWM_CTL;
743 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200744 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800745 u32 saveBLC_CPU_PWM_CTL;
746 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveFPB0;
748 u32 saveFPB1;
749 u32 saveDPLL_B;
750 u32 saveDPLL_B_MD;
751 u32 saveHTOTAL_B;
752 u32 saveHBLANK_B;
753 u32 saveHSYNC_B;
754 u32 saveVTOTAL_B;
755 u32 saveVBLANK_B;
756 u32 saveVSYNC_B;
757 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000758 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800759 u32 saveTRANS_HTOTAL_B;
760 u32 saveTRANS_HBLANK_B;
761 u32 saveTRANS_HSYNC_B;
762 u32 saveTRANS_VTOTAL_B;
763 u32 saveTRANS_VBLANK_B;
764 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000765 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000766 u32 saveDSPBSTRIDE;
767 u32 saveDSPBSIZE;
768 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700769 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000770 u32 saveDSPBSURF;
771 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700772 u32 saveVGA0;
773 u32 saveVGA1;
774 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000775 u32 saveVGACNTRL;
776 u32 saveADPA;
777 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700778 u32 savePP_ON_DELAYS;
779 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000780 u32 saveDVOA;
781 u32 saveDVOB;
782 u32 saveDVOC;
783 u32 savePP_ON;
784 u32 savePP_OFF;
785 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700786 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000787 u32 savePFIT_CONTROL;
788 u32 save_palette_a[256];
789 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000790 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000791 u32 saveIER;
792 u32 saveIIR;
793 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800794 u32 saveDEIER;
795 u32 saveDEIMR;
796 u32 saveGTIER;
797 u32 saveGTIMR;
798 u32 saveFDI_RXA_IMR;
799 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800800 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800801 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000802 u32 saveSWF0[16];
803 u32 saveSWF1[16];
804 u32 saveSWF2[3];
805 u8 saveMSR;
806 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800807 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000808 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000809 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000811 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200812 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000813 u32 saveCURACNTR;
814 u32 saveCURAPOS;
815 u32 saveCURABASE;
816 u32 saveCURBCNTR;
817 u32 saveCURBPOS;
818 u32 saveCURBBASE;
819 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820 u32 saveDP_B;
821 u32 saveDP_C;
822 u32 saveDP_D;
823 u32 savePIPEA_GMCH_DATA_M;
824 u32 savePIPEB_GMCH_DATA_M;
825 u32 savePIPEA_GMCH_DATA_N;
826 u32 savePIPEB_GMCH_DATA_N;
827 u32 savePIPEA_DP_LINK_M;
828 u32 savePIPEB_DP_LINK_M;
829 u32 savePIPEA_DP_LINK_N;
830 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800831 u32 saveFDI_RXA_CTL;
832 u32 saveFDI_TXA_CTL;
833 u32 saveFDI_RXB_CTL;
834 u32 saveFDI_TXB_CTL;
835 u32 savePFA_CTL_1;
836 u32 savePFB_CTL_1;
837 u32 savePFA_WIN_SZ;
838 u32 savePFB_WIN_SZ;
839 u32 savePFA_WIN_POS;
840 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000841 u32 savePCH_DREF_CONTROL;
842 u32 saveDISP_ARB_CTL;
843 u32 savePIPEA_DATA_M1;
844 u32 savePIPEA_DATA_N1;
845 u32 savePIPEA_LINK_M1;
846 u32 savePIPEA_LINK_N1;
847 u32 savePIPEB_DATA_M1;
848 u32 savePIPEB_DATA_N1;
849 u32 savePIPEB_LINK_M1;
850 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000851 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400852 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100853};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100854
Imre Deakddeea5b2014-05-05 15:19:56 +0300855struct vlv_s0ix_state {
856 /* GAM */
857 u32 wr_watermark;
858 u32 gfx_prio_ctrl;
859 u32 arb_mode;
860 u32 gfx_pend_tlb0;
861 u32 gfx_pend_tlb1;
862 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
863 u32 media_max_req_count;
864 u32 gfx_max_req_count;
865 u32 render_hwsp;
866 u32 ecochk;
867 u32 bsd_hwsp;
868 u32 blt_hwsp;
869 u32 tlb_rd_addr;
870
871 /* MBC */
872 u32 g3dctl;
873 u32 gsckgctl;
874 u32 mbctl;
875
876 /* GCP */
877 u32 ucgctl1;
878 u32 ucgctl3;
879 u32 rcgctl1;
880 u32 rcgctl2;
881 u32 rstctl;
882 u32 misccpctl;
883
884 /* GPM */
885 u32 gfxpause;
886 u32 rpdeuhwtc;
887 u32 rpdeuc;
888 u32 ecobus;
889 u32 pwrdwnupctl;
890 u32 rp_down_timeout;
891 u32 rp_deucsw;
892 u32 rcubmabdtmr;
893 u32 rcedata;
894 u32 spare2gh;
895
896 /* Display 1 CZ domain */
897 u32 gt_imr;
898 u32 gt_ier;
899 u32 pm_imr;
900 u32 pm_ier;
901 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
902
903 /* GT SA CZ domain */
904 u32 tilectl;
905 u32 gt_fifoctl;
906 u32 gtlc_wake_ctrl;
907 u32 gtlc_survive;
908 u32 pmwgicz;
909
910 /* Display 2 CZ domain */
911 u32 gu_ctl0;
912 u32 gu_ctl1;
913 u32 clock_gate_dis2;
914};
915
Chris Wilsonbf225f22014-07-10 20:31:18 +0100916struct intel_rps_ei {
917 u32 cz_clock;
918 u32 render_c0;
919 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400920};
921
Daniel Vetterc85aa882012-11-02 19:55:03 +0100922struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200923 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100924 struct work_struct work;
925 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200926
Ben Widawskyb39fb292014-03-19 18:31:11 -0700927 /* Frequencies are stored in potentially platform dependent multiples.
928 * In other words, *_freq needs to be multiplied by X to be interesting.
929 * Soft limits are those which are used for the dynamic reclocking done
930 * by the driver (raise frequencies under heavy loads, and lower for
931 * lighter loads). Hard limits are those imposed by the hardware.
932 *
933 * A distinction is made for overclocking, which is never enabled by
934 * default, and is considered to be above the hard limit if it's
935 * possible at all.
936 */
937 u8 cur_freq; /* Current frequency (cached, may not == HW) */
938 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
939 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
940 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
941 u8 min_freq; /* AKA RPn. Minimum frequency */
942 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
943 u8 rp1_freq; /* "less than" RP0 power/freqency */
944 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530945 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700946
Deepak S31685c22014-07-03 17:33:01 -0400947 u32 ei_interrupt_count;
948
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100949 int last_adj;
950 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
951
Chris Wilsonc0951f02013-10-10 21:58:50 +0100952 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700953 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700954
Chris Wilsonbf225f22014-07-10 20:31:18 +0100955 /* manual wa residency calculations */
956 struct intel_rps_ei up_ei, down_ei;
957
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700958 /*
959 * Protects RPS/RC6 register access and PCU communication.
960 * Must be taken after struct_mutex if nested.
961 */
962 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100963};
964
Daniel Vetter1a240d42012-11-29 22:18:51 +0100965/* defined intel_pm.c */
966extern spinlock_t mchdev_lock;
967
Daniel Vetterc85aa882012-11-02 19:55:03 +0100968struct intel_ilk_power_mgmt {
969 u8 cur_delay;
970 u8 min_delay;
971 u8 max_delay;
972 u8 fmax;
973 u8 fstart;
974
975 u64 last_count1;
976 unsigned long last_time1;
977 unsigned long chipset_power;
978 u64 last_count2;
979 struct timespec last_time2;
980 unsigned long gfx_power;
981 u8 corr;
982
983 int c_m;
984 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100985
986 struct drm_i915_gem_object *pwrctx;
987 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100988};
989
Imre Deakc6cb5822014-03-04 19:22:55 +0200990struct drm_i915_private;
991struct i915_power_well;
992
993struct i915_power_well_ops {
994 /*
995 * Synchronize the well's hw state to match the current sw state, for
996 * example enable/disable it based on the current refcount. Called
997 * during driver init and resume time, possibly after first calling
998 * the enable/disable handlers.
999 */
1000 void (*sync_hw)(struct drm_i915_private *dev_priv,
1001 struct i915_power_well *power_well);
1002 /*
1003 * Enable the well and resources that depend on it (for example
1004 * interrupts located on the well). Called after the 0->1 refcount
1005 * transition.
1006 */
1007 void (*enable)(struct drm_i915_private *dev_priv,
1008 struct i915_power_well *power_well);
1009 /*
1010 * Disable the well and resources that depend on it. Called after
1011 * the 1->0 refcount transition.
1012 */
1013 void (*disable)(struct drm_i915_private *dev_priv,
1014 struct i915_power_well *power_well);
1015 /* Returns the hw enabled state. */
1016 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1017 struct i915_power_well *power_well);
1018};
1019
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001020/* Power well structure for haswell */
1021struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001022 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001023 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001024 /* power well enable/disable usage count */
1025 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001026 /* cached hw enabled state */
1027 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001028 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001029 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001030 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001031};
1032
Imre Deak83c00f52013-10-25 17:36:47 +03001033struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001034 /*
1035 * Power wells needed for initialization at driver init and suspend
1036 * time are on. They are kept on until after the first modeset.
1037 */
1038 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001039 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001040 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001041
Imre Deak83c00f52013-10-25 17:36:47 +03001042 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001043 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001044 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001045};
1046
Daniel Vetter231f42a2012-11-02 19:55:05 +01001047struct i915_dri1_state {
1048 unsigned allow_batchbuffer : 1;
1049 u32 __iomem *gfx_hws_cpu_addr;
1050
1051 unsigned int cpp;
1052 int back_offset;
1053 int front_offset;
1054 int current_page;
1055 int page_flipping;
1056
1057 uint32_t counter;
1058};
1059
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001060struct i915_ums_state {
1061 /**
1062 * Flag if the X Server, and thus DRM, is not currently in
1063 * control of the device.
1064 *
1065 * This is set between LeaveVT and EnterVT. It needs to be
1066 * replaced with a semaphore. It also needs to be
1067 * transitioned away from for kernel modesetting.
1068 */
1069 int mm_suspended;
1070};
1071
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001072#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001073struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001074 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001075 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001076 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001077};
1078
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001079struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001080 /** Memory allocator for GTT stolen memory */
1081 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001082 /** List of all objects in gtt_space. Used to restore gtt
1083 * mappings on resume */
1084 struct list_head bound_list;
1085 /**
1086 * List of objects which are not bound to the GTT (thus
1087 * are idle and not used by the GPU) but still have
1088 * (presumably uncached) pages still attached.
1089 */
1090 struct list_head unbound_list;
1091
1092 /** Usable portion of the GTT for GEM */
1093 unsigned long stolen_base; /* limited to low memory (32-bit) */
1094
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001095 /** PPGTT used for aliasing the PPGTT with the GTT */
1096 struct i915_hw_ppgtt *aliasing_ppgtt;
1097
Chris Wilson2cfcd322014-05-20 08:28:43 +01001098 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001099 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100 bool shrinker_no_lock_stealing;
1101
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001102 /** LRU list of objects with fence regs on them. */
1103 struct list_head fence_list;
1104
1105 /**
1106 * We leave the user IRQ off as much as possible,
1107 * but this means that requests will finish and never
1108 * be retired once the system goes idle. Set a timer to
1109 * fire periodically while the ring is running. When it
1110 * fires, go retire requests.
1111 */
1112 struct delayed_work retire_work;
1113
1114 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001115 * When we detect an idle GPU, we want to turn on
1116 * powersaving features. So once we see that there
1117 * are no more requests outstanding and no more
1118 * arrive within a small period of time, we fire
1119 * off the idle_work.
1120 */
1121 struct delayed_work idle_work;
1122
1123 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001124 * Are we in a non-interruptible section of code like
1125 * modesetting?
1126 */
1127 bool interruptible;
1128
Chris Wilsonf62a0072014-02-21 17:55:39 +00001129 /**
1130 * Is the GPU currently considered idle, or busy executing userspace
1131 * requests? Whilst idle, we attempt to power down the hardware and
1132 * display clocks. In order to reduce the effect on performance, there
1133 * is a slight delay before we do so.
1134 */
1135 bool busy;
1136
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001137 /* the indicator for dispatch video commands on two BSD rings */
1138 int bsd_ring_dispatch_index;
1139
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001140 /** Bit 6 swizzling required for X tiling */
1141 uint32_t bit_6_swizzle_x;
1142 /** Bit 6 swizzling required for Y tiling */
1143 uint32_t bit_6_swizzle_y;
1144
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001145 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001146 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001147 size_t object_memory;
1148 u32 object_count;
1149};
1150
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001151struct drm_i915_error_state_buf {
1152 unsigned bytes;
1153 unsigned size;
1154 int err;
1155 u8 *buf;
1156 loff_t start;
1157 loff_t pos;
1158};
1159
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001160struct i915_error_state_file_priv {
1161 struct drm_device *dev;
1162 struct drm_i915_error_state *error;
1163};
1164
Daniel Vetter99584db2012-11-14 17:14:04 +01001165struct i915_gpu_error {
1166 /* For hangcheck timer */
1167#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1168#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001169 /* Hang gpu twice in this window and your context gets banned */
1170#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1171
Daniel Vetter99584db2012-11-14 17:14:04 +01001172 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001173
1174 /* For reset and error_state handling. */
1175 spinlock_t lock;
1176 /* Protected by the above dev->gpu_error.lock. */
1177 struct drm_i915_error_state *first_error;
1178 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001179
Chris Wilson094f9a52013-09-25 17:34:55 +01001180
1181 unsigned long missed_irq_rings;
1182
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001183 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001184 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001185 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001186 * This is a counter which gets incremented when reset is triggered,
1187 * and again when reset has been handled. So odd values (lowest bit set)
1188 * means that reset is in progress and even values that
1189 * (reset_counter >> 1):th reset was successfully completed.
1190 *
1191 * If reset is not completed succesfully, the I915_WEDGE bit is
1192 * set meaning that hardware is terminally sour and there is no
1193 * recovery. All waiters on the reset_queue will be woken when
1194 * that happens.
1195 *
1196 * This counter is used by the wait_seqno code to notice that reset
1197 * event happened and it needs to restart the entire ioctl (since most
1198 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001199 *
1200 * This is important for lock-free wait paths, where no contended lock
1201 * naturally enforces the correct ordering between the bail-out of the
1202 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001203 */
1204 atomic_t reset_counter;
1205
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001206#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001207#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001208
1209 /**
1210 * Waitqueue to signal when the reset has completed. Used by clients
1211 * that wait for dev_priv->mm.wedged to settle.
1212 */
1213 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001214
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001215 /* Userspace knobs for gpu hang simulation;
1216 * combines both a ring mask, and extra flags
1217 */
1218 u32 stop_rings;
1219#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1220#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001221
1222 /* For missed irq/seqno simulation. */
1223 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001224};
1225
Zhang Ruib8efb172013-02-05 15:41:53 +08001226enum modeset_restore {
1227 MODESET_ON_LID_OPEN,
1228 MODESET_DONE,
1229 MODESET_SUSPENDED,
1230};
1231
Paulo Zanoni6acab152013-09-12 17:06:24 -03001232struct ddi_vbt_port_info {
1233 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001234
1235 uint8_t supports_dvi:1;
1236 uint8_t supports_hdmi:1;
1237 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001238};
1239
Pradeep Bhat83a72802014-03-28 10:14:57 +05301240enum drrs_support_type {
1241 DRRS_NOT_SUPPORTED = 0,
1242 STATIC_DRRS_SUPPORT = 1,
1243 SEAMLESS_DRRS_SUPPORT = 2
1244};
1245
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001246struct intel_vbt_data {
1247 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1248 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1249
1250 /* Feature bits */
1251 unsigned int int_tv_support:1;
1252 unsigned int lvds_dither:1;
1253 unsigned int lvds_vbt:1;
1254 unsigned int int_crt_support:1;
1255 unsigned int lvds_use_ssc:1;
1256 unsigned int display_clock_mode:1;
1257 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301258 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001259 int lvds_ssc_freq;
1260 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1261
Pradeep Bhat83a72802014-03-28 10:14:57 +05301262 enum drrs_support_type drrs_type;
1263
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001264 /* eDP */
1265 int edp_rate;
1266 int edp_lanes;
1267 int edp_preemphasis;
1268 int edp_vswing;
1269 bool edp_initialized;
1270 bool edp_support;
1271 int edp_bpp;
1272 struct edp_power_seq edp_pps;
1273
Jani Nikulaf00076d2013-12-14 20:38:29 -02001274 struct {
1275 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001276 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001277 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001278 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001279 } backlight;
1280
Shobhit Kumard17c5442013-08-27 15:12:25 +03001281 /* MIPI DSI */
1282 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301283 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001284 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301285 struct mipi_config *config;
1286 struct mipi_pps_data *pps;
1287 u8 seq_version;
1288 u32 size;
1289 u8 *data;
1290 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001291 } dsi;
1292
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001293 int crt_ddc_pin;
1294
1295 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001296 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001297
1298 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001299};
1300
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001301enum intel_ddb_partitioning {
1302 INTEL_DDB_PART_1_2,
1303 INTEL_DDB_PART_5_6, /* IVB+ */
1304};
1305
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001306struct intel_wm_level {
1307 bool enable;
1308 uint32_t pri_val;
1309 uint32_t spr_val;
1310 uint32_t cur_val;
1311 uint32_t fbc_val;
1312};
1313
Imre Deak820c1982013-12-17 14:46:36 +02001314struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001315 uint32_t wm_pipe[3];
1316 uint32_t wm_lp[3];
1317 uint32_t wm_lp_spr[3];
1318 uint32_t wm_linetime[3];
1319 bool enable_fbc_wm;
1320 enum intel_ddb_partitioning partitioning;
1321};
1322
Paulo Zanonic67a4702013-08-19 13:18:09 -03001323/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001324 * This struct helps tracking the state needed for runtime PM, which puts the
1325 * device in PCI D3 state. Notice that when this happens, nothing on the
1326 * graphics device works, even register access, so we don't get interrupts nor
1327 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001328 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001329 * Every piece of our code that needs to actually touch the hardware needs to
1330 * either call intel_runtime_pm_get or call intel_display_power_get with the
1331 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001332 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001333 * Our driver uses the autosuspend delay feature, which means we'll only really
1334 * suspend if we stay with zero refcount for a certain amount of time. The
1335 * default value is currently very conservative (see intel_init_runtime_pm), but
1336 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001337 *
1338 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1339 * goes back to false exactly before we reenable the IRQs. We use this variable
1340 * to check if someone is trying to enable/disable IRQs while they're supposed
1341 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001342 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001343 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001344 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001345 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001346struct i915_runtime_pm {
1347 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001348 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001349};
1350
Daniel Vetter926321d2013-10-16 13:30:34 +02001351enum intel_pipe_crc_source {
1352 INTEL_PIPE_CRC_SOURCE_NONE,
1353 INTEL_PIPE_CRC_SOURCE_PLANE1,
1354 INTEL_PIPE_CRC_SOURCE_PLANE2,
1355 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001356 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001357 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1358 INTEL_PIPE_CRC_SOURCE_TV,
1359 INTEL_PIPE_CRC_SOURCE_DP_B,
1360 INTEL_PIPE_CRC_SOURCE_DP_C,
1361 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001362 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001363 INTEL_PIPE_CRC_SOURCE_MAX,
1364};
1365
Shuang He8bf1e9f2013-10-15 18:55:27 +01001366struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001367 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001368 uint32_t crc[5];
1369};
1370
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001371#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001372struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001373 spinlock_t lock;
1374 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001375 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001376 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001377 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001378 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001379};
1380
Daniel Vetterf99d7062014-06-19 16:01:59 +02001381struct i915_frontbuffer_tracking {
1382 struct mutex lock;
1383
1384 /*
1385 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1386 * scheduled flips.
1387 */
1388 unsigned busy_bits;
1389 unsigned flip_bits;
1390};
1391
Jani Nikula77fec552014-03-31 14:27:22 +03001392struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001393 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001394 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001395
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001396 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001397
1398 int relative_constants_mode;
1399
1400 void __iomem *regs;
1401
Chris Wilson907b28c2013-07-19 20:36:52 +01001402 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001403
1404 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1405
Daniel Vetter28c70f12012-12-01 13:53:45 +01001406
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1408 * controller on different i2c buses. */
1409 struct mutex gmbus_mutex;
1410
1411 /**
1412 * Base address of the gmbus and gpio block.
1413 */
1414 uint32_t gpio_mmio_base;
1415
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301416 /* MMIO base address for MIPI regs */
1417 uint32_t mipi_mmio_base;
1418
Daniel Vetter28c70f12012-12-01 13:53:45 +01001419 wait_queue_head_t gmbus_wait_queue;
1420
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001422 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001423 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001424 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001425
1426 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001427 struct resource mch_res;
1428
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429 /* protects the irq masks */
1430 spinlock_t irq_lock;
1431
Sourab Gupta84c33a62014-06-02 16:47:17 +05301432 /* protects the mmio flip data */
1433 spinlock_t mmio_flip_lock;
1434
Imre Deakf8b79e52014-03-04 19:23:07 +02001435 bool display_irqs_enabled;
1436
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001437 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1438 struct pm_qos_request pm_qos;
1439
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001440 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001441 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001442
1443 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001444 union {
1445 u32 irq_mask;
1446 u32 de_irq_mask[I915_MAX_PIPES];
1447 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001449 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301450 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001451 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001453 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001454 struct {
1455 unsigned long hpd_last_jiffies;
1456 int hpd_cnt;
1457 enum {
1458 HPD_ENABLED = 0,
1459 HPD_DISABLED = 1,
1460 HPD_MARK_DISABLED = 2
1461 } hpd_mark;
1462 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001463 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001464 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001466 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301467 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001468 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001469 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001470
1471 /* overlay */
1472 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473
Jani Nikula58c68772013-11-08 16:48:54 +02001474 /* backlight registers and fields in struct intel_panel */
1475 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001476
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001477 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001478 bool no_aux_handshake;
1479
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001480 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1481 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1482 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1483
1484 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001485 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486
Daniel Vetter645416f2013-09-02 16:22:25 +02001487 /**
1488 * wq - Driver workqueue for GEM.
1489 *
1490 * NOTE: Work items scheduled here are not allowed to grab any modeset
1491 * locks, for otherwise the flushing done in the pageflip code will
1492 * result in deadlocks.
1493 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494 struct workqueue_struct *wq;
1495
1496 /* Display functions */
1497 struct drm_i915_display_funcs display;
1498
1499 /* PCH chipset type */
1500 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001501 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001502
1503 unsigned long quirks;
1504
Zhang Ruib8efb172013-02-05 15:41:53 +08001505 enum modeset_restore modeset_restore;
1506 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001507
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001508 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001509 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001510
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001511 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001512#if defined(CONFIG_MMU_NOTIFIER)
1513 DECLARE_HASHTABLE(mmu_notifiers, 7);
1514#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001515
Daniel Vetter87813422012-05-02 11:49:32 +02001516 /* Kernel Modesetting */
1517
yakui_zhao9b9d1722009-05-31 17:17:17 +08001518 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001519
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001520 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1521 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001522 wait_queue_head_t pending_flip_queue;
1523
Daniel Vetterc4597872013-10-21 21:04:07 +02001524#ifdef CONFIG_DEBUG_FS
1525 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1526#endif
1527
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001528 int num_shared_dpll;
1529 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001530 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Jesse Barnes652c3932009-08-17 13:31:43 -07001532 /* Reclocking support */
1533 bool render_reclock_avail;
1534 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001535 /* indicates the reduced downclock for LVDS*/
1536 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001537
1538 struct i915_frontbuffer_tracking fb_tracking;
1539
Jesse Barnes652c3932009-08-17 13:31:43 -07001540 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001541
Zhenyu Wangc48044112009-12-17 14:48:43 +08001542 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001543
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001544 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001545
Ben Widawsky59124502013-07-04 11:02:05 -07001546 /* Cannot be determined by PCIID. You must always read a register. */
1547 size_t ellc_size;
1548
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001549 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001550 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001551
Daniel Vetter20e4d402012-08-08 23:35:39 +02001552 /* ilk-only ips/rps state. Everything in here is protected by the global
1553 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001554 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001555
Imre Deak83c00f52013-10-25 17:36:47 +03001556 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001557
Rodrigo Vivia031d702013-10-03 16:15:06 -03001558 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001559
Daniel Vetter99584db2012-11-14 17:14:04 +01001560 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001561
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001562 struct drm_i915_gem_object *vlv_pctx;
1563
Daniel Vetter4520f532013-10-09 09:18:51 +02001564#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001565 /* list of fbdev register on this device */
1566 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001567#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001568
Jesse Barnes073f34d2012-11-02 11:13:59 -07001569 /*
1570 * The console may be contended at resume, but we don't
1571 * want it to block on it.
1572 */
1573 struct work_struct console_resume_work;
1574
Chris Wilsone953fd72011-02-21 22:23:52 +00001575 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001576 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001577
Ben Widawsky254f9652012-06-04 14:42:42 -07001578 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001579 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001580
Damien Lespiau3e683202012-12-11 18:48:29 +00001581 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001582
Daniel Vetter842f1c82014-03-10 10:01:44 +01001583 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001584 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001585 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001586
Ville Syrjälä53615a52013-08-01 16:18:50 +03001587 struct {
1588 /*
1589 * Raw watermark latency values:
1590 * in 0.1us units for WM0,
1591 * in 0.5us units for WM1+.
1592 */
1593 /* primary */
1594 uint16_t pri_latency[5];
1595 /* sprite */
1596 uint16_t spr_latency[5];
1597 /* cursor */
1598 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001599
1600 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001601 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001602 } wm;
1603
Paulo Zanoni8a187452013-12-06 20:32:13 -02001604 struct i915_runtime_pm pm;
1605
Dave Airlie13cf5502014-06-18 11:29:35 +10001606 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1607 u32 long_hpd_port_mask;
1608 u32 short_hpd_port_mask;
1609 struct work_struct dig_port_work;
1610
Dave Airlie0e32b392014-05-02 14:02:48 +10001611 /*
1612 * if we get a HPD irq from DP and a HPD irq from non-DP
1613 * the non-DP HPD could block the workqueue on a mode config
1614 * mutex getting, that userspace may have taken. However
1615 * userspace is waiting on the DP workqueue to run which is
1616 * blocked behind the non-DP one.
1617 */
1618 struct workqueue_struct *dp_wq;
1619
Daniel Vetter231f42a2012-11-02 19:55:05 +01001620 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1621 * here! */
1622 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001623 /* Old ums support infrastructure, same warning applies. */
1624 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001625
1626 /*
1627 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1628 * will be rejected. Instead look for a better place.
1629 */
Jani Nikula77fec552014-03-31 14:27:22 +03001630};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Chris Wilson2c1792a2013-08-01 18:39:55 +01001632static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1633{
1634 return dev->dev_private;
1635}
1636
Chris Wilsonb4519512012-05-11 14:29:30 +01001637/* Iterate over initialised rings */
1638#define for_each_ring(ring__, dev_priv__, i__) \
1639 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1640 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1641
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001642enum hdmi_force_audio {
1643 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1644 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1645 HDMI_AUDIO_AUTO, /* trust EDID */
1646 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1647};
1648
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001649#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001650
Chris Wilson37e680a2012-06-07 15:38:42 +01001651struct drm_i915_gem_object_ops {
1652 /* Interface between the GEM object and its backing storage.
1653 * get_pages() is called once prior to the use of the associated set
1654 * of pages before to binding them into the GTT, and put_pages() is
1655 * called after we no longer need them. As we expect there to be
1656 * associated cost with migrating pages between the backing storage
1657 * and making them available for the GPU (e.g. clflush), we may hold
1658 * onto the pages after they are no longer referenced by the GPU
1659 * in case they may be used again shortly (for example migrating the
1660 * pages to a different memory domain within the GTT). put_pages()
1661 * will therefore most likely be called when the object itself is
1662 * being released or under memory pressure (where we attempt to
1663 * reap pages for the shrinker).
1664 */
1665 int (*get_pages)(struct drm_i915_gem_object *);
1666 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001667 int (*dmabuf_export)(struct drm_i915_gem_object *);
1668 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001669};
1670
Daniel Vettera071fa02014-06-18 23:28:09 +02001671/*
1672 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1673 * considered to be the frontbuffer for the given plane interface-vise. This
1674 * doesn't mean that the hw necessarily already scans it out, but that any
1675 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1676 *
1677 * We have one bit per pipe and per scanout plane type.
1678 */
1679#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1680#define INTEL_FRONTBUFFER_BITS \
1681 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1682#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1683 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1684#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1685 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1686#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1687 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1688#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1689 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001690#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1691 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001692
Eric Anholt673a3942008-07-30 12:06:12 -07001693struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001694 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001695
Chris Wilson37e680a2012-06-07 15:38:42 +01001696 const struct drm_i915_gem_object_ops *ops;
1697
Ben Widawsky2f633152013-07-17 12:19:03 -07001698 /** List of VMAs backed by this object */
1699 struct list_head vma_list;
1700
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001701 /** Stolen memory for this object, instead of being backed by shmem. */
1702 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001703 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001704
Chris Wilson69dc4982010-10-19 10:36:51 +01001705 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001706 /** Used in execbuf to temporarily hold a ref */
1707 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001708
1709 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001710 * This is set if the object is on the active lists (has pending
1711 * rendering and so a non-zero seqno), and is not set if it i s on
1712 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001713 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001714 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001715
1716 /**
1717 * This is set if the object has been written to since last bound
1718 * to the GTT
1719 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001720 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001721
1722 /**
1723 * Fence register bits (if any) for this object. Will be set
1724 * as needed when mapped into the GTT.
1725 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001726 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001727 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001728
1729 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001730 * Advice: are the backing pages purgeable?
1731 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001732 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001733
1734 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001735 * Current tiling mode for the object.
1736 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001737 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001738 /**
1739 * Whether the tiling parameters for the currently associated fence
1740 * register have changed. Note that for the purposes of tracking
1741 * tiling changes we also treat the unfenced register, the register
1742 * slot that the object occupies whilst it executes a fenced
1743 * command (such as BLT on gen2/3), as a "fence".
1744 */
1745 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001746
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001747 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001748 * Is the object at the current location in the gtt mappable and
1749 * fenceable? Used to avoid costly recalculations.
1750 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001751 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001752
1753 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001754 * Whether the current gtt mapping needs to be mappable (and isn't just
1755 * mappable by accident). Track pin and fault separate for a more
1756 * accurate mappable working set.
1757 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001758 unsigned int fault_mappable:1;
1759 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001760 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001761
Chris Wilsoncaea7472010-11-12 13:53:37 +00001762 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301763 * Is the object to be mapped as read-only to the GPU
1764 * Only honoured if hardware has relevant pte bit
1765 */
1766 unsigned long gt_ro:1;
1767
1768 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001769 * Is the GPU currently using a fence to access this buffer,
1770 */
1771 unsigned int pending_fenced_gpu_access:1;
1772 unsigned int fenced_gpu_access:1;
1773
Chris Wilson651d7942013-08-08 14:41:10 +01001774 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001775
Daniel Vetter7bddb012012-02-09 17:15:47 +01001776 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001777 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001778 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001779
Daniel Vettera071fa02014-06-18 23:28:09 +02001780 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1781
Chris Wilson9da3da62012-06-01 15:20:22 +01001782 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001783 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001784
Daniel Vetter1286ff72012-05-10 15:25:09 +02001785 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001786 void *dma_buf_vmapping;
1787 int vmapping_count;
1788
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001789 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001790
Chris Wilson1c293ea2012-04-17 15:31:27 +01001791 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001792 uint32_t last_read_seqno;
1793 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001794 /** Breadcrumb of last fenced GPU access to the buffer. */
1795 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001796
Daniel Vetter778c3542010-05-13 11:49:44 +02001797 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
Daniel Vetter80075d42013-10-09 21:23:52 +02001800 /** References from framebuffers, locks out tiling changes. */
1801 unsigned long framebuffer_references;
1802
Eric Anholt280b7132009-03-12 16:56:27 -07001803 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001804 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001805
Jesse Barnes79e53942008-11-07 14:24:08 -08001806 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001807 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001808 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001809
1810 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001811 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001812
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001813 union {
1814 struct i915_gem_userptr {
1815 uintptr_t ptr;
1816 unsigned read_only :1;
1817 unsigned workers :4;
1818#define I915_GEM_USERPTR_MAX_WORKERS 15
1819
1820 struct mm_struct *mm;
1821 struct i915_mmu_object *mn;
1822 struct work_struct *work;
1823 } userptr;
1824 };
1825};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001826#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001827
Daniel Vettera071fa02014-06-18 23:28:09 +02001828void i915_gem_track_fb(struct drm_i915_gem_object *old,
1829 struct drm_i915_gem_object *new,
1830 unsigned frontbuffer_bits);
1831
Eric Anholt673a3942008-07-30 12:06:12 -07001832/**
1833 * Request queue structure.
1834 *
1835 * The request queue allows us to note sequence numbers that have been emitted
1836 * and may be associated with active buffers to be retired.
1837 *
1838 * By keeping this list, we can avoid having to do questionable
1839 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1840 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1841 */
1842struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001843 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001844 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001845
Eric Anholt673a3942008-07-30 12:06:12 -07001846 /** GEM sequence number associated with this request. */
1847 uint32_t seqno;
1848
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001849 /** Position in the ringbuffer of the start of the request */
1850 u32 head;
1851
1852 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001853 u32 tail;
1854
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001855 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001856 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001857
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001858 /** Batch buffer related to this request if any */
1859 struct drm_i915_gem_object *batch_obj;
1860
Eric Anholt673a3942008-07-30 12:06:12 -07001861 /** Time at which this request was emitted, in jiffies. */
1862 unsigned long emitted_jiffies;
1863
Eric Anholtb9624422009-06-03 07:27:35 +00001864 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001865 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001866
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001867 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001868 /** file_priv list entry for this request */
1869 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001870};
1871
1872struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001873 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001874 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001875
Eric Anholt673a3942008-07-30 12:06:12 -07001876 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001877 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001878 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001879 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001880 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001881 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001882
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001883 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001884 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001885};
1886
Brad Volkin351e3db2014-02-18 10:15:46 -08001887/*
1888 * A command that requires special handling by the command parser.
1889 */
1890struct drm_i915_cmd_descriptor {
1891 /*
1892 * Flags describing how the command parser processes the command.
1893 *
1894 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1895 * a length mask if not set
1896 * CMD_DESC_SKIP: The command is allowed but does not follow the
1897 * standard length encoding for the opcode range in
1898 * which it falls
1899 * CMD_DESC_REJECT: The command is never allowed
1900 * CMD_DESC_REGISTER: The command should be checked against the
1901 * register whitelist for the appropriate ring
1902 * CMD_DESC_MASTER: The command is allowed if the submitting process
1903 * is the DRM master
1904 */
1905 u32 flags;
1906#define CMD_DESC_FIXED (1<<0)
1907#define CMD_DESC_SKIP (1<<1)
1908#define CMD_DESC_REJECT (1<<2)
1909#define CMD_DESC_REGISTER (1<<3)
1910#define CMD_DESC_BITMASK (1<<4)
1911#define CMD_DESC_MASTER (1<<5)
1912
1913 /*
1914 * The command's unique identification bits and the bitmask to get them.
1915 * This isn't strictly the opcode field as defined in the spec and may
1916 * also include type, subtype, and/or subop fields.
1917 */
1918 struct {
1919 u32 value;
1920 u32 mask;
1921 } cmd;
1922
1923 /*
1924 * The command's length. The command is either fixed length (i.e. does
1925 * not include a length field) or has a length field mask. The flag
1926 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1927 * a length mask. All command entries in a command table must include
1928 * length information.
1929 */
1930 union {
1931 u32 fixed;
1932 u32 mask;
1933 } length;
1934
1935 /*
1936 * Describes where to find a register address in the command to check
1937 * against the ring's register whitelist. Only valid if flags has the
1938 * CMD_DESC_REGISTER bit set.
1939 */
1940 struct {
1941 u32 offset;
1942 u32 mask;
1943 } reg;
1944
1945#define MAX_CMD_DESC_BITMASKS 3
1946 /*
1947 * Describes command checks where a particular dword is masked and
1948 * compared against an expected value. If the command does not match
1949 * the expected value, the parser rejects it. Only valid if flags has
1950 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1951 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001952 *
1953 * If the check specifies a non-zero condition_mask then the parser
1954 * only performs the check when the bits specified by condition_mask
1955 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001956 */
1957 struct {
1958 u32 offset;
1959 u32 mask;
1960 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001961 u32 condition_offset;
1962 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001963 } bits[MAX_CMD_DESC_BITMASKS];
1964};
1965
1966/*
1967 * A table of commands requiring special handling by the command parser.
1968 *
1969 * Each ring has an array of tables. Each table consists of an array of command
1970 * descriptors, which must be sorted with command opcodes in ascending order.
1971 */
1972struct drm_i915_cmd_table {
1973 const struct drm_i915_cmd_descriptor *table;
1974 int count;
1975};
1976
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001977#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001978
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001979#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1980#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001981#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001982#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001983#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001984#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1985#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001986#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1987#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1988#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001989#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001990#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001991#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1992#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001993#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1994#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001995#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001996#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001997#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1998 (dev)->pdev->device == 0x0152 || \
1999 (dev)->pdev->device == 0x015a)
2000#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
2001 (dev)->pdev->device == 0x0106 || \
2002 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002003#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002004#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002005#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002006#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002007#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002008#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002009 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002010#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2011 (((dev)->pdev->device & 0xf) == 0x2 || \
2012 ((dev)->pdev->device & 0xf) == 0x6 || \
2013 ((dev)->pdev->device & 0xf) == 0xe))
2014#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002015 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002016#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002017#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03002018 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002019/* ULX machines are also considered ULT. */
2020#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2021 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002022#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002023
Jesse Barnes85436692011-04-06 12:11:14 -07002024/*
2025 * The genX designation typically refers to the render engine, so render
2026 * capability related checks should use IS_GEN, while display and other checks
2027 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2028 * chips, etc.).
2029 */
Zou Nan haicae58522010-11-09 17:17:32 +08002030#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2031#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2032#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2033#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2034#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002035#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002036#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002037
Ben Widawsky73ae4782013-10-15 10:02:57 -07002038#define RENDER_RING (1<<RCS)
2039#define BSD_RING (1<<VCS)
2040#define BLT_RING (1<<BCS)
2041#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002042#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002043#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002044#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002045#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2046#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2047#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2048#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2049 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002050#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2051
Ben Widawsky254f9652012-06-04 14:42:42 -07002052#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002053#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2054#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002055#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002056#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002057
Chris Wilson05394f32010-11-08 19:18:58 +00002058#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002059#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2060
Daniel Vetterb45305f2012-12-17 16:21:27 +01002061/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2062#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002063/*
2064 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2065 * even when in MSI mode. This results in spurious interrupt warnings if the
2066 * legacy irq no. is shared with another device. The kernel then disables that
2067 * interrupt source and so prevents the other device from working properly.
2068 */
2069#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2070#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002071
Zou Nan haicae58522010-11-09 17:17:32 +08002072/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2073 * rows, which changed the alignment requirements and fence programming.
2074 */
2075#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2076 IS_I915GM(dev)))
2077#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2078#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2079#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002080#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2081#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002082
2083#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2084#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002085#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002086
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002087#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002088
Damien Lespiaudd93be52013-04-22 18:40:39 +01002089#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002090#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002091#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002092#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002093 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002094
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002095#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2096#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2097#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2098#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2099#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2100#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2101
Chris Wilson2c1792a2013-08-01 18:39:55 +01002102#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002103#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002104#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2105#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002106#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002107#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002108
Sonika Jindal5fafe292014-07-21 15:23:38 +05302109#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2110
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002111/* DPF == dynamic parity feature */
2112#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2113#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002114
Ben Widawskyc8735b02012-09-07 19:43:39 -07002115#define GT_FREQUENCY_MULTIPLIER 50
2116
Chris Wilson05394f32010-11-08 19:18:58 +00002117#include "i915_trace.h"
2118
Rob Clarkbaa70942013-08-02 13:27:49 -04002119extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002120extern int i915_max_ioctl;
2121
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002122extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2123extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002124extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2125extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2126
Jani Nikulad330a952014-01-21 11:24:25 +02002127/* i915_params.c */
2128struct i915_params {
2129 int modeset;
2130 int panel_ignore_lid;
2131 unsigned int powersave;
2132 int semaphores;
2133 unsigned int lvds_downclock;
2134 int lvds_channel_mode;
2135 int panel_use_ssc;
2136 int vbt_sdvo_panel_type;
2137 int enable_rc6;
2138 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002139 int enable_ppgtt;
2140 int enable_psr;
2141 unsigned int preliminary_hw_support;
2142 int disable_power_well;
2143 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002144 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002145 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002146 /* leave bools at the end to not create holes */
2147 bool enable_hangcheck;
2148 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002149 bool prefault_disable;
2150 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002151 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002152 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302153 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002154 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002155};
2156extern struct i915_params i915 __read_mostly;
2157
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002159void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002160extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002161extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002162extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002163extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002164extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002165extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002166 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002167extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002168 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002169extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002170#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002171extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2172 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002173#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002174extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002175 struct drm_clip_rect *box,
2176 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002177extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002178extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002179extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2180extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2181extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2182extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002183int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002184
Jesse Barnes073f34d2012-11-02 11:13:59 -07002185extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002186
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002188void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002189__printf(3, 4)
2190void i915_handle_error(struct drm_device *dev, bool wedged,
2191 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192
Deepak S76c3552f2014-01-30 23:08:16 +05302193void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2194 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002195extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002196extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002197
2198extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002199extern void intel_uncore_early_sanitize(struct drm_device *dev,
2200 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002201extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002202extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002203extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002204extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002205
Keith Packard7c463582008-11-04 02:03:27 -08002206void
Jani Nikula50227e12014-03-31 14:27:21 +03002207i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002208 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002209
2210void
Jani Nikula50227e12014-03-31 14:27:21 +03002211i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002212 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002213
Imre Deakf8b79e52014-03-04 19:23:07 +02002214void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2215void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2216
Eric Anholt673a3942008-07-30 12:06:12 -07002217/* i915_gem.c */
2218int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
2220int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
2222int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
2224int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file_priv);
2226int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002228int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002230int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_execbuffer(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002236int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002238int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
2242int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002244int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2245 struct drm_file *file);
2246int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002248int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2249 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002250int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002252int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file_priv);
2254int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *file_priv);
2256int i915_gem_set_tiling(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
2258int i915_gem_get_tiling(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002260int i915_gem_init_userptr(struct drm_device *dev);
2261int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2262 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002263int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2264 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002265int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2266 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002267void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002268void *i915_gem_object_alloc(struct drm_device *dev);
2269void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002270void i915_gem_object_init(struct drm_i915_gem_object *obj,
2271 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002272struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2273 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002274void i915_init_vm(struct drm_i915_private *dev_priv,
2275 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002276void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002277void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002278
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002279#define PIN_MAPPABLE 0x1
2280#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002281#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002282#define PIN_OFFSET_BIAS 0x8
2283#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002284int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002285 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002286 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002287 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002288int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002289int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002290void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002291void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002292void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002293
Brad Volkin4c914c02014-02-18 10:15:45 -08002294int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2295 int *needs_clflush);
2296
Chris Wilson37e680a2012-06-07 15:38:42 +01002297int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002298static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2299{
Imre Deak67d5a502013-02-18 19:28:02 +02002300 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002301
Imre Deak67d5a502013-02-18 19:28:02 +02002302 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002303 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002304
2305 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002306}
Chris Wilsona5570172012-09-04 21:02:54 +01002307static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2308{
2309 BUG_ON(obj->pages == NULL);
2310 obj->pages_pin_count++;
2311}
2312static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2313{
2314 BUG_ON(obj->pages_pin_count == 0);
2315 obj->pages_pin_count--;
2316}
2317
Chris Wilson54cf91d2010-11-25 18:00:26 +00002318int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002319int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002320 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002321void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002322 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002323int i915_gem_dumb_create(struct drm_file *file_priv,
2324 struct drm_device *dev,
2325 struct drm_mode_create_dumb *args);
2326int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2327 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002328/**
2329 * Returns true if seq1 is later than seq2.
2330 */
2331static inline bool
2332i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2333{
2334 return (int32_t)(seq1 - seq2) >= 0;
2335}
2336
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002337int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2338int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002339int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002340int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002341
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002342bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2343void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002344
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002345struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002346i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002347
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002348bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002349void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002350int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002351 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302352int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2353
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002354static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2355{
2356 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002357 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002358}
2359
2360static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2361{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002362 return atomic_read(&error->reset_counter) & I915_WEDGED;
2363}
2364
2365static inline u32 i915_reset_count(struct i915_gpu_error *error)
2366{
2367 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002368}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002369
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002370static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2371{
2372 return dev_priv->gpu_error.stop_rings == 0 ||
2373 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2374}
2375
2376static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2377{
2378 return dev_priv->gpu_error.stop_rings == 0 ||
2379 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2380}
2381
Chris Wilson069efc12010-09-30 16:53:18 +01002382void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002383bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002384int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002385int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002386int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002387int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002388void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002389void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002390int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002391int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002392int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002393 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002394 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002395 u32 *seqno);
2396#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002397 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002398int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002399 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002401int __must_check
2402i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2403 bool write);
2404int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002405i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2406int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002407i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2408 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002409 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002410void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002411int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002412 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002413int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002414void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002415
Chris Wilson467cffb2011-03-07 10:42:03 +00002416uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002417i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2418uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002419i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2420 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002421
Chris Wilsone4ffd172011-04-04 09:44:39 +01002422int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2423 enum i915_cache_level cache_level);
2424
Daniel Vetter1286ff72012-05-10 15:25:09 +02002425struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2426 struct dma_buf *dma_buf);
2427
2428struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2429 struct drm_gem_object *gem_obj, int flags);
2430
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002431void i915_gem_restore_fences(struct drm_device *dev);
2432
Ben Widawskya70a3142013-07-31 16:59:56 -07002433unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2434 struct i915_address_space *vm);
2435bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2436bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2437 struct i915_address_space *vm);
2438unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2439 struct i915_address_space *vm);
2440struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2441 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002442struct i915_vma *
2443i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2444 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002445
2446struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002447static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2448 struct i915_vma *vma;
2449 list_for_each_entry(vma, &obj->vma_list, vma_link)
2450 if (vma->pin_count > 0)
2451 return true;
2452 return false;
2453}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002454
Ben Widawskya70a3142013-07-31 16:59:56 -07002455/* Some GGTT VM helpers */
2456#define obj_to_ggtt(obj) \
2457 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2458static inline bool i915_is_ggtt(struct i915_address_space *vm)
2459{
2460 struct i915_address_space *ggtt =
2461 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2462 return vm == ggtt;
2463}
2464
2465static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2466{
2467 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2468}
2469
2470static inline unsigned long
2471i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2472{
2473 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2474}
2475
2476static inline unsigned long
2477i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2478{
2479 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2480}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002481
2482static inline int __must_check
2483i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2484 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002485 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002486{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002487 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002488}
Ben Widawskya70a3142013-07-31 16:59:56 -07002489
Daniel Vetterb2871102014-02-14 14:01:19 +01002490static inline int
2491i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2492{
2493 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2494}
2495
2496void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2497
Ben Widawsky254f9652012-06-04 14:42:42 -07002498/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002499#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002500int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002501void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002502void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002503int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002504int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002505void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002506int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002507 struct intel_context *to);
2508struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002509i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002510void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002511static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002512{
Chris Wilson691e6412014-04-09 09:07:36 +01002513 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002514}
2515
Oscar Mateo273497e2014-05-22 14:13:37 +01002516static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002517{
Chris Wilson691e6412014-04-09 09:07:36 +01002518 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002519}
2520
Oscar Mateo273497e2014-05-22 14:13:37 +01002521static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002522{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002523 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002524}
2525
Ben Widawsky84624812012-06-04 14:42:54 -07002526int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2527 struct drm_file *file);
2528int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002530
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002531/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002532int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002533/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002534int __must_check i915_gem_evict_something(struct drm_device *dev,
2535 struct i915_address_space *vm,
2536 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002537 unsigned alignment,
2538 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002539 unsigned long start,
2540 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002541 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002542int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002543int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002544
Ben Widawsky0260c422014-03-22 22:47:21 -07002545/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002546static inline void i915_gem_chipset_flush(struct drm_device *dev)
2547{
Chris Wilson05394f32010-11-08 19:18:58 +00002548 if (INTEL_INFO(dev)->gen < 6)
2549 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002550}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002551
Chris Wilson9797fbf2012-04-24 15:47:39 +01002552/* i915_gem_stolen.c */
2553int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002554int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002555void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002556void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002557struct drm_i915_gem_object *
2558i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002559struct drm_i915_gem_object *
2560i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2561 u32 stolen_offset,
2562 u32 gtt_offset,
2563 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002564
Eric Anholt673a3942008-07-30 12:06:12 -07002565/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002566static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002567{
Jani Nikula50227e12014-03-31 14:27:21 +03002568 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002569
2570 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2571 obj->tiling_mode != I915_TILING_NONE;
2572}
2573
Eric Anholt673a3942008-07-30 12:06:12 -07002574void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002575void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2576void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002577
2578/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002579#if WATCH_LISTS
2580int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002581#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002582#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002583#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
Ben Gamari20172632009-02-17 20:08:50 -05002585/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002586int i915_debugfs_init(struct drm_minor *minor);
2587void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002588#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002589void intel_display_crc_init(struct drm_device *dev);
2590#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002591static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002592#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002593
2594/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002595__printf(2, 3)
2596void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002597int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2598 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002599int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2600 size_t count, loff_t pos);
2601static inline void i915_error_state_buf_release(
2602 struct drm_i915_error_state_buf *eb)
2603{
2604 kfree(eb->buf);
2605}
Mika Kuoppala58174462014-02-25 17:11:26 +02002606void i915_capture_error_state(struct drm_device *dev, bool wedge,
2607 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002608void i915_error_state_get(struct drm_device *dev,
2609 struct i915_error_state_file_priv *error_priv);
2610void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2611void i915_destroy_error_state(struct drm_device *dev);
2612
2613void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2614const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002615
Brad Volkin351e3db2014-02-18 10:15:46 -08002616/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002617int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002618int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2619void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2620bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2621int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002622 struct drm_i915_gem_object *batch_obj,
2623 u32 batch_start_offset,
2624 bool is_master);
2625
Jesse Barnes317c35d2008-08-25 15:11:06 -07002626/* i915_suspend.c */
2627extern int i915_save_state(struct drm_device *dev);
2628extern int i915_restore_state(struct drm_device *dev);
2629
Daniel Vetterd8157a32013-01-25 17:53:20 +01002630/* i915_ums.c */
2631void i915_save_display_reg(struct drm_device *dev);
2632void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002633
Ben Widawsky0136db52012-04-10 21:17:01 -07002634/* i915_sysfs.c */
2635void i915_setup_sysfs(struct drm_device *dev_priv);
2636void i915_teardown_sysfs(struct drm_device *dev_priv);
2637
Chris Wilsonf899fc62010-07-20 15:44:45 -07002638/* intel_i2c.c */
2639extern int intel_setup_gmbus(struct drm_device *dev);
2640extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002641static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002642{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002643 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002644}
2645
2646extern struct i2c_adapter *intel_gmbus_get_adapter(
2647 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002648extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2649extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002650static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002651{
2652 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2653}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002654extern void intel_i2c_reset(struct drm_device *dev);
2655
Chris Wilson3b617962010-08-24 09:02:58 +01002656/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002657struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002658#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002659extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002660extern void intel_opregion_init(struct drm_device *dev);
2661extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002662extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002663extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2664 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002665extern int intel_opregion_notify_adapter(struct drm_device *dev,
2666 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002667#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002668static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002669static inline void intel_opregion_init(struct drm_device *dev) { return; }
2670static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002671static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002672static inline int
2673intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2674{
2675 return 0;
2676}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002677static inline int
2678intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2679{
2680 return 0;
2681}
Len Brown65e082c2008-10-24 17:18:10 -04002682#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002683
Jesse Barnes723bfd72010-10-07 16:01:13 -07002684/* intel_acpi.c */
2685#ifdef CONFIG_ACPI
2686extern void intel_register_dsm_handler(void);
2687extern void intel_unregister_dsm_handler(void);
2688#else
2689static inline void intel_register_dsm_handler(void) { return; }
2690static inline void intel_unregister_dsm_handler(void) { return; }
2691#endif /* CONFIG_ACPI */
2692
Jesse Barnes79e53942008-11-07 14:24:08 -08002693/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002694extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002695extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002696extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002697extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002698extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002699extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002700extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002701extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2702 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002703extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002704extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002705extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002706extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002707extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002708extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002709extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002710extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002711extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2712 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002713extern void intel_detect_pch(struct drm_device *dev);
2714extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002715extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002716
Ben Widawsky2911a352012-04-05 14:47:36 -07002717extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002718int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2719 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002720int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002722
Sourab Gupta84c33a62014-06-02 16:47:17 +05302723void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2724
Chris Wilson6ef3d422010-08-04 20:26:07 +01002725/* overlay */
2726extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002727extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2728 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002729
2730extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002731extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002732 struct drm_device *dev,
2733 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002734
Ben Widawskyb7287d82011-04-25 11:22:22 -07002735/* On SNB platform, before reading ring registers forcewake bit
2736 * must be set to prevent GT core from power down and stale values being
2737 * returned.
2738 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302739void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2740void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002741void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002742
Ben Widawsky42c05262012-09-26 10:34:00 -07002743int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2744int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002745
2746/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002747u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2748void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2749u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002750u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2751void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2752u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2753void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2754u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2755void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002756u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2757void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002758u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2759void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002760u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2761void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002762u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2763 enum intel_sbi_destination destination);
2764void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2765 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302766u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2767void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002768
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002769int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2770int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002771
Deepak Sc8d9a592013-11-23 14:55:42 +05302772#define FORCEWAKE_RENDER (1 << 0)
2773#define FORCEWAKE_MEDIA (1 << 1)
2774#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2775
2776
Ben Widawsky0b274482013-10-04 21:22:51 -07002777#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2778#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002779
Ben Widawsky0b274482013-10-04 21:22:51 -07002780#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2781#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2782#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2783#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002784
Ben Widawsky0b274482013-10-04 21:22:51 -07002785#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2786#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2787#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2788#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002789
Chris Wilson698b3132014-03-21 13:16:43 +00002790/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2791 * will be implemented using 2 32-bit writes in an arbitrary order with
2792 * an arbitrary delay between them. This can cause the hardware to
2793 * act upon the intermediate value, possibly leading to corruption and
2794 * machine death. You have been warned.
2795 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002796#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2797#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002798
Chris Wilson50877442014-03-21 12:41:53 +00002799#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2800 u32 upper = I915_READ(upper_reg); \
2801 u32 lower = I915_READ(lower_reg); \
2802 u32 tmp = I915_READ(upper_reg); \
2803 if (upper != tmp) { \
2804 upper = tmp; \
2805 lower = I915_READ(lower_reg); \
2806 WARN_ON(I915_READ(upper_reg) != upper); \
2807 } \
2808 (u64)upper << 32 | lower; })
2809
Zou Nan haicae58522010-11-09 17:17:32 +08002810#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2811#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2812
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002813/* "Broadcast RGB" property */
2814#define INTEL_BROADCAST_RGB_AUTO 0
2815#define INTEL_BROADCAST_RGB_FULL 1
2816#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002817
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002818static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2819{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302820 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002821 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302822 else if (INTEL_INFO(dev)->gen >= 5)
2823 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002824 else
2825 return VGACNTRL;
2826}
2827
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002828static inline void __user *to_user_ptr(u64 address)
2829{
2830 return (void __user *)(uintptr_t)address;
2831}
2832
Imre Deakdf977292013-05-21 20:03:17 +03002833static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2834{
2835 unsigned long j = msecs_to_jiffies(m);
2836
2837 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2838}
2839
2840static inline unsigned long
2841timespec_to_jiffies_timeout(const struct timespec *value)
2842{
2843 unsigned long j = timespec_to_jiffies(value);
2844
2845 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2846}
2847
Paulo Zanonidce56b32013-12-19 14:29:40 -02002848/*
2849 * If you need to wait X milliseconds between events A and B, but event B
2850 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2851 * when event A happened, then just before event B you call this function and
2852 * pass the timestamp as the first argument, and X as the second argument.
2853 */
2854static inline void
2855wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2856{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002857 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002858
2859 /*
2860 * Don't re-read the value of "jiffies" every time since it may change
2861 * behind our back and break the math.
2862 */
2863 tmp_jiffies = jiffies;
2864 target_jiffies = timestamp_jiffies +
2865 msecs_to_jiffies_timeout(to_wait_ms);
2866
2867 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002868 remaining_jiffies = target_jiffies - tmp_jiffies;
2869 while (remaining_jiffies)
2870 remaining_jiffies =
2871 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002872 }
2873}
2874
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875#endif