blob: 9bd6b072a405aa847302ac721578f668498be4ef [file] [log] [blame]
Liviu Dudauad49f862016-03-07 10:00:53 +00001/*
2 * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
3 * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4 *
5 * This program is free software and is provided to you under the terms of the
6 * GNU General Public License version 2 as published by the Free Software
7 * Foundation, and any use by you of this program is subject to the terms
8 * of such GNU licence.
9 *
10 * ARM Mali DP500/DP550/DP650 KMS/DRM driver
11 */
12
13#include <linux/module.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_device.h>
17#include <linux/of_graph.h>
18#include <linux/of_reserved_mem.h>
19
20#include <drm/drmP.h>
21#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_crtc.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
26#include <drm/drm_fb_cma_helper.h>
27#include <drm/drm_gem_cma_helper.h>
28#include <drm/drm_of.h>
29
30#include "malidp_drv.h"
31#include "malidp_regs.h"
32#include "malidp_hw.h"
33
34#define MALIDP_CONF_VALID_TIMEOUT 250
35
36/*
37 * set the "config valid" bit and wait until the hardware acts on it
38 */
39static int malidp_set_and_wait_config_valid(struct drm_device *drm)
40{
41 struct malidp_drm *malidp = drm->dev_private;
42 struct malidp_hw_device *hwdev = malidp->dev;
43 int ret;
44
Liviu Dudauaad38962016-07-21 16:09:38 +010045 atomic_set(&malidp->config_valid, 0);
Liviu Dudauad49f862016-03-07 10:00:53 +000046 hwdev->set_config_valid(hwdev);
47 /* don't wait for config_valid flag if we are in config mode */
48 if (hwdev->in_config_mode(hwdev))
49 return 0;
50
51 ret = wait_event_interruptible_timeout(malidp->wq,
52 atomic_read(&malidp->config_valid) == 1,
53 msecs_to_jiffies(MALIDP_CONF_VALID_TIMEOUT));
54
55 return (ret > 0) ? 0 : -ETIMEDOUT;
56}
57
58static void malidp_output_poll_changed(struct drm_device *drm)
59{
60 struct malidp_drm *malidp = drm->dev_private;
61
62 drm_fbdev_cma_hotplug_event(malidp->fbdev);
63}
64
65static void malidp_atomic_commit_hw_done(struct drm_atomic_state *state)
66{
67 struct drm_pending_vblank_event *event;
68 struct drm_device *drm = state->dev;
69 struct malidp_drm *malidp = drm->dev_private;
70 int ret = malidp_set_and_wait_config_valid(drm);
71
72 if (ret)
73 DRM_DEBUG_DRIVER("timed out waiting for updated configuration\n");
74
75 event = malidp->crtc.state->event;
76 if (event) {
77 malidp->crtc.state->event = NULL;
78
79 spin_lock_irq(&drm->event_lock);
80 if (drm_crtc_vblank_get(&malidp->crtc) == 0)
81 drm_crtc_arm_vblank_event(&malidp->crtc, event);
82 else
83 drm_crtc_send_vblank_event(&malidp->crtc, event);
84 spin_unlock_irq(&drm->event_lock);
85 }
86 drm_atomic_helper_commit_hw_done(state);
87}
88
89static void malidp_atomic_commit_tail(struct drm_atomic_state *state)
90{
91 struct drm_device *drm = state->dev;
92
93 drm_atomic_helper_commit_modeset_disables(drm, state);
94 drm_atomic_helper_commit_modeset_enables(drm, state);
Liu Ying2b58e982016-08-29 17:12:03 +080095 drm_atomic_helper_commit_planes(drm, state,
96 DRM_PLANE_COMMIT_ACTIVE_ONLY);
Liviu Dudauad49f862016-03-07 10:00:53 +000097
98 malidp_atomic_commit_hw_done(state);
99
100 drm_atomic_helper_wait_for_vblanks(drm, state);
101
102 drm_atomic_helper_cleanup_planes(drm, state);
103}
104
105static struct drm_mode_config_helper_funcs malidp_mode_config_helpers = {
106 .atomic_commit_tail = malidp_atomic_commit_tail,
107};
108
109static const struct drm_mode_config_funcs malidp_mode_config_funcs = {
110 .fb_create = drm_fb_cma_create,
111 .output_poll_changed = malidp_output_poll_changed,
112 .atomic_check = drm_atomic_helper_check,
113 .atomic_commit = drm_atomic_helper_commit,
114};
115
116static int malidp_enable_vblank(struct drm_device *drm, unsigned int crtc)
117{
118 struct malidp_drm *malidp = drm->dev_private;
119 struct malidp_hw_device *hwdev = malidp->dev;
120
121 malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
122 hwdev->map.de_irq_map.vsync_irq);
123 return 0;
124}
125
126static void malidp_disable_vblank(struct drm_device *drm, unsigned int pipe)
127{
128 struct malidp_drm *malidp = drm->dev_private;
129 struct malidp_hw_device *hwdev = malidp->dev;
130
131 malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
132 hwdev->map.de_irq_map.vsync_irq);
133}
134
135static int malidp_init(struct drm_device *drm)
136{
137 int ret;
138 struct malidp_drm *malidp = drm->dev_private;
139 struct malidp_hw_device *hwdev = malidp->dev;
140
141 drm_mode_config_init(drm);
142
143 drm->mode_config.min_width = hwdev->min_line_size;
144 drm->mode_config.min_height = hwdev->min_line_size;
145 drm->mode_config.max_width = hwdev->max_line_size;
146 drm->mode_config.max_height = hwdev->max_line_size;
147 drm->mode_config.funcs = &malidp_mode_config_funcs;
148 drm->mode_config.helper_private = &malidp_mode_config_helpers;
149
150 ret = malidp_crtc_init(drm);
151 if (ret) {
152 drm_mode_config_cleanup(drm);
153 return ret;
154 }
155
156 return 0;
157}
158
Brian Starkeyde9c4812016-10-11 15:26:06 +0100159static void malidp_fini(struct drm_device *drm)
160{
161 malidp_de_planes_destroy(drm);
162 drm_mode_config_cleanup(drm);
163}
164
Liviu Dudauad49f862016-03-07 10:00:53 +0000165static int malidp_irq_init(struct platform_device *pdev)
166{
167 int irq_de, irq_se, ret = 0;
168 struct drm_device *drm = dev_get_drvdata(&pdev->dev);
169
170 /* fetch the interrupts from DT */
171 irq_de = platform_get_irq_byname(pdev, "DE");
172 if (irq_de < 0) {
173 DRM_ERROR("no 'DE' IRQ specified!\n");
174 return irq_de;
175 }
176 irq_se = platform_get_irq_byname(pdev, "SE");
177 if (irq_se < 0) {
178 DRM_ERROR("no 'SE' IRQ specified!\n");
179 return irq_se;
180 }
181
182 ret = malidp_de_irq_init(drm, irq_de);
183 if (ret)
184 return ret;
185
186 ret = malidp_se_irq_init(drm, irq_se);
187 if (ret) {
188 malidp_de_irq_fini(drm);
189 return ret;
190 }
191
192 return 0;
193}
194
195static void malidp_lastclose(struct drm_device *drm)
196{
197 struct malidp_drm *malidp = drm->dev_private;
198
199 drm_fbdev_cma_restore_mode(malidp->fbdev);
200}
201
202static const struct file_operations fops = {
203 .owner = THIS_MODULE,
204 .open = drm_open,
205 .release = drm_release,
206 .unlocked_ioctl = drm_ioctl,
207#ifdef CONFIG_COMPAT
208 .compat_ioctl = drm_compat_ioctl,
209#endif
210 .poll = drm_poll,
211 .read = drm_read,
212 .llseek = noop_llseek,
213 .mmap = drm_gem_cma_mmap,
214};
215
216static struct drm_driver malidp_driver = {
217 .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC |
218 DRIVER_PRIME,
219 .lastclose = malidp_lastclose,
220 .get_vblank_counter = drm_vblank_no_hw_counter,
221 .enable_vblank = malidp_enable_vblank,
222 .disable_vblank = malidp_disable_vblank,
223 .gem_free_object_unlocked = drm_gem_cma_free_object,
224 .gem_vm_ops = &drm_gem_cma_vm_ops,
225 .dumb_create = drm_gem_cma_dumb_create,
226 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
227 .dumb_destroy = drm_gem_dumb_destroy,
228 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
229 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
230 .gem_prime_export = drm_gem_prime_export,
231 .gem_prime_import = drm_gem_prime_import,
232 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
233 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
234 .gem_prime_vmap = drm_gem_cma_prime_vmap,
235 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
236 .gem_prime_mmap = drm_gem_cma_prime_mmap,
237 .fops = &fops,
238 .name = "mali-dp",
239 .desc = "ARM Mali Display Processor driver",
240 .date = "20160106",
241 .major = 1,
242 .minor = 0,
243};
244
245static const struct of_device_id malidp_drm_of_match[] = {
246 {
247 .compatible = "arm,mali-dp500",
248 .data = &malidp_device[MALIDP_500]
249 },
250 {
251 .compatible = "arm,mali-dp550",
252 .data = &malidp_device[MALIDP_550]
253 },
254 {
255 .compatible = "arm,mali-dp650",
256 .data = &malidp_device[MALIDP_650]
257 },
258 {},
259};
260MODULE_DEVICE_TABLE(of, malidp_drm_of_match);
261
262#define MAX_OUTPUT_CHANNELS 3
263
264static int malidp_bind(struct device *dev)
265{
266 struct resource *res;
267 struct drm_device *drm;
Brian Starkey3c317602016-07-26 17:15:25 +0100268 struct device_node *ep;
Liviu Dudauad49f862016-03-07 10:00:53 +0000269 struct malidp_drm *malidp;
270 struct malidp_hw_device *hwdev;
271 struct platform_device *pdev = to_platform_device(dev);
272 /* number of lines for the R, G and B output */
273 u8 output_width[MAX_OUTPUT_CHANNELS];
274 int ret = 0, i;
275 u32 version, out_depth = 0;
276
277 malidp = devm_kzalloc(dev, sizeof(*malidp), GFP_KERNEL);
278 if (!malidp)
279 return -ENOMEM;
280
281 hwdev = devm_kzalloc(dev, sizeof(*hwdev), GFP_KERNEL);
282 if (!hwdev)
283 return -ENOMEM;
284
285 /*
286 * copy the associated data from malidp_drm_of_match to avoid
287 * having to keep a reference to the OF node after binding
288 */
289 memcpy(hwdev, of_device_get_match_data(dev), sizeof(*hwdev));
290 malidp->dev = hwdev;
291
292 INIT_LIST_HEAD(&malidp->event_list);
293
294 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
295 hwdev->regs = devm_ioremap_resource(dev, res);
Wei Yongjun1a9d71f2016-07-28 02:09:13 +0000296 if (IS_ERR(hwdev->regs))
Liviu Dudauad49f862016-03-07 10:00:53 +0000297 return PTR_ERR(hwdev->regs);
Liviu Dudauad49f862016-03-07 10:00:53 +0000298
299 hwdev->pclk = devm_clk_get(dev, "pclk");
300 if (IS_ERR(hwdev->pclk))
301 return PTR_ERR(hwdev->pclk);
302
303 hwdev->aclk = devm_clk_get(dev, "aclk");
304 if (IS_ERR(hwdev->aclk))
305 return PTR_ERR(hwdev->aclk);
306
307 hwdev->mclk = devm_clk_get(dev, "mclk");
308 if (IS_ERR(hwdev->mclk))
309 return PTR_ERR(hwdev->mclk);
310
311 hwdev->pxlclk = devm_clk_get(dev, "pxlclk");
312 if (IS_ERR(hwdev->pxlclk))
313 return PTR_ERR(hwdev->pxlclk);
314
315 /* Get the optional framebuffer memory resource */
316 ret = of_reserved_mem_device_init(dev);
317 if (ret && ret != -ENODEV)
318 return ret;
319
320 drm = drm_dev_alloc(&malidp_driver, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200321 if (IS_ERR(drm)) {
322 ret = PTR_ERR(drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000323 goto alloc_fail;
324 }
325
326 /* Enable APB clock in order to get access to the registers */
327 clk_prepare_enable(hwdev->pclk);
328 /*
329 * Enable AXI clock and main clock so that prefetch can start once
330 * the registers are set
331 */
332 clk_prepare_enable(hwdev->aclk);
333 clk_prepare_enable(hwdev->mclk);
334
335 ret = hwdev->query_hw(hwdev);
336 if (ret) {
337 DRM_ERROR("Invalid HW configuration\n");
338 goto query_hw_fail;
339 }
340
341 version = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_DE_CORE_ID);
342 DRM_INFO("found ARM Mali-DP%3x version r%dp%d\n", version >> 16,
343 (version >> 12) & 0xf, (version >> 8) & 0xf);
344
345 /* set the number of lines used for output of RGB data */
346 ret = of_property_read_u8_array(dev->of_node,
347 "arm,malidp-output-port-lines",
348 output_width, MAX_OUTPUT_CHANNELS);
349 if (ret)
350 goto query_hw_fail;
351
352 for (i = 0; i < MAX_OUTPUT_CHANNELS; i++)
353 out_depth = (out_depth << 8) | (output_width[i] & 0xf);
354 malidp_hw_write(hwdev, out_depth, hwdev->map.out_depth_base);
355
356 drm->dev_private = malidp;
357 dev_set_drvdata(dev, drm);
358 atomic_set(&malidp->config_valid, 0);
359 init_waitqueue_head(&malidp->wq);
360
361 ret = malidp_init(drm);
362 if (ret < 0)
363 goto init_fail;
364
365 ret = drm_dev_register(drm, 0);
366 if (ret)
367 goto register_fail;
368
369 /* Set the CRTC's port so that the encoder component can find it */
Brian Starkey3c317602016-07-26 17:15:25 +0100370 ep = of_graph_get_next_endpoint(dev->of_node, NULL);
Wei Yongjun12ae57a2016-07-28 02:14:26 +0000371 if (!ep) {
372 ret = -EINVAL;
Brian Starkey3c317602016-07-26 17:15:25 +0100373 goto port_fail;
Wei Yongjun12ae57a2016-07-28 02:14:26 +0000374 }
Brian Starkey3c317602016-07-26 17:15:25 +0100375 malidp->crtc.port = of_get_next_parent(ep);
Liviu Dudauad49f862016-03-07 10:00:53 +0000376
377 ret = component_bind_all(dev, drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000378 if (ret) {
379 DRM_ERROR("Failed to bind all components\n");
380 goto bind_fail;
381 }
382
383 ret = malidp_irq_init(pdev);
384 if (ret < 0)
385 goto irq_init_fail;
386
Liviu Dudaua6a7b9a2016-07-29 14:21:29 +0100387 drm->irq_enabled = true;
388
Liviu Dudauad49f862016-03-07 10:00:53 +0000389 ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
390 if (ret < 0) {
391 DRM_ERROR("failed to initialise vblank\n");
392 goto vblank_fail;
393 }
394
395 drm_mode_config_reset(drm);
396
397 malidp->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
398 drm->mode_config.num_connector);
399
400 if (IS_ERR(malidp->fbdev)) {
401 ret = PTR_ERR(malidp->fbdev);
402 malidp->fbdev = NULL;
403 goto fbdev_fail;
404 }
405
406 drm_kms_helper_poll_init(drm);
407 return 0;
408
409fbdev_fail:
410 drm_vblank_cleanup(drm);
411vblank_fail:
412 malidp_se_irq_fini(drm);
413 malidp_de_irq_fini(drm);
Liviu Dudaua6a7b9a2016-07-29 14:21:29 +0100414 drm->irq_enabled = false;
Liviu Dudauad49f862016-03-07 10:00:53 +0000415irq_init_fail:
416 component_unbind_all(dev, drm);
417bind_fail:
Brian Starkey3c317602016-07-26 17:15:25 +0100418 of_node_put(malidp->crtc.port);
419 malidp->crtc.port = NULL;
420port_fail:
Liviu Dudauad49f862016-03-07 10:00:53 +0000421 drm_dev_unregister(drm);
422register_fail:
Brian Starkeyde9c4812016-10-11 15:26:06 +0100423 malidp_fini(drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000424init_fail:
425 drm->dev_private = NULL;
426 dev_set_drvdata(dev, NULL);
427query_hw_fail:
428 clk_disable_unprepare(hwdev->mclk);
429 clk_disable_unprepare(hwdev->aclk);
430 clk_disable_unprepare(hwdev->pclk);
431 drm_dev_unref(drm);
432alloc_fail:
433 of_reserved_mem_device_release(dev);
434
435 return ret;
436}
437
438static void malidp_unbind(struct device *dev)
439{
440 struct drm_device *drm = dev_get_drvdata(dev);
441 struct malidp_drm *malidp = drm->dev_private;
442 struct malidp_hw_device *hwdev = malidp->dev;
443
444 if (malidp->fbdev) {
445 drm_fbdev_cma_fini(malidp->fbdev);
446 malidp->fbdev = NULL;
447 }
448 drm_kms_helper_poll_fini(drm);
449 malidp_se_irq_fini(drm);
450 malidp_de_irq_fini(drm);
451 drm_vblank_cleanup(drm);
452 component_unbind_all(dev, drm);
Brian Starkey3c317602016-07-26 17:15:25 +0100453 of_node_put(malidp->crtc.port);
454 malidp->crtc.port = NULL;
Liviu Dudauad49f862016-03-07 10:00:53 +0000455 drm_dev_unregister(drm);
Brian Starkeyde9c4812016-10-11 15:26:06 +0100456 malidp_fini(drm);
Liviu Dudauad49f862016-03-07 10:00:53 +0000457 drm->dev_private = NULL;
458 dev_set_drvdata(dev, NULL);
459 clk_disable_unprepare(hwdev->mclk);
460 clk_disable_unprepare(hwdev->aclk);
461 clk_disable_unprepare(hwdev->pclk);
462 drm_dev_unref(drm);
463 of_reserved_mem_device_release(dev);
464}
465
466static const struct component_master_ops malidp_master_ops = {
467 .bind = malidp_bind,
468 .unbind = malidp_unbind,
469};
470
471static int malidp_compare_dev(struct device *dev, void *data)
472{
473 struct device_node *np = data;
474
475 return dev->of_node == np;
476}
477
478static int malidp_platform_probe(struct platform_device *pdev)
479{
480 struct device_node *port, *ep;
481 struct component_match *match = NULL;
482
483 if (!pdev->dev.of_node)
484 return -ENODEV;
485
486 /* there is only one output port inside each device, find it */
487 ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
488 if (!ep)
489 return -ENODEV;
490
491 if (!of_device_is_available(ep)) {
492 of_node_put(ep);
493 return -ENODEV;
494 }
495
496 /* add the remote encoder port as component */
497 port = of_graph_get_remote_port_parent(ep);
498 of_node_put(ep);
499 if (!port || !of_device_is_available(port)) {
500 of_node_put(port);
501 return -EAGAIN;
502 }
503
Russell King97ac0e42016-10-19 11:28:27 +0100504 drm_of_component_match_add(&pdev->dev, &match, malidp_compare_dev,
505 port);
506 of_node_put(port);
Liviu Dudauad49f862016-03-07 10:00:53 +0000507 return component_master_add_with_match(&pdev->dev, &malidp_master_ops,
508 match);
509}
510
511static int malidp_platform_remove(struct platform_device *pdev)
512{
513 component_master_del(&pdev->dev, &malidp_master_ops);
514 return 0;
515}
516
517static struct platform_driver malidp_platform_driver = {
518 .probe = malidp_platform_probe,
519 .remove = malidp_platform_remove,
520 .driver = {
521 .name = "mali-dp",
522 .of_match_table = malidp_drm_of_match,
523 },
524};
525
526module_platform_driver(malidp_platform_driver);
527
528MODULE_AUTHOR("Liviu Dudau <Liviu.Dudau@arm.com>");
529MODULE_DESCRIPTION("ARM Mali DP DRM driver");
530MODULE_LICENSE("GPL v2");