blob: 8b2038844ba96a4a86c5b42aca4fa59fe96ecca2 [file] [log] [blame]
David J. Choid0507002010-04-29 06:12:41 +00001/*
2 * drivers/net/phy/micrel.c
3 *
4 * Driver for Micrel PHYs
5 *
6 * Author: David J. Choi
7 *
David J. Choi7ab59dc2013-01-23 14:05:15 +00008 * Copyright (c) 2010-2013 Micrel, Inc.
Johan Hovoldee0dc2f2014-11-19 12:59:23 +01009 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
David J. Choid0507002010-04-29 06:12:41 +000010 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 *
David J. Choi7ab59dc2013-01-23 14:05:15 +000016 * Support : Micrel Phys:
17 * Giga phys: ksz9021, ksz9031
18 * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
19 * ksz8021, ksz8031, ksz8051,
20 * ksz8081, ksz8091,
21 * ksz8061,
22 * Switch : ksz8873, ksz886x
David J. Choid0507002010-04-29 06:12:41 +000023 */
24
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/phy.h>
Baruch Siachd606ef32011-02-14 02:05:33 +000028#include <linux/micrel_phy.h>
Sean Cross954c3962013-08-21 01:46:12 +000029#include <linux/of.h>
Sascha Hauer1fadee02014-10-10 09:48:05 +020030#include <linux/clk.h>
David J. Choid0507002010-04-29 06:12:41 +000031
Marek Vasut212ea992012-09-23 16:58:49 +000032/* Operation Mode Strap Override */
33#define MII_KSZPHY_OMSO 0x16
Johan Hovold00aee092014-11-11 20:00:09 +010034#define KSZPHY_OMSO_B_CAST_OFF BIT(9)
Sylvain Rochet2b0ba962015-02-13 21:35:33 +010035#define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
Johan Hovold00aee092014-11-11 20:00:09 +010036#define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
37#define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
Marek Vasut212ea992012-09-23 16:58:49 +000038
Choi, David51f932c2010-06-28 15:23:41 +000039/* general Interrupt control/status reg in vendor specific block. */
40#define MII_KSZPHY_INTCS 0x1B
Johan Hovold00aee092014-11-11 20:00:09 +010041#define KSZPHY_INTCS_JABBER BIT(15)
42#define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
43#define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
44#define KSZPHY_INTCS_PARELLEL BIT(12)
45#define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
46#define KSZPHY_INTCS_LINK_DOWN BIT(10)
47#define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
48#define KSZPHY_INTCS_LINK_UP BIT(8)
Choi, David51f932c2010-06-28 15:23:41 +000049#define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
50 KSZPHY_INTCS_LINK_DOWN)
51
Johan Hovold5a167782014-11-11 20:00:14 +010052/* PHY Control 1 */
53#define MII_KSZPHY_CTRL_1 0x1e
54
55/* PHY Control 2 / PHY Control (if no PHY Control 1) */
56#define MII_KSZPHY_CTRL_2 0x1f
57#define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
Choi, David51f932c2010-06-28 15:23:41 +000058/* bitmap of PHY register to set interrupt mode */
Johan Hovold00aee092014-11-11 20:00:09 +010059#define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
Johan Hovold63f44b22014-11-19 12:59:18 +010060#define KSZPHY_RMII_REF_CLK_SEL BIT(7)
Choi, David51f932c2010-06-28 15:23:41 +000061
Sean Cross954c3962013-08-21 01:46:12 +000062/* Write/read to/from extended registers */
63#define MII_KSZPHY_EXTREG 0x0b
64#define KSZPHY_EXTREG_WRITE 0x8000
65
66#define MII_KSZPHY_EXTREG_WRITE 0x0c
67#define MII_KSZPHY_EXTREG_READ 0x0d
68
69/* Extended registers */
70#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
71#define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
72#define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
73
74#define PS_TO_REG 200
75
Andrew Lunn2b2427d2015-12-30 16:28:27 +010076struct kszphy_hw_stat {
77 const char *string;
78 u8 reg;
79 u8 bits;
80};
81
82static struct kszphy_hw_stat kszphy_hw_stats[] = {
83 { "phy_receive_errors", 21, 16},
84 { "phy_idle_errors", 10, 8 },
85};
86
Johan Hovolde6a423a2014-11-19 12:59:15 +010087struct kszphy_type {
88 u32 led_mode_reg;
Johan Hovoldc6f95752014-11-19 12:59:22 +010089 u16 interrupt_level_mask;
Johan Hovold0f959032014-11-19 12:59:17 +010090 bool has_broadcast_disable;
Sylvain Rochet2b0ba962015-02-13 21:35:33 +010091 bool has_nand_tree_disable;
Johan Hovold63f44b22014-11-19 12:59:18 +010092 bool has_rmii_ref_clk_sel;
Johan Hovolde6a423a2014-11-19 12:59:15 +010093};
94
95struct kszphy_priv {
96 const struct kszphy_type *type;
Johan Hovolde7a792e2014-11-19 12:59:16 +010097 int led_mode;
Johan Hovold63f44b22014-11-19 12:59:18 +010098 bool rmii_ref_clk_sel;
99 bool rmii_ref_clk_sel_val;
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100100 u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
Johan Hovolde6a423a2014-11-19 12:59:15 +0100101};
102
103static const struct kszphy_type ksz8021_type = {
104 .led_mode_reg = MII_KSZPHY_CTRL_2,
Johan Hovoldd0e1df92014-12-23 12:59:17 +0100105 .has_broadcast_disable = true,
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100106 .has_nand_tree_disable = true,
Johan Hovold63f44b22014-11-19 12:59:18 +0100107 .has_rmii_ref_clk_sel = true,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100108};
109
110static const struct kszphy_type ksz8041_type = {
111 .led_mode_reg = MII_KSZPHY_CTRL_1,
112};
113
114static const struct kszphy_type ksz8051_type = {
115 .led_mode_reg = MII_KSZPHY_CTRL_2,
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100116 .has_nand_tree_disable = true,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100117};
118
119static const struct kszphy_type ksz8081_type = {
120 .led_mode_reg = MII_KSZPHY_CTRL_2,
Johan Hovold0f959032014-11-19 12:59:17 +0100121 .has_broadcast_disable = true,
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100122 .has_nand_tree_disable = true,
Johan Hovold86dc1342014-11-19 12:59:19 +0100123 .has_rmii_ref_clk_sel = true,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100124};
125
Johan Hovoldc6f95752014-11-19 12:59:22 +0100126static const struct kszphy_type ks8737_type = {
127 .interrupt_level_mask = BIT(14),
128};
129
130static const struct kszphy_type ksz9021_type = {
131 .interrupt_level_mask = BIT(14),
132};
133
Sean Cross954c3962013-08-21 01:46:12 +0000134static int kszphy_extended_write(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -0800135 u32 regnum, u16 val)
Sean Cross954c3962013-08-21 01:46:12 +0000136{
137 phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
138 return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
139}
140
141static int kszphy_extended_read(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -0800142 u32 regnum)
Sean Cross954c3962013-08-21 01:46:12 +0000143{
144 phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
145 return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
146}
147
Choi, David51f932c2010-06-28 15:23:41 +0000148static int kszphy_ack_interrupt(struct phy_device *phydev)
149{
150 /* bit[7..0] int status, which is a read and clear register. */
151 int rc;
152
153 rc = phy_read(phydev, MII_KSZPHY_INTCS);
154
155 return (rc < 0) ? rc : 0;
156}
157
Choi, David51f932c2010-06-28 15:23:41 +0000158static int kszphy_config_intr(struct phy_device *phydev)
159{
Johan Hovoldc6f95752014-11-19 12:59:22 +0100160 const struct kszphy_type *type = phydev->drv->driver_data;
161 int temp;
162 u16 mask;
163
164 if (type && type->interrupt_level_mask)
165 mask = type->interrupt_level_mask;
166 else
167 mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
Choi, David51f932c2010-06-28 15:23:41 +0000168
169 /* set the interrupt pin active low */
170 temp = phy_read(phydev, MII_KSZPHY_CTRL);
Johan Hovold5bb8fc02014-11-11 20:00:08 +0100171 if (temp < 0)
172 return temp;
Johan Hovoldc6f95752014-11-19 12:59:22 +0100173 temp &= ~mask;
Choi, David51f932c2010-06-28 15:23:41 +0000174 phy_write(phydev, MII_KSZPHY_CTRL, temp);
Choi, David51f932c2010-06-28 15:23:41 +0000175
Johan Hovoldc6f95752014-11-19 12:59:22 +0100176 /* enable / disable interrupts */
177 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
178 temp = KSZPHY_INTCS_ALL;
179 else
180 temp = 0;
Choi, David51f932c2010-06-28 15:23:41 +0000181
Johan Hovoldc6f95752014-11-19 12:59:22 +0100182 return phy_write(phydev, MII_KSZPHY_INTCS, temp);
Choi, David51f932c2010-06-28 15:23:41 +0000183}
David J. Choid0507002010-04-29 06:12:41 +0000184
Johan Hovold63f44b22014-11-19 12:59:18 +0100185static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
186{
187 int ctrl;
188
189 ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
190 if (ctrl < 0)
191 return ctrl;
192
193 if (val)
194 ctrl |= KSZPHY_RMII_REF_CLK_SEL;
195 else
196 ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
197
198 return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
199}
200
Johan Hovolde7a792e2014-11-19 12:59:16 +0100201static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
Ben Dooks20d84352014-02-26 11:48:00 +0000202{
Johan Hovold5a167782014-11-11 20:00:14 +0100203 int rc, temp, shift;
Johan Hovold86205462014-11-11 20:00:12 +0100204
Johan Hovold5a167782014-11-11 20:00:14 +0100205 switch (reg) {
206 case MII_KSZPHY_CTRL_1:
207 shift = 14;
208 break;
209 case MII_KSZPHY_CTRL_2:
210 shift = 4;
211 break;
212 default:
213 return -EINVAL;
214 }
215
Ben Dooks20d84352014-02-26 11:48:00 +0000216 temp = phy_read(phydev, reg);
Johan Hovoldb7035862014-11-11 20:00:13 +0100217 if (temp < 0) {
218 rc = temp;
219 goto out;
220 }
Ben Dooks20d84352014-02-26 11:48:00 +0000221
Sergei Shtylyov28bdc492014-03-19 02:58:16 +0300222 temp &= ~(3 << shift);
Ben Dooks20d84352014-02-26 11:48:00 +0000223 temp |= val << shift;
224 rc = phy_write(phydev, reg, temp);
Johan Hovoldb7035862014-11-11 20:00:13 +0100225out:
226 if (rc < 0)
Andrew Lunn72ba48b2016-01-06 20:11:09 +0100227 phydev_err(phydev, "failed to set led mode\n");
Ben Dooks20d84352014-02-26 11:48:00 +0000228
Johan Hovoldb7035862014-11-11 20:00:13 +0100229 return rc;
Ben Dooks20d84352014-02-26 11:48:00 +0000230}
231
Johan Hovoldbde15122014-11-11 20:00:10 +0100232/* Disable PHY address 0 as the broadcast address, so that it can be used as a
233 * unique (non-broadcast) address on a shared bus.
234 */
235static int kszphy_broadcast_disable(struct phy_device *phydev)
236{
237 int ret;
238
239 ret = phy_read(phydev, MII_KSZPHY_OMSO);
240 if (ret < 0)
241 goto out;
242
243 ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
244out:
245 if (ret)
Andrew Lunn72ba48b2016-01-06 20:11:09 +0100246 phydev_err(phydev, "failed to disable broadcast address\n");
Johan Hovoldbde15122014-11-11 20:00:10 +0100247
248 return ret;
249}
250
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100251static int kszphy_nand_tree_disable(struct phy_device *phydev)
252{
253 int ret;
254
255 ret = phy_read(phydev, MII_KSZPHY_OMSO);
256 if (ret < 0)
257 goto out;
258
259 if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
260 return 0;
261
262 ret = phy_write(phydev, MII_KSZPHY_OMSO,
263 ret & ~KSZPHY_OMSO_NAND_TREE_ON);
264out:
265 if (ret)
Andrew Lunn72ba48b2016-01-06 20:11:09 +0100266 phydev_err(phydev, "failed to disable NAND tree mode\n");
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100267
268 return ret;
269}
270
Leonard Crestez79e498a2017-05-31 13:29:30 +0300271/* Some config bits need to be set again on resume, handle them here. */
272static int kszphy_config_reset(struct phy_device *phydev)
273{
274 struct kszphy_priv *priv = phydev->priv;
275 int ret;
276
277 if (priv->rmii_ref_clk_sel) {
278 ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
279 if (ret) {
280 phydev_err(phydev,
281 "failed to set rmii reference clock\n");
282 return ret;
283 }
284 }
285
286 if (priv->led_mode >= 0)
287 kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
288
289 return 0;
290}
291
David J. Choid0507002010-04-29 06:12:41 +0000292static int kszphy_config_init(struct phy_device *phydev)
293{
Johan Hovolde6a423a2014-11-19 12:59:15 +0100294 struct kszphy_priv *priv = phydev->priv;
295 const struct kszphy_type *type;
David J. Choid0507002010-04-29 06:12:41 +0000296
Johan Hovolde6a423a2014-11-19 12:59:15 +0100297 if (!priv)
298 return 0;
299
300 type = priv->type;
301
Johan Hovold0f959032014-11-19 12:59:17 +0100302 if (type->has_broadcast_disable)
303 kszphy_broadcast_disable(phydev);
304
Sylvain Rochet2b0ba962015-02-13 21:35:33 +0100305 if (type->has_nand_tree_disable)
306 kszphy_nand_tree_disable(phydev);
307
Leonard Crestez79e498a2017-05-31 13:29:30 +0300308 return kszphy_config_reset(phydev);
Ben Dooks20d84352014-02-26 11:48:00 +0000309}
310
Philipp Zabel77501a72016-07-14 16:29:43 +0200311static int ksz8041_config_init(struct phy_device *phydev)
312{
313 struct device_node *of_node = phydev->mdio.dev.of_node;
314
315 /* Limit supported and advertised modes in fiber mode */
316 if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
317 phydev->dev_flags |= MICREL_PHY_FXEN;
Kirill Esipovffa54a22016-11-21 19:53:31 +0300318 phydev->supported &= SUPPORTED_100baseT_Full |
Philipp Zabel77501a72016-07-14 16:29:43 +0200319 SUPPORTED_100baseT_Half;
Kirill Esipovffa54a22016-11-21 19:53:31 +0300320 phydev->supported |= SUPPORTED_FIBRE;
321 phydev->advertising &= ADVERTISED_100baseT_Full |
Philipp Zabel77501a72016-07-14 16:29:43 +0200322 ADVERTISED_100baseT_Half;
Kirill Esipovffa54a22016-11-21 19:53:31 +0300323 phydev->advertising |= ADVERTISED_FIBRE;
Philipp Zabel77501a72016-07-14 16:29:43 +0200324 phydev->autoneg = AUTONEG_DISABLE;
325 }
326
327 return kszphy_config_init(phydev);
328}
329
330static int ksz8041_config_aneg(struct phy_device *phydev)
331{
332 /* Skip auto-negotiation in fiber mode */
333 if (phydev->dev_flags & MICREL_PHY_FXEN) {
334 phydev->speed = SPEED_100;
335 return 0;
336 }
337
338 return genphy_config_aneg(phydev);
339}
340
Sean Cross954c3962013-08-21 01:46:12 +0000341static int ksz9021_load_values_from_of(struct phy_device *phydev,
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500342 const struct device_node *of_node,
343 u16 reg,
344 const char *field1, const char *field2,
345 const char *field3, const char *field4)
Sean Cross954c3962013-08-21 01:46:12 +0000346{
347 int val1 = -1;
348 int val2 = -2;
349 int val3 = -3;
350 int val4 = -4;
351 int newval;
352 int matches = 0;
353
354 if (!of_property_read_u32(of_node, field1, &val1))
355 matches++;
356
357 if (!of_property_read_u32(of_node, field2, &val2))
358 matches++;
359
360 if (!of_property_read_u32(of_node, field3, &val3))
361 matches++;
362
363 if (!of_property_read_u32(of_node, field4, &val4))
364 matches++;
365
366 if (!matches)
367 return 0;
368
369 if (matches < 4)
370 newval = kszphy_extended_read(phydev, reg);
371 else
372 newval = 0;
373
374 if (val1 != -1)
375 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
376
Hubert Chaumette6a119742014-04-22 15:01:04 +0200377 if (val2 != -2)
Sean Cross954c3962013-08-21 01:46:12 +0000378 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
379
Hubert Chaumette6a119742014-04-22 15:01:04 +0200380 if (val3 != -3)
Sean Cross954c3962013-08-21 01:46:12 +0000381 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
382
Hubert Chaumette6a119742014-04-22 15:01:04 +0200383 if (val4 != -4)
Sean Cross954c3962013-08-21 01:46:12 +0000384 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
385
386 return kszphy_extended_write(phydev, reg, newval);
387}
388
389static int ksz9021_config_init(struct phy_device *phydev)
390{
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100391 const struct device *dev = &phydev->mdio.dev;
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500392 const struct device_node *of_node = dev->of_node;
Andrew Lunn651df212015-12-09 19:56:31 +0100393 const struct device *dev_walker;
Sean Cross954c3962013-08-21 01:46:12 +0000394
Andrew Lunn651df212015-12-09 19:56:31 +0100395 /* The Micrel driver has a deprecated option to place phy OF
396 * properties in the MAC node. Walk up the tree of devices to
397 * find a device with an OF node.
398 */
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100399 dev_walker = &phydev->mdio.dev;
Andrew Lunn651df212015-12-09 19:56:31 +0100400 do {
401 of_node = dev_walker->of_node;
402 dev_walker = dev_walker->parent;
403
404 } while (!of_node && dev_walker);
Sean Cross954c3962013-08-21 01:46:12 +0000405
406 if (of_node) {
407 ksz9021_load_values_from_of(phydev, of_node,
408 MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
409 "txen-skew-ps", "txc-skew-ps",
410 "rxdv-skew-ps", "rxc-skew-ps");
411 ksz9021_load_values_from_of(phydev, of_node,
412 MII_KSZPHY_RX_DATA_PAD_SKEW,
413 "rxd0-skew-ps", "rxd1-skew-ps",
414 "rxd2-skew-ps", "rxd3-skew-ps");
415 ksz9021_load_values_from_of(phydev, of_node,
416 MII_KSZPHY_TX_DATA_PAD_SKEW,
417 "txd0-skew-ps", "txd1-skew-ps",
418 "txd2-skew-ps", "txd3-skew-ps");
419 }
420 return 0;
421}
422
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200423#define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
424#define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
425#define OP_DATA 1
426#define KSZ9031_PS_TO_REG 60
427
428/* Extended registers */
Jaeden Amero6270e1a2015-06-05 18:00:26 -0500429/* MMD Address 0x0 */
430#define MII_KSZ9031RN_FLP_BURST_TX_LO 3
431#define MII_KSZ9031RN_FLP_BURST_TX_HI 4
432
Jaeden Ameroae6c97b2015-06-05 18:00:25 -0500433/* MMD Address 0x2 */
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200434#define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
435#define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
436#define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
437#define MII_KSZ9031RN_CLK_PAD_SKEW 8
438
Mike Looijmansaf70c1f2016-10-04 07:52:04 +0200439/* MMD Address 0x1C */
440#define MII_KSZ9031RN_EDPD 0x23
441#define MII_KSZ9031RN_EDPD_ENABLE BIT(0)
442
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200443static int ksz9031_extended_write(struct phy_device *phydev,
444 u8 mode, u32 dev_addr, u32 regnum, u16 val)
445{
446 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
447 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
448 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
449 return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
450}
451
452static int ksz9031_extended_read(struct phy_device *phydev,
453 u8 mode, u32 dev_addr, u32 regnum)
454{
455 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
456 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
457 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
458 return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
459}
460
461static int ksz9031_of_load_skew_values(struct phy_device *phydev,
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500462 const struct device_node *of_node,
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200463 u16 reg, size_t field_sz,
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500464 const char *field[], u8 numfields)
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200465{
466 int val[4] = {-1, -2, -3, -4};
467 int matches = 0;
468 u16 mask;
469 u16 maxval;
470 u16 newval;
471 int i;
472
473 for (i = 0; i < numfields; i++)
474 if (!of_property_read_u32(of_node, field[i], val + i))
475 matches++;
476
477 if (!matches)
478 return 0;
479
480 if (matches < numfields)
481 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
482 else
483 newval = 0;
484
485 maxval = (field_sz == 4) ? 0xf : 0x1f;
486 for (i = 0; i < numfields; i++)
487 if (val[i] != -(i + 1)) {
488 mask = 0xffff;
489 mask ^= maxval << (field_sz * i);
490 newval = (newval & mask) |
491 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
492 << (field_sz * i));
493 }
494
495 return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
496}
497
Jaeden Amero6270e1a2015-06-05 18:00:26 -0500498static int ksz9031_center_flp_timing(struct phy_device *phydev)
499{
500 int result;
501
502 /* Center KSZ9031RNX FLP timing at 16ms. */
503 result = ksz9031_extended_write(phydev, OP_DATA, 0,
504 MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
505 result = ksz9031_extended_write(phydev, OP_DATA, 0,
506 MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
507
508 if (result)
509 return result;
510
511 return genphy_restart_aneg(phydev);
512}
513
Mike Looijmansaf70c1f2016-10-04 07:52:04 +0200514/* Enable energy-detect power-down mode */
515static int ksz9031_enable_edpd(struct phy_device *phydev)
516{
517 int reg;
518
519 reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
520 if (reg < 0)
521 return reg;
522 return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
523 reg | MII_KSZ9031RN_EDPD_ENABLE);
524}
525
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200526static int ksz9031_config_init(struct phy_device *phydev)
527{
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100528 const struct device *dev = &phydev->mdio.dev;
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500529 const struct device_node *of_node = dev->of_node;
530 static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
531 static const char *rx_data_skews[4] = {
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200532 "rxd0-skew-ps", "rxd1-skew-ps",
533 "rxd2-skew-ps", "rxd3-skew-ps"
534 };
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500535 static const char *tx_data_skews[4] = {
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200536 "txd0-skew-ps", "txd1-skew-ps",
537 "txd2-skew-ps", "txd3-skew-ps"
538 };
Jaeden Amero3c9a9f72015-06-05 18:00:24 -0500539 static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
Roosen Henrib4c19f72016-01-07 09:31:15 +0100540 const struct device *dev_walker;
Mike Looijmansaf70c1f2016-10-04 07:52:04 +0200541 int result;
542
543 result = ksz9031_enable_edpd(phydev);
544 if (result < 0)
545 return result;
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200546
Roosen Henrib4c19f72016-01-07 09:31:15 +0100547 /* The Micrel driver has a deprecated option to place phy OF
548 * properties in the MAC node. Walk up the tree of devices to
549 * find a device with an OF node.
550 */
David S. Miller9d367ed2016-01-11 23:55:43 -0500551 dev_walker = &phydev->mdio.dev;
Roosen Henrib4c19f72016-01-07 09:31:15 +0100552 do {
553 of_node = dev_walker->of_node;
554 dev_walker = dev_walker->parent;
555 } while (!of_node && dev_walker);
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200556
557 if (of_node) {
558 ksz9031_of_load_skew_values(phydev, of_node,
559 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
560 clk_skews, 2);
561
562 ksz9031_of_load_skew_values(phydev, of_node,
563 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
564 control_skews, 2);
565
566 ksz9031_of_load_skew_values(phydev, of_node,
567 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
568 rx_data_skews, 4);
569
570 ksz9031_of_load_skew_values(phydev, of_node,
571 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
572 tx_data_skews, 4);
573 }
Jaeden Amero6270e1a2015-06-05 18:00:26 -0500574
575 return ksz9031_center_flp_timing(phydev);
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200576}
577
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000578#define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
Johan Hovold00aee092014-11-11 20:00:09 +0100579#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
580#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
Jingoo Han32d73b12013-08-06 17:29:35 +0900581static int ksz8873mll_read_status(struct phy_device *phydev)
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000582{
583 int regval;
584
585 /* dummy read */
586 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
587
588 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
589
590 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
591 phydev->duplex = DUPLEX_HALF;
592 else
593 phydev->duplex = DUPLEX_FULL;
594
595 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
596 phydev->speed = SPEED_10;
597 else
598 phydev->speed = SPEED_100;
599
600 phydev->link = 1;
601 phydev->pause = phydev->asym_pause = 0;
602
603 return 0;
604}
605
Nathan Sullivand2fd7192015-10-21 14:17:04 -0500606static int ksz9031_read_status(struct phy_device *phydev)
607{
608 int err;
609 int regval;
610
611 err = genphy_read_status(phydev);
612 if (err)
613 return err;
614
615 /* Make sure the PHY is not broken. Read idle error count,
616 * and reset the PHY if it is maxed out.
617 */
618 regval = phy_read(phydev, MII_STAT1000);
619 if ((regval & 0xFF) == 0xFF) {
620 phy_init_hw(phydev);
621 phydev->link = 0;
Zach Brownb8662032017-06-20 12:48:11 -0500622 if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
623 phydev->drv->config_intr(phydev);
Nathan Sullivand2fd7192015-10-21 14:17:04 -0500624 }
625
626 return 0;
627}
628
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000629static int ksz8873mll_config_aneg(struct phy_device *phydev)
630{
631 return 0;
632}
633
Vince Bridgers19936942014-07-29 15:19:58 -0500634/* This routine returns -1 as an indication to the caller that the
635 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
636 * MMD extended PHY registers.
637 */
638static int
Russell Kingd11437e2017-03-21 16:36:58 +0000639ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum)
Vince Bridgers19936942014-07-29 15:19:58 -0500640{
641 return -1;
642}
643
644/* This routine does nothing since the Micrel ksz9021 does not support
645 * standard IEEE MMD extended PHY registers.
646 */
Russell Kingd11437e2017-03-21 16:36:58 +0000647static int
648ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum, u16 val)
Vince Bridgers19936942014-07-29 15:19:58 -0500649{
Russell Kingd11437e2017-03-21 16:36:58 +0000650 return -1;
Vince Bridgers19936942014-07-29 15:19:58 -0500651}
652
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100653static int kszphy_get_sset_count(struct phy_device *phydev)
654{
655 return ARRAY_SIZE(kszphy_hw_stats);
656}
657
658static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
659{
660 int i;
661
662 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
663 memcpy(data + i * ETH_GSTRING_LEN,
664 kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
665 }
666}
667
668#ifndef UINT64_MAX
669#define UINT64_MAX (u64)(~((u64)0))
670#endif
671static u64 kszphy_get_stat(struct phy_device *phydev, int i)
672{
673 struct kszphy_hw_stat stat = kszphy_hw_stats[i];
674 struct kszphy_priv *priv = phydev->priv;
Andrew Lunn321b4d42016-02-20 00:35:29 +0100675 int val;
676 u64 ret;
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100677
678 val = phy_read(phydev, stat.reg);
679 if (val < 0) {
Andrew Lunn321b4d42016-02-20 00:35:29 +0100680 ret = UINT64_MAX;
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100681 } else {
682 val = val & ((1 << stat.bits) - 1);
683 priv->stats[i] += val;
Andrew Lunn321b4d42016-02-20 00:35:29 +0100684 ret = priv->stats[i];
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100685 }
686
Andrew Lunn321b4d42016-02-20 00:35:29 +0100687 return ret;
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100688}
689
690static void kszphy_get_stats(struct phy_device *phydev,
691 struct ethtool_stats *stats, u64 *data)
692{
693 int i;
694
695 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
696 data[i] = kszphy_get_stat(phydev, i);
697}
698
Wenyou Yang836384d2016-08-05 14:35:41 +0800699static int kszphy_suspend(struct phy_device *phydev)
700{
701 /* Disable PHY Interrupts */
702 if (phy_interrupt_is_valid(phydev)) {
703 phydev->interrupts = PHY_INTERRUPT_DISABLED;
704 if (phydev->drv->config_intr)
705 phydev->drv->config_intr(phydev);
706 }
707
708 return genphy_suspend(phydev);
709}
710
Alexandre Bellonif5aba912016-02-26 19:18:22 +0100711static int kszphy_resume(struct phy_device *phydev)
712{
Leonard Crestez79e498a2017-05-31 13:29:30 +0300713 int ret;
714
Wenyou Yang836384d2016-08-05 14:35:41 +0800715 genphy_resume(phydev);
Alexandre Bellonif5aba912016-02-26 19:18:22 +0100716
Leonard Crestez79e498a2017-05-31 13:29:30 +0300717 ret = kszphy_config_reset(phydev);
718 if (ret)
719 return ret;
720
Wenyou Yang836384d2016-08-05 14:35:41 +0800721 /* Enable PHY Interrupts */
722 if (phy_interrupt_is_valid(phydev)) {
723 phydev->interrupts = PHY_INTERRUPT_ENABLED;
724 if (phydev->drv->config_intr)
725 phydev->drv->config_intr(phydev);
726 }
Alexandre Bellonif5aba912016-02-26 19:18:22 +0100727
728 return 0;
729}
730
Johan Hovolde6a423a2014-11-19 12:59:15 +0100731static int kszphy_probe(struct phy_device *phydev)
732{
733 const struct kszphy_type *type = phydev->drv->driver_data;
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100734 const struct device_node *np = phydev->mdio.dev.of_node;
Johan Hovolde6a423a2014-11-19 12:59:15 +0100735 struct kszphy_priv *priv;
Johan Hovold63f44b22014-11-19 12:59:18 +0100736 struct clk *clk;
Johan Hovolde7a792e2014-11-19 12:59:16 +0100737 int ret;
Johan Hovolde6a423a2014-11-19 12:59:15 +0100738
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100739 priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
Johan Hovolde6a423a2014-11-19 12:59:15 +0100740 if (!priv)
741 return -ENOMEM;
742
743 phydev->priv = priv;
744
745 priv->type = type;
746
Johan Hovolde7a792e2014-11-19 12:59:16 +0100747 if (type->led_mode_reg) {
748 ret = of_property_read_u32(np, "micrel,led-mode",
749 &priv->led_mode);
750 if (ret)
751 priv->led_mode = -1;
752
753 if (priv->led_mode > 3) {
Andrew Lunn72ba48b2016-01-06 20:11:09 +0100754 phydev_err(phydev, "invalid led mode: 0x%02x\n",
755 priv->led_mode);
Johan Hovolde7a792e2014-11-19 12:59:16 +0100756 priv->led_mode = -1;
757 }
758 } else {
759 priv->led_mode = -1;
760 }
761
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100762 clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
Niklas Casselbced8702015-05-12 09:43:14 +0200763 /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
764 if (!IS_ERR_OR_NULL(clk)) {
Sascha Hauer1fadee02014-10-10 09:48:05 +0200765 unsigned long rate = clk_get_rate(clk);
Johan Hovold86dc1342014-11-19 12:59:19 +0100766 bool rmii_ref_clk_sel_25_mhz;
Sascha Hauer1fadee02014-10-10 09:48:05 +0200767
Johan Hovold63f44b22014-11-19 12:59:18 +0100768 priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
Johan Hovold86dc1342014-11-19 12:59:19 +0100769 rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
770 "micrel,rmii-reference-clock-select-25-mhz");
Johan Hovold63f44b22014-11-19 12:59:18 +0100771
Sascha Hauer1fadee02014-10-10 09:48:05 +0200772 if (rate > 24500000 && rate < 25500000) {
Johan Hovold86dc1342014-11-19 12:59:19 +0100773 priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
Sascha Hauer1fadee02014-10-10 09:48:05 +0200774 } else if (rate > 49500000 && rate < 50500000) {
Johan Hovold86dc1342014-11-19 12:59:19 +0100775 priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
Sascha Hauer1fadee02014-10-10 09:48:05 +0200776 } else {
Andrew Lunn72ba48b2016-01-06 20:11:09 +0100777 phydev_err(phydev, "Clock rate out of range: %ld\n",
778 rate);
Sascha Hauer1fadee02014-10-10 09:48:05 +0200779 return -EINVAL;
780 }
781 }
782
Johan Hovold63f44b22014-11-19 12:59:18 +0100783 /* Support legacy board-file configuration */
784 if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
785 priv->rmii_ref_clk_sel = true;
786 priv->rmii_ref_clk_sel_val = true;
787 }
788
789 return 0;
Sascha Hauer1fadee02014-10-10 09:48:05 +0200790}
791
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000792static struct phy_driver ksphy_driver[] = {
793{
Choi, David51f932c2010-06-28 15:23:41 +0000794 .phy_id = PHY_ID_KS8737,
Fabio Estevamf893a992016-05-11 17:02:05 -0300795 .phy_id_mask = MICREL_PHY_ID_MASK,
Choi, David51f932c2010-06-28 15:23:41 +0000796 .name = "Micrel KS8737",
Timur Tabi529ed122016-12-07 13:20:51 -0600797 .features = PHY_BASIC_FEATURES,
Choi, David51f932c2010-06-28 15:23:41 +0000798 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100799 .driver_data = &ks8737_type,
David J. Choid0507002010-04-29 06:12:41 +0000800 .config_init = kszphy_config_init,
801 .config_aneg = genphy_config_aneg,
802 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000803 .ack_interrupt = kszphy_ack_interrupt,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100804 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200805 .suspend = genphy_suspend,
806 .resume = genphy_resume,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000807}, {
Marek Vasut212ea992012-09-23 16:58:49 +0000808 .phy_id = PHY_ID_KSZ8021,
809 .phy_id_mask = 0x00ffffff,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000810 .name = "Micrel KSZ8021 or KSZ8031",
Timur Tabi529ed122016-12-07 13:20:51 -0600811 .features = PHY_BASIC_FEATURES,
Marek Vasut212ea992012-09-23 16:58:49 +0000812 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100813 .driver_data = &ksz8021_type,
Johan Hovold63f44b22014-11-19 12:59:18 +0100814 .probe = kszphy_probe,
Johan Hovoldd0e1df92014-12-23 12:59:17 +0100815 .config_init = kszphy_config_init,
Marek Vasut212ea992012-09-23 16:58:49 +0000816 .config_aneg = genphy_config_aneg,
817 .read_status = genphy_read_status,
818 .ack_interrupt = kszphy_ack_interrupt,
819 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100820 .get_sset_count = kszphy_get_sset_count,
821 .get_strings = kszphy_get_strings,
822 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200823 .suspend = genphy_suspend,
824 .resume = genphy_resume,
Marek Vasut212ea992012-09-23 16:58:49 +0000825}, {
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000826 .phy_id = PHY_ID_KSZ8031,
827 .phy_id_mask = 0x00ffffff,
828 .name = "Micrel KSZ8031",
Timur Tabi529ed122016-12-07 13:20:51 -0600829 .features = PHY_BASIC_FEATURES,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000830 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100831 .driver_data = &ksz8021_type,
Johan Hovold63f44b22014-11-19 12:59:18 +0100832 .probe = kszphy_probe,
Johan Hovoldd0e1df92014-12-23 12:59:17 +0100833 .config_init = kszphy_config_init,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000834 .config_aneg = genphy_config_aneg,
835 .read_status = genphy_read_status,
836 .ack_interrupt = kszphy_ack_interrupt,
837 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100838 .get_sset_count = kszphy_get_sset_count,
839 .get_strings = kszphy_get_strings,
840 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200841 .suspend = genphy_suspend,
842 .resume = genphy_resume,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000843}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000844 .phy_id = PHY_ID_KSZ8041,
Fabio Estevamf893a992016-05-11 17:02:05 -0300845 .phy_id_mask = MICREL_PHY_ID_MASK,
Marek Vasut510d5732012-09-23 16:58:50 +0000846 .name = "Micrel KSZ8041",
Timur Tabi529ed122016-12-07 13:20:51 -0600847 .features = PHY_BASIC_FEATURES,
Choi, David51f932c2010-06-28 15:23:41 +0000848 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100849 .driver_data = &ksz8041_type,
850 .probe = kszphy_probe,
Philipp Zabel77501a72016-07-14 16:29:43 +0200851 .config_init = ksz8041_config_init,
852 .config_aneg = ksz8041_config_aneg,
David J. Choid0507002010-04-29 06:12:41 +0000853 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000854 .ack_interrupt = kszphy_ack_interrupt,
855 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100856 .get_sset_count = kszphy_get_sset_count,
857 .get_strings = kszphy_get_strings,
858 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200859 .suspend = genphy_suspend,
860 .resume = genphy_resume,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000861}, {
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300862 .phy_id = PHY_ID_KSZ8041RNLI,
Fabio Estevamf893a992016-05-11 17:02:05 -0300863 .phy_id_mask = MICREL_PHY_ID_MASK,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300864 .name = "Micrel KSZ8041RNLI",
Timur Tabi529ed122016-12-07 13:20:51 -0600865 .features = PHY_BASIC_FEATURES,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300866 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100867 .driver_data = &ksz8041_type,
868 .probe = kszphy_probe,
869 .config_init = kszphy_config_init,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300870 .config_aneg = genphy_config_aneg,
871 .read_status = genphy_read_status,
872 .ack_interrupt = kszphy_ack_interrupt,
873 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100874 .get_sset_count = kszphy_get_sset_count,
875 .get_strings = kszphy_get_strings,
876 .get_stats = kszphy_get_stats,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300877 .suspend = genphy_suspend,
878 .resume = genphy_resume,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300879}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000880 .phy_id = PHY_ID_KSZ8051,
Fabio Estevamf893a992016-05-11 17:02:05 -0300881 .phy_id_mask = MICREL_PHY_ID_MASK,
Marek Vasut510d5732012-09-23 16:58:50 +0000882 .name = "Micrel KSZ8051",
Timur Tabi529ed122016-12-07 13:20:51 -0600883 .features = PHY_BASIC_FEATURES,
Choi, David51f932c2010-06-28 15:23:41 +0000884 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100885 .driver_data = &ksz8051_type,
886 .probe = kszphy_probe,
Johan Hovold63f44b22014-11-19 12:59:18 +0100887 .config_init = kszphy_config_init,
Choi, David51f932c2010-06-28 15:23:41 +0000888 .config_aneg = genphy_config_aneg,
889 .read_status = genphy_read_status,
890 .ack_interrupt = kszphy_ack_interrupt,
891 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100892 .get_sset_count = kszphy_get_sset_count,
893 .get_strings = kszphy_get_strings,
894 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200895 .suspend = genphy_suspend,
896 .resume = genphy_resume,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000897}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000898 .phy_id = PHY_ID_KSZ8001,
899 .name = "Micrel KSZ8001 or KS8721",
Alexander Steinecd5a322016-07-29 12:12:08 +0200900 .phy_id_mask = 0x00fffffc,
Timur Tabi529ed122016-12-07 13:20:51 -0600901 .features = PHY_BASIC_FEATURES,
Choi, David51f932c2010-06-28 15:23:41 +0000902 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100903 .driver_data = &ksz8041_type,
904 .probe = kszphy_probe,
905 .config_init = kszphy_config_init,
Choi, David51f932c2010-06-28 15:23:41 +0000906 .config_aneg = genphy_config_aneg,
907 .read_status = genphy_read_status,
908 .ack_interrupt = kszphy_ack_interrupt,
909 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100910 .get_sset_count = kszphy_get_sset_count,
911 .get_strings = kszphy_get_strings,
912 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200913 .suspend = genphy_suspend,
914 .resume = genphy_resume,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000915}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000916 .phy_id = PHY_ID_KSZ8081,
917 .name = "Micrel KSZ8081 or KSZ8091",
Fabio Estevamf893a992016-05-11 17:02:05 -0300918 .phy_id_mask = MICREL_PHY_ID_MASK,
Timur Tabi529ed122016-12-07 13:20:51 -0600919 .features = PHY_BASIC_FEATURES,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000920 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovolde6a423a2014-11-19 12:59:15 +0100921 .driver_data = &ksz8081_type,
922 .probe = kszphy_probe,
Johan Hovold0f959032014-11-19 12:59:17 +0100923 .config_init = kszphy_config_init,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000924 .config_aneg = genphy_config_aneg,
925 .read_status = genphy_read_status,
926 .ack_interrupt = kszphy_ack_interrupt,
927 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100928 .get_sset_count = kszphy_get_sset_count,
929 .get_strings = kszphy_get_strings,
930 .get_stats = kszphy_get_stats,
Wenyou Yang836384d2016-08-05 14:35:41 +0800931 .suspend = kszphy_suspend,
Alexandre Bellonif5aba912016-02-26 19:18:22 +0100932 .resume = kszphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000933}, {
934 .phy_id = PHY_ID_KSZ8061,
935 .name = "Micrel KSZ8061",
Fabio Estevamf893a992016-05-11 17:02:05 -0300936 .phy_id_mask = MICREL_PHY_ID_MASK,
Timur Tabi529ed122016-12-07 13:20:51 -0600937 .features = PHY_BASIC_FEATURES,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000938 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
939 .config_init = kszphy_config_init,
940 .config_aneg = genphy_config_aneg,
941 .read_status = genphy_read_status,
942 .ack_interrupt = kszphy_ack_interrupt,
943 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200944 .suspend = genphy_suspend,
945 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000946}, {
David J. Choid0507002010-04-29 06:12:41 +0000947 .phy_id = PHY_ID_KSZ9021,
Jason Wang48d7d0a2012-06-17 22:52:09 +0000948 .phy_id_mask = 0x000ffffe,
David J. Choid0507002010-04-29 06:12:41 +0000949 .name = "Micrel KSZ9021 Gigabit PHY",
Timur Tabi529ed122016-12-07 13:20:51 -0600950 .features = PHY_GBIT_FEATURES,
Choi, David51f932c2010-06-28 15:23:41 +0000951 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100952 .driver_data = &ksz9021_type,
Grygorii Strashkobfe72442017-04-13 14:11:27 -0500953 .probe = kszphy_probe,
Sean Cross954c3962013-08-21 01:46:12 +0000954 .config_init = ksz9021_config_init,
David J. Choid0507002010-04-29 06:12:41 +0000955 .config_aneg = genphy_config_aneg,
956 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000957 .ack_interrupt = kszphy_ack_interrupt,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100958 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100959 .get_sset_count = kszphy_get_sset_count,
960 .get_strings = kszphy_get_strings,
961 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200962 .suspend = genphy_suspend,
963 .resume = genphy_resume,
Russell Kingd11437e2017-03-21 16:36:58 +0000964 .read_mmd = ksz9021_rd_mmd_phyreg,
965 .write_mmd = ksz9021_wr_mmd_phyreg,
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000966}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000967 .phy_id = PHY_ID_KSZ9031,
Fabio Estevamf893a992016-05-11 17:02:05 -0300968 .phy_id_mask = MICREL_PHY_ID_MASK,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000969 .name = "Micrel KSZ9031 Gigabit PHY",
Timur Tabi529ed122016-12-07 13:20:51 -0600970 .features = PHY_GBIT_FEATURES,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000971 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100972 .driver_data = &ksz9021_type,
Grygorii Strashkobfe72442017-04-13 14:11:27 -0500973 .probe = kszphy_probe,
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200974 .config_init = ksz9031_config_init,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000975 .config_aneg = genphy_config_aneg,
Nathan Sullivand2fd7192015-10-21 14:17:04 -0500976 .read_status = ksz9031_read_status,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000977 .ack_interrupt = kszphy_ack_interrupt,
Johan Hovoldc6f95752014-11-19 12:59:22 +0100978 .config_intr = kszphy_config_intr,
Andrew Lunn2b2427d2015-12-30 16:28:27 +0100979 .get_sset_count = kszphy_get_sset_count,
980 .get_strings = kszphy_get_strings,
981 .get_stats = kszphy_get_stats,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200982 .suspend = genphy_suspend,
Xander Hufff64f1482016-08-22 15:57:16 -0500983 .resume = kszphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000984}, {
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000985 .phy_id = PHY_ID_KSZ8873MLL,
Fabio Estevamf893a992016-05-11 17:02:05 -0300986 .phy_id_mask = MICREL_PHY_ID_MASK,
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000987 .name = "Micrel KSZ8873MLL Switch",
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000988 .flags = PHY_HAS_MAGICANEG,
989 .config_init = kszphy_config_init,
990 .config_aneg = ksz8873mll_config_aneg,
991 .read_status = ksz8873mll_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200992 .suspend = genphy_suspend,
993 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000994}, {
995 .phy_id = PHY_ID_KSZ886X,
Fabio Estevamf893a992016-05-11 17:02:05 -0300996 .phy_id_mask = MICREL_PHY_ID_MASK,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000997 .name = "Micrel KSZ886X Switch",
Timur Tabi529ed122016-12-07 13:20:51 -0600998 .features = PHY_BASIC_FEATURES,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000999 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
1000 .config_init = kszphy_config_init,
1001 .config_aneg = genphy_config_aneg,
1002 .read_status = genphy_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +02001003 .suspend = genphy_suspend,
1004 .resume = genphy_resume,
Sean Nyekjaer9d162ed2017-01-27 08:46:23 +01001005}, {
1006 .phy_id = PHY_ID_KSZ8795,
1007 .phy_id_mask = MICREL_PHY_ID_MASK,
1008 .name = "Micrel KSZ8795",
Sean Nyekjaercf626c32017-01-27 21:39:03 +01001009 .features = PHY_BASIC_FEATURES,
Sean Nyekjaer9d162ed2017-01-27 08:46:23 +01001010 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
1011 .config_init = kszphy_config_init,
1012 .config_aneg = ksz8873mll_config_aneg,
1013 .read_status = ksz8873mll_read_status,
Sean Nyekjaer9d162ed2017-01-27 08:46:23 +01001014 .suspend = genphy_suspend,
1015 .resume = genphy_resume,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +00001016} };
David J. Choid0507002010-04-29 06:12:41 +00001017
Johan Hovold50fd7152014-11-11 19:45:59 +01001018module_phy_driver(ksphy_driver);
David J. Choid0507002010-04-29 06:12:41 +00001019
1020MODULE_DESCRIPTION("Micrel PHY driver");
1021MODULE_AUTHOR("David J. Choi");
1022MODULE_LICENSE("GPL");
David S. Miller52a60ed2010-05-03 15:48:29 -07001023
Uwe Kleine-Königcf93c942010-10-03 23:43:32 +00001024static struct mdio_device_id __maybe_unused micrel_tbl[] = {
Jason Wang48d7d0a2012-06-17 22:52:09 +00001025 { PHY_ID_KSZ9021, 0x000ffffe },
Fabio Estevamf893a992016-05-11 17:02:05 -03001026 { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
Alexander Steinecd5a322016-07-29 12:12:08 +02001027 { PHY_ID_KSZ8001, 0x00fffffc },
Fabio Estevamf893a992016-05-11 17:02:05 -03001028 { PHY_ID_KS8737, MICREL_PHY_ID_MASK },
Marek Vasut212ea992012-09-23 16:58:49 +00001029 { PHY_ID_KSZ8021, 0x00ffffff },
Hector Palaciosb818d1a2013-03-10 22:50:02 +00001030 { PHY_ID_KSZ8031, 0x00ffffff },
Fabio Estevamf893a992016-05-11 17:02:05 -03001031 { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1032 { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1033 { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1034 { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1035 { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1036 { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
David S. Miller52a60ed2010-05-03 15:48:29 -07001037 { }
1038};
1039
1040MODULE_DEVICE_TABLE(mdio, micrel_tbl);