blob: 6502d33976532ceddf12c8f780dead8b703d0dfc [file] [log] [blame]
Afzal Mohammed4730bcf2013-06-14 19:33:34 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/* AM43x EPOS EVM */
10
11/dts-v1/;
12
13#include "am4372.dtsi"
Mugunthan V Ne54686e2013-10-11 00:44:54 +053014#include <dt-bindings/pinctrl/am43xx.h>
15#include <dt-bindings/gpio/gpio.h>
Sourav Poddar2e3a9382013-12-19 18:03:34 +053016#include <dt-bindings/pwm/pwm.h>
Peter Ujfalusicbfc7e62015-07-02 17:06:22 +030017#include <dt-bindings/sound/tlv320aic31xx-micbias.h>
Afzal Mohammed4730bcf2013-06-14 19:33:34 +053018
19/ {
20 model = "TI AM43x EPOS EVM";
Keerthy69101b22016-02-19 10:08:54 +053021 compatible = "ti,am43x-epos-evm","ti,am438x","ti,am43";
Mugunthan V Ne54686e2013-10-11 00:44:54 +053022
Tomi Valkeinen999c3f12014-05-02 13:54:21 +030023 aliases {
24 display0 = &lcd0;
25 };
26
Lokesh Vutla24a1eb42017-01-18 09:33:24 +053027 chosen {
28 stdout-path = &uart0;
29 };
30
Mugunthan V Ne54686e2013-10-11 00:44:54 +053031 vmmcsd_fixed: fixedregulator-sd {
32 compatible = "regulator-fixed";
33 regulator-name = "vmmcsd_fixed";
34 regulator-min-microvolt = <3300000>;
35 regulator-max-microvolt = <3300000>;
36 enable-active-high;
37 };
38
Javier Martinez Canillas4c049a52016-08-01 12:46:58 -040039 vbat: fixedregulator0 {
Peter Ujfalusi7ec341d2015-07-02 17:06:20 +030040 compatible = "regulator-fixed";
41 regulator-name = "vbat";
42 regulator-min-microvolt = <5000000>;
43 regulator-max-microvolt = <5000000>;
44 regulator-boot-on;
45 };
46
Tomi Valkeinen999c3f12014-05-02 13:54:21 +030047 lcd0: display {
48 compatible = "osddisplays,osd057T0559-34ts", "panel-dpi";
49 label = "lcd";
50
Peter Ujfalusi17543a72017-12-15 14:09:54 +020051 backlight = <&lcd_bl>;
52
Tomi Valkeinen999c3f12014-05-02 13:54:21 +030053 panel-timing {
54 clock-frequency = <33000000>;
55 hactive = <800>;
56 vactive = <480>;
57 hfront-porch = <210>;
58 hback-porch = <16>;
59 hsync-len = <30>;
60 vback-porch = <10>;
61 vfront-porch = <22>;
62 vsync-len = <13>;
63 hsync-active = <0>;
64 vsync-active = <0>;
65 de-active = <1>;
66 pixelclk-active = <1>;
67 };
68
69 port {
70 lcd_in: endpoint {
71 remote-endpoint = <&dpi_out>;
72 };
73 };
74 };
75
Javier Martinez Canillas18ad99d2016-08-01 12:46:57 -040076 matrix_keypad: matrix_keypad0 {
Tero Kristod7eaf3c2015-02-25 15:03:57 +020077 compatible = "gpio-matrix-keypad";
78 debounce-delay-ms = <5>;
79 col-scan-delay-us = <2>;
Kabir Sahane0ba01cb2017-09-29 11:44:26 -050080 pinctrl-names = "default", "sleep";
81 pinctrl-0 = <&matrix_keypad_default>;
82 pinctrl-1 = <&matrix_keypad_sleep>;
Tero Kristod7eaf3c2015-02-25 15:03:57 +020083
84 row-gpios = <&gpio0 12 GPIO_ACTIVE_HIGH /* Bank0, pin12 */
85 &gpio0 13 GPIO_ACTIVE_HIGH /* Bank0, pin13 */
86 &gpio0 14 GPIO_ACTIVE_HIGH /* Bank0, pin14 */
87 &gpio0 15 GPIO_ACTIVE_HIGH>; /* Bank0, pin15 */
88
89 col-gpios = <&gpio3 9 GPIO_ACTIVE_HIGH /* Bank3, pin9 */
90 &gpio3 10 GPIO_ACTIVE_HIGH /* Bank3, pin10 */
91 &gpio2 18 GPIO_ACTIVE_HIGH /* Bank2, pin18 */
92 &gpio2 19 GPIO_ACTIVE_HIGH>; /* Bank2, pin19 */
93
94 linux,keymap = <0x00000201 /* P1 */
95 0x01000204 /* P4 */
96 0x02000207 /* P7 */
97 0x0300020a /* NUMERIC_STAR */
98 0x00010202 /* P2 */
99 0x01010205 /* P5 */
100 0x02010208 /* P8 */
101 0x03010200 /* P0 */
102 0x00020203 /* P3 */
103 0x01020206 /* P6 */
104 0x02020209 /* P9 */
105 0x0302020b /* NUMERIC_POUND */
106 0x00030067 /* UP */
107 0x0103006a /* RIGHT */
108 0x0203006c /* DOWN */
109 0x03030069>; /* LEFT */
110 };
111
Peter Ujfalusi17543a72017-12-15 14:09:54 +0200112 lcd_bl: backlight {
Tero Kristod7eaf3c2015-02-25 15:03:57 +0200113 compatible = "pwm-backlight";
114 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
115 brightness-levels = <0 51 53 56 62 75 101 152 255>;
116 default-brightness-level = <8>;
117 };
Peter Ujfalusi22d7fb52015-07-02 17:06:23 +0300118
Javier Martinez Canillas4e8603e2016-04-01 16:20:21 -0400119 sound0: sound0 {
Peter Ujfalusi22d7fb52015-07-02 17:06:23 +0300120 compatible = "simple-audio-card";
121 simple-audio-card,name = "AM43-EPOS-EVM";
122 simple-audio-card,widgets =
123 "Microphone", "Microphone Jack",
124 "Headphone", "Headphone Jack",
125 "Speaker", "Speaker";
126 simple-audio-card,routing =
127 "MIC1LP", "Microphone Jack",
128 "MIC1RP", "Microphone Jack",
129 "MIC1LP", "MICBIAS",
130 "MIC1RP", "MICBIAS",
131 "Headphone Jack", "HPL",
132 "Headphone Jack", "HPR",
133 "Speaker", "SPL",
134 "Speaker", "SPR";
135 simple-audio-card,format = "dsp_b";
136 simple-audio-card,bitclock-master = <&sound0_master>;
137 simple-audio-card,frame-master = <&sound0_master>;
138 simple-audio-card,bitclock-inversion;
139
140 simple-audio-card,cpu {
141 sound-dai = <&mcasp1>;
142 system-clock-frequency = <12000000>;
143 };
144
145 sound0_master: simple-audio-card,codec {
146 sound-dai = <&tlv320aic3111>;
147 system-clock-frequency = <12000000>;
148 };
149 };
Tero Kristod7eaf3c2015-02-25 15:03:57 +0200150};
151
152&am43xx_pinmux {
Andrew F. Davisbe9f6f22017-09-29 11:44:29 -0500153 pinctrl-names = "default";
154 pinctrl-0 = <&unused_pins>;
155
156 unused_pins: unused_pins {
157 pinctrl-single,pins = <
158 AM4372_IOPAD(0x848, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
159 AM4372_IOPAD(0x850, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
160 AM4372_IOPAD(0x858, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
161 AM4372_IOPAD(0x860, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
162 AM4372_IOPAD(0x864, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
163 AM4372_IOPAD(0x868, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
164 AM4372_IOPAD(0x86c, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
165 AM4372_IOPAD(0x878, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
166 AM4372_IOPAD(0x908, DS0_PIN_INPUT_PULLDOWN | PIN_INPUT_PULLDOWN | MUX_MODE7)
167 AM4372_IOPAD(0x91c, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
168 AM4372_IOPAD(0x920, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
169 AM4372_IOPAD(0x9e0, DS0_PIN_INPUT_PULLDOWN | PIN_INPUT_PULLDOWN | MUX_MODE7)
170 AM4372_IOPAD(0xA0c, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
171 AM4372_IOPAD(0xA38, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
172 AM4372_IOPAD(0xA3c, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
173 AM4372_IOPAD(0xA40, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
174 AM4372_IOPAD(0xA44, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
175 AM4372_IOPAD(0xA48, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
176 AM4372_IOPAD(0xA4c, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
177 AM4372_IOPAD(0xA50, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
178 AM4372_IOPAD(0xA54, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
179 AM4372_IOPAD(0xA58, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
180 AM4372_IOPAD(0xA5c, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
181 AM4372_IOPAD(0xA60, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
182 AM4372_IOPAD(0xA64, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
183 AM4372_IOPAD(0xA68, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
184 AM4372_IOPAD(0xA6C, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
185 AM4372_IOPAD(0xA74, DS0_PIN_INPUT_PULLDOWN | PIN_INPUT_PULLDOWN | MUX_MODE7)
186 AM4372_IOPAD(0xA78, DS0_PIN_INPUT | PIN_INPUT_PULLDOWN | MUX_MODE7)
187 >;
188 };
189
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530190 cpsw_default: cpsw_default {
191 pinctrl-single,pins = <
192 /* Slave 1 */
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300193 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_crs.rmii1_crs */
194 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxerr.rmii1_rxerr */
195 AM4372_IOPAD(0x914, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txen.rmii1_txen */
196 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxdv.rmii1_rxdv */
197 AM4372_IOPAD(0x924, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd1.rmii1_txd1 */
198 AM4372_IOPAD(0x928, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd0.rmii1_txd0 */
199 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxd1.rmii1_rxd1 */
200 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxd0.rmii1_rxd0 */
201 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE0) /* rmii1_refclk.rmii1_refclk */
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530202 >;
203 };
204
205 cpsw_sleep: cpsw_sleep {
206 pinctrl-single,pins = <
207 /* Slave 1 reset value */
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300208 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
209 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE7)
210 AM4372_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
211 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
212 AM4372_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
213 AM4372_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
214 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
215 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
216 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530217 >;
218 };
219
220 davinci_mdio_default: davinci_mdio_default {
221 pinctrl-single,pins = <
222 /* MDIO */
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300223 AM4372_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
224 AM4372_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530225 >;
226 };
227
228 davinci_mdio_sleep: davinci_mdio_sleep {
229 pinctrl-single,pins = <
230 /* MDIO reset value */
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300231 AM4372_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
232 AM4372_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530233 >;
234 };
235
236 i2c0_pins: pinmux_i2c0_pins {
237 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300238 AM4372_IOPAD(0x988, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
239 AM4372_IOPAD(0x98c, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530240 >;
241 };
Pekon Guptaf68e3552014-02-05 18:58:34 +0530242
Andrew F. Davis74ae6662017-09-29 11:44:23 -0500243 nand_flash_x8_default: nand_flash_x8_default {
Pekon Guptaf68e3552014-02-05 18:58:34 +0530244 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300245 AM4372_IOPAD(0x840, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a0.SELQSPIorNAND/GPIO */
246 AM4372_IOPAD(0x800, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
247 AM4372_IOPAD(0x804, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
248 AM4372_IOPAD(0x808, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
249 AM4372_IOPAD(0x80c, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
250 AM4372_IOPAD(0x810, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
251 AM4372_IOPAD(0x814, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
252 AM4372_IOPAD(0x818, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
253 AM4372_IOPAD(0x81c, PIN_INPUT_PULLDOWN | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
254 AM4372_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
255 AM4372_IOPAD(0x874, PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpmc_wpn */
256 AM4372_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
257 AM4372_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
258 AM4372_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
259 AM4372_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
260 AM4372_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
Pekon Guptaf68e3552014-02-05 18:58:34 +0530261 >;
262 };
Tony Lindgrenf777ba12014-03-02 14:22:03 -0800263
Andrew F. Davis74ae6662017-09-29 11:44:23 -0500264 nand_flash_x8_sleep: nand_flash_x8_sleep {
265 pinctrl-single,pins = <
266 AM4372_IOPAD(0x840, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
267 AM4372_IOPAD(0x800, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
268 AM4372_IOPAD(0x804, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
269 AM4372_IOPAD(0x808, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
270 AM4372_IOPAD(0x80c, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
271 AM4372_IOPAD(0x810, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
272 AM4372_IOPAD(0x814, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
273 AM4372_IOPAD(0x818, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
274 AM4372_IOPAD(0x81c, DS0_PIN_OUTPUT_PULLDOWN | MUX_MODE7)
275 AM4372_IOPAD(0x870, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
276 AM4372_IOPAD(0x874, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
277 AM4372_IOPAD(0x87c, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
278 AM4372_IOPAD(0x890, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
279 AM4372_IOPAD(0x894, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
280 AM4372_IOPAD(0x898, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
281 AM4372_IOPAD(0x89c, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
282 >;
283 };
284
Andrew F. Davis6aab42b2017-09-29 11:44:22 -0500285 ecap0_pins_default: backlight_pins_default {
Sourav Poddar2e3a9382013-12-19 18:03:34 +0530286 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300287 AM4372_IOPAD(0x964, MUX_MODE0) /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */
Sourav Poddar2e3a9382013-12-19 18:03:34 +0530288 >;
289 };
Sourav Poddar0aeaf1c2013-12-19 18:03:36 +0530290
Andrew F. Davis6aab42b2017-09-29 11:44:22 -0500291 ecap0_pins_sleep: backlight_pins_sleep {
292 pinctrl-single,pins = <
293 AM4372_IOPAD(0x964, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
294 >;
295 };
296
Sourav Poddar0aeaf1c2013-12-19 18:03:36 +0530297 i2c2_pins: pinmux_i2c2_pins {
298 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300299 AM4372_IOPAD(0x9c0, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE8) /* i2c2_sda.i2c2_sda */
300 AM4372_IOPAD(0x9c4, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE8) /* i2c2_scl.i2c2_scl */
Sourav Poddar0aeaf1c2013-12-19 18:03:36 +0530301 >;
302 };
Sourav Poddar416f3d52013-12-19 18:03:37 +0530303
Andrew F. Davis4178d4a2017-09-29 11:44:20 -0500304 spi0_pins_default: pinmux_spi0_pins_default {
Sourav Poddar416f3d52013-12-19 18:03:37 +0530305 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300306 AM4372_IOPAD(0x950, PIN_INPUT | MUX_MODE0) /* spi0_clk.spi0_clk */
307 AM4372_IOPAD(0x954, PIN_OUTPUT | MUX_MODE0) /* spi0_d0.spi0_d0 */
308 AM4372_IOPAD(0x958, PIN_INPUT | MUX_MODE0) /* spi0_d1.spi0_d1 */
309 AM4372_IOPAD(0x95c, PIN_OUTPUT | MUX_MODE0) /* spi0_cs0.spi0_cs0 */
Sourav Poddar416f3d52013-12-19 18:03:37 +0530310 >;
311 };
312
Andrew F. Davis4178d4a2017-09-29 11:44:20 -0500313 spi0_pins_sleep: pinmux_spi0_pins_sleep {
314 pinctrl-single,pins = <
315 AM4372_IOPAD(0x950, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
316 AM4372_IOPAD(0x954, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
317 AM4372_IOPAD(0x958, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
318 AM4372_IOPAD(0x95c, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7)
319 >;
320 };
321
322 spi1_pins_default: pinmux_spi1_pins_default {
Sourav Poddar416f3d52013-12-19 18:03:37 +0530323 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300324 AM4372_IOPAD(0x990, PIN_INPUT | MUX_MODE3) /* mcasp0_aclkx.spi1_clk */
325 AM4372_IOPAD(0x994, PIN_OUTPUT | MUX_MODE3) /* mcasp0_fsx.spi1_d0 */
326 AM4372_IOPAD(0x998, PIN_INPUT | MUX_MODE3) /* mcasp0_axr0.spi1_d1 */
327 AM4372_IOPAD(0x99c, PIN_OUTPUT | MUX_MODE3) /* mcasp0_ahclkr.spi1_cs0 */
Sourav Poddar416f3d52013-12-19 18:03:37 +0530328 >;
329 };
Balaji T Kd2885db2014-03-03 20:20:20 +0530330
Andrew F. Davis4178d4a2017-09-29 11:44:20 -0500331 spi1_pins_sleep: pinmux_spi1_pins_sleep {
332 pinctrl-single,pins = <
333 AM4372_IOPAD(0x990, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
334 AM4372_IOPAD(0x994, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
335 AM4372_IOPAD(0x998, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
336 AM4372_IOPAD(0x99c, DS0_PIN_OUTPUT_PULLDOWN | PIN_OUTPUT_PULLDOWN | MUX_MODE7)
337 >;
338 };
339
Andrew F. Davis21b61462017-09-29 11:44:25 -0500340 mmc1_pins_default: pinmux_mmc1_pins_default {
Balaji T Kd2885db2014-03-03 20:20:20 +0530341 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300342 AM4372_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
Balaji T Kd2885db2014-03-03 20:20:20 +0530343 >;
344 };
Sourav Poddar2a1a5042014-04-28 19:12:30 +0530345
Andrew F. Davis21b61462017-09-29 11:44:25 -0500346 mmc1_pins_sleep: pinmux_mmc1_pins_sleep {
347 pinctrl-single,pins = <
348 AM4372_IOPAD(0x960, DS0_PIN_OUTPUT_PULLUP | PIN_INPUT | MUX_MODE7)
349 >;
350 };
351
Kabir Sahane0ba01cb2017-09-29 11:44:26 -0500352 matrix_keypad_default: matrix_keypad_default {
353 pinctrl-single,pins = <
354 AM4372_IOPAD(0x92c, PIN_OUTPUT | MUX_MODE7) /* mii1_tx_clk.gpio3_9 */
355 AM4372_IOPAD(0x930, PIN_OUTPUT | MUX_MODE7) /* mii1_rx_clk.gpio3_10 */
356 AM4372_IOPAD(0x934, PIN_OUTPUT | MUX_MODE7) /* mii1_rxd3.gpio2_18 */
357 AM4372_IOPAD(0x938, PIN_OUTPUT | MUX_MODE7) /* mii1_rxd2.gpio2_19 */
358 AM4372_IOPAD(0x978, PIN_INPUT_PULLDOWN | MUX_MODE7) /* uart1_ctsn.gpio0_12 */
359 AM4372_IOPAD(0x97C, PIN_INPUT_PULLDOWN | MUX_MODE7) /* uart1_rtsn.gpio0_13 */
360 AM4372_IOPAD(0x980, PIN_INPUT_PULLDOWN | MUX_MODE7) /* uart1_rxd.gpio0_14 */
361 AM4372_IOPAD(0x984, PIN_INPUT_PULLDOWN | MUX_MODE7) /* uart1_txd.gpio0_15 */
362 >;
363 };
364
365 matrix_keypad_sleep: matrix_keypad_sleep {
366 pinctrl-single,pins = <
367 AM4372_IOPAD(0x92c, PIN_INPUT_PULLUP | MUX_MODE7)
368 AM4372_IOPAD(0x930, PIN_INPUT_PULLUP | MUX_MODE7)
369 AM4372_IOPAD(0x934, PIN_INPUT_PULLUP | MUX_MODE7)
370 AM4372_IOPAD(0x938, PIN_INPUT_PULLUP | MUX_MODE7)
371 AM4372_IOPAD(0x978, PIN_INPUT_PULLDOWN | MUX_MODE7)
372 AM4372_IOPAD(0x97C, PIN_INPUT_PULLDOWN | MUX_MODE7)
373 AM4372_IOPAD(0x980, PIN_INPUT_PULLDOWN | MUX_MODE7)
374 AM4372_IOPAD(0x984, PIN_INPUT_PULLDOWN | MUX_MODE7)
375 >;
376 };
377
Andrew F. Davisc5824132017-09-29 11:44:21 -0500378 qspi1_pins_default: qspi1_pins_default {
Sourav Poddar2a1a5042014-04-28 19:12:30 +0530379 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300380 AM4372_IOPAD(0x87c, PIN_INPUT_PULLUP | MUX_MODE3)
381 AM4372_IOPAD(0x888, PIN_INPUT_PULLUP | MUX_MODE2)
382 AM4372_IOPAD(0x890, PIN_INPUT_PULLUP | MUX_MODE3)
383 AM4372_IOPAD(0x894, PIN_INPUT_PULLUP | MUX_MODE3)
384 AM4372_IOPAD(0x898, PIN_INPUT_PULLUP | MUX_MODE3)
385 AM4372_IOPAD(0x89c, PIN_INPUT_PULLUP | MUX_MODE3)
Sourav Poddar2a1a5042014-04-28 19:12:30 +0530386 >;
387 };
Roger Quadros6cfcb5b2014-04-30 15:43:24 +0300388
Andrew F. Davisc5824132017-09-29 11:44:21 -0500389 qspi1_pins_sleep: qspi1_pins_sleep {
390 pinctrl-single,pins = <
391 AM4372_IOPAD(0x87c, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
392 AM4372_IOPAD(0x888, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
393 AM4372_IOPAD(0x890, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
394 AM4372_IOPAD(0x894, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
395 AM4372_IOPAD(0x898, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
396 AM4372_IOPAD(0x89c, DS0_PIN_OUTPUT_PULLUP | MUX_MODE7)
397 >;
398 };
399
Andrew F. Davisac455072017-09-29 11:44:24 -0500400 pixcir_ts_pins_default: pixcir_ts_pins_default {
Roger Quadros6cfcb5b2014-04-30 15:43:24 +0300401 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300402 AM4372_IOPAD(0x844, PIN_INPUT_PULLUP | MUX_MODE7) /* gpmc_a1.gpio1_17 */
Roger Quadros6cfcb5b2014-04-30 15:43:24 +0300403 >;
404 };
Sourav Poddar741cac52014-05-08 11:30:07 +0530405
Andrew F. Davisac455072017-09-29 11:44:24 -0500406 pixcir_ts_pins_sleep: pixcir_ts_pins_sleep {
407 pinctrl-single,pins = <
408 AM4372_IOPAD(0x844, DS0_PIN_OUTPUT_PULLUP | PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_a1.gpio1_17 */
409 >;
410 };
411
Sourav Poddar741cac52014-05-08 11:30:07 +0530412 hdq_pins: pinmux_hdq_pins {
413 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300414 AM4372_IOPAD(0xa34, PIN_INPUT_PULLUP | MUX_MODE1) /* cam1_wen.hdq_gpio */
Sourav Poddar741cac52014-05-08 11:30:07 +0530415 >;
416 };
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300417
418 dss_pins: dss_pins {
419 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300420 AM4372_IOPAD(0x820, PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 8 -> DSS DATA 23 */
421 AM4372_IOPAD(0x824, PIN_OUTPUT_PULLUP | MUX_MODE1)
422 AM4372_IOPAD(0x828, PIN_OUTPUT_PULLUP | MUX_MODE1)
423 AM4372_IOPAD(0x82c, PIN_OUTPUT_PULLUP | MUX_MODE1)
424 AM4372_IOPAD(0x830, PIN_OUTPUT_PULLUP | MUX_MODE1)
425 AM4372_IOPAD(0x834, PIN_OUTPUT_PULLUP | MUX_MODE1)
426 AM4372_IOPAD(0x838, PIN_OUTPUT_PULLUP | MUX_MODE1)
427 AM4372_IOPAD(0x83c, PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 15 -> DSS DATA 16 */
428 AM4372_IOPAD(0x8a0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 0 */
429 AM4372_IOPAD(0x8a4, PIN_OUTPUT_PULLUP | MUX_MODE0)
430 AM4372_IOPAD(0x8a8, PIN_OUTPUT_PULLUP | MUX_MODE0)
431 AM4372_IOPAD(0x8ac, PIN_OUTPUT_PULLUP | MUX_MODE0)
432 AM4372_IOPAD(0x8b0, PIN_OUTPUT_PULLUP | MUX_MODE0)
433 AM4372_IOPAD(0x8b4, PIN_OUTPUT_PULLUP | MUX_MODE0)
434 AM4372_IOPAD(0x8B8, PIN_OUTPUT_PULLUP | MUX_MODE0)
435 AM4372_IOPAD(0x8bc, PIN_OUTPUT_PULLUP | MUX_MODE0)
436 AM4372_IOPAD(0x8c0, PIN_OUTPUT_PULLUP | MUX_MODE0)
437 AM4372_IOPAD(0x8c4, PIN_OUTPUT_PULLUP | MUX_MODE0)
438 AM4372_IOPAD(0x8c8, PIN_OUTPUT_PULLUP | MUX_MODE0)
439 AM4372_IOPAD(0x8cc, PIN_OUTPUT_PULLUP | MUX_MODE0)
440 AM4372_IOPAD(0x8d0, PIN_OUTPUT_PULLUP | MUX_MODE0)
441 AM4372_IOPAD(0x8d4, PIN_OUTPUT_PULLUP | MUX_MODE0)
442 AM4372_IOPAD(0x8d8, PIN_OUTPUT_PULLUP | MUX_MODE0)
443 AM4372_IOPAD(0x8dc, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 15 */
444 AM4372_IOPAD(0x8e0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS VSYNC */
445 AM4372_IOPAD(0x8e4, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS HSYNC */
446 AM4372_IOPAD(0x8e8, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS PCLK */
447 AM4372_IOPAD(0x8ec, PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS AC BIAS EN */
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300448 >;
449 };
450
Peter Ujfalusi56fd3dc2015-07-02 17:06:19 +0300451 display_mux_pins: display_mux_pins {
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300452 pinctrl-single,pins = <
453 /* GPMC CLK -> GPIO 2_1 to select LCD / HDMI */
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300454 AM4372_IOPAD(0x88C, PIN_OUTPUT_PULLUP | MUX_MODE7)
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300455 >;
456 };
Benoit Parrotd890edc2014-12-18 21:54:12 +0530457
458 vpfe1_pins_default: vpfe1_pins_default {
459 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300460 AM4372_IOPAD(0x9cc, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data9 mode 0 */
461 AM4372_IOPAD(0x9d0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data8 mode 0 */
462 AM4372_IOPAD(0x9d4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_hd mode 0 */
463 AM4372_IOPAD(0x9d8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_vd mode 0 */
464 AM4372_IOPAD(0x9dc, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_pclk mode 0 */
465 AM4372_IOPAD(0x9e8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data0 mode 0 */
466 AM4372_IOPAD(0x9ec, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data1 mode 0 */
467 AM4372_IOPAD(0x9f0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data2 mode 0 */
468 AM4372_IOPAD(0x9f4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data3 mode 0 */
469 AM4372_IOPAD(0x9f8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data4 mode 0 */
470 AM4372_IOPAD(0x9fc, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data5 mode 0 */
471 AM4372_IOPAD(0xa00, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data6 mode 0 */
472 AM4372_IOPAD(0xa04, PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data7 mode 0 */
Benoit Parrotd890edc2014-12-18 21:54:12 +0530473 >;
474 };
475
476 vpfe1_pins_sleep: vpfe1_pins_sleep {
477 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300478 AM4372_IOPAD(0x9cc, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
479 AM4372_IOPAD(0x9d0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
480 AM4372_IOPAD(0x9d4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
481 AM4372_IOPAD(0x9d8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
482 AM4372_IOPAD(0x9dc, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
483 AM4372_IOPAD(0x9e8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
484 AM4372_IOPAD(0x9ec, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
485 AM4372_IOPAD(0x9f0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
486 AM4372_IOPAD(0x9f4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
487 AM4372_IOPAD(0x9f8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
488 AM4372_IOPAD(0x9fc, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
489 AM4372_IOPAD(0xa00, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
490 AM4372_IOPAD(0xa04, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
Benoit Parrotd890edc2014-12-18 21:54:12 +0530491 >;
492 };
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300493
Andrew F. Davis7f415a62017-09-29 11:44:27 -0500494 uart0_pins_default: uart0_pins_default {
495 pinctrl-single,pins = <
496 AM4372_IOPAD(0x968, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE0) /* uart0_ctsn.uart0_ctsn */
497 AM4372_IOPAD(0x96C, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE0) /* uart0_rtsn.uart0_rtsn */
498 AM4372_IOPAD(0x970, PIN_INPUT_PULLUP | SLEWCTRL_FAST | DS0_PULL_UP_DOWN_EN | MUX_MODE0) /* uart0_rxd.uart0_rxd */
499 AM4372_IOPAD(0x974, PIN_INPUT | SLEWCTRL_FAST | DS0_PULL_UP_DOWN_EN | MUX_MODE0) /* uart0_txd.uart0_txd */
500 >;
501 };
502
503 uart0_pins_sleep: uart0_pins_sleep {
504 pinctrl-single,pins = <
505 AM4372_IOPAD(0x968, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
506 AM4372_IOPAD(0x96C, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
507 AM4372_IOPAD(0x970, PIN_INPUT_PULLUP | SLEWCTRL_FAST | DS0_PULL_UP_DOWN_EN | MUX_MODE0)
508 AM4372_IOPAD(0x974, PIN_INPUT | SLEWCTRL_FAST | DS0_PULL_UP_DOWN_EN | MUX_MODE0)
509 >;
510 };
511
Andrew F. Davis23c3b672017-09-29 11:44:28 -0500512 usb2_phy1_default: usb2_phy1_default {
513 pinctrl-single,pins = <
514 AM4372_IOPAD(0xac0, PIN_INPUT_PULLDOWN | MUX_MODE0)
515 >;
516 };
517
518 usb2_phy1_sleep: usb2_phy1_sleep {
519 pinctrl-single,pins = <
520 AM4372_IOPAD(0xac0, DS0_PULL_UP_DOWN_EN | PIN_INPUT_PULLDOWN | MUX_MODE7)
521 >;
522 };
523
524 usb2_phy2_default: usb2_phy2_default {
525 pinctrl-single,pins = <
526 AM4372_IOPAD(0xac4, PIN_INPUT_PULLDOWN | MUX_MODE0)
527 >;
528 };
529
530 usb2_phy2_sleep: usb2_phy2_sleep {
531 pinctrl-single,pins = <
532 AM4372_IOPAD(0xac4, DS0_PULL_UP_DOWN_EN | PIN_INPUT_PULLDOWN | MUX_MODE7)
533 >;
534 };
535
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300536 mcasp1_pins: mcasp1_pins {
537 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300538 AM4372_IOPAD(0x9a0, PIN_INPUT_PULLDOWN | MUX_MODE3) /* MCASP0_ACLKR/MCASP1_ACLKX */
539 AM4372_IOPAD(0x9a4, PIN_INPUT_PULLDOWN | MUX_MODE3) /* MCASP0_FSR/MCASP1_FSX */
540 AM4372_IOPAD(0x9a8, PIN_OUTPUT_PULLDOWN | MUX_MODE3)/* MCASP0_AXR1/MCASP1_AXR0 */
541 AM4372_IOPAD(0x9ac, PIN_INPUT_PULLDOWN | MUX_MODE3) /* MCASP0_AHCLKX/MCASP1_AXR1 */
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300542 >;
543 };
544
545 mcasp1_sleep_pins: mcasp1_sleep_pins {
546 pinctrl-single,pins = <
Javier Martinez Canillas43ade6a2015-11-13 01:53:57 -0300547 AM4372_IOPAD(0x9a0, PIN_INPUT_PULLDOWN | MUX_MODE7)
548 AM4372_IOPAD(0x9a4, PIN_INPUT_PULLDOWN | MUX_MODE7)
549 AM4372_IOPAD(0x9a8, PIN_INPUT_PULLDOWN | MUX_MODE7)
550 AM4372_IOPAD(0x9ac, PIN_INPUT_PULLDOWN | MUX_MODE7)
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300551 >;
552 };
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530553};
554
555&mmc1 {
556 status = "okay";
557 vmmc-supply = <&vmmcsd_fixed>;
558 bus-width = <4>;
Andrew F. Davis21b61462017-09-29 11:44:25 -0500559 pinctrl-names = "default", "sleep";
560 pinctrl-0 = <&mmc1_pins_default>;
561 pinctrl-1 = <&mmc1_pins_sleep>;
Mugunthan V N0731cbd2015-10-12 14:37:11 +0530562 cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530563};
564
565&mac {
566 pinctrl-names = "default", "sleep";
567 pinctrl-0 = <&cpsw_default>;
568 pinctrl-1 = <&cpsw_sleep>;
569 status = "okay";
Yogesh Siraswar4afa6162017-09-14 14:30:07 -0500570 slaves = <1>;
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530571};
572
573&davinci_mdio {
574 pinctrl-names = "default", "sleep";
575 pinctrl-0 = <&davinci_mdio_default>;
576 pinctrl-1 = <&davinci_mdio_sleep>;
577 status = "okay";
578};
579
580&cpsw_emac0 {
581 phy_id = <&davinci_mdio>, <16>;
582 phy-mode = "rmii";
583};
584
George Cherianfe797552014-06-06 11:47:34 +0530585&phy_sel {
586 rmii-clock-ext;
587};
588
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530589&i2c0 {
590 status = "okay";
591 pinctrl-names = "default";
592 pinctrl-0 = <&i2c0_pins>;
Keerthy497d64a2014-07-09 11:06:30 +0530593 clock-frequency = <400000>;
594
595 tps65218: tps65218@24 {
596 reg = <0x24>;
597 compatible = "ti,tps65218";
Peter Ujfalusiee472882018-05-08 16:20:52 +0300598 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; /* NMIn */
Keerthy497d64a2014-07-09 11:06:30 +0530599 interrupt-controller;
600 #interrupt-cells = <2>;
601
602 dcdc1: regulator-dcdc1 {
Keerthy497d64a2014-07-09 11:06:30 +0530603 regulator-name = "vdd_core";
604 regulator-min-microvolt = <912000>;
605 regulator-max-microvolt = <1144000>;
606 regulator-boot-on;
607 regulator-always-on;
608 };
609
610 dcdc2: regulator-dcdc2 {
Keerthy497d64a2014-07-09 11:06:30 +0530611 regulator-name = "vdd_mpu";
612 regulator-min-microvolt = <912000>;
613 regulator-max-microvolt = <1378000>;
614 regulator-boot-on;
615 regulator-always-on;
616 };
617
618 dcdc3: regulator-dcdc3 {
Keerthy497d64a2014-07-09 11:06:30 +0530619 regulator-name = "vdcdc3";
Keerthy497d64a2014-07-09 11:06:30 +0530620 regulator-boot-on;
621 regulator-always-on;
622 };
623
Peter Ujfalusi7ec341d2015-07-02 17:06:20 +0300624 dcdc4: regulator-dcdc4 {
Peter Ujfalusi7ec341d2015-07-02 17:06:20 +0300625 regulator-name = "vdcdc4";
626 regulator-min-microvolt = <3300000>;
627 regulator-max-microvolt = <3300000>;
628 regulator-boot-on;
629 regulator-always-on;
630 };
631
Keerthy497d64a2014-07-09 11:06:30 +0530632 dcdc5: regulator-dcdc5 {
Keerthy497d64a2014-07-09 11:06:30 +0530633 regulator-name = "v1_0bat";
634 regulator-min-microvolt = <1000000>;
635 regulator-max-microvolt = <1000000>;
636 };
637
638 dcdc6: regulator-dcdc6 {
Keerthy497d64a2014-07-09 11:06:30 +0530639 regulator-name = "v1_8bat";
640 regulator-min-microvolt = <1800000>;
641 regulator-max-microvolt = <1800000>;
642 };
643
644 ldo1: regulator-ldo1 {
Keerthy497d64a2014-07-09 11:06:30 +0530645 regulator-min-microvolt = <1800000>;
646 regulator-max-microvolt = <1800000>;
647 regulator-boot-on;
648 regulator-always-on;
649 };
650 };
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530651
652 at24@50 {
Javier Martinez Canillas05e7d622017-05-23 15:34:31 +0200653 compatible = "atmel,24c256";
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530654 pagesize = <64>;
655 reg = <0x50>;
656 };
657
658 pixcir_ts@5c {
Roger Quadros6cfcb5b2014-04-30 15:43:24 +0300659 compatible = "pixcir,pixcir_tangoc";
Andrew F. Davisac455072017-09-29 11:44:24 -0500660 pinctrl-names = "default", "sleep";
661 pinctrl-0 = <&pixcir_ts_pins_default>;
662 pinctrl-1 = <&pixcir_ts_pins_sleep>;
663
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530664 reg = <0x5c>;
665 interrupt-parent = <&gpio1>;
Grygorii Strashko95e7d032015-12-28 15:52:39 +0200666 interrupts = <17 IRQ_TYPE_EDGE_FALLING>;
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530667
668 attb-gpio = <&gpio1 17 GPIO_ACTIVE_HIGH>;
669
Roger Quadros342666c2014-07-28 10:10:58 -0700670 touchscreen-size-x = <1024>;
671 touchscreen-size-y = <600>;
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530672 };
Peter Ujfalusicbfc7e62015-07-02 17:06:22 +0300673
674 tlv320aic3111: tlv320aic3111@18 {
Peter Ujfalusi22d7fb52015-07-02 17:06:23 +0300675 #sound-dai-cells = <0>;
Peter Ujfalusicbfc7e62015-07-02 17:06:22 +0300676 compatible = "ti,tlv320aic3111";
677 reg = <0x18>;
678 status = "okay";
679
680 ai31xx-micbias-vg = <MICBIAS_2_0V>;
681
682 /* Regulators */
683 HPVDD-supply = <&dcdc4>; /* v3_3AUD -> V3_3D -> DCDC4 */
684 SPRVDD-supply = <&vbat>; /* vbat */
685 SPLVDD-supply = <&vbat>; /* vbat */
686 AVDD-supply = <&dcdc4>; /* v3_3AUD -> V3_3D -> DCDC4 */
687 IOVDD-supply = <&dcdc4>; /* V3_3D -> DCDC4 */
688 DVDD-supply = <&ldo1>; /* V1_8AUD -> V1_8D -> LDO1 */
689 };
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530690};
691
Sourav Poddar0aeaf1c2013-12-19 18:03:36 +0530692&i2c2 {
693 pinctrl-names = "default";
694 pinctrl-0 = <&i2c2_pins>;
695 status = "okay";
696};
697
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530698&gpio0 {
699 status = "okay";
700};
701
702&gpio1 {
703 status = "okay";
704};
705
706&gpio2 {
Peter Ujfalusi56fd3dc2015-07-02 17:06:19 +0300707 pinctrl-names = "default";
708 pinctrl-0 = <&display_mux_pins>;
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530709 status = "okay";
Peter Ujfalusi56fd3dc2015-07-02 17:06:19 +0300710
711 p1 {
712 /*
713 * SelLCDorHDMI selects between display and audio paths:
714 * Low: HDMI display with audio via HDMI
715 * High: LCD display with analog audio via aic3111 codec
716 */
717 gpio-hog;
718 gpios = <1 GPIO_ACTIVE_HIGH>;
719 output-high;
720 line-name = "SelLCDorHDMI";
721 };
Mugunthan V Ne54686e2013-10-11 00:44:54 +0530722};
723
724&gpio3 {
725 status = "okay";
Afzal Mohammed4730bcf2013-06-14 19:33:34 +0530726};
Pekon Guptaf68e3552014-02-05 18:58:34 +0530727
728&elm {
729 status = "okay";
730};
731
732&gpmc {
Roger Quadros331bbb52014-09-02 16:57:07 +0300733 status = "okay"; /* Disable QSPI when enabling GPMC (NAND) */
Andrew F. Davis74ae6662017-09-29 11:44:23 -0500734 pinctrl-names = "default", "sleep";
735 pinctrl-0 = <&nand_flash_x8_default>;
736 pinctrl-1 = <&nand_flash_x8_sleep>;
Roger Quadrosbe3f39c2016-02-23 18:37:19 +0200737 ranges = <0 0 0x08000000 0x01000000>; /* CS0 space. Min partition = 16MB */
Pekon Guptaf68e3552014-02-05 18:58:34 +0530738 nand@0,0 {
Roger Quadrosbe3f39c2016-02-23 18:37:19 +0200739 compatible = "ti,omap2-nand";
Tony Lindgrene2c5eb72014-10-29 17:16:47 -0700740 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
Roger Quadrosbe3f39c2016-02-23 18:37:19 +0200741 interrupt-parent = <&gpmc>;
742 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
743 <1 IRQ_TYPE_NONE>; /* termcount */
Roger Quadros99a41012016-04-07 13:25:38 +0300744 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
Franklin S Cooper Jr78b02c32017-07-25 21:15:51 -0500745 ti,nand-xfer-type = "prefetch-dma";
Roger Quadrosdb01e6c2014-09-02 16:57:02 +0300746 ti,nand-ecc-opt = "bch16";
Pekon Guptaf68e3552014-02-05 18:58:34 +0530747 ti,elm-id = <&elm>;
748 nand-bus-width = <8>;
749 gpmc,device-width = <1>;
750 gpmc,sync-clk-ps = <0>;
751 gpmc,cs-on-ns = <0>;
752 gpmc,cs-rd-off-ns = <40>; /* tCEA + tCHZ + 1 */
753 gpmc,cs-wr-off-ns = <40>;
754 gpmc,adv-on-ns = <0>; /* cs-on-ns */
755 gpmc,adv-rd-off-ns = <25>; /* min( tALH + tALS + 1) */
756 gpmc,adv-wr-off-ns = <25>; /* min( tALH + tALS + 1) */
757 gpmc,we-on-ns = <0>; /* cs-on-ns */
758 gpmc,we-off-ns = <20>; /* we-on-time + tWP + 2 */
759 gpmc,oe-on-ns = <3>; /* cs-on-ns + tRR + 2 */
760 gpmc,oe-off-ns = <30>; /* oe-on-ns + tRP + 2 */
761 gpmc,access-ns = <30>; /* tCEA + 4*/
762 gpmc,rd-cycle-ns = <40>;
763 gpmc,wr-cycle-ns = <40>;
Pekon Guptaf68e3552014-02-05 18:58:34 +0530764 gpmc,bus-turnaround-ns = <0>;
765 gpmc,cycle2cycle-delay-ns = <0>;
766 gpmc,clk-activation-ns = <0>;
Pekon Guptaf68e3552014-02-05 18:58:34 +0530767 gpmc,wr-access-ns = <40>;
768 gpmc,wr-data-mux-bus-ns = <0>;
769 /* MTD partition table */
770 /* All SPL-* partitions are sized to minimal length
771 * which can be independently programmable. For
772 * NAND flash this is equal to size of erase-block */
773 #address-cells = <1>;
774 #size-cells = <1>;
775 partition@0 {
776 label = "NAND.SPL";
777 reg = <0x00000000 0x00040000>;
778 };
779 partition@1 {
780 label = "NAND.SPL.backup1";
781 reg = <0x00040000 0x00040000>;
782 };
783 partition@2 {
784 label = "NAND.SPL.backup2";
785 reg = <0x00080000 0x00040000>;
786 };
787 partition@3 {
788 label = "NAND.SPL.backup3";
789 reg = <0x000C0000 0x00040000>;
790 };
791 partition@4 {
792 label = "NAND.u-boot-spl-os";
793 reg = <0x00100000 0x00080000>;
794 };
795 partition@5 {
796 label = "NAND.u-boot";
797 reg = <0x00180000 0x00100000>;
798 };
799 partition@6 {
800 label = "NAND.u-boot-env";
801 reg = <0x00280000 0x00040000>;
802 };
803 partition@7 {
804 label = "NAND.u-boot-env.backup1";
805 reg = <0x002C0000 0x00040000>;
806 };
807 partition@8 {
808 label = "NAND.kernel";
809 reg = <0x00300000 0x00700000>;
810 };
811 partition@9 {
812 label = "NAND.file-system";
Pekon Guptac4de4ec2014-05-19 14:45:48 +0530813 reg = <0x00a00000 0x1f600000>;
Pekon Guptaf68e3552014-02-05 18:58:34 +0530814 };
815 };
816};
Tony Lindgrenf777ba12014-03-02 14:22:03 -0800817
Sourav Poddar2e3a9382013-12-19 18:03:34 +0530818&epwmss0 {
819 status = "okay";
820};
821
Vignesh R0f39f7b2014-11-21 15:44:22 +0530822&tscadc {
823 status = "okay";
824
825 adc {
826 ti,adc-channels = <0 1 2 3 4 5 6 7>;
827 };
828};
829
Sourav Poddar2e3a9382013-12-19 18:03:34 +0530830&ecap0 {
831 status = "okay";
Andrew F. Davis6aab42b2017-09-29 11:44:22 -0500832 pinctrl-names = "default", "sleep";
833 pinctrl-0 = <&ecap0_pins_default>;
834 pinctrl-1 = <&ecap0_pins_sleep>;
Sourav Poddar2e3a9382013-12-19 18:03:34 +0530835};
Sourav Poddar416f3d52013-12-19 18:03:37 +0530836
837&spi0 {
Sourav Poddar416f3d52013-12-19 18:03:37 +0530838 status = "okay";
Andrew F. Davis4178d4a2017-09-29 11:44:20 -0500839 pinctrl-names = "default", "sleep";
840 pinctrl-0 = <&spi0_pins_default>;
841 pinctrl-1 = <&spi0_pins_sleep>;
Sourav Poddar416f3d52013-12-19 18:03:37 +0530842};
843
844&spi1 {
Sourav Poddar416f3d52013-12-19 18:03:37 +0530845 status = "okay";
Andrew F. Davis4178d4a2017-09-29 11:44:20 -0500846 pinctrl-names = "default", "sleep";
847 pinctrl-0 = <&spi1_pins_default>;
848 pinctrl-1 = <&spi1_pins_sleep>;
Sourav Poddar416f3d52013-12-19 18:03:37 +0530849};
George Cherian61d59242014-03-19 15:40:03 +0530850
851&usb2_phy1 {
852 status = "okay";
Andrew F. Davis23c3b672017-09-29 11:44:28 -0500853 pinctrl-names = "default", "sleep";
854 pinctrl-0 = <&usb2_phy1_default>;
855 pinctrl-1 = <&usb2_phy1_sleep>;
George Cherian61d59242014-03-19 15:40:03 +0530856};
857
858&usb1 {
Roger Quadros54cab612018-03-16 13:11:43 +0200859 dr_mode = "otg";
George Cherian61d59242014-03-19 15:40:03 +0530860 status = "okay";
861};
862
863&usb2_phy2 {
864 status = "okay";
Andrew F. Davis23c3b672017-09-29 11:44:28 -0500865 pinctrl-names = "default", "sleep";
866 pinctrl-0 = <&usb2_phy2_default>;
867 pinctrl-1 = <&usb2_phy2_sleep>;
George Cherian61d59242014-03-19 15:40:03 +0530868};
869
870&usb2 {
871 dr_mode = "host";
872 status = "okay";
873};
Sourav Poddar2a1a5042014-04-28 19:12:30 +0530874
875&qspi {
Roger Quadros331bbb52014-09-02 16:57:07 +0300876 status = "disabled"; /* Disable GPMC (NAND) when enabling QSPI */
Andrew F. Davisc5824132017-09-29 11:44:21 -0500877 pinctrl-names = "default", "sleep";
878 pinctrl-0 = <&qspi1_pins_default>;
879 pinctrl-1 = <&qspi1_pins_sleep>;
Sourav Poddar2a1a5042014-04-28 19:12:30 +0530880
881 spi-max-frequency = <48000000>;
882 m25p80@0 {
883 compatible = "mx66l51235l";
884 spi-max-frequency = <48000000>;
885 reg = <0>;
886 spi-cpol;
887 spi-cpha;
888 spi-tx-bus-width = <1>;
889 spi-rx-bus-width = <4>;
890 #address-cells = <1>;
891 #size-cells = <1>;
892
893 /* MTD partition table.
894 * The ROM checks the first 512KiB
895 * for a valid file to boot(XIP).
896 */
897 partition@0 {
898 label = "QSPI.U_BOOT";
899 reg = <0x00000000 0x000080000>;
900 };
901 partition@1 {
902 label = "QSPI.U_BOOT.backup";
903 reg = <0x00080000 0x00080000>;
904 };
905 partition@2 {
906 label = "QSPI.U-BOOT-SPL_OS";
907 reg = <0x00100000 0x00010000>;
908 };
909 partition@3 {
910 label = "QSPI.U_BOOT_ENV";
911 reg = <0x00110000 0x00010000>;
912 };
913 partition@4 {
914 label = "QSPI.U-BOOT-ENV.backup";
915 reg = <0x00120000 0x00010000>;
916 };
917 partition@5 {
918 label = "QSPI.KERNEL";
919 reg = <0x00130000 0x0800000>;
920 };
921 partition@6 {
922 label = "QSPI.FILESYSTEM";
923 reg = <0x00930000 0x36D0000>;
924 };
925 };
926};
Sourav Poddar741cac52014-05-08 11:30:07 +0530927
928&hdq {
929 status = "okay";
930 pinctrl-names = "default";
931 pinctrl-0 = <&hdq_pins>;
932};
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300933
934&dss {
935 status = "ok";
936
937 pinctrl-names = "default";
938 pinctrl-0 = <&dss_pins>;
939
940 port {
Javier Martinez Canillasbc8bffd02016-06-27 15:21:03 -0400941 dpi_out: endpoint {
Tomi Valkeinen999c3f12014-05-02 13:54:21 +0300942 remote-endpoint = <&lcd_in>;
943 data-lines = <24>;
944 };
945 };
946};
Benoit Parrotd890edc2014-12-18 21:54:12 +0530947
948&vpfe1 {
949 status = "okay";
950 pinctrl-names = "default", "sleep";
951 pinctrl-0 = <&vpfe1_pins_default>;
952 pinctrl-1 = <&vpfe1_pins_sleep>;
953
954 port {
955 vpfe1_ep: endpoint {
956 /* remote-endpoint = <&sensor>; add once we have it */
957 ti,am437x-vpfe-interface = <0>;
958 bus-width = <8>;
959 hsync-active = <0>;
960 vsync-active = <0>;
961 };
962 };
963};
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300964
Andrew F. Davis7f415a62017-09-29 11:44:27 -0500965&uart0 {
966 status = "okay";
967 pinctrl-names = "default", "sleep";
968 pinctrl-0 = <&uart0_pins_default>;
969 pinctrl-1 = <&uart0_pins_sleep>;
970};
971
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300972&mcasp1 {
Peter Ujfalusi22d7fb52015-07-02 17:06:23 +0300973 #sound-dai-cells = <0>;
Peter Ujfalusi06e2bf62015-07-02 17:06:21 +0300974 pinctrl-names = "default", "sleep";
975 pinctrl-0 = <&mcasp1_pins>;
976 pinctrl-1 = <&mcasp1_sleep_pins>;
977
978 status = "okay";
979
980 op-mode = <0>; /* MCASP_IIS_MODE */
981 tdm-slots = <2>;
982 /* 4 serializer */
983 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
984 1 2 0 0
985 >;
986 tx-num-evt = <32>;
987 rx-num-evt = <32>;
988};
Lokesh Vutlacfe15802016-03-08 12:24:35 +0530989
Tero Kristo664ae1a2017-12-08 17:17:31 +0200990&mux_synctimer32k_ck {
Lokesh Vutlacfe15802016-03-08 12:24:35 +0530991 assigned-clocks = <&mux_synctimer32k_ck>;
992 assigned-clock-parents = <&clkdiv32k_ick>;
993};
Dave Gerlach4b7fe092017-12-15 11:16:43 -0600994
995&cpu {
996 cpu0-supply = <&dcdc2>;
997};